]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci.c
usb: hcd: add generic PHY support
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci.c
CommitLineData
66d4eadd
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
43b86af8 23#include <linux/pci.h>
66d4eadd 24#include <linux/irq.h>
8df75f42 25#include <linux/log2.h>
66d4eadd 26#include <linux/module.h>
b0567b3f 27#include <linux/moduleparam.h>
5a0e3ad6 28#include <linux/slab.h>
71c731a2 29#include <linux/dmi.h>
008eb957 30#include <linux/dma-mapping.h>
66d4eadd
SS
31
32#include "xhci.h"
84a99f6f 33#include "xhci-trace.h"
66d4eadd
SS
34
35#define DRIVER_AUTHOR "Sarah Sharp"
36#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
37
b0567b3f
SS
38/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
39static int link_quirk;
40module_param(link_quirk, int, S_IRUGO | S_IWUSR);
41MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
42
4e6a1ee7
TI
43static unsigned int quirks;
44module_param(quirks, uint, S_IRUGO);
45MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
46
66d4eadd
SS
47/* TODO: copied from ehci-hcd.c - can this be refactored? */
48/*
2611bd18 49 * xhci_handshake - spin reading hc until handshake completes or fails
66d4eadd
SS
50 * @ptr: address of hc register to be read
51 * @mask: bits to look at in result of read
52 * @done: value of those bits when handshake succeeds
53 * @usec: timeout in microseconds
54 *
55 * Returns negative errno, or zero on success
56 *
57 * Success happens when the "mask" bits have the specified value (hardware
58 * handshake done). There are two failure modes: "usec" have passed (major
59 * hardware flakeout), or the register reads as all-ones (hardware removed).
60 */
2611bd18 61int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
66d4eadd
SS
62 u32 mask, u32 done, int usec)
63{
64 u32 result;
65
66 do {
b0ba9720 67 result = readl(ptr);
66d4eadd
SS
68 if (result == ~(u32)0) /* card removed */
69 return -ENODEV;
70 result &= mask;
71 if (result == done)
72 return 0;
73 udelay(1);
74 usec--;
75 } while (usec > 0);
76 return -ETIMEDOUT;
77}
78
79/*
4f0f0bae 80 * Disable interrupts and begin the xHCI halting process.
66d4eadd 81 */
4f0f0bae 82void xhci_quiesce(struct xhci_hcd *xhci)
66d4eadd
SS
83{
84 u32 halted;
85 u32 cmd;
86 u32 mask;
87
66d4eadd 88 mask = ~(XHCI_IRQS);
b0ba9720 89 halted = readl(&xhci->op_regs->status) & STS_HALT;
66d4eadd
SS
90 if (!halted)
91 mask &= ~CMD_RUN;
92
b0ba9720 93 cmd = readl(&xhci->op_regs->command);
66d4eadd 94 cmd &= mask;
204b7793 95 writel(cmd, &xhci->op_regs->command);
4f0f0bae
SS
96}
97
98/*
99 * Force HC into halt state.
100 *
101 * Disable any IRQs and clear the run/stop bit.
102 * HC will complete any current and actively pipelined transactions, and
bdfca502 103 * should halt within 16 ms of the run/stop bit being cleared.
4f0f0bae 104 * Read HC Halted bit in the status register to see when the HC is finished.
4f0f0bae
SS
105 */
106int xhci_halt(struct xhci_hcd *xhci)
107{
c6cc27c7 108 int ret;
d195fcff 109 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
4f0f0bae 110 xhci_quiesce(xhci);
66d4eadd 111
2611bd18 112 ret = xhci_handshake(xhci, &xhci->op_regs->status,
66d4eadd 113 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
c181bc5b 114 if (!ret) {
c6cc27c7 115 xhci->xhc_state |= XHCI_STATE_HALTED;
c181bc5b
EF
116 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
117 } else
5af98bb0
SS
118 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
119 XHCI_MAX_HALT_USEC);
c6cc27c7 120 return ret;
66d4eadd
SS
121}
122
ed07453f
SS
123/*
124 * Set the run bit and wait for the host to be running.
125 */
8212a49d 126static int xhci_start(struct xhci_hcd *xhci)
ed07453f
SS
127{
128 u32 temp;
129 int ret;
130
b0ba9720 131 temp = readl(&xhci->op_regs->command);
ed07453f 132 temp |= (CMD_RUN);
d195fcff 133 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
ed07453f 134 temp);
204b7793 135 writel(temp, &xhci->op_regs->command);
ed07453f
SS
136
137 /*
138 * Wait for the HCHalted Status bit to be 0 to indicate the host is
139 * running.
140 */
2611bd18 141 ret = xhci_handshake(xhci, &xhci->op_regs->status,
ed07453f
SS
142 STS_HALT, 0, XHCI_MAX_HALT_USEC);
143 if (ret == -ETIMEDOUT)
144 xhci_err(xhci, "Host took too long to start, "
145 "waited %u microseconds.\n",
146 XHCI_MAX_HALT_USEC);
c6cc27c7
SS
147 if (!ret)
148 xhci->xhc_state &= ~XHCI_STATE_HALTED;
ed07453f
SS
149 return ret;
150}
151
66d4eadd 152/*
ac04e6ff 153 * Reset a halted HC.
66d4eadd
SS
154 *
155 * This resets pipelines, timers, counters, state machines, etc.
156 * Transactions will be terminated immediately, and operational registers
157 * will be set to their defaults.
158 */
159int xhci_reset(struct xhci_hcd *xhci)
160{
161 u32 command;
162 u32 state;
f370b996 163 int ret, i;
66d4eadd 164
b0ba9720 165 state = readl(&xhci->op_regs->status);
d3512f63
SS
166 if ((state & STS_HALT) == 0) {
167 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
168 return 0;
169 }
66d4eadd 170
d195fcff 171 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
b0ba9720 172 command = readl(&xhci->op_regs->command);
66d4eadd 173 command |= CMD_RESET;
204b7793 174 writel(command, &xhci->op_regs->command);
66d4eadd 175
2611bd18 176 ret = xhci_handshake(xhci, &xhci->op_regs->command,
22ceac19 177 CMD_RESET, 0, 10 * 1000 * 1000);
2d62f3ee
SS
178 if (ret)
179 return ret;
180
d195fcff
XR
181 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
182 "Wait for controller to be ready for doorbell rings");
2d62f3ee
SS
183 /*
184 * xHCI cannot write to any doorbells or operational registers other
185 * than status until the "Controller Not Ready" flag is cleared.
186 */
2611bd18 187 ret = xhci_handshake(xhci, &xhci->op_regs->status,
22ceac19 188 STS_CNR, 0, 10 * 1000 * 1000);
f370b996
AX
189
190 for (i = 0; i < 2; ++i) {
191 xhci->bus_state[i].port_c_suspend = 0;
192 xhci->bus_state[i].suspended_ports = 0;
193 xhci->bus_state[i].resuming_ports = 0;
194 }
195
196 return ret;
66d4eadd
SS
197}
198
421aa841
SAS
199#ifdef CONFIG_PCI
200static int xhci_free_msi(struct xhci_hcd *xhci)
43b86af8
DN
201{
202 int i;
43b86af8 203
421aa841
SAS
204 if (!xhci->msix_entries)
205 return -EINVAL;
43b86af8 206
421aa841
SAS
207 for (i = 0; i < xhci->msix_count; i++)
208 if (xhci->msix_entries[i].vector)
209 free_irq(xhci->msix_entries[i].vector,
210 xhci_to_hcd(xhci));
211 return 0;
43b86af8
DN
212}
213
214/*
215 * Set up MSI
216 */
217static int xhci_setup_msi(struct xhci_hcd *xhci)
66d4eadd
SS
218{
219 int ret;
43b86af8
DN
220 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
221
222 ret = pci_enable_msi(pdev);
223 if (ret) {
d195fcff
XR
224 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
225 "failed to allocate MSI entry");
43b86af8
DN
226 return ret;
227 }
228
851ec164 229 ret = request_irq(pdev->irq, xhci_msi_irq,
43b86af8
DN
230 0, "xhci_hcd", xhci_to_hcd(xhci));
231 if (ret) {
d195fcff
XR
232 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
233 "disable MSI interrupt");
43b86af8
DN
234 pci_disable_msi(pdev);
235 }
236
237 return ret;
238}
239
421aa841
SAS
240/*
241 * Free IRQs
242 * free all IRQs request
243 */
244static void xhci_free_irq(struct xhci_hcd *xhci)
245{
246 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
247 int ret;
248
249 /* return if using legacy interrupt */
cd70469d 250 if (xhci_to_hcd(xhci)->irq > 0)
421aa841
SAS
251 return;
252
253 ret = xhci_free_msi(xhci);
254 if (!ret)
255 return;
cd70469d 256 if (pdev->irq > 0)
421aa841
SAS
257 free_irq(pdev->irq, xhci_to_hcd(xhci));
258
259 return;
260}
261
43b86af8
DN
262/*
263 * Set up MSI-X
264 */
265static int xhci_setup_msix(struct xhci_hcd *xhci)
266{
267 int i, ret = 0;
0029227f
AX
268 struct usb_hcd *hcd = xhci_to_hcd(xhci);
269 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 270
43b86af8
DN
271 /*
272 * calculate number of msi-x vectors supported.
273 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
274 * with max number of interrupters based on the xhci HCSPARAMS1.
275 * - num_online_cpus: maximum msi-x vectors per CPUs core.
276 * Add additional 1 vector to ensure always available interrupt.
277 */
278 xhci->msix_count = min(num_online_cpus() + 1,
279 HCS_MAX_INTRS(xhci->hcs_params1));
280
281 xhci->msix_entries =
282 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
86871975 283 GFP_KERNEL);
66d4eadd
SS
284 if (!xhci->msix_entries) {
285 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
286 return -ENOMEM;
287 }
43b86af8
DN
288
289 for (i = 0; i < xhci->msix_count; i++) {
290 xhci->msix_entries[i].entry = i;
291 xhci->msix_entries[i].vector = 0;
292 }
66d4eadd 293
a62445ae 294 ret = pci_enable_msix_exact(pdev, xhci->msix_entries, xhci->msix_count);
66d4eadd 295 if (ret) {
d195fcff
XR
296 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
297 "Failed to enable MSI-X");
66d4eadd
SS
298 goto free_entries;
299 }
300
43b86af8
DN
301 for (i = 0; i < xhci->msix_count; i++) {
302 ret = request_irq(xhci->msix_entries[i].vector,
851ec164 303 xhci_msi_irq,
43b86af8
DN
304 0, "xhci_hcd", xhci_to_hcd(xhci));
305 if (ret)
306 goto disable_msix;
66d4eadd 307 }
43b86af8 308
0029227f 309 hcd->msix_enabled = 1;
43b86af8 310 return ret;
66d4eadd
SS
311
312disable_msix:
d195fcff 313 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
43b86af8 314 xhci_free_irq(xhci);
66d4eadd
SS
315 pci_disable_msix(pdev);
316free_entries:
317 kfree(xhci->msix_entries);
318 xhci->msix_entries = NULL;
319 return ret;
320}
321
66d4eadd
SS
322/* Free any IRQs and disable MSI-X */
323static void xhci_cleanup_msix(struct xhci_hcd *xhci)
324{
0029227f
AX
325 struct usb_hcd *hcd = xhci_to_hcd(xhci);
326 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 327
9005355a
JP
328 if (xhci->quirks & XHCI_PLAT)
329 return;
330
43b86af8
DN
331 xhci_free_irq(xhci);
332
333 if (xhci->msix_entries) {
334 pci_disable_msix(pdev);
335 kfree(xhci->msix_entries);
336 xhci->msix_entries = NULL;
337 } else {
338 pci_disable_msi(pdev);
339 }
340
0029227f 341 hcd->msix_enabled = 0;
43b86af8 342 return;
66d4eadd 343}
66d4eadd 344
d5c82feb 345static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
421aa841
SAS
346{
347 int i;
348
349 if (xhci->msix_entries) {
350 for (i = 0; i < xhci->msix_count; i++)
351 synchronize_irq(xhci->msix_entries[i].vector);
352 }
353}
354
355static int xhci_try_enable_msi(struct usb_hcd *hcd)
356{
357 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
52fb6125 358 struct pci_dev *pdev;
421aa841
SAS
359 int ret;
360
52fb6125
SS
361 /* The xhci platform device has set up IRQs through usb_add_hcd. */
362 if (xhci->quirks & XHCI_PLAT)
363 return 0;
364
365 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
421aa841
SAS
366 /*
367 * Some Fresco Logic host controllers advertise MSI, but fail to
368 * generate interrupts. Don't even try to enable MSI.
369 */
370 if (xhci->quirks & XHCI_BROKEN_MSI)
00eed9c8 371 goto legacy_irq;
421aa841
SAS
372
373 /* unregister the legacy interrupt */
374 if (hcd->irq)
375 free_irq(hcd->irq, hcd);
cd70469d 376 hcd->irq = 0;
421aa841
SAS
377
378 ret = xhci_setup_msix(xhci);
379 if (ret)
380 /* fall back to msi*/
381 ret = xhci_setup_msi(xhci);
382
383 if (!ret)
cd70469d 384 /* hcd->irq is 0, we have MSI */
421aa841
SAS
385 return 0;
386
68d07f64
SS
387 if (!pdev->irq) {
388 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
389 return -EINVAL;
390 }
391
00eed9c8 392 legacy_irq:
79699437
AH
393 if (!strlen(hcd->irq_descr))
394 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
395 hcd->driver->description, hcd->self.busnum);
396
421aa841
SAS
397 /* fall back to legacy interrupt*/
398 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
399 hcd->irq_descr, hcd);
400 if (ret) {
401 xhci_err(xhci, "request interrupt %d failed\n",
402 pdev->irq);
403 return ret;
404 }
405 hcd->irq = pdev->irq;
406 return 0;
407}
408
409#else
410
01bb59eb 411static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
421aa841
SAS
412{
413 return 0;
414}
415
01bb59eb 416static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
421aa841
SAS
417{
418}
419
01bb59eb 420static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
421aa841
SAS
421{
422}
423
424#endif
425
71c731a2
AC
426static void compliance_mode_recovery(unsigned long arg)
427{
428 struct xhci_hcd *xhci;
429 struct usb_hcd *hcd;
430 u32 temp;
431 int i;
432
433 xhci = (struct xhci_hcd *)arg;
434
435 for (i = 0; i < xhci->num_usb3_ports; i++) {
b0ba9720 436 temp = readl(xhci->usb3_ports[i]);
71c731a2
AC
437 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
438 /*
439 * Compliance Mode Detected. Letting USB Core
440 * handle the Warm Reset
441 */
4bdfe4c3
XR
442 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
443 "Compliance mode detected->port %d",
71c731a2 444 i + 1);
4bdfe4c3
XR
445 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
446 "Attempting compliance mode recovery");
71c731a2
AC
447 hcd = xhci->shared_hcd;
448
449 if (hcd->state == HC_STATE_SUSPENDED)
450 usb_hcd_resume_root_hub(hcd);
451
452 usb_hcd_poll_rh_status(hcd);
453 }
454 }
455
456 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
457 mod_timer(&xhci->comp_mode_recovery_timer,
458 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
459}
460
461/*
462 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
463 * that causes ports behind that hardware to enter compliance mode sometimes.
464 * The quirk creates a timer that polls every 2 seconds the link state of
465 * each host controller's port and recovers it by issuing a Warm reset
466 * if Compliance mode is detected, otherwise the port will become "dead" (no
467 * device connections or disconnections will be detected anymore). Becasue no
468 * status event is generated when entering compliance mode (per xhci spec),
469 * this quirk is needed on systems that have the failing hardware installed.
470 */
471static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
472{
473 xhci->port_status_u0 = 0;
474 init_timer(&xhci->comp_mode_recovery_timer);
475
476 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
477 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
478 xhci->comp_mode_recovery_timer.expires = jiffies +
479 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
480
481 set_timer_slack(&xhci->comp_mode_recovery_timer,
482 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
483 add_timer(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
484 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
485 "Compliance mode recovery timer initialized");
71c731a2
AC
486}
487
488/*
489 * This function identifies the systems that have installed the SN65LVPE502CP
490 * USB3.0 re-driver and that need the Compliance Mode Quirk.
491 * Systems:
492 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
493 */
c3897aa5 494bool xhci_compliance_mode_recovery_timer_quirk_check(void)
71c731a2
AC
495{
496 const char *dmi_product_name, *dmi_sys_vendor;
497
498 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
499 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
457a73d3
VG
500 if (!dmi_product_name || !dmi_sys_vendor)
501 return false;
71c731a2
AC
502
503 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
504 return false;
505
506 if (strstr(dmi_product_name, "Z420") ||
507 strstr(dmi_product_name, "Z620") ||
47080974 508 strstr(dmi_product_name, "Z820") ||
b0e4e606 509 strstr(dmi_product_name, "Z1 Workstation"))
71c731a2
AC
510 return true;
511
512 return false;
513}
514
515static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
516{
517 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
518}
519
520
66d4eadd
SS
521/*
522 * Initialize memory for HCD and xHC (one-time init).
523 *
524 * Program the PAGESIZE register, initialize the device context array, create
525 * device contexts (?), set up a command ring segment (or two?), create event
526 * ring (one for now).
527 */
528int xhci_init(struct usb_hcd *hcd)
529{
530 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
531 int retval = 0;
532
d195fcff 533 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
66d4eadd 534 spin_lock_init(&xhci->lock);
d7826599 535 if (xhci->hci_version == 0x95 && link_quirk) {
4bdfe4c3
XR
536 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
537 "QUIRK: Not clearing Link TRB chain bits.");
b0567b3f
SS
538 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
539 } else {
d195fcff
XR
540 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
541 "xHCI doesn't need link TRB QUIRK");
b0567b3f 542 }
66d4eadd 543 retval = xhci_mem_init(xhci, GFP_KERNEL);
d195fcff 544 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
66d4eadd 545
71c731a2 546 /* Initializing Compliance Mode Recovery Data If Needed */
c3897aa5 547 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
71c731a2
AC
548 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
549 compliance_mode_recovery_timer_init(xhci);
550 }
551
66d4eadd
SS
552 return retval;
553}
554
7f84eef0
SS
555/*-------------------------------------------------------------------------*/
556
7f84eef0 557
f6ff0ac8
SS
558static int xhci_run_finished(struct xhci_hcd *xhci)
559{
560 if (xhci_start(xhci)) {
561 xhci_halt(xhci);
562 return -ENODEV;
563 }
564 xhci->shared_hcd->state = HC_STATE_RUNNING;
c181bc5b 565 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
f6ff0ac8
SS
566
567 if (xhci->quirks & XHCI_NEC_HOST)
568 xhci_ring_cmd_db(xhci);
569
d195fcff
XR
570 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
571 "Finished xhci_run for USB3 roothub");
f6ff0ac8
SS
572 return 0;
573}
574
66d4eadd
SS
575/*
576 * Start the HC after it was halted.
577 *
578 * This function is called by the USB core when the HC driver is added.
579 * Its opposite is xhci_stop().
580 *
581 * xhci_init() must be called once before this function can be called.
582 * Reset the HC, enable device slot contexts, program DCBAAP, and
583 * set command ring pointer and event ring pointer.
584 *
585 * Setup MSI-X vectors and enable interrupts.
586 */
587int xhci_run(struct usb_hcd *hcd)
588{
589 u32 temp;
8e595a5d 590 u64 temp_64;
3fd1ec58 591 int ret;
66d4eadd 592 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
66d4eadd 593
f6ff0ac8
SS
594 /* Start the xHCI host controller running only after the USB 2.0 roothub
595 * is setup.
596 */
66d4eadd 597
0f2a7930 598 hcd->uses_new_polling = 1;
f6ff0ac8
SS
599 if (!usb_hcd_is_primary_hcd(hcd))
600 return xhci_run_finished(xhci);
0f2a7930 601
d195fcff 602 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
43b86af8 603
3fd1ec58 604 ret = xhci_try_enable_msi(hcd);
43b86af8 605 if (ret)
3fd1ec58 606 return ret;
66d4eadd 607
66e49d87
SS
608 xhci_dbg(xhci, "Command ring memory map follows:\n");
609 xhci_debug_ring(xhci, xhci->cmd_ring);
610 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
611 xhci_dbg_cmd_ptrs(xhci);
612
613 xhci_dbg(xhci, "ERST memory map follows:\n");
614 xhci_dbg_erst(xhci, &xhci->erst);
615 xhci_dbg(xhci, "Event ring:\n");
616 xhci_debug_ring(xhci, xhci->event_ring);
617 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
f7b2e403 618 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
66e49d87 619 temp_64 &= ~ERST_PTR_MASK;
d195fcff
XR
620 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
621 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
66e49d87 622
d195fcff
XR
623 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
624 "// Set the interrupt modulation register");
b0ba9720 625 temp = readl(&xhci->ir_set->irq_control);
a4d88302 626 temp &= ~ER_IRQ_INTERVAL_MASK;
66d4eadd 627 temp |= (u32) 160;
204b7793 628 writel(temp, &xhci->ir_set->irq_control);
66d4eadd
SS
629
630 /* Set the HCD state before we enable the irqs */
b0ba9720 631 temp = readl(&xhci->op_regs->command);
66d4eadd 632 temp |= (CMD_EIE);
d195fcff
XR
633 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
634 "// Enable interrupts, cmd = 0x%x.", temp);
204b7793 635 writel(temp, &xhci->op_regs->command);
66d4eadd 636
b0ba9720 637 temp = readl(&xhci->ir_set->irq_pending);
d195fcff
XR
638 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
639 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
700e2052 640 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
204b7793 641 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 642 xhci_print_ir_set(xhci, 0);
66d4eadd 643
ddba5cd0
MN
644 if (xhci->quirks & XHCI_NEC_HOST) {
645 struct xhci_command *command;
646 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
647 if (!command)
648 return -ENOMEM;
649 xhci_queue_vendor_command(xhci, command, 0, 0, 0,
0238634d 650 TRB_TYPE(TRB_NEC_GET_FW));
ddba5cd0 651 }
d195fcff
XR
652 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
653 "Finished xhci_run for USB2 roothub");
f6ff0ac8
SS
654 return 0;
655}
ed07453f 656
f6ff0ac8
SS
657static void xhci_only_stop_hcd(struct usb_hcd *hcd)
658{
659 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
66d4eadd 660
f6ff0ac8
SS
661 spin_lock_irq(&xhci->lock);
662 xhci_halt(xhci);
663
664 /* The shared_hcd is going to be deallocated shortly (the USB core only
665 * calls this function when allocation fails in usb_add_hcd(), or
666 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
667 */
668 xhci->shared_hcd = NULL;
669 spin_unlock_irq(&xhci->lock);
66d4eadd
SS
670}
671
672/*
673 * Stop xHCI driver.
674 *
675 * This function is called by the USB core when the HC driver is removed.
676 * Its opposite is xhci_run().
677 *
678 * Disable device contexts, disable IRQs, and quiesce the HC.
679 * Reset the HC, finish any completed transactions, and cleanup memory.
680 */
681void xhci_stop(struct usb_hcd *hcd)
682{
683 u32 temp;
684 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
685
f6ff0ac8
SS
686 if (!usb_hcd_is_primary_hcd(hcd)) {
687 xhci_only_stop_hcd(xhci->shared_hcd);
688 return;
689 }
690
66d4eadd 691 spin_lock_irq(&xhci->lock);
f6ff0ac8
SS
692 /* Make sure the xHC is halted for a USB3 roothub
693 * (xhci_stop() could be called as part of failed init).
694 */
66d4eadd
SS
695 xhci_halt(xhci);
696 xhci_reset(xhci);
697 spin_unlock_irq(&xhci->lock);
698
40a9fb17
ZR
699 xhci_cleanup_msix(xhci);
700
71c731a2
AC
701 /* Deleting Compliance Mode Recovery Timer */
702 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
58b1d799 703 (!(xhci_all_ports_seen_u0(xhci)))) {
71c731a2 704 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
705 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
706 "%s: compliance mode recovery timer deleted",
58b1d799
TC
707 __func__);
708 }
71c731a2 709
c41136b0
AX
710 if (xhci->quirks & XHCI_AMD_PLL_FIX)
711 usb_amd_dev_put();
712
d195fcff
XR
713 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
714 "// Disabling event ring interrupts");
b0ba9720 715 temp = readl(&xhci->op_regs->status);
204b7793 716 writel(temp & ~STS_EINT, &xhci->op_regs->status);
b0ba9720 717 temp = readl(&xhci->ir_set->irq_pending);
204b7793 718 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 719 xhci_print_ir_set(xhci, 0);
66d4eadd 720
d195fcff 721 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
66d4eadd 722 xhci_mem_cleanup(xhci);
d195fcff
XR
723 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
724 "xhci_stop completed - status = %x",
b0ba9720 725 readl(&xhci->op_regs->status));
66d4eadd
SS
726}
727
728/*
729 * Shutdown HC (not bus-specific)
730 *
731 * This is called when the machine is rebooting or halting. We assume that the
732 * machine will be powered off, and the HC's internal state will be reset.
733 * Don't bother to free memory.
f6ff0ac8
SS
734 *
735 * This will only ever be called with the main usb_hcd (the USB3 roothub).
66d4eadd
SS
736 */
737void xhci_shutdown(struct usb_hcd *hcd)
738{
739 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
740
052c7f9f 741 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
e95829f4
SS
742 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
743
66d4eadd
SS
744 spin_lock_irq(&xhci->lock);
745 xhci_halt(xhci);
638298dc
TI
746 /* Workaround for spurious wakeups at shutdown with HSW */
747 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
748 xhci_reset(xhci);
43b86af8 749 spin_unlock_irq(&xhci->lock);
66d4eadd 750
40a9fb17
ZR
751 xhci_cleanup_msix(xhci);
752
d195fcff
XR
753 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
754 "xhci_shutdown completed - status = %x",
b0ba9720 755 readl(&xhci->op_regs->status));
638298dc
TI
756
757 /* Yet another workaround for spurious wakeups at shutdown with HSW */
758 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
759 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
66d4eadd
SS
760}
761
b5b5c3ac 762#ifdef CONFIG_PM
5535b1d5
AX
763static void xhci_save_registers(struct xhci_hcd *xhci)
764{
b0ba9720
XR
765 xhci->s3.command = readl(&xhci->op_regs->command);
766 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
f7b2e403 767 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
b0ba9720
XR
768 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
769 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
f7b2e403
SS
770 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
771 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
b0ba9720
XR
772 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
773 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
5535b1d5
AX
774}
775
776static void xhci_restore_registers(struct xhci_hcd *xhci)
777{
204b7793
XR
778 writel(xhci->s3.command, &xhci->op_regs->command);
779 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
477632df 780 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
204b7793
XR
781 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
782 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
477632df
SS
783 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
784 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
204b7793
XR
785 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
786 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
5535b1d5
AX
787}
788
89821320
SS
789static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
790{
791 u64 val_64;
792
793 /* step 2: initialize command ring buffer */
f7b2e403 794 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
89821320
SS
795 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
796 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
797 xhci->cmd_ring->dequeue) &
798 (u64) ~CMD_RING_RSVD_BITS) |
799 xhci->cmd_ring->cycle_state;
d195fcff
XR
800 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
801 "// Setting command ring address to 0x%llx",
89821320 802 (long unsigned long) val_64);
477632df 803 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
89821320
SS
804}
805
806/*
807 * The whole command ring must be cleared to zero when we suspend the host.
808 *
809 * The host doesn't save the command ring pointer in the suspend well, so we
810 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
811 * aligned, because of the reserved bits in the command ring dequeue pointer
812 * register. Therefore, we can't just set the dequeue pointer back in the
813 * middle of the ring (TRBs are 16-byte aligned).
814 */
815static void xhci_clear_command_ring(struct xhci_hcd *xhci)
816{
817 struct xhci_ring *ring;
818 struct xhci_segment *seg;
819
820 ring = xhci->cmd_ring;
821 seg = ring->deq_seg;
822 do {
158886cd
AX
823 memset(seg->trbs, 0,
824 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
825 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
826 cpu_to_le32(~TRB_CYCLE);
89821320
SS
827 seg = seg->next;
828 } while (seg != ring->deq_seg);
829
830 /* Reset the software enqueue and dequeue pointers */
831 ring->deq_seg = ring->first_seg;
832 ring->dequeue = ring->first_seg->trbs;
833 ring->enq_seg = ring->deq_seg;
834 ring->enqueue = ring->dequeue;
835
b008df60 836 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
89821320
SS
837 /*
838 * Ring is now zeroed, so the HW should look for change of ownership
839 * when the cycle bit is set to 1.
840 */
841 ring->cycle_state = 1;
842
843 /*
844 * Reset the hardware dequeue pointer.
845 * Yes, this will need to be re-written after resume, but we're paranoid
846 * and want to make sure the hardware doesn't access bogus memory
847 * because, say, the BIOS or an SMI started the host without changing
848 * the command ring pointers.
849 */
850 xhci_set_cmd_ring_deq(xhci);
851}
852
5535b1d5
AX
853/*
854 * Stop HC (not bus-specific)
855 *
856 * This is called when the machine transition into S3/S4 mode.
857 *
858 */
859int xhci_suspend(struct xhci_hcd *xhci)
860{
861 int rc = 0;
455f5892 862 unsigned int delay = XHCI_MAX_HALT_USEC;
5535b1d5
AX
863 struct usb_hcd *hcd = xhci_to_hcd(xhci);
864 u32 command;
865
77b84767
FB
866 if (hcd->state != HC_STATE_SUSPENDED ||
867 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
868 return -EINVAL;
869
c52804a4
SS
870 /* Don't poll the roothubs on bus suspend. */
871 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
872 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
873 del_timer_sync(&hcd->rh_timer);
14e61a1b
AC
874 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
875 del_timer_sync(&xhci->shared_hcd->rh_timer);
c52804a4 876
5535b1d5
AX
877 spin_lock_irq(&xhci->lock);
878 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
b3209379 879 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
5535b1d5
AX
880 /* step 1: stop endpoint */
881 /* skipped assuming that port suspend has done */
882
883 /* step 2: clear Run/Stop bit */
b0ba9720 884 command = readl(&xhci->op_regs->command);
5535b1d5 885 command &= ~CMD_RUN;
204b7793 886 writel(command, &xhci->op_regs->command);
455f5892
ON
887
888 /* Some chips from Fresco Logic need an extraordinary delay */
889 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
890
2611bd18 891 if (xhci_handshake(xhci, &xhci->op_regs->status,
455f5892 892 STS_HALT, STS_HALT, delay)) {
5535b1d5
AX
893 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
894 spin_unlock_irq(&xhci->lock);
895 return -ETIMEDOUT;
896 }
89821320 897 xhci_clear_command_ring(xhci);
5535b1d5
AX
898
899 /* step 3: save registers */
900 xhci_save_registers(xhci);
901
902 /* step 4: set CSS flag */
b0ba9720 903 command = readl(&xhci->op_regs->command);
5535b1d5 904 command |= CMD_CSS;
204b7793 905 writel(command, &xhci->op_regs->command);
2611bd18
SS
906 if (xhci_handshake(xhci, &xhci->op_regs->status,
907 STS_SAVE, 0, 10 * 1000)) {
622eb783 908 xhci_warn(xhci, "WARN: xHC save state timeout\n");
5535b1d5
AX
909 spin_unlock_irq(&xhci->lock);
910 return -ETIMEDOUT;
911 }
5535b1d5
AX
912 spin_unlock_irq(&xhci->lock);
913
71c731a2
AC
914 /*
915 * Deleting Compliance Mode Recovery Timer because the xHCI Host
916 * is about to be suspended.
917 */
918 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
919 (!(xhci_all_ports_seen_u0(xhci)))) {
920 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
921 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
922 "%s: compliance mode recovery timer deleted",
58b1d799 923 __func__);
71c731a2
AC
924 }
925
0029227f
AX
926 /* step 5: remove core well power */
927 /* synchronize irq when using MSI-X */
421aa841 928 xhci_msix_sync_irqs(xhci);
0029227f 929
5535b1d5
AX
930 return rc;
931}
932
933/*
934 * start xHC (not bus-specific)
935 *
936 * This is called when the machine transition from S3/S4 mode.
937 *
938 */
939int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
940{
d6236f6d 941 u32 command, temp = 0, status;
5535b1d5 942 struct usb_hcd *hcd = xhci_to_hcd(xhci);
65b22f93 943 struct usb_hcd *secondary_hcd;
f69e3120 944 int retval = 0;
77df9e0b 945 bool comp_timer_running = false;
5535b1d5 946
f6ff0ac8 947 /* Wait a bit if either of the roothubs need to settle from the
25985edc 948 * transition into bus suspend.
20b67cf5 949 */
f6ff0ac8
SS
950 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
951 time_before(jiffies,
952 xhci->bus_state[1].next_statechange))
5535b1d5
AX
953 msleep(100);
954
f69e3120
AS
955 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
956 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
957
5535b1d5 958 spin_lock_irq(&xhci->lock);
c877b3b2
ML
959 if (xhci->quirks & XHCI_RESET_ON_RESUME)
960 hibernated = true;
5535b1d5
AX
961
962 if (!hibernated) {
963 /* step 1: restore register */
964 xhci_restore_registers(xhci);
965 /* step 2: initialize command ring buffer */
89821320 966 xhci_set_cmd_ring_deq(xhci);
5535b1d5
AX
967 /* step 3: restore state and start state*/
968 /* step 3: set CRS flag */
b0ba9720 969 command = readl(&xhci->op_regs->command);
5535b1d5 970 command |= CMD_CRS;
204b7793 971 writel(command, &xhci->op_regs->command);
2611bd18 972 if (xhci_handshake(xhci, &xhci->op_regs->status,
622eb783
AX
973 STS_RESTORE, 0, 10 * 1000)) {
974 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
5535b1d5
AX
975 spin_unlock_irq(&xhci->lock);
976 return -ETIMEDOUT;
977 }
b0ba9720 978 temp = readl(&xhci->op_regs->status);
5535b1d5
AX
979 }
980
981 /* If restore operation fails, re-initialize the HC during resume */
982 if ((temp & STS_SRE) || hibernated) {
77df9e0b
TC
983
984 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
985 !(xhci_all_ports_seen_u0(xhci))) {
986 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
987 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
988 "Compliance Mode Recovery Timer deleted!");
77df9e0b
TC
989 }
990
fedd383e
SS
991 /* Let the USB core know _both_ roothubs lost power. */
992 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
993 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
5535b1d5
AX
994
995 xhci_dbg(xhci, "Stop HCD\n");
996 xhci_halt(xhci);
997 xhci_reset(xhci);
5535b1d5 998 spin_unlock_irq(&xhci->lock);
0029227f 999 xhci_cleanup_msix(xhci);
5535b1d5 1000
5535b1d5 1001 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
b0ba9720 1002 temp = readl(&xhci->op_regs->status);
204b7793 1003 writel(temp & ~STS_EINT, &xhci->op_regs->status);
b0ba9720 1004 temp = readl(&xhci->ir_set->irq_pending);
204b7793 1005 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 1006 xhci_print_ir_set(xhci, 0);
5535b1d5
AX
1007
1008 xhci_dbg(xhci, "cleaning up memory\n");
1009 xhci_mem_cleanup(xhci);
1010 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
b0ba9720 1011 readl(&xhci->op_regs->status));
5535b1d5 1012
65b22f93
SS
1013 /* USB core calls the PCI reinit and start functions twice:
1014 * first with the primary HCD, and then with the secondary HCD.
1015 * If we don't do the same, the host will never be started.
1016 */
1017 if (!usb_hcd_is_primary_hcd(hcd))
1018 secondary_hcd = hcd;
1019 else
1020 secondary_hcd = xhci->shared_hcd;
1021
1022 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1023 retval = xhci_init(hcd->primary_hcd);
5535b1d5
AX
1024 if (retval)
1025 return retval;
77df9e0b
TC
1026 comp_timer_running = true;
1027
65b22f93
SS
1028 xhci_dbg(xhci, "Start the primary HCD\n");
1029 retval = xhci_run(hcd->primary_hcd);
b3209379 1030 if (!retval) {
f69e3120
AS
1031 xhci_dbg(xhci, "Start the secondary HCD\n");
1032 retval = xhci_run(secondary_hcd);
b3209379 1033 }
5535b1d5 1034 hcd->state = HC_STATE_SUSPENDED;
b3209379 1035 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
f69e3120 1036 goto done;
5535b1d5
AX
1037 }
1038
5535b1d5 1039 /* step 4: set Run/Stop bit */
b0ba9720 1040 command = readl(&xhci->op_regs->command);
5535b1d5 1041 command |= CMD_RUN;
204b7793 1042 writel(command, &xhci->op_regs->command);
2611bd18 1043 xhci_handshake(xhci, &xhci->op_regs->status, STS_HALT,
5535b1d5
AX
1044 0, 250 * 1000);
1045
1046 /* step 5: walk topology and initialize portsc,
1047 * portpmsc and portli
1048 */
1049 /* this is done in bus_resume */
1050
1051 /* step 6: restart each of the previously
1052 * Running endpoints by ringing their doorbells
1053 */
1054
5535b1d5 1055 spin_unlock_irq(&xhci->lock);
f69e3120
AS
1056
1057 done:
1058 if (retval == 0) {
d6236f6d
WY
1059 /* Resume root hubs only when have pending events. */
1060 status = readl(&xhci->op_regs->status);
1061 if (status & STS_EINT) {
1062 usb_hcd_resume_root_hub(hcd);
1063 usb_hcd_resume_root_hub(xhci->shared_hcd);
1064 }
f69e3120 1065 }
71c731a2
AC
1066
1067 /*
1068 * If system is subject to the Quirk, Compliance Mode Timer needs to
1069 * be re-initialized Always after a system resume. Ports are subject
1070 * to suffer the Compliance Mode issue again. It doesn't matter if
1071 * ports have entered previously to U0 before system's suspension.
1072 */
77df9e0b 1073 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
71c731a2
AC
1074 compliance_mode_recovery_timer_init(xhci);
1075
c52804a4
SS
1076 /* Re-enable port polling. */
1077 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1078 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1079 usb_hcd_poll_rh_status(hcd);
14e61a1b
AC
1080 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1081 usb_hcd_poll_rh_status(xhci->shared_hcd);
c52804a4 1082
f69e3120 1083 return retval;
5535b1d5 1084}
b5b5c3ac
SS
1085#endif /* CONFIG_PM */
1086
7f84eef0
SS
1087/*-------------------------------------------------------------------------*/
1088
d0e96f5a
SS
1089/**
1090 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1091 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1092 * value to right shift 1 for the bitmask.
1093 *
1094 * Index = (epnum * 2) + direction - 1,
1095 * where direction = 0 for OUT, 1 for IN.
1096 * For control endpoints, the IN index is used (OUT index is unused), so
1097 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1098 */
1099unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1100{
1101 unsigned int index;
1102 if (usb_endpoint_xfer_control(desc))
1103 index = (unsigned int) (usb_endpoint_num(desc)*2);
1104 else
1105 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1106 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1107 return index;
1108}
1109
01c5f447
JW
1110/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1111 * address from the XHCI endpoint index.
1112 */
1113unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1114{
1115 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1116 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1117 return direction | number;
1118}
1119
f94e0186
SS
1120/* Find the flag for this endpoint (for use in the control context). Use the
1121 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1122 * bit 1, etc.
1123 */
1124unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1125{
1126 return 1 << (xhci_get_endpoint_index(desc) + 1);
1127}
1128
ac9d8fe7
SS
1129/* Find the flag for this endpoint (for use in the control context). Use the
1130 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1131 * bit 1, etc.
1132 */
1133unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1134{
1135 return 1 << (ep_index + 1);
1136}
1137
f94e0186
SS
1138/* Compute the last valid endpoint context index. Basically, this is the
1139 * endpoint index plus one. For slot contexts with more than valid endpoint,
1140 * we find the most significant bit set in the added contexts flags.
1141 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1142 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1143 */
ac9d8fe7 1144unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
f94e0186
SS
1145{
1146 return fls(added_ctxs) - 1;
1147}
1148
d0e96f5a
SS
1149/* Returns 1 if the arguments are OK;
1150 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1151 */
8212a49d 1152static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
64927730
AX
1153 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1154 const char *func) {
1155 struct xhci_hcd *xhci;
1156 struct xhci_virt_device *virt_dev;
1157
d0e96f5a 1158 if (!hcd || (check_ep && !ep) || !udev) {
5c1127d3 1159 pr_debug("xHCI %s called with invalid args\n", func);
d0e96f5a
SS
1160 return -EINVAL;
1161 }
1162 if (!udev->parent) {
5c1127d3 1163 pr_debug("xHCI %s called for root hub\n", func);
d0e96f5a
SS
1164 return 0;
1165 }
64927730 1166
7bd89b40 1167 xhci = hcd_to_xhci(hcd);
64927730 1168 if (check_virt_dev) {
73ddc247 1169 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
5c1127d3
XR
1170 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1171 func);
64927730
AX
1172 return -EINVAL;
1173 }
1174
1175 virt_dev = xhci->devs[udev->slot_id];
1176 if (virt_dev->udev != udev) {
5c1127d3 1177 xhci_dbg(xhci, "xHCI %s called with udev and "
64927730
AX
1178 "virt_dev does not match\n", func);
1179 return -EINVAL;
1180 }
d0e96f5a 1181 }
64927730 1182
203a8661
SS
1183 if (xhci->xhc_state & XHCI_STATE_HALTED)
1184 return -ENODEV;
1185
d0e96f5a
SS
1186 return 1;
1187}
1188
2d3f1fac 1189static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
1190 struct usb_device *udev, struct xhci_command *command,
1191 bool ctx_change, bool must_succeed);
2d3f1fac
SS
1192
1193/*
1194 * Full speed devices may have a max packet size greater than 8 bytes, but the
1195 * USB core doesn't know that until it reads the first 8 bytes of the
1196 * descriptor. If the usb_device's max packet size changes after that point,
1197 * we need to issue an evaluate context command and wait on it.
1198 */
1199static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1200 unsigned int ep_index, struct urb *urb)
1201{
2d3f1fac
SS
1202 struct xhci_container_ctx *out_ctx;
1203 struct xhci_input_control_ctx *ctrl_ctx;
1204 struct xhci_ep_ctx *ep_ctx;
ddba5cd0 1205 struct xhci_command *command;
2d3f1fac
SS
1206 int max_packet_size;
1207 int hw_max_packet_size;
1208 int ret = 0;
1209
1210 out_ctx = xhci->devs[slot_id]->out_ctx;
1211 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
28ccd296 1212 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
29cc8897 1213 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
2d3f1fac 1214 if (hw_max_packet_size != max_packet_size) {
3a7fa5be
XR
1215 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1216 "Max Packet Size for ep 0 changed.");
1217 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1218 "Max packet size in usb_device = %d",
2d3f1fac 1219 max_packet_size);
3a7fa5be
XR
1220 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1221 "Max packet size in xHCI HW = %d",
2d3f1fac 1222 hw_max_packet_size);
3a7fa5be
XR
1223 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1224 "Issuing evaluate context command.");
2d3f1fac 1225
92f8e767
SS
1226 /* Set up the input context flags for the command */
1227 /* FIXME: This won't work if a non-default control endpoint
1228 * changes max packet sizes.
1229 */
ddba5cd0
MN
1230
1231 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
1232 if (!command)
1233 return -ENOMEM;
1234
1235 command->in_ctx = xhci->devs[slot_id]->in_ctx;
1236 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
92f8e767
SS
1237 if (!ctrl_ctx) {
1238 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1239 __func__);
ddba5cd0
MN
1240 ret = -ENOMEM;
1241 goto command_cleanup;
92f8e767 1242 }
2d3f1fac 1243 /* Set up the modified control endpoint 0 */
913a8a34
SS
1244 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1245 xhci->devs[slot_id]->out_ctx, ep_index);
92f8e767 1246
ddba5cd0 1247 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
28ccd296
ME
1248 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1249 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
2d3f1fac 1250
28ccd296 1251 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
2d3f1fac
SS
1252 ctrl_ctx->drop_flags = 0;
1253
1254 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
ddba5cd0 1255 xhci_dbg_ctx(xhci, command->in_ctx, ep_index);
2d3f1fac
SS
1256 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1257 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1258
ddba5cd0 1259 ret = xhci_configure_endpoint(xhci, urb->dev, command,
913a8a34 1260 true, false);
2d3f1fac
SS
1261
1262 /* Clean up the input context for later use by bandwidth
1263 * functions.
1264 */
28ccd296 1265 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
ddba5cd0
MN
1266command_cleanup:
1267 kfree(command->completion);
1268 kfree(command);
2d3f1fac
SS
1269 }
1270 return ret;
1271}
1272
d0e96f5a
SS
1273/*
1274 * non-error returns are a promise to giveback() the urb later
1275 * we drop ownership so next owner (or urb unlink) can get it
1276 */
1277int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1278{
1279 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2ffdea25 1280 struct xhci_td *buffer;
d0e96f5a
SS
1281 unsigned long flags;
1282 int ret = 0;
1283 unsigned int slot_id, ep_index;
8e51adcc
AX
1284 struct urb_priv *urb_priv;
1285 int size, i;
2d3f1fac 1286
64927730
AX
1287 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1288 true, true, __func__) <= 0)
d0e96f5a
SS
1289 return -EINVAL;
1290
1291 slot_id = urb->dev->slot_id;
1292 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
d0e96f5a 1293
541c7d43 1294 if (!HCD_HW_ACCESSIBLE(hcd)) {
d0e96f5a
SS
1295 if (!in_interrupt())
1296 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1297 ret = -ESHUTDOWN;
1298 goto exit;
1299 }
8e51adcc
AX
1300
1301 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1302 size = urb->number_of_packets;
1303 else
1304 size = 1;
1305
1306 urb_priv = kzalloc(sizeof(struct urb_priv) +
1307 size * sizeof(struct xhci_td *), mem_flags);
1308 if (!urb_priv)
1309 return -ENOMEM;
1310
2ffdea25
AX
1311 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1312 if (!buffer) {
1313 kfree(urb_priv);
1314 return -ENOMEM;
1315 }
1316
8e51adcc 1317 for (i = 0; i < size; i++) {
2ffdea25
AX
1318 urb_priv->td[i] = buffer;
1319 buffer++;
8e51adcc
AX
1320 }
1321
1322 urb_priv->length = size;
1323 urb_priv->td_cnt = 0;
1324 urb->hcpriv = urb_priv;
1325
2d3f1fac
SS
1326 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1327 /* Check to see if the max packet size for the default control
1328 * endpoint changed during FS device enumeration
1329 */
1330 if (urb->dev->speed == USB_SPEED_FULL) {
1331 ret = xhci_check_maxpacket(xhci, slot_id,
1332 ep_index, urb);
d13565c1
SS
1333 if (ret < 0) {
1334 xhci_urb_free_priv(xhci, urb_priv);
1335 urb->hcpriv = NULL;
2d3f1fac 1336 return ret;
d13565c1 1337 }
2d3f1fac
SS
1338 }
1339
b11069f5
SS
1340 /* We have a spinlock and interrupts disabled, so we must pass
1341 * atomic context to this function, which may allocate memory.
1342 */
2d3f1fac 1343 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1344 if (xhci->xhc_state & XHCI_STATE_DYING)
1345 goto dying;
b11069f5 1346 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
23e3be11 1347 slot_id, ep_index);
d13565c1
SS
1348 if (ret)
1349 goto free_priv;
2d3f1fac
SS
1350 spin_unlock_irqrestore(&xhci->lock, flags);
1351 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1352 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1353 if (xhci->xhc_state & XHCI_STATE_DYING)
1354 goto dying;
8df75f42
SS
1355 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1356 EP_GETTING_STREAMS) {
1357 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1358 "is transitioning to using streams.\n");
1359 ret = -EINVAL;
1360 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1361 EP_GETTING_NO_STREAMS) {
1362 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1363 "is transitioning to "
1364 "not having streams.\n");
1365 ret = -EINVAL;
1366 } else {
1367 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1368 slot_id, ep_index);
1369 }
d13565c1
SS
1370 if (ret)
1371 goto free_priv;
2d3f1fac 1372 spin_unlock_irqrestore(&xhci->lock, flags);
624defa1
SS
1373 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1374 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1375 if (xhci->xhc_state & XHCI_STATE_DYING)
1376 goto dying;
624defa1
SS
1377 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1378 slot_id, ep_index);
d13565c1
SS
1379 if (ret)
1380 goto free_priv;
624defa1 1381 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1382 } else {
787f4e5a
AX
1383 spin_lock_irqsave(&xhci->lock, flags);
1384 if (xhci->xhc_state & XHCI_STATE_DYING)
1385 goto dying;
1386 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1387 slot_id, ep_index);
d13565c1
SS
1388 if (ret)
1389 goto free_priv;
787f4e5a 1390 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1391 }
d0e96f5a 1392exit:
d0e96f5a 1393 return ret;
6f5165cf
SS
1394dying:
1395 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1396 "non-responsive xHCI host.\n",
1397 urb->ep->desc.bEndpointAddress, urb);
d13565c1
SS
1398 ret = -ESHUTDOWN;
1399free_priv:
1400 xhci_urb_free_priv(xhci, urb_priv);
1401 urb->hcpriv = NULL;
6f5165cf 1402 spin_unlock_irqrestore(&xhci->lock, flags);
d13565c1 1403 return ret;
d0e96f5a
SS
1404}
1405
021bff91
SS
1406/* Get the right ring for the given URB.
1407 * If the endpoint supports streams, boundary check the URB's stream ID.
1408 * If the endpoint doesn't support streams, return the singular endpoint ring.
1409 */
1410static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1411 struct urb *urb)
1412{
1413 unsigned int slot_id;
1414 unsigned int ep_index;
1415 unsigned int stream_id;
1416 struct xhci_virt_ep *ep;
1417
1418 slot_id = urb->dev->slot_id;
1419 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1420 stream_id = urb->stream_id;
1421 ep = &xhci->devs[slot_id]->eps[ep_index];
1422 /* Common case: no streams */
1423 if (!(ep->ep_state & EP_HAS_STREAMS))
1424 return ep->ring;
1425
1426 if (stream_id == 0) {
1427 xhci_warn(xhci,
1428 "WARN: Slot ID %u, ep index %u has streams, "
1429 "but URB has no stream ID.\n",
1430 slot_id, ep_index);
1431 return NULL;
1432 }
1433
1434 if (stream_id < ep->stream_info->num_streams)
1435 return ep->stream_info->stream_rings[stream_id];
1436
1437 xhci_warn(xhci,
1438 "WARN: Slot ID %u, ep index %u has "
1439 "stream IDs 1 to %u allocated, "
1440 "but stream ID %u is requested.\n",
1441 slot_id, ep_index,
1442 ep->stream_info->num_streams - 1,
1443 stream_id);
1444 return NULL;
1445}
1446
ae636747
SS
1447/*
1448 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1449 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1450 * should pick up where it left off in the TD, unless a Set Transfer Ring
1451 * Dequeue Pointer is issued.
1452 *
1453 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1454 * the ring. Since the ring is a contiguous structure, they can't be physically
1455 * removed. Instead, there are two options:
1456 *
1457 * 1) If the HC is in the middle of processing the URB to be canceled, we
1458 * simply move the ring's dequeue pointer past those TRBs using the Set
1459 * Transfer Ring Dequeue Pointer command. This will be the common case,
1460 * when drivers timeout on the last submitted URB and attempt to cancel.
1461 *
1462 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1463 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1464 * HC will need to invalidate the any TRBs it has cached after the stop
1465 * endpoint command, as noted in the xHCI 0.95 errata.
1466 *
1467 * 3) The TD may have completed by the time the Stop Endpoint Command
1468 * completes, so software needs to handle that case too.
1469 *
1470 * This function should protect against the TD enqueueing code ringing the
1471 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1472 * It also needs to account for multiple cancellations on happening at the same
1473 * time for the same endpoint.
1474 *
1475 * Note that this function can be called in any context, or so says
1476 * usb_hcd_unlink_urb()
d0e96f5a
SS
1477 */
1478int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1479{
ae636747 1480 unsigned long flags;
8e51adcc 1481 int ret, i;
e34b2fbf 1482 u32 temp;
ae636747 1483 struct xhci_hcd *xhci;
8e51adcc 1484 struct urb_priv *urb_priv;
ae636747
SS
1485 struct xhci_td *td;
1486 unsigned int ep_index;
1487 struct xhci_ring *ep_ring;
63a0d9ab 1488 struct xhci_virt_ep *ep;
ddba5cd0 1489 struct xhci_command *command;
ae636747
SS
1490
1491 xhci = hcd_to_xhci(hcd);
1492 spin_lock_irqsave(&xhci->lock, flags);
1493 /* Make sure the URB hasn't completed or been unlinked already */
1494 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1495 if (ret || !urb->hcpriv)
1496 goto done;
b0ba9720 1497 temp = readl(&xhci->op_regs->status);
c6cc27c7 1498 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
aa50b290
XR
1499 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1500 "HW died, freeing TD.");
8e51adcc 1501 urb_priv = urb->hcpriv;
585df1d9
SS
1502 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1503 td = urb_priv->td[i];
1504 if (!list_empty(&td->td_list))
1505 list_del_init(&td->td_list);
1506 if (!list_empty(&td->cancelled_td_list))
1507 list_del_init(&td->cancelled_td_list);
1508 }
e34b2fbf
SS
1509
1510 usb_hcd_unlink_urb_from_ep(hcd, urb);
1511 spin_unlock_irqrestore(&xhci->lock, flags);
214f76f7 1512 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
8e51adcc 1513 xhci_urb_free_priv(xhci, urb_priv);
e34b2fbf
SS
1514 return ret;
1515 }
7bd89b40
SS
1516 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1517 (xhci->xhc_state & XHCI_STATE_HALTED)) {
aa50b290
XR
1518 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1519 "Ep 0x%x: URB %p to be canceled on "
1520 "non-responsive xHCI host.",
6f5165cf
SS
1521 urb->ep->desc.bEndpointAddress, urb);
1522 /* Let the stop endpoint command watchdog timer (which set this
1523 * state) finish cleaning up the endpoint TD lists. We must
1524 * have caught it in the middle of dropping a lock and giving
1525 * back an URB.
1526 */
1527 goto done;
1528 }
ae636747 1529
ae636747 1530 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
63a0d9ab 1531 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
e9df17eb
SS
1532 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1533 if (!ep_ring) {
1534 ret = -EINVAL;
1535 goto done;
1536 }
1537
8e51adcc 1538 urb_priv = urb->hcpriv;
79688acf
SS
1539 i = urb_priv->td_cnt;
1540 if (i < urb_priv->length)
aa50b290
XR
1541 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1542 "Cancel URB %p, dev %s, ep 0x%x, "
1543 "starting at offset 0x%llx",
79688acf
SS
1544 urb, urb->dev->devpath,
1545 urb->ep->desc.bEndpointAddress,
1546 (unsigned long long) xhci_trb_virt_to_dma(
1547 urb_priv->td[i]->start_seg,
1548 urb_priv->td[i]->first_trb));
1549
1550 for (; i < urb_priv->length; i++) {
8e51adcc
AX
1551 td = urb_priv->td[i];
1552 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1553 }
1554
ae636747
SS
1555 /* Queue a stop endpoint command, but only if this is
1556 * the first cancellation to be handled.
1557 */
678539cf 1558 if (!(ep->ep_state & EP_HALT_PENDING)) {
ddba5cd0 1559 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1560 if (!command) {
1561 ret = -ENOMEM;
1562 goto done;
1563 }
678539cf 1564 ep->ep_state |= EP_HALT_PENDING;
6f5165cf
SS
1565 ep->stop_cmds_pending++;
1566 ep->stop_cmd_timer.expires = jiffies +
1567 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1568 add_timer(&ep->stop_cmd_timer);
ddba5cd0
MN
1569 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1570 ep_index, 0);
23e3be11 1571 xhci_ring_cmd_db(xhci);
ae636747
SS
1572 }
1573done:
1574 spin_unlock_irqrestore(&xhci->lock, flags);
1575 return ret;
d0e96f5a
SS
1576}
1577
f94e0186
SS
1578/* Drop an endpoint from a new bandwidth configuration for this device.
1579 * Only one call to this function is allowed per endpoint before
1580 * check_bandwidth() or reset_bandwidth() must be called.
1581 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1582 * add the endpoint to the schedule with possibly new parameters denoted by a
1583 * different endpoint descriptor in usb_host_endpoint.
1584 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1585 * not allowed.
f88ba78d
SS
1586 *
1587 * The USB core will not allow URBs to be queued to an endpoint that is being
1588 * disabled, so there's no need for mutual exclusion to protect
1589 * the xhci->devs[slot_id] structure.
f94e0186
SS
1590 */
1591int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1592 struct usb_host_endpoint *ep)
1593{
f94e0186 1594 struct xhci_hcd *xhci;
d115b048
JY
1595 struct xhci_container_ctx *in_ctx, *out_ctx;
1596 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186
SS
1597 unsigned int ep_index;
1598 struct xhci_ep_ctx *ep_ctx;
1599 u32 drop_flag;
d6759133 1600 u32 new_add_flags, new_drop_flags;
f94e0186
SS
1601 int ret;
1602
64927730 1603 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
f94e0186
SS
1604 if (ret <= 0)
1605 return ret;
1606 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
1607 if (xhci->xhc_state & XHCI_STATE_DYING)
1608 return -ENODEV;
f94e0186 1609
fe6c6c13 1610 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
1611 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1612 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1613 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1614 __func__, drop_flag);
1615 return 0;
1616 }
1617
f94e0186 1618 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
d115b048
JY
1619 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1620 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
92f8e767
SS
1621 if (!ctrl_ctx) {
1622 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1623 __func__);
1624 return 0;
1625 }
1626
f94e0186 1627 ep_index = xhci_get_endpoint_index(&ep->desc);
d115b048 1628 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
f94e0186
SS
1629 /* If the HC already knows the endpoint is disabled,
1630 * or the HCD has noted it is disabled, ignore this request
1631 */
f5960b69
ME
1632 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1633 cpu_to_le32(EP_STATE_DISABLED)) ||
28ccd296
ME
1634 le32_to_cpu(ctrl_ctx->drop_flags) &
1635 xhci_get_endpoint_flag(&ep->desc)) {
700e2052
GKH
1636 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1637 __func__, ep);
f94e0186
SS
1638 return 0;
1639 }
1640
28ccd296
ME
1641 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1642 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1643
28ccd296
ME
1644 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1645 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186 1646
f94e0186
SS
1647 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1648
d6759133 1649 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
f94e0186
SS
1650 (unsigned int) ep->desc.bEndpointAddress,
1651 udev->slot_id,
1652 (unsigned int) new_drop_flags,
d6759133 1653 (unsigned int) new_add_flags);
f94e0186
SS
1654 return 0;
1655}
1656
1657/* Add an endpoint to a new possible bandwidth configuration for this device.
1658 * Only one call to this function is allowed per endpoint before
1659 * check_bandwidth() or reset_bandwidth() must be called.
1660 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1661 * add the endpoint to the schedule with possibly new parameters denoted by a
1662 * different endpoint descriptor in usb_host_endpoint.
1663 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1664 * not allowed.
f88ba78d
SS
1665 *
1666 * The USB core will not allow URBs to be queued to an endpoint until the
1667 * configuration or alt setting is installed in the device, so there's no need
1668 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
f94e0186
SS
1669 */
1670int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1671 struct usb_host_endpoint *ep)
1672{
f94e0186 1673 struct xhci_hcd *xhci;
d115b048 1674 struct xhci_container_ctx *in_ctx, *out_ctx;
f94e0186 1675 unsigned int ep_index;
d115b048 1676 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186 1677 u32 added_ctxs;
d6759133 1678 u32 new_add_flags, new_drop_flags;
fa75ac37 1679 struct xhci_virt_device *virt_dev;
f94e0186
SS
1680 int ret = 0;
1681
64927730 1682 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
a1587d97
SS
1683 if (ret <= 0) {
1684 /* So we won't queue a reset ep command for a root hub */
1685 ep->hcpriv = NULL;
f94e0186 1686 return ret;
a1587d97 1687 }
f94e0186 1688 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
1689 if (xhci->xhc_state & XHCI_STATE_DYING)
1690 return -ENODEV;
f94e0186
SS
1691
1692 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
f94e0186
SS
1693 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1694 /* FIXME when we have to issue an evaluate endpoint command to
1695 * deal with ep0 max packet size changing once we get the
1696 * descriptors
1697 */
1698 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1699 __func__, added_ctxs);
1700 return 0;
1701 }
1702
fa75ac37
SS
1703 virt_dev = xhci->devs[udev->slot_id];
1704 in_ctx = virt_dev->in_ctx;
1705 out_ctx = virt_dev->out_ctx;
d115b048 1706 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
92f8e767
SS
1707 if (!ctrl_ctx) {
1708 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1709 __func__);
1710 return 0;
1711 }
fa75ac37 1712
92f8e767 1713 ep_index = xhci_get_endpoint_index(&ep->desc);
fa75ac37
SS
1714 /* If this endpoint is already in use, and the upper layers are trying
1715 * to add it again without dropping it, reject the addition.
1716 */
1717 if (virt_dev->eps[ep_index].ring &&
1718 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1719 xhci_get_endpoint_flag(&ep->desc))) {
1720 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1721 "without dropping it.\n",
1722 (unsigned int) ep->desc.bEndpointAddress);
1723 return -EINVAL;
1724 }
1725
f94e0186
SS
1726 /* If the HCD has already noted the endpoint is enabled,
1727 * ignore this request.
1728 */
28ccd296
ME
1729 if (le32_to_cpu(ctrl_ctx->add_flags) &
1730 xhci_get_endpoint_flag(&ep->desc)) {
700e2052
GKH
1731 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1732 __func__, ep);
f94e0186
SS
1733 return 0;
1734 }
1735
f88ba78d
SS
1736 /*
1737 * Configuration and alternate setting changes must be done in
1738 * process context, not interrupt context (or so documenation
1739 * for usb_set_interface() and usb_set_configuration() claim).
1740 */
fa75ac37 1741 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
f94e0186
SS
1742 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1743 __func__, ep->desc.bEndpointAddress);
f94e0186
SS
1744 return -ENOMEM;
1745 }
1746
28ccd296
ME
1747 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1748 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186
SS
1749
1750 /* If xhci_endpoint_disable() was called for this endpoint, but the
1751 * xHC hasn't been notified yet through the check_bandwidth() call,
1752 * this re-adds a new state for the endpoint from the new endpoint
1753 * descriptors. We must drop and re-add this endpoint, so we leave the
1754 * drop flags alone.
1755 */
28ccd296 1756 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1757
a1587d97
SS
1758 /* Store the usb_device pointer for later use */
1759 ep->hcpriv = udev;
1760
d6759133 1761 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
f94e0186
SS
1762 (unsigned int) ep->desc.bEndpointAddress,
1763 udev->slot_id,
1764 (unsigned int) new_drop_flags,
d6759133 1765 (unsigned int) new_add_flags);
f94e0186
SS
1766 return 0;
1767}
1768
d115b048 1769static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
f94e0186 1770{
d115b048 1771 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186 1772 struct xhci_ep_ctx *ep_ctx;
d115b048 1773 struct xhci_slot_ctx *slot_ctx;
f94e0186
SS
1774 int i;
1775
92f8e767
SS
1776 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1777 if (!ctrl_ctx) {
1778 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1779 __func__);
1780 return;
1781 }
1782
f94e0186
SS
1783 /* When a device's add flag and drop flag are zero, any subsequent
1784 * configure endpoint command will leave that endpoint's state
1785 * untouched. Make sure we don't leave any old state in the input
1786 * endpoint contexts.
1787 */
d115b048
JY
1788 ctrl_ctx->drop_flags = 0;
1789 ctrl_ctx->add_flags = 0;
1790 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
28ccd296 1791 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
f94e0186 1792 /* Endpoint 0 is always valid */
28ccd296 1793 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
f94e0186 1794 for (i = 1; i < 31; ++i) {
d115b048 1795 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
f94e0186
SS
1796 ep_ctx->ep_info = 0;
1797 ep_ctx->ep_info2 = 0;
8e595a5d 1798 ep_ctx->deq = 0;
f94e0186
SS
1799 ep_ctx->tx_info = 0;
1800 }
1801}
1802
f2217e8e 1803static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
00161f7d 1804 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1805{
1806 int ret;
1807
913a8a34 1808 switch (*cmd_status) {
c311e391
MN
1809 case COMP_CMD_ABORT:
1810 case COMP_CMD_STOP:
1811 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1812 ret = -ETIME;
1813 break;
f2217e8e 1814 case COMP_ENOMEM:
288c0f44
ON
1815 dev_warn(&udev->dev,
1816 "Not enough host controller resources for new device state.\n");
f2217e8e
SS
1817 ret = -ENOMEM;
1818 /* FIXME: can we allocate more resources for the HC? */
1819 break;
1820 case COMP_BW_ERR:
71d85724 1821 case COMP_2ND_BW_ERR:
288c0f44
ON
1822 dev_warn(&udev->dev,
1823 "Not enough bandwidth for new device state.\n");
f2217e8e
SS
1824 ret = -ENOSPC;
1825 /* FIXME: can we go back to the old state? */
1826 break;
1827 case COMP_TRB_ERR:
1828 /* the HCD set up something wrong */
1829 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1830 "add flag = 1, "
1831 "and endpoint is not disabled.\n");
1832 ret = -EINVAL;
1833 break;
f6ba6fe2 1834 case COMP_DEV_ERR:
288c0f44
ON
1835 dev_warn(&udev->dev,
1836 "ERROR: Incompatible device for endpoint configure command.\n");
f6ba6fe2
AH
1837 ret = -ENODEV;
1838 break;
f2217e8e 1839 case COMP_SUCCESS:
3a7fa5be
XR
1840 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1841 "Successful Endpoint Configure command");
f2217e8e
SS
1842 ret = 0;
1843 break;
1844 default:
288c0f44
ON
1845 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1846 *cmd_status);
f2217e8e
SS
1847 ret = -EINVAL;
1848 break;
1849 }
1850 return ret;
1851}
1852
1853static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
00161f7d 1854 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1855{
1856 int ret;
913a8a34 1857 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
f2217e8e 1858
913a8a34 1859 switch (*cmd_status) {
c311e391
MN
1860 case COMP_CMD_ABORT:
1861 case COMP_CMD_STOP:
1862 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
1863 ret = -ETIME;
1864 break;
f2217e8e 1865 case COMP_EINVAL:
288c0f44
ON
1866 dev_warn(&udev->dev,
1867 "WARN: xHCI driver setup invalid evaluate context command.\n");
f2217e8e
SS
1868 ret = -EINVAL;
1869 break;
1870 case COMP_EBADSLT:
288c0f44
ON
1871 dev_warn(&udev->dev,
1872 "WARN: slot not enabled for evaluate context command.\n");
b8031342
SS
1873 ret = -EINVAL;
1874 break;
f2217e8e 1875 case COMP_CTX_STATE:
288c0f44
ON
1876 dev_warn(&udev->dev,
1877 "WARN: invalid context state for evaluate context command.\n");
f2217e8e
SS
1878 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1879 ret = -EINVAL;
1880 break;
f6ba6fe2 1881 case COMP_DEV_ERR:
288c0f44
ON
1882 dev_warn(&udev->dev,
1883 "ERROR: Incompatible device for evaluate context command.\n");
f6ba6fe2
AH
1884 ret = -ENODEV;
1885 break;
1bb73a88
AH
1886 case COMP_MEL_ERR:
1887 /* Max Exit Latency too large error */
1888 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1889 ret = -EINVAL;
1890 break;
f2217e8e 1891 case COMP_SUCCESS:
3a7fa5be
XR
1892 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1893 "Successful evaluate context command");
f2217e8e
SS
1894 ret = 0;
1895 break;
1896 default:
288c0f44
ON
1897 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1898 *cmd_status);
f2217e8e
SS
1899 ret = -EINVAL;
1900 break;
1901 }
1902 return ret;
1903}
1904
2cf95c18 1905static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
92f8e767 1906 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18 1907{
2cf95c18
SS
1908 u32 valid_add_flags;
1909 u32 valid_drop_flags;
1910
2cf95c18
SS
1911 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1912 * (bit 1). The default control endpoint is added during the Address
1913 * Device command and is never removed until the slot is disabled.
1914 */
ef73400c
XR
1915 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1916 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2cf95c18
SS
1917
1918 /* Use hweight32 to count the number of ones in the add flags, or
1919 * number of endpoints added. Don't count endpoints that are changed
1920 * (both added and dropped).
1921 */
1922 return hweight32(valid_add_flags) -
1923 hweight32(valid_add_flags & valid_drop_flags);
1924}
1925
1926static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
92f8e767 1927 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18 1928{
2cf95c18
SS
1929 u32 valid_add_flags;
1930 u32 valid_drop_flags;
1931
78d1ff02
XR
1932 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1933 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2cf95c18
SS
1934
1935 return hweight32(valid_drop_flags) -
1936 hweight32(valid_add_flags & valid_drop_flags);
1937}
1938
1939/*
1940 * We need to reserve the new number of endpoints before the configure endpoint
1941 * command completes. We can't subtract the dropped endpoints from the number
1942 * of active endpoints until the command completes because we can oversubscribe
1943 * the host in this case:
1944 *
1945 * - the first configure endpoint command drops more endpoints than it adds
1946 * - a second configure endpoint command that adds more endpoints is queued
1947 * - the first configure endpoint command fails, so the config is unchanged
1948 * - the second command may succeed, even though there isn't enough resources
1949 *
1950 * Must be called with xhci->lock held.
1951 */
1952static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
92f8e767 1953 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
1954{
1955 u32 added_eps;
1956
92f8e767 1957 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2cf95c18 1958 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
4bdfe4c3
XR
1959 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1960 "Not enough ep ctxs: "
1961 "%u active, need to add %u, limit is %u.",
2cf95c18
SS
1962 xhci->num_active_eps, added_eps,
1963 xhci->limit_active_eps);
1964 return -ENOMEM;
1965 }
1966 xhci->num_active_eps += added_eps;
4bdfe4c3
XR
1967 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1968 "Adding %u ep ctxs, %u now active.", added_eps,
2cf95c18
SS
1969 xhci->num_active_eps);
1970 return 0;
1971}
1972
1973/*
1974 * The configure endpoint was failed by the xHC for some other reason, so we
1975 * need to revert the resources that failed configuration would have used.
1976 *
1977 * Must be called with xhci->lock held.
1978 */
1979static void xhci_free_host_resources(struct xhci_hcd *xhci,
92f8e767 1980 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
1981{
1982 u32 num_failed_eps;
1983
92f8e767 1984 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2cf95c18 1985 xhci->num_active_eps -= num_failed_eps;
4bdfe4c3
XR
1986 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1987 "Removing %u failed ep ctxs, %u now active.",
2cf95c18
SS
1988 num_failed_eps,
1989 xhci->num_active_eps);
1990}
1991
1992/*
1993 * Now that the command has completed, clean up the active endpoint count by
1994 * subtracting out the endpoints that were dropped (but not changed).
1995 *
1996 * Must be called with xhci->lock held.
1997 */
1998static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
92f8e767 1999 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
2000{
2001 u32 num_dropped_eps;
2002
92f8e767 2003 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2cf95c18
SS
2004 xhci->num_active_eps -= num_dropped_eps;
2005 if (num_dropped_eps)
4bdfe4c3
XR
2006 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2007 "Removing %u dropped ep ctxs, %u now active.",
2cf95c18
SS
2008 num_dropped_eps,
2009 xhci->num_active_eps);
2010}
2011
ed384bd3 2012static unsigned int xhci_get_block_size(struct usb_device *udev)
c29eea62
SS
2013{
2014 switch (udev->speed) {
2015 case USB_SPEED_LOW:
2016 case USB_SPEED_FULL:
2017 return FS_BLOCK;
2018 case USB_SPEED_HIGH:
2019 return HS_BLOCK;
2020 case USB_SPEED_SUPER:
2021 return SS_BLOCK;
2022 case USB_SPEED_UNKNOWN:
2023 case USB_SPEED_WIRELESS:
2024 default:
2025 /* Should never happen */
2026 return 1;
2027 }
2028}
2029
ed384bd3
FB
2030static unsigned int
2031xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
c29eea62
SS
2032{
2033 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2034 return LS_OVERHEAD;
2035 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2036 return FS_OVERHEAD;
2037 return HS_OVERHEAD;
2038}
2039
2040/* If we are changing a LS/FS device under a HS hub,
2041 * make sure (if we are activating a new TT) that the HS bus has enough
2042 * bandwidth for this new TT.
2043 */
2044static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2045 struct xhci_virt_device *virt_dev,
2046 int old_active_eps)
2047{
2048 struct xhci_interval_bw_table *bw_table;
2049 struct xhci_tt_bw_info *tt_info;
2050
2051 /* Find the bandwidth table for the root port this TT is attached to. */
2052 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2053 tt_info = virt_dev->tt_info;
2054 /* If this TT already had active endpoints, the bandwidth for this TT
2055 * has already been added. Removing all periodic endpoints (and thus
2056 * making the TT enactive) will only decrease the bandwidth used.
2057 */
2058 if (old_active_eps)
2059 return 0;
2060 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2061 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2062 return -ENOMEM;
2063 return 0;
2064 }
2065 /* Not sure why we would have no new active endpoints...
2066 *
2067 * Maybe because of an Evaluate Context change for a hub update or a
2068 * control endpoint 0 max packet size change?
2069 * FIXME: skip the bandwidth calculation in that case.
2070 */
2071 return 0;
2072}
2073
2b698999
SS
2074static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2075 struct xhci_virt_device *virt_dev)
2076{
2077 unsigned int bw_reserved;
2078
2079 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2080 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2081 return -ENOMEM;
2082
2083 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2084 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2085 return -ENOMEM;
2086
2087 return 0;
2088}
2089
c29eea62
SS
2090/*
2091 * This algorithm is a very conservative estimate of the worst-case scheduling
2092 * scenario for any one interval. The hardware dynamically schedules the
2093 * packets, so we can't tell which microframe could be the limiting factor in
2094 * the bandwidth scheduling. This only takes into account periodic endpoints.
2095 *
2096 * Obviously, we can't solve an NP complete problem to find the minimum worst
2097 * case scenario. Instead, we come up with an estimate that is no less than
2098 * the worst case bandwidth used for any one microframe, but may be an
2099 * over-estimate.
2100 *
2101 * We walk the requirements for each endpoint by interval, starting with the
2102 * smallest interval, and place packets in the schedule where there is only one
2103 * possible way to schedule packets for that interval. In order to simplify
2104 * this algorithm, we record the largest max packet size for each interval, and
2105 * assume all packets will be that size.
2106 *
2107 * For interval 0, we obviously must schedule all packets for each interval.
2108 * The bandwidth for interval 0 is just the amount of data to be transmitted
2109 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2110 * the number of packets).
2111 *
2112 * For interval 1, we have two possible microframes to schedule those packets
2113 * in. For this algorithm, if we can schedule the same number of packets for
2114 * each possible scheduling opportunity (each microframe), we will do so. The
2115 * remaining number of packets will be saved to be transmitted in the gaps in
2116 * the next interval's scheduling sequence.
2117 *
2118 * As we move those remaining packets to be scheduled with interval 2 packets,
2119 * we have to double the number of remaining packets to transmit. This is
2120 * because the intervals are actually powers of 2, and we would be transmitting
2121 * the previous interval's packets twice in this interval. We also have to be
2122 * sure that when we look at the largest max packet size for this interval, we
2123 * also look at the largest max packet size for the remaining packets and take
2124 * the greater of the two.
2125 *
2126 * The algorithm continues to evenly distribute packets in each scheduling
2127 * opportunity, and push the remaining packets out, until we get to the last
2128 * interval. Then those packets and their associated overhead are just added
2129 * to the bandwidth used.
2e27980e
SS
2130 */
2131static int xhci_check_bw_table(struct xhci_hcd *xhci,
2132 struct xhci_virt_device *virt_dev,
2133 int old_active_eps)
2134{
c29eea62
SS
2135 unsigned int bw_reserved;
2136 unsigned int max_bandwidth;
2137 unsigned int bw_used;
2138 unsigned int block_size;
2139 struct xhci_interval_bw_table *bw_table;
2140 unsigned int packet_size = 0;
2141 unsigned int overhead = 0;
2142 unsigned int packets_transmitted = 0;
2143 unsigned int packets_remaining = 0;
2144 unsigned int i;
2145
2b698999
SS
2146 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2147 return xhci_check_ss_bw(xhci, virt_dev);
2148
c29eea62
SS
2149 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2150 max_bandwidth = HS_BW_LIMIT;
2151 /* Convert percent of bus BW reserved to blocks reserved */
2152 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2153 } else {
2154 max_bandwidth = FS_BW_LIMIT;
2155 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2156 }
2157
2158 bw_table = virt_dev->bw_table;
2159 /* We need to translate the max packet size and max ESIT payloads into
2160 * the units the hardware uses.
2161 */
2162 block_size = xhci_get_block_size(virt_dev->udev);
2163
2164 /* If we are manipulating a LS/FS device under a HS hub, double check
2165 * that the HS bus has enough bandwidth if we are activing a new TT.
2166 */
2167 if (virt_dev->tt_info) {
4bdfe4c3
XR
2168 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2169 "Recalculating BW for rootport %u",
c29eea62
SS
2170 virt_dev->real_port);
2171 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2172 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2173 "newly activated TT.\n");
2174 return -ENOMEM;
2175 }
4bdfe4c3
XR
2176 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2177 "Recalculating BW for TT slot %u port %u",
c29eea62
SS
2178 virt_dev->tt_info->slot_id,
2179 virt_dev->tt_info->ttport);
2180 } else {
4bdfe4c3
XR
2181 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2182 "Recalculating BW for rootport %u",
c29eea62
SS
2183 virt_dev->real_port);
2184 }
2185
2186 /* Add in how much bandwidth will be used for interval zero, or the
2187 * rounded max ESIT payload + number of packets * largest overhead.
2188 */
2189 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2190 bw_table->interval_bw[0].num_packets *
2191 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2192
2193 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2194 unsigned int bw_added;
2195 unsigned int largest_mps;
2196 unsigned int interval_overhead;
2197
2198 /*
2199 * How many packets could we transmit in this interval?
2200 * If packets didn't fit in the previous interval, we will need
2201 * to transmit that many packets twice within this interval.
2202 */
2203 packets_remaining = 2 * packets_remaining +
2204 bw_table->interval_bw[i].num_packets;
2205
2206 /* Find the largest max packet size of this or the previous
2207 * interval.
2208 */
2209 if (list_empty(&bw_table->interval_bw[i].endpoints))
2210 largest_mps = 0;
2211 else {
2212 struct xhci_virt_ep *virt_ep;
2213 struct list_head *ep_entry;
2214
2215 ep_entry = bw_table->interval_bw[i].endpoints.next;
2216 virt_ep = list_entry(ep_entry,
2217 struct xhci_virt_ep, bw_endpoint_list);
2218 /* Convert to blocks, rounding up */
2219 largest_mps = DIV_ROUND_UP(
2220 virt_ep->bw_info.max_packet_size,
2221 block_size);
2222 }
2223 if (largest_mps > packet_size)
2224 packet_size = largest_mps;
2225
2226 /* Use the larger overhead of this or the previous interval. */
2227 interval_overhead = xhci_get_largest_overhead(
2228 &bw_table->interval_bw[i]);
2229 if (interval_overhead > overhead)
2230 overhead = interval_overhead;
2231
2232 /* How many packets can we evenly distribute across
2233 * (1 << (i + 1)) possible scheduling opportunities?
2234 */
2235 packets_transmitted = packets_remaining >> (i + 1);
2236
2237 /* Add in the bandwidth used for those scheduled packets */
2238 bw_added = packets_transmitted * (overhead + packet_size);
2239
2240 /* How many packets do we have remaining to transmit? */
2241 packets_remaining = packets_remaining % (1 << (i + 1));
2242
2243 /* What largest max packet size should those packets have? */
2244 /* If we've transmitted all packets, don't carry over the
2245 * largest packet size.
2246 */
2247 if (packets_remaining == 0) {
2248 packet_size = 0;
2249 overhead = 0;
2250 } else if (packets_transmitted > 0) {
2251 /* Otherwise if we do have remaining packets, and we've
2252 * scheduled some packets in this interval, take the
2253 * largest max packet size from endpoints with this
2254 * interval.
2255 */
2256 packet_size = largest_mps;
2257 overhead = interval_overhead;
2258 }
2259 /* Otherwise carry over packet_size and overhead from the last
2260 * time we had a remainder.
2261 */
2262 bw_used += bw_added;
2263 if (bw_used > max_bandwidth) {
2264 xhci_warn(xhci, "Not enough bandwidth. "
2265 "Proposed: %u, Max: %u\n",
2266 bw_used, max_bandwidth);
2267 return -ENOMEM;
2268 }
2269 }
2270 /*
2271 * Ok, we know we have some packets left over after even-handedly
2272 * scheduling interval 15. We don't know which microframes they will
2273 * fit into, so we over-schedule and say they will be scheduled every
2274 * microframe.
2275 */
2276 if (packets_remaining > 0)
2277 bw_used += overhead + packet_size;
2278
2279 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2280 unsigned int port_index = virt_dev->real_port - 1;
2281
2282 /* OK, we're manipulating a HS device attached to a
2283 * root port bandwidth domain. Include the number of active TTs
2284 * in the bandwidth used.
2285 */
2286 bw_used += TT_HS_OVERHEAD *
2287 xhci->rh_bw[port_index].num_active_tts;
2288 }
2289
4bdfe4c3
XR
2290 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2291 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2292 "Available: %u " "percent",
c29eea62
SS
2293 bw_used, max_bandwidth, bw_reserved,
2294 (max_bandwidth - bw_used - bw_reserved) * 100 /
2295 max_bandwidth);
2296
2297 bw_used += bw_reserved;
2298 if (bw_used > max_bandwidth) {
2299 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2300 bw_used, max_bandwidth);
2301 return -ENOMEM;
2302 }
2303
2304 bw_table->bw_used = bw_used;
2e27980e
SS
2305 return 0;
2306}
2307
2308static bool xhci_is_async_ep(unsigned int ep_type)
2309{
2310 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2311 ep_type != ISOC_IN_EP &&
2312 ep_type != INT_IN_EP);
2313}
2314
2b698999
SS
2315static bool xhci_is_sync_in_ep(unsigned int ep_type)
2316{
392a07ae 2317 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
2b698999
SS
2318}
2319
2320static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2321{
2322 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2323
2324 if (ep_bw->ep_interval == 0)
2325 return SS_OVERHEAD_BURST +
2326 (ep_bw->mult * ep_bw->num_packets *
2327 (SS_OVERHEAD + mps));
2328 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2329 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2330 1 << ep_bw->ep_interval);
2331
2332}
2333
2e27980e
SS
2334void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2335 struct xhci_bw_info *ep_bw,
2336 struct xhci_interval_bw_table *bw_table,
2337 struct usb_device *udev,
2338 struct xhci_virt_ep *virt_ep,
2339 struct xhci_tt_bw_info *tt_info)
2340{
2341 struct xhci_interval_bw *interval_bw;
2342 int normalized_interval;
2343
2b698999 2344 if (xhci_is_async_ep(ep_bw->type))
2e27980e
SS
2345 return;
2346
2b698999
SS
2347 if (udev->speed == USB_SPEED_SUPER) {
2348 if (xhci_is_sync_in_ep(ep_bw->type))
2349 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2350 xhci_get_ss_bw_consumed(ep_bw);
2351 else
2352 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2353 xhci_get_ss_bw_consumed(ep_bw);
2354 return;
2355 }
2356
2357 /* SuperSpeed endpoints never get added to intervals in the table, so
2358 * this check is only valid for HS/FS/LS devices.
2359 */
2360 if (list_empty(&virt_ep->bw_endpoint_list))
2361 return;
2e27980e
SS
2362 /* For LS/FS devices, we need to translate the interval expressed in
2363 * microframes to frames.
2364 */
2365 if (udev->speed == USB_SPEED_HIGH)
2366 normalized_interval = ep_bw->ep_interval;
2367 else
2368 normalized_interval = ep_bw->ep_interval - 3;
2369
2370 if (normalized_interval == 0)
2371 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2372 interval_bw = &bw_table->interval_bw[normalized_interval];
2373 interval_bw->num_packets -= ep_bw->num_packets;
2374 switch (udev->speed) {
2375 case USB_SPEED_LOW:
2376 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2377 break;
2378 case USB_SPEED_FULL:
2379 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2380 break;
2381 case USB_SPEED_HIGH:
2382 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2383 break;
2384 case USB_SPEED_SUPER:
2385 case USB_SPEED_UNKNOWN:
2386 case USB_SPEED_WIRELESS:
2387 /* Should never happen because only LS/FS/HS endpoints will get
2388 * added to the endpoint list.
2389 */
2390 return;
2391 }
2392 if (tt_info)
2393 tt_info->active_eps -= 1;
2394 list_del_init(&virt_ep->bw_endpoint_list);
2395}
2396
2397static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2398 struct xhci_bw_info *ep_bw,
2399 struct xhci_interval_bw_table *bw_table,
2400 struct usb_device *udev,
2401 struct xhci_virt_ep *virt_ep,
2402 struct xhci_tt_bw_info *tt_info)
2403{
2404 struct xhci_interval_bw *interval_bw;
2405 struct xhci_virt_ep *smaller_ep;
2406 int normalized_interval;
2407
2408 if (xhci_is_async_ep(ep_bw->type))
2409 return;
2410
2b698999
SS
2411 if (udev->speed == USB_SPEED_SUPER) {
2412 if (xhci_is_sync_in_ep(ep_bw->type))
2413 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2414 xhci_get_ss_bw_consumed(ep_bw);
2415 else
2416 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2417 xhci_get_ss_bw_consumed(ep_bw);
2418 return;
2419 }
2420
2e27980e
SS
2421 /* For LS/FS devices, we need to translate the interval expressed in
2422 * microframes to frames.
2423 */
2424 if (udev->speed == USB_SPEED_HIGH)
2425 normalized_interval = ep_bw->ep_interval;
2426 else
2427 normalized_interval = ep_bw->ep_interval - 3;
2428
2429 if (normalized_interval == 0)
2430 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2431 interval_bw = &bw_table->interval_bw[normalized_interval];
2432 interval_bw->num_packets += ep_bw->num_packets;
2433 switch (udev->speed) {
2434 case USB_SPEED_LOW:
2435 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2436 break;
2437 case USB_SPEED_FULL:
2438 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2439 break;
2440 case USB_SPEED_HIGH:
2441 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2442 break;
2443 case USB_SPEED_SUPER:
2444 case USB_SPEED_UNKNOWN:
2445 case USB_SPEED_WIRELESS:
2446 /* Should never happen because only LS/FS/HS endpoints will get
2447 * added to the endpoint list.
2448 */
2449 return;
2450 }
2451
2452 if (tt_info)
2453 tt_info->active_eps += 1;
2454 /* Insert the endpoint into the list, largest max packet size first. */
2455 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2456 bw_endpoint_list) {
2457 if (ep_bw->max_packet_size >=
2458 smaller_ep->bw_info.max_packet_size) {
2459 /* Add the new ep before the smaller endpoint */
2460 list_add_tail(&virt_ep->bw_endpoint_list,
2461 &smaller_ep->bw_endpoint_list);
2462 return;
2463 }
2464 }
2465 /* Add the new endpoint at the end of the list. */
2466 list_add_tail(&virt_ep->bw_endpoint_list,
2467 &interval_bw->endpoints);
2468}
2469
2470void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2471 struct xhci_virt_device *virt_dev,
2472 int old_active_eps)
2473{
2474 struct xhci_root_port_bw_info *rh_bw_info;
2475 if (!virt_dev->tt_info)
2476 return;
2477
2478 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2479 if (old_active_eps == 0 &&
2480 virt_dev->tt_info->active_eps != 0) {
2481 rh_bw_info->num_active_tts += 1;
c29eea62 2482 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2e27980e
SS
2483 } else if (old_active_eps != 0 &&
2484 virt_dev->tt_info->active_eps == 0) {
2485 rh_bw_info->num_active_tts -= 1;
c29eea62 2486 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2e27980e
SS
2487 }
2488}
2489
2490static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2491 struct xhci_virt_device *virt_dev,
2492 struct xhci_container_ctx *in_ctx)
2493{
2494 struct xhci_bw_info ep_bw_info[31];
2495 int i;
2496 struct xhci_input_control_ctx *ctrl_ctx;
2497 int old_active_eps = 0;
2498
2e27980e
SS
2499 if (virt_dev->tt_info)
2500 old_active_eps = virt_dev->tt_info->active_eps;
2501
2502 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
92f8e767
SS
2503 if (!ctrl_ctx) {
2504 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2505 __func__);
2506 return -ENOMEM;
2507 }
2e27980e
SS
2508
2509 for (i = 0; i < 31; i++) {
2510 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2511 continue;
2512
2513 /* Make a copy of the BW info in case we need to revert this */
2514 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2515 sizeof(ep_bw_info[i]));
2516 /* Drop the endpoint from the interval table if the endpoint is
2517 * being dropped or changed.
2518 */
2519 if (EP_IS_DROPPED(ctrl_ctx, i))
2520 xhci_drop_ep_from_interval_table(xhci,
2521 &virt_dev->eps[i].bw_info,
2522 virt_dev->bw_table,
2523 virt_dev->udev,
2524 &virt_dev->eps[i],
2525 virt_dev->tt_info);
2526 }
2527 /* Overwrite the information stored in the endpoints' bw_info */
2528 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2529 for (i = 0; i < 31; i++) {
2530 /* Add any changed or added endpoints to the interval table */
2531 if (EP_IS_ADDED(ctrl_ctx, i))
2532 xhci_add_ep_to_interval_table(xhci,
2533 &virt_dev->eps[i].bw_info,
2534 virt_dev->bw_table,
2535 virt_dev->udev,
2536 &virt_dev->eps[i],
2537 virt_dev->tt_info);
2538 }
2539
2540 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2541 /* Ok, this fits in the bandwidth we have.
2542 * Update the number of active TTs.
2543 */
2544 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2545 return 0;
2546 }
2547
2548 /* We don't have enough bandwidth for this, revert the stored info. */
2549 for (i = 0; i < 31; i++) {
2550 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2551 continue;
2552
2553 /* Drop the new copies of any added or changed endpoints from
2554 * the interval table.
2555 */
2556 if (EP_IS_ADDED(ctrl_ctx, i)) {
2557 xhci_drop_ep_from_interval_table(xhci,
2558 &virt_dev->eps[i].bw_info,
2559 virt_dev->bw_table,
2560 virt_dev->udev,
2561 &virt_dev->eps[i],
2562 virt_dev->tt_info);
2563 }
2564 /* Revert the endpoint back to its old information */
2565 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2566 sizeof(ep_bw_info[i]));
2567 /* Add any changed or dropped endpoints back into the table */
2568 if (EP_IS_DROPPED(ctrl_ctx, i))
2569 xhci_add_ep_to_interval_table(xhci,
2570 &virt_dev->eps[i].bw_info,
2571 virt_dev->bw_table,
2572 virt_dev->udev,
2573 &virt_dev->eps[i],
2574 virt_dev->tt_info);
2575 }
2576 return -ENOMEM;
2577}
2578
2579
f2217e8e
SS
2580/* Issue a configure endpoint command or evaluate context command
2581 * and wait for it to finish.
2582 */
2583static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
2584 struct usb_device *udev,
2585 struct xhci_command *command,
2586 bool ctx_change, bool must_succeed)
f2217e8e
SS
2587{
2588 int ret;
f2217e8e 2589 unsigned long flags;
92f8e767 2590 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 2591 struct xhci_virt_device *virt_dev;
ddba5cd0
MN
2592
2593 if (!command)
2594 return -EINVAL;
f2217e8e
SS
2595
2596 spin_lock_irqsave(&xhci->lock, flags);
913a8a34 2597 virt_dev = xhci->devs[udev->slot_id];
750645f8 2598
ddba5cd0 2599 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
92f8e767 2600 if (!ctrl_ctx) {
1f21569c 2601 spin_unlock_irqrestore(&xhci->lock, flags);
92f8e767
SS
2602 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2603 __func__);
2604 return -ENOMEM;
2605 }
2cf95c18 2606
750645f8 2607 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
92f8e767 2608 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
750645f8
SS
2609 spin_unlock_irqrestore(&xhci->lock, flags);
2610 xhci_warn(xhci, "Not enough host resources, "
2611 "active endpoint contexts = %u\n",
2612 xhci->num_active_eps);
2613 return -ENOMEM;
2614 }
2e27980e 2615 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
ddba5cd0 2616 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
2e27980e 2617 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
92f8e767 2618 xhci_free_host_resources(xhci, ctrl_ctx);
2e27980e
SS
2619 spin_unlock_irqrestore(&xhci->lock, flags);
2620 xhci_warn(xhci, "Not enough bandwidth\n");
2621 return -ENOMEM;
2622 }
750645f8 2623
f2217e8e 2624 if (!ctx_change)
ddba5cd0
MN
2625 ret = xhci_queue_configure_endpoint(xhci, command,
2626 command->in_ctx->dma,
913a8a34 2627 udev->slot_id, must_succeed);
f2217e8e 2628 else
ddba5cd0
MN
2629 ret = xhci_queue_evaluate_context(xhci, command,
2630 command->in_ctx->dma,
4b266541 2631 udev->slot_id, must_succeed);
f2217e8e 2632 if (ret < 0) {
2cf95c18 2633 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
92f8e767 2634 xhci_free_host_resources(xhci, ctrl_ctx);
f2217e8e 2635 spin_unlock_irqrestore(&xhci->lock, flags);
3a7fa5be
XR
2636 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2637 "FIXME allocate a new ring segment");
f2217e8e
SS
2638 return -ENOMEM;
2639 }
2640 xhci_ring_cmd_db(xhci);
2641 spin_unlock_irqrestore(&xhci->lock, flags);
2642
2643 /* Wait for the configure endpoint command to complete */
c311e391 2644 wait_for_completion(command->completion);
f2217e8e
SS
2645
2646 if (!ctx_change)
ddba5cd0
MN
2647 ret = xhci_configure_endpoint_result(xhci, udev,
2648 &command->status);
2cf95c18 2649 else
ddba5cd0
MN
2650 ret = xhci_evaluate_context_result(xhci, udev,
2651 &command->status);
2cf95c18
SS
2652
2653 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2654 spin_lock_irqsave(&xhci->lock, flags);
2655 /* If the command failed, remove the reserved resources.
2656 * Otherwise, clean up the estimate to include dropped eps.
2657 */
2658 if (ret)
92f8e767 2659 xhci_free_host_resources(xhci, ctrl_ctx);
2cf95c18 2660 else
92f8e767 2661 xhci_finish_resource_reservation(xhci, ctrl_ctx);
2cf95c18
SS
2662 spin_unlock_irqrestore(&xhci->lock, flags);
2663 }
2664 return ret;
f2217e8e
SS
2665}
2666
df613834
HG
2667static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2668 struct xhci_virt_device *vdev, int i)
2669{
2670 struct xhci_virt_ep *ep = &vdev->eps[i];
2671
2672 if (ep->ep_state & EP_HAS_STREAMS) {
2673 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2674 xhci_get_endpoint_address(i));
2675 xhci_free_stream_info(xhci, ep->stream_info);
2676 ep->stream_info = NULL;
2677 ep->ep_state &= ~EP_HAS_STREAMS;
2678 }
2679}
2680
f88ba78d
SS
2681/* Called after one or more calls to xhci_add_endpoint() or
2682 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2683 * to call xhci_reset_bandwidth().
2684 *
2685 * Since we are in the middle of changing either configuration or
2686 * installing a new alt setting, the USB core won't allow URBs to be
2687 * enqueued for any endpoint on the old config or interface. Nothing
2688 * else should be touching the xhci->devs[slot_id] structure, so we
2689 * don't need to take the xhci->lock for manipulating that.
2690 */
f94e0186
SS
2691int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2692{
2693 int i;
2694 int ret = 0;
f94e0186
SS
2695 struct xhci_hcd *xhci;
2696 struct xhci_virt_device *virt_dev;
d115b048
JY
2697 struct xhci_input_control_ctx *ctrl_ctx;
2698 struct xhci_slot_ctx *slot_ctx;
ddba5cd0 2699 struct xhci_command *command;
f94e0186 2700
64927730 2701 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
2702 if (ret <= 0)
2703 return ret;
2704 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
2705 if (xhci->xhc_state & XHCI_STATE_DYING)
2706 return -ENODEV;
f94e0186 2707
700e2052 2708 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
2709 virt_dev = xhci->devs[udev->slot_id];
2710
ddba5cd0
MN
2711 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
2712 if (!command)
2713 return -ENOMEM;
2714
2715 command->in_ctx = virt_dev->in_ctx;
2716
f94e0186 2717 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
ddba5cd0 2718 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
92f8e767
SS
2719 if (!ctrl_ctx) {
2720 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2721 __func__);
ddba5cd0
MN
2722 ret = -ENOMEM;
2723 goto command_cleanup;
92f8e767 2724 }
28ccd296
ME
2725 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2726 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2727 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
2dc37539
SS
2728
2729 /* Don't issue the command if there's no endpoints to update. */
2730 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
ddba5cd0
MN
2731 ctrl_ctx->drop_flags == 0) {
2732 ret = 0;
2733 goto command_cleanup;
2734 }
d6759133 2735 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
d115b048 2736 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
d6759133
JW
2737 for (i = 31; i >= 1; i--) {
2738 __le32 le32 = cpu_to_le32(BIT(i));
2739
2740 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2741 || (ctrl_ctx->add_flags & le32) || i == 1) {
2742 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2743 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2744 break;
2745 }
2746 }
2747 xhci_dbg(xhci, "New Input Control Context:\n");
d115b048 2748 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
28ccd296 2749 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 2750
ddba5cd0 2751 ret = xhci_configure_endpoint(xhci, udev, command,
913a8a34 2752 false, false);
ddba5cd0 2753 if (ret)
f94e0186 2754 /* Callee should call reset_bandwidth() */
ddba5cd0 2755 goto command_cleanup;
f94e0186
SS
2756
2757 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
d115b048 2758 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
28ccd296 2759 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 2760
834cb0fc
SS
2761 /* Free any rings that were dropped, but not changed. */
2762 for (i = 1; i < 31; ++i) {
4819fef5 2763 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
df613834 2764 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
834cb0fc 2765 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
df613834
HG
2766 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2767 }
834cb0fc 2768 }
d115b048 2769 xhci_zero_in_ctx(xhci, virt_dev);
834cb0fc
SS
2770 /*
2771 * Install any rings for completely new endpoints or changed endpoints,
2772 * and free or cache any old rings from changed endpoints.
2773 */
f94e0186 2774 for (i = 1; i < 31; ++i) {
74f9fe21
SS
2775 if (!virt_dev->eps[i].new_ring)
2776 continue;
2777 /* Only cache or free the old ring if it exists.
2778 * It may not if this is the first add of an endpoint.
2779 */
2780 if (virt_dev->eps[i].ring) {
412566bd 2781 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
f94e0186 2782 }
df613834 2783 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
74f9fe21
SS
2784 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2785 virt_dev->eps[i].new_ring = NULL;
f94e0186 2786 }
ddba5cd0
MN
2787command_cleanup:
2788 kfree(command->completion);
2789 kfree(command);
f94e0186 2790
f94e0186
SS
2791 return ret;
2792}
2793
2794void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2795{
f94e0186
SS
2796 struct xhci_hcd *xhci;
2797 struct xhci_virt_device *virt_dev;
2798 int i, ret;
2799
64927730 2800 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
2801 if (ret <= 0)
2802 return;
2803 xhci = hcd_to_xhci(hcd);
2804
700e2052 2805 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
2806 virt_dev = xhci->devs[udev->slot_id];
2807 /* Free any rings allocated for added endpoints */
2808 for (i = 0; i < 31; ++i) {
63a0d9ab
SS
2809 if (virt_dev->eps[i].new_ring) {
2810 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2811 virt_dev->eps[i].new_ring = NULL;
f94e0186
SS
2812 }
2813 }
d115b048 2814 xhci_zero_in_ctx(xhci, virt_dev);
f94e0186
SS
2815}
2816
5270b951 2817static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
913a8a34
SS
2818 struct xhci_container_ctx *in_ctx,
2819 struct xhci_container_ctx *out_ctx,
92f8e767 2820 struct xhci_input_control_ctx *ctrl_ctx,
913a8a34 2821 u32 add_flags, u32 drop_flags)
5270b951 2822{
28ccd296
ME
2823 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2824 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
913a8a34 2825 xhci_slot_copy(xhci, in_ctx, out_ctx);
28ccd296 2826 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
5270b951 2827
913a8a34
SS
2828 xhci_dbg(xhci, "Input Context:\n");
2829 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
5270b951
SS
2830}
2831
8212a49d 2832static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
ac9d8fe7
SS
2833 unsigned int slot_id, unsigned int ep_index,
2834 struct xhci_dequeue_state *deq_state)
2835{
92f8e767 2836 struct xhci_input_control_ctx *ctrl_ctx;
ac9d8fe7 2837 struct xhci_container_ctx *in_ctx;
ac9d8fe7
SS
2838 struct xhci_ep_ctx *ep_ctx;
2839 u32 added_ctxs;
2840 dma_addr_t addr;
2841
92f8e767
SS
2842 in_ctx = xhci->devs[slot_id]->in_ctx;
2843 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2844 if (!ctrl_ctx) {
2845 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2846 __func__);
2847 return;
2848 }
2849
913a8a34
SS
2850 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2851 xhci->devs[slot_id]->out_ctx, ep_index);
ac9d8fe7
SS
2852 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2853 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2854 deq_state->new_deq_ptr);
2855 if (addr == 0) {
2856 xhci_warn(xhci, "WARN Cannot submit config ep after "
2857 "reset ep command\n");
2858 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2859 deq_state->new_deq_seg,
2860 deq_state->new_deq_ptr);
2861 return;
2862 }
28ccd296 2863 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
ac9d8fe7 2864
ac9d8fe7 2865 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
913a8a34 2866 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
92f8e767
SS
2867 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2868 added_ctxs, added_ctxs);
ac9d8fe7
SS
2869}
2870
82d1009f 2871void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
63a0d9ab 2872 struct usb_device *udev, unsigned int ep_index)
82d1009f
SS
2873{
2874 struct xhci_dequeue_state deq_state;
63a0d9ab 2875 struct xhci_virt_ep *ep;
82d1009f 2876
a0254324
XR
2877 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2878 "Cleaning up stalled endpoint ring");
63a0d9ab 2879 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
82d1009f
SS
2880 /* We need to move the HW's dequeue pointer past this TD,
2881 * or it will attempt to resend it on the next doorbell ring.
2882 */
2883 xhci_find_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 2884 ep_index, ep->stopped_stream, ep->stopped_td,
ac9d8fe7 2885 &deq_state);
82d1009f 2886
365038d8
MN
2887 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
2888 return;
2889
ac9d8fe7
SS
2890 /* HW with the reset endpoint quirk will use the saved dequeue state to
2891 * issue a configure endpoint command later.
2892 */
2893 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
a0254324
XR
2894 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2895 "Queueing new dequeue state");
1e3452e3 2896 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 2897 ep_index, ep->stopped_stream, &deq_state);
ac9d8fe7
SS
2898 } else {
2899 /* Better hope no one uses the input context between now and the
2900 * reset endpoint completion!
e9df17eb
SS
2901 * XXX: No idea how this hardware will react when stream rings
2902 * are enabled.
ac9d8fe7 2903 */
4bdfe4c3
XR
2904 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2905 "Setting up input context for "
2906 "configure endpoint command");
ac9d8fe7
SS
2907 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2908 ep_index, &deq_state);
2909 }
82d1009f
SS
2910}
2911
a1587d97
SS
2912/* Deal with stalled endpoints. The core should have sent the control message
2913 * to clear the halt condition. However, we need to make the xHCI hardware
2914 * reset its sequence number, since a device will expect a sequence number of
2915 * zero after the halt condition is cleared.
2916 * Context: in_interrupt
2917 */
2918void xhci_endpoint_reset(struct usb_hcd *hcd,
2919 struct usb_host_endpoint *ep)
2920{
2921 struct xhci_hcd *xhci;
2922 struct usb_device *udev;
2923 unsigned int ep_index;
2924 unsigned long flags;
2925 int ret;
63a0d9ab 2926 struct xhci_virt_ep *virt_ep;
ddba5cd0 2927 struct xhci_command *command;
a1587d97
SS
2928
2929 xhci = hcd_to_xhci(hcd);
2930 udev = (struct usb_device *) ep->hcpriv;
2931 /* Called with a root hub endpoint (or an endpoint that wasn't added
2932 * with xhci_add_endpoint()
2933 */
2934 if (!ep->hcpriv)
2935 return;
2936 ep_index = xhci_get_endpoint_index(&ep->desc);
63a0d9ab
SS
2937 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2938 if (!virt_ep->stopped_td) {
a0254324
XR
2939 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2940 "Endpoint 0x%x not halted, refusing to reset.",
2941 ep->desc.bEndpointAddress);
c92bcfa7
SS
2942 return;
2943 }
82d1009f 2944 if (usb_endpoint_xfer_control(&ep->desc)) {
a0254324
XR
2945 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2946 "Control endpoint stall already handled.");
82d1009f
SS
2947 return;
2948 }
a1587d97 2949
ddba5cd0
MN
2950 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
2951 if (!command)
2952 return;
2953
a0254324
XR
2954 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2955 "Queueing reset endpoint command");
a1587d97 2956 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0 2957 ret = xhci_queue_reset_ep(xhci, command, udev->slot_id, ep_index);
c92bcfa7
SS
2958 /*
2959 * Can't change the ring dequeue pointer until it's transitioned to the
2960 * stopped state, which is only upon a successful reset endpoint
2961 * command. Better hope that last command worked!
2962 */
a1587d97 2963 if (!ret) {
63a0d9ab
SS
2964 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2965 kfree(virt_ep->stopped_td);
a1587d97
SS
2966 xhci_ring_cmd_db(xhci);
2967 }
1624ae1c 2968 virt_ep->stopped_td = NULL;
5e5cf6fc 2969 virt_ep->stopped_stream = 0;
a1587d97
SS
2970 spin_unlock_irqrestore(&xhci->lock, flags);
2971
2972 if (ret)
2973 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2974}
2975
8df75f42
SS
2976static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2977 struct usb_device *udev, struct usb_host_endpoint *ep,
2978 unsigned int slot_id)
2979{
2980 int ret;
2981 unsigned int ep_index;
2982 unsigned int ep_state;
2983
2984 if (!ep)
2985 return -EINVAL;
64927730 2986 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
8df75f42
SS
2987 if (ret <= 0)
2988 return -EINVAL;
a3901538 2989 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
8df75f42
SS
2990 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2991 " descriptor for ep 0x%x does not support streams\n",
2992 ep->desc.bEndpointAddress);
2993 return -EINVAL;
2994 }
2995
2996 ep_index = xhci_get_endpoint_index(&ep->desc);
2997 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2998 if (ep_state & EP_HAS_STREAMS ||
2999 ep_state & EP_GETTING_STREAMS) {
3000 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3001 "already has streams set up.\n",
3002 ep->desc.bEndpointAddress);
3003 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3004 "dynamic stream context array reallocation.\n");
3005 return -EINVAL;
3006 }
3007 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3008 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3009 "endpoint 0x%x; URBs are pending.\n",
3010 ep->desc.bEndpointAddress);
3011 return -EINVAL;
3012 }
3013 return 0;
3014}
3015
3016static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3017 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3018{
3019 unsigned int max_streams;
3020
3021 /* The stream context array size must be a power of two */
3022 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3023 /*
3024 * Find out how many primary stream array entries the host controller
3025 * supports. Later we may use secondary stream arrays (similar to 2nd
3026 * level page entries), but that's an optional feature for xHCI host
3027 * controllers. xHCs must support at least 4 stream IDs.
3028 */
3029 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3030 if (*num_stream_ctxs > max_streams) {
3031 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3032 max_streams);
3033 *num_stream_ctxs = max_streams;
3034 *num_streams = max_streams;
3035 }
3036}
3037
3038/* Returns an error code if one of the endpoint already has streams.
3039 * This does not change any data structures, it only checks and gathers
3040 * information.
3041 */
3042static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3043 struct usb_device *udev,
3044 struct usb_host_endpoint **eps, unsigned int num_eps,
3045 unsigned int *num_streams, u32 *changed_ep_bitmask)
3046{
8df75f42
SS
3047 unsigned int max_streams;
3048 unsigned int endpoint_flag;
3049 int i;
3050 int ret;
3051
3052 for (i = 0; i < num_eps; i++) {
3053 ret = xhci_check_streams_endpoint(xhci, udev,
3054 eps[i], udev->slot_id);
3055 if (ret < 0)
3056 return ret;
3057
18b7ede5 3058 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
8df75f42
SS
3059 if (max_streams < (*num_streams - 1)) {
3060 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3061 eps[i]->desc.bEndpointAddress,
3062 max_streams);
3063 *num_streams = max_streams+1;
3064 }
3065
3066 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3067 if (*changed_ep_bitmask & endpoint_flag)
3068 return -EINVAL;
3069 *changed_ep_bitmask |= endpoint_flag;
3070 }
3071 return 0;
3072}
3073
3074static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3075 struct usb_device *udev,
3076 struct usb_host_endpoint **eps, unsigned int num_eps)
3077{
3078 u32 changed_ep_bitmask = 0;
3079 unsigned int slot_id;
3080 unsigned int ep_index;
3081 unsigned int ep_state;
3082 int i;
3083
3084 slot_id = udev->slot_id;
3085 if (!xhci->devs[slot_id])
3086 return 0;
3087
3088 for (i = 0; i < num_eps; i++) {
3089 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3090 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3091 /* Are streams already being freed for the endpoint? */
3092 if (ep_state & EP_GETTING_NO_STREAMS) {
3093 xhci_warn(xhci, "WARN Can't disable streams for "
03e64e96
JP
3094 "endpoint 0x%x, "
3095 "streams are being disabled already\n",
8df75f42
SS
3096 eps[i]->desc.bEndpointAddress);
3097 return 0;
3098 }
3099 /* Are there actually any streams to free? */
3100 if (!(ep_state & EP_HAS_STREAMS) &&
3101 !(ep_state & EP_GETTING_STREAMS)) {
3102 xhci_warn(xhci, "WARN Can't disable streams for "
03e64e96
JP
3103 "endpoint 0x%x, "
3104 "streams are already disabled!\n",
8df75f42
SS
3105 eps[i]->desc.bEndpointAddress);
3106 xhci_warn(xhci, "WARN xhci_free_streams() called "
3107 "with non-streams endpoint\n");
3108 return 0;
3109 }
3110 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3111 }
3112 return changed_ep_bitmask;
3113}
3114
3115/*
3116 * The USB device drivers use this function (though the HCD interface in USB
3117 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3118 * coordinate mass storage command queueing across multiple endpoints (basically
3119 * a stream ID == a task ID).
3120 *
3121 * Setting up streams involves allocating the same size stream context array
3122 * for each endpoint and issuing a configure endpoint command for all endpoints.
3123 *
3124 * Don't allow the call to succeed if one endpoint only supports one stream
3125 * (which means it doesn't support streams at all).
3126 *
3127 * Drivers may get less stream IDs than they asked for, if the host controller
3128 * hardware or endpoints claim they can't support the number of requested
3129 * stream IDs.
3130 */
3131int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3132 struct usb_host_endpoint **eps, unsigned int num_eps,
3133 unsigned int num_streams, gfp_t mem_flags)
3134{
3135 int i, ret;
3136 struct xhci_hcd *xhci;
3137 struct xhci_virt_device *vdev;
3138 struct xhci_command *config_cmd;
92f8e767 3139 struct xhci_input_control_ctx *ctrl_ctx;
8df75f42
SS
3140 unsigned int ep_index;
3141 unsigned int num_stream_ctxs;
3142 unsigned long flags;
3143 u32 changed_ep_bitmask = 0;
3144
3145 if (!eps)
3146 return -EINVAL;
3147
3148 /* Add one to the number of streams requested to account for
3149 * stream 0 that is reserved for xHCI usage.
3150 */
3151 num_streams += 1;
3152 xhci = hcd_to_xhci(hcd);
3153 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3154 num_streams);
3155
f7920884 3156 /* MaxPSASize value 0 (2 streams) means streams are not supported */
8f873c1f
HG
3157 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3158 HCC_MAX_PSA(xhci->hcc_params) < 4) {
f7920884
HG
3159 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3160 return -ENOSYS;
3161 }
3162
8df75f42
SS
3163 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3164 if (!config_cmd) {
3165 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3166 return -ENOMEM;
3167 }
92f8e767
SS
3168 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
3169 if (!ctrl_ctx) {
3170 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3171 __func__);
3172 xhci_free_command(xhci, config_cmd);
3173 return -ENOMEM;
3174 }
8df75f42
SS
3175
3176 /* Check to make sure all endpoints are not already configured for
3177 * streams. While we're at it, find the maximum number of streams that
3178 * all the endpoints will support and check for duplicate endpoints.
3179 */
3180 spin_lock_irqsave(&xhci->lock, flags);
3181 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3182 num_eps, &num_streams, &changed_ep_bitmask);
3183 if (ret < 0) {
3184 xhci_free_command(xhci, config_cmd);
3185 spin_unlock_irqrestore(&xhci->lock, flags);
3186 return ret;
3187 }
3188 if (num_streams <= 1) {
3189 xhci_warn(xhci, "WARN: endpoints can't handle "
3190 "more than one stream.\n");
3191 xhci_free_command(xhci, config_cmd);
3192 spin_unlock_irqrestore(&xhci->lock, flags);
3193 return -EINVAL;
3194 }
3195 vdev = xhci->devs[udev->slot_id];
25985edc 3196 /* Mark each endpoint as being in transition, so
8df75f42
SS
3197 * xhci_urb_enqueue() will reject all URBs.
3198 */
3199 for (i = 0; i < num_eps; i++) {
3200 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3201 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3202 }
3203 spin_unlock_irqrestore(&xhci->lock, flags);
3204
3205 /* Setup internal data structures and allocate HW data structures for
3206 * streams (but don't install the HW structures in the input context
3207 * until we're sure all memory allocation succeeded).
3208 */
3209 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3210 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3211 num_stream_ctxs, num_streams);
3212
3213 for (i = 0; i < num_eps; i++) {
3214 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3215 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3216 num_stream_ctxs,
3217 num_streams, mem_flags);
3218 if (!vdev->eps[ep_index].stream_info)
3219 goto cleanup;
3220 /* Set maxPstreams in endpoint context and update deq ptr to
3221 * point to stream context array. FIXME
3222 */
3223 }
3224
3225 /* Set up the input context for a configure endpoint command. */
3226 for (i = 0; i < num_eps; i++) {
3227 struct xhci_ep_ctx *ep_ctx;
3228
3229 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3230 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3231
3232 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3233 vdev->out_ctx, ep_index);
3234 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3235 vdev->eps[ep_index].stream_info);
3236 }
3237 /* Tell the HW to drop its old copy of the endpoint context info
3238 * and add the updated copy from the input context.
3239 */
3240 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
92f8e767
SS
3241 vdev->out_ctx, ctrl_ctx,
3242 changed_ep_bitmask, changed_ep_bitmask);
8df75f42
SS
3243
3244 /* Issue and wait for the configure endpoint command */
3245 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3246 false, false);
3247
3248 /* xHC rejected the configure endpoint command for some reason, so we
3249 * leave the old ring intact and free our internal streams data
3250 * structure.
3251 */
3252 if (ret < 0)
3253 goto cleanup;
3254
3255 spin_lock_irqsave(&xhci->lock, flags);
3256 for (i = 0; i < num_eps; i++) {
3257 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3258 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3259 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3260 udev->slot_id, ep_index);
3261 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3262 }
3263 xhci_free_command(xhci, config_cmd);
3264 spin_unlock_irqrestore(&xhci->lock, flags);
3265
3266 /* Subtract 1 for stream 0, which drivers can't use */
3267 return num_streams - 1;
3268
3269cleanup:
3270 /* If it didn't work, free the streams! */
3271 for (i = 0; i < num_eps; i++) {
3272 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3273 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 3274 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
3275 /* FIXME Unset maxPstreams in endpoint context and
3276 * update deq ptr to point to normal string ring.
3277 */
3278 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3279 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3280 xhci_endpoint_zero(xhci, vdev, eps[i]);
3281 }
3282 xhci_free_command(xhci, config_cmd);
3283 return -ENOMEM;
3284}
3285
3286/* Transition the endpoint from using streams to being a "normal" endpoint
3287 * without streams.
3288 *
3289 * Modify the endpoint context state, submit a configure endpoint command,
3290 * and free all endpoint rings for streams if that completes successfully.
3291 */
3292int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3293 struct usb_host_endpoint **eps, unsigned int num_eps,
3294 gfp_t mem_flags)
3295{
3296 int i, ret;
3297 struct xhci_hcd *xhci;
3298 struct xhci_virt_device *vdev;
3299 struct xhci_command *command;
92f8e767 3300 struct xhci_input_control_ctx *ctrl_ctx;
8df75f42
SS
3301 unsigned int ep_index;
3302 unsigned long flags;
3303 u32 changed_ep_bitmask;
3304
3305 xhci = hcd_to_xhci(hcd);
3306 vdev = xhci->devs[udev->slot_id];
3307
3308 /* Set up a configure endpoint command to remove the streams rings */
3309 spin_lock_irqsave(&xhci->lock, flags);
3310 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3311 udev, eps, num_eps);
3312 if (changed_ep_bitmask == 0) {
3313 spin_unlock_irqrestore(&xhci->lock, flags);
3314 return -EINVAL;
3315 }
3316
3317 /* Use the xhci_command structure from the first endpoint. We may have
3318 * allocated too many, but the driver may call xhci_free_streams() for
3319 * each endpoint it grouped into one call to xhci_alloc_streams().
3320 */
3321 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3322 command = vdev->eps[ep_index].stream_info->free_streams_command;
92f8e767
SS
3323 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3324 if (!ctrl_ctx) {
1f21569c 3325 spin_unlock_irqrestore(&xhci->lock, flags);
92f8e767
SS
3326 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3327 __func__);
3328 return -EINVAL;
3329 }
3330
8df75f42
SS
3331 for (i = 0; i < num_eps; i++) {
3332 struct xhci_ep_ctx *ep_ctx;
3333
3334 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3335 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3336 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3337 EP_GETTING_NO_STREAMS;
3338
3339 xhci_endpoint_copy(xhci, command->in_ctx,
3340 vdev->out_ctx, ep_index);
3341 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3342 &vdev->eps[ep_index]);
3343 }
3344 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
92f8e767
SS
3345 vdev->out_ctx, ctrl_ctx,
3346 changed_ep_bitmask, changed_ep_bitmask);
8df75f42
SS
3347 spin_unlock_irqrestore(&xhci->lock, flags);
3348
3349 /* Issue and wait for the configure endpoint command,
3350 * which must succeed.
3351 */
3352 ret = xhci_configure_endpoint(xhci, udev, command,
3353 false, true);
3354
3355 /* xHC rejected the configure endpoint command for some reason, so we
3356 * leave the streams rings intact.
3357 */
3358 if (ret < 0)
3359 return ret;
3360
3361 spin_lock_irqsave(&xhci->lock, flags);
3362 for (i = 0; i < num_eps; i++) {
3363 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3364 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 3365 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
3366 /* FIXME Unset maxPstreams in endpoint context and
3367 * update deq ptr to point to normal string ring.
3368 */
3369 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3370 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3371 }
3372 spin_unlock_irqrestore(&xhci->lock, flags);
3373
3374 return 0;
3375}
3376
2cf95c18
SS
3377/*
3378 * Deletes endpoint resources for endpoints that were active before a Reset
3379 * Device command, or a Disable Slot command. The Reset Device command leaves
3380 * the control endpoint intact, whereas the Disable Slot command deletes it.
3381 *
3382 * Must be called with xhci->lock held.
3383 */
3384void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3385 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3386{
3387 int i;
3388 unsigned int num_dropped_eps = 0;
3389 unsigned int drop_flags = 0;
3390
3391 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3392 if (virt_dev->eps[i].ring) {
3393 drop_flags |= 1 << i;
3394 num_dropped_eps++;
3395 }
3396 }
3397 xhci->num_active_eps -= num_dropped_eps;
3398 if (num_dropped_eps)
4bdfe4c3
XR
3399 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3400 "Dropped %u ep ctxs, flags = 0x%x, "
3401 "%u now active.",
2cf95c18
SS
3402 num_dropped_eps, drop_flags,
3403 xhci->num_active_eps);
3404}
3405
2a8f82c4
SS
3406/*
3407 * This submits a Reset Device Command, which will set the device state to 0,
3408 * set the device address to 0, and disable all the endpoints except the default
3409 * control endpoint. The USB core should come back and call
3410 * xhci_address_device(), and then re-set up the configuration. If this is
3411 * called because of a usb_reset_and_verify_device(), then the old alternate
3412 * settings will be re-installed through the normal bandwidth allocation
3413 * functions.
3414 *
3415 * Wait for the Reset Device command to finish. Remove all structures
3416 * associated with the endpoints that were disabled. Clear the input device
3417 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
f0615c45
AX
3418 *
3419 * If the virt_dev to be reset does not exist or does not match the udev,
3420 * it means the device is lost, possibly due to the xHC restore error and
3421 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3422 * re-allocate the device.
2a8f82c4 3423 */
f0615c45 3424int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
2a8f82c4
SS
3425{
3426 int ret, i;
3427 unsigned long flags;
3428 struct xhci_hcd *xhci;
3429 unsigned int slot_id;
3430 struct xhci_virt_device *virt_dev;
3431 struct xhci_command *reset_device_cmd;
2a8f82c4 3432 int last_freed_endpoint;
001fd382 3433 struct xhci_slot_ctx *slot_ctx;
2e27980e 3434 int old_active_eps = 0;
2a8f82c4 3435
f0615c45 3436 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
2a8f82c4
SS
3437 if (ret <= 0)
3438 return ret;
3439 xhci = hcd_to_xhci(hcd);
3440 slot_id = udev->slot_id;
3441 virt_dev = xhci->devs[slot_id];
f0615c45
AX
3442 if (!virt_dev) {
3443 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3444 "not exist. Re-allocate the device\n", slot_id);
3445 ret = xhci_alloc_dev(hcd, udev);
3446 if (ret == 1)
3447 return 0;
3448 else
3449 return -EINVAL;
3450 }
3451
3452 if (virt_dev->udev != udev) {
3453 /* If the virt_dev and the udev does not match, this virt_dev
3454 * may belong to another udev.
3455 * Re-allocate the device.
3456 */
3457 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3458 "not match the udev. Re-allocate the device\n",
3459 slot_id);
3460 ret = xhci_alloc_dev(hcd, udev);
3461 if (ret == 1)
3462 return 0;
3463 else
3464 return -EINVAL;
3465 }
2a8f82c4 3466
001fd382
ML
3467 /* If device is not setup, there is no point in resetting it */
3468 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3469 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3470 SLOT_STATE_DISABLED)
3471 return 0;
3472
2a8f82c4
SS
3473 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3474 /* Allocate the command structure that holds the struct completion.
3475 * Assume we're in process context, since the normal device reset
3476 * process has to wait for the device anyway. Storage devices are
3477 * reset as part of error handling, so use GFP_NOIO instead of
3478 * GFP_KERNEL.
3479 */
3480 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3481 if (!reset_device_cmd) {
3482 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3483 return -ENOMEM;
3484 }
3485
3486 /* Attempt to submit the Reset Device command to the command ring */
3487 spin_lock_irqsave(&xhci->lock, flags);
7a3783ef 3488
ddba5cd0 3489 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
2a8f82c4
SS
3490 if (ret) {
3491 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2a8f82c4
SS
3492 spin_unlock_irqrestore(&xhci->lock, flags);
3493 goto command_cleanup;
3494 }
3495 xhci_ring_cmd_db(xhci);
3496 spin_unlock_irqrestore(&xhci->lock, flags);
3497
3498 /* Wait for the Reset Device command to finish */
c311e391 3499 wait_for_completion(reset_device_cmd->completion);
2a8f82c4
SS
3500
3501 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3502 * unless we tried to reset a slot ID that wasn't enabled,
3503 * or the device wasn't in the addressed or configured state.
3504 */
3505 ret = reset_device_cmd->status;
3506 switch (ret) {
c311e391
MN
3507 case COMP_CMD_ABORT:
3508 case COMP_CMD_STOP:
3509 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3510 ret = -ETIME;
3511 goto command_cleanup;
2a8f82c4
SS
3512 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3513 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
38a532a6 3514 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
2a8f82c4
SS
3515 slot_id,
3516 xhci_get_slot_state(xhci, virt_dev->out_ctx));
38a532a6 3517 xhci_dbg(xhci, "Not freeing device rings.\n");
2a8f82c4
SS
3518 /* Don't treat this as an error. May change my mind later. */
3519 ret = 0;
3520 goto command_cleanup;
3521 case COMP_SUCCESS:
3522 xhci_dbg(xhci, "Successful reset device command.\n");
3523 break;
3524 default:
3525 if (xhci_is_vendor_info_code(xhci, ret))
3526 break;
3527 xhci_warn(xhci, "Unknown completion code %u for "
3528 "reset device command.\n", ret);
3529 ret = -EINVAL;
3530 goto command_cleanup;
3531 }
3532
2cf95c18
SS
3533 /* Free up host controller endpoint resources */
3534 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3535 spin_lock_irqsave(&xhci->lock, flags);
3536 /* Don't delete the default control endpoint resources */
3537 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3538 spin_unlock_irqrestore(&xhci->lock, flags);
3539 }
3540
2a8f82c4
SS
3541 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3542 last_freed_endpoint = 1;
3543 for (i = 1; i < 31; ++i) {
2dea75d9
DT
3544 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3545
3546 if (ep->ep_state & EP_HAS_STREAMS) {
df613834
HG
3547 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3548 xhci_get_endpoint_address(i));
2dea75d9
DT
3549 xhci_free_stream_info(xhci, ep->stream_info);
3550 ep->stream_info = NULL;
3551 ep->ep_state &= ~EP_HAS_STREAMS;
3552 }
3553
3554 if (ep->ring) {
3555 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3556 last_freed_endpoint = i;
3557 }
2e27980e
SS
3558 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3559 xhci_drop_ep_from_interval_table(xhci,
3560 &virt_dev->eps[i].bw_info,
3561 virt_dev->bw_table,
3562 udev,
3563 &virt_dev->eps[i],
3564 virt_dev->tt_info);
9af5d71d 3565 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
2a8f82c4 3566 }
2e27980e
SS
3567 /* If necessary, update the number of active TTs on this root port */
3568 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3569
2a8f82c4
SS
3570 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3571 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3572 ret = 0;
3573
3574command_cleanup:
3575 xhci_free_command(xhci, reset_device_cmd);
3576 return ret;
3577}
3578
3ffbba95
SS
3579/*
3580 * At this point, the struct usb_device is about to go away, the device has
3581 * disconnected, and all traffic has been stopped and the endpoints have been
3582 * disabled. Free any HC data structures associated with that device.
3583 */
3584void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3585{
3586 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
6f5165cf 3587 struct xhci_virt_device *virt_dev;
3ffbba95 3588 unsigned long flags;
c526d0d4 3589 u32 state;
64927730 3590 int i, ret;
ddba5cd0
MN
3591 struct xhci_command *command;
3592
3593 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3594 if (!command)
3595 return;
3ffbba95 3596
c8476fb8
SN
3597#ifndef CONFIG_USB_DEFAULT_PERSIST
3598 /*
3599 * We called pm_runtime_get_noresume when the device was attached.
3600 * Decrement the counter here to allow controller to runtime suspend
3601 * if no devices remain.
3602 */
3603 if (xhci->quirks & XHCI_RESET_ON_RESUME)
e7ecf069 3604 pm_runtime_put_noidle(hcd->self.controller);
c8476fb8
SN
3605#endif
3606
64927730 3607 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
7bd89b40
SS
3608 /* If the host is halted due to driver unload, we still need to free the
3609 * device.
3610 */
ddba5cd0
MN
3611 if (ret <= 0 && ret != -ENODEV) {
3612 kfree(command);
3ffbba95 3613 return;
ddba5cd0 3614 }
64927730 3615
6f5165cf 3616 virt_dev = xhci->devs[udev->slot_id];
6f5165cf
SS
3617
3618 /* Stop any wayward timer functions (which may grab the lock) */
3619 for (i = 0; i < 31; ++i) {
3620 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3621 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3622 }
3ffbba95
SS
3623
3624 spin_lock_irqsave(&xhci->lock, flags);
c526d0d4 3625 /* Don't disable the slot if the host controller is dead. */
b0ba9720 3626 state = readl(&xhci->op_regs->status);
7bd89b40
SS
3627 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3628 (xhci->xhc_state & XHCI_STATE_HALTED)) {
c526d0d4
SS
3629 xhci_free_virt_device(xhci, udev->slot_id);
3630 spin_unlock_irqrestore(&xhci->lock, flags);
ddba5cd0 3631 kfree(command);
c526d0d4
SS
3632 return;
3633 }
3634
ddba5cd0
MN
3635 if (xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3636 udev->slot_id)) {
3ffbba95
SS
3637 spin_unlock_irqrestore(&xhci->lock, flags);
3638 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3639 return;
3640 }
23e3be11 3641 xhci_ring_cmd_db(xhci);
3ffbba95 3642 spin_unlock_irqrestore(&xhci->lock, flags);
ddba5cd0 3643
3ffbba95
SS
3644 /*
3645 * Event command completion handler will free any data structures
f88ba78d 3646 * associated with the slot. XXX Can free sleep?
3ffbba95
SS
3647 */
3648}
3649
2cf95c18
SS
3650/*
3651 * Checks if we have enough host controller resources for the default control
3652 * endpoint.
3653 *
3654 * Must be called with xhci->lock held.
3655 */
3656static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3657{
3658 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
4bdfe4c3
XR
3659 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3660 "Not enough ep ctxs: "
3661 "%u active, need to add 1, limit is %u.",
2cf95c18
SS
3662 xhci->num_active_eps, xhci->limit_active_eps);
3663 return -ENOMEM;
3664 }
3665 xhci->num_active_eps += 1;
4bdfe4c3
XR
3666 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3667 "Adding 1 ep ctx, %u now active.",
2cf95c18
SS
3668 xhci->num_active_eps);
3669 return 0;
3670}
3671
3672
3ffbba95
SS
3673/*
3674 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3675 * timed out, or allocating memory failed. Returns 1 on success.
3676 */
3677int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3678{
3679 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3680 unsigned long flags;
3ffbba95 3681 int ret;
ddba5cd0
MN
3682 struct xhci_command *command;
3683
3684 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3685 if (!command)
3686 return 0;
3ffbba95
SS
3687
3688 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0
MN
3689 command->completion = &xhci->addr_dev;
3690 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
3ffbba95
SS
3691 if (ret) {
3692 spin_unlock_irqrestore(&xhci->lock, flags);
3693 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
ddba5cd0 3694 kfree(command);
3ffbba95
SS
3695 return 0;
3696 }
23e3be11 3697 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3698 spin_unlock_irqrestore(&xhci->lock, flags);
3699
c311e391 3700 wait_for_completion(command->completion);
3ffbba95 3701
c311e391 3702 if (!xhci->slot_id || command->status != COMP_SUCCESS) {
3ffbba95 3703 xhci_err(xhci, "Error while assigning device slot ID\n");
be982038
SS
3704 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3705 HCS_MAX_SLOTS(
3706 readl(&xhci->cap_regs->hcs_params1)));
ddba5cd0 3707 kfree(command);
3ffbba95
SS
3708 return 0;
3709 }
2cf95c18
SS
3710
3711 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3712 spin_lock_irqsave(&xhci->lock, flags);
3713 ret = xhci_reserve_host_control_ep_resources(xhci);
3714 if (ret) {
3715 spin_unlock_irqrestore(&xhci->lock, flags);
3716 xhci_warn(xhci, "Not enough host resources, "
3717 "active endpoint contexts = %u\n",
3718 xhci->num_active_eps);
3719 goto disable_slot;
3720 }
3721 spin_unlock_irqrestore(&xhci->lock, flags);
3722 }
3723 /* Use GFP_NOIO, since this function can be called from
a6d940dd
SS
3724 * xhci_discover_or_reset_device(), which may be called as part of
3725 * mass storage driver error handling.
3726 */
3727 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
3ffbba95 3728 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
2cf95c18 3729 goto disable_slot;
3ffbba95
SS
3730 }
3731 udev->slot_id = xhci->slot_id;
c8476fb8
SN
3732
3733#ifndef CONFIG_USB_DEFAULT_PERSIST
3734 /*
3735 * If resetting upon resume, we can't put the controller into runtime
3736 * suspend if there is a device attached.
3737 */
3738 if (xhci->quirks & XHCI_RESET_ON_RESUME)
e7ecf069 3739 pm_runtime_get_noresume(hcd->self.controller);
c8476fb8
SN
3740#endif
3741
ddba5cd0
MN
3742
3743 kfree(command);
3ffbba95
SS
3744 /* Is this a LS or FS device under a HS hub? */
3745 /* Hub or peripherial? */
3ffbba95 3746 return 1;
2cf95c18
SS
3747
3748disable_slot:
3749 /* Disable slot, if we can do it without mem alloc */
3750 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0
MN
3751 command->completion = NULL;
3752 command->status = 0;
3753 if (!xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3754 udev->slot_id))
2cf95c18
SS
3755 xhci_ring_cmd_db(xhci);
3756 spin_unlock_irqrestore(&xhci->lock, flags);
3757 return 0;
3ffbba95
SS
3758}
3759
3760/*
48fc7dbd
DW
3761 * Issue an Address Device command and optionally send a corresponding
3762 * SetAddress request to the device.
37ebb549
PM
3763 * We should be protected by the usb_address0_mutex in hub_wq's hub_port_init,
3764 * so we should only issue and wait on one address command at the same time.
3ffbba95 3765 */
48fc7dbd
DW
3766static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3767 enum xhci_setup_dev setup)
3ffbba95 3768{
6f8ffc0b 3769 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
3ffbba95 3770 unsigned long flags;
3ffbba95
SS
3771 struct xhci_virt_device *virt_dev;
3772 int ret = 0;
3773 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
d115b048
JY
3774 struct xhci_slot_ctx *slot_ctx;
3775 struct xhci_input_control_ctx *ctrl_ctx;
8e595a5d 3776 u64 temp_64;
ddba5cd0 3777 struct xhci_command *command;
3ffbba95
SS
3778
3779 if (!udev->slot_id) {
84a99f6f
XR
3780 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3781 "Bad Slot ID %d", udev->slot_id);
3ffbba95
SS
3782 return -EINVAL;
3783 }
3784
3ffbba95
SS
3785 virt_dev = xhci->devs[udev->slot_id];
3786
7ed603ec
ME
3787 if (WARN_ON(!virt_dev)) {
3788 /*
3789 * In plug/unplug torture test with an NEC controller,
3790 * a zero-dereference was observed once due to virt_dev = 0.
3791 * Print useful debug rather than crash if it is observed again!
3792 */
3793 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3794 udev->slot_id);
3795 return -EINVAL;
3796 }
3797
ddba5cd0
MN
3798 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3799 if (!command)
3800 return -ENOMEM;
3801
3802 command->in_ctx = virt_dev->in_ctx;
3803 command->completion = &xhci->addr_dev;
3804
f0615c45 3805 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
92f8e767
SS
3806 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3807 if (!ctrl_ctx) {
3808 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3809 __func__);
ddba5cd0 3810 kfree(command);
92f8e767
SS
3811 return -EINVAL;
3812 }
f0615c45
AX
3813 /*
3814 * If this is the first Set Address since device plug-in or
3815 * virt_device realloaction after a resume with an xHCI power loss,
3816 * then set up the slot context.
3817 */
3818 if (!slot_ctx->dev_info)
3ffbba95 3819 xhci_setup_addressable_virt_dev(xhci, udev);
f0615c45 3820 /* Otherwise, update the control endpoint ring enqueue pointer. */
2d1ee590
SS
3821 else
3822 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
d31c285b
SS
3823 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3824 ctrl_ctx->drop_flags = 0;
3825
66e49d87 3826 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 3827 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
1d27fabe 3828 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
0c052aab 3829 le32_to_cpu(slot_ctx->dev_info) >> 27);
3ffbba95 3830
f88ba78d 3831 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0 3832 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
48fc7dbd 3833 udev->slot_id, setup);
3ffbba95
SS
3834 if (ret) {
3835 spin_unlock_irqrestore(&xhci->lock, flags);
84a99f6f
XR
3836 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3837 "FIXME: allocate a command ring segment");
ddba5cd0 3838 kfree(command);
3ffbba95
SS
3839 return ret;
3840 }
23e3be11 3841 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3842 spin_unlock_irqrestore(&xhci->lock, flags);
3843
3844 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
c311e391
MN
3845 wait_for_completion(command->completion);
3846
3ffbba95
SS
3847 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3848 * the SetAddress() "recovery interval" required by USB and aborting the
3849 * command on a timeout.
3850 */
9ea1833e 3851 switch (command->status) {
c311e391
MN
3852 case COMP_CMD_ABORT:
3853 case COMP_CMD_STOP:
3854 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
3855 ret = -ETIME;
3856 break;
3ffbba95
SS
3857 case COMP_CTX_STATE:
3858 case COMP_EBADSLT:
6f8ffc0b
DW
3859 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
3860 act, udev->slot_id);
3ffbba95
SS
3861 ret = -EINVAL;
3862 break;
3863 case COMP_TX_ERR:
6f8ffc0b 3864 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
3ffbba95
SS
3865 ret = -EPROTO;
3866 break;
f6ba6fe2 3867 case COMP_DEV_ERR:
6f8ffc0b
DW
3868 dev_warn(&udev->dev,
3869 "ERROR: Incompatible device for setup %s command\n", act);
f6ba6fe2
AH
3870 ret = -ENODEV;
3871 break;
3ffbba95 3872 case COMP_SUCCESS:
84a99f6f 3873 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
6f8ffc0b 3874 "Successful setup %s command", act);
3ffbba95
SS
3875 break;
3876 default:
6f8ffc0b
DW
3877 xhci_err(xhci,
3878 "ERROR: unexpected setup %s command completion code 0x%x.\n",
9ea1833e 3879 act, command->status);
66e49d87 3880 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 3881 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
1d27fabe 3882 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
3ffbba95
SS
3883 ret = -EINVAL;
3884 break;
3885 }
3886 if (ret) {
ddba5cd0 3887 kfree(command);
3ffbba95
SS
3888 return ret;
3889 }
f7b2e403 3890 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
84a99f6f
XR
3891 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3892 "Op regs DCBAA ptr = %#016llx", temp_64);
3893 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3894 "Slot ID %d dcbaa entry @%p = %#016llx",
3895 udev->slot_id,
3896 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3897 (unsigned long long)
3898 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3899 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3900 "Output Context DMA address = %#08llx",
d115b048 3901 (unsigned long long)virt_dev->out_ctx->dma);
3ffbba95 3902 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 3903 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
1d27fabe 3904 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
0c052aab 3905 le32_to_cpu(slot_ctx->dev_info) >> 27);
3ffbba95 3906 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 3907 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3ffbba95
SS
3908 /*
3909 * USB core uses address 1 for the roothubs, so we add one to the
3910 * address given back to us by the HC.
3911 */
d115b048 3912 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1d27fabe 3913 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
0c052aab 3914 le32_to_cpu(slot_ctx->dev_info) >> 27);
f94e0186 3915 /* Zero the input context control for later use */
d115b048
JY
3916 ctrl_ctx->add_flags = 0;
3917 ctrl_ctx->drop_flags = 0;
3ffbba95 3918
84a99f6f 3919 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
a2cdc343
DW
3920 "Internal device address = %d",
3921 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
ddba5cd0 3922 kfree(command);
3ffbba95
SS
3923 return 0;
3924}
3925
48fc7dbd
DW
3926int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3927{
3928 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
3929}
3930
3931int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
3932{
3933 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
3934}
3935
3f5eb141
LT
3936/*
3937 * Transfer the port index into real index in the HW port status
3938 * registers. Caculate offset between the port's PORTSC register
3939 * and port status base. Divide the number of per port register
3940 * to get the real index. The raw port number bases 1.
3941 */
3942int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3943{
3944 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3945 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3946 __le32 __iomem *addr;
3947 int raw_port;
3948
3949 if (hcd->speed != HCD_USB3)
3950 addr = xhci->usb2_ports[port1 - 1];
3951 else
3952 addr = xhci->usb3_ports[port1 - 1];
3953
3954 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3955 return raw_port;
3956}
3957
a558ccdc
MN
3958/*
3959 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3960 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3961 */
d5c82feb 3962static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
a558ccdc
MN
3963 struct usb_device *udev, u16 max_exit_latency)
3964{
3965 struct xhci_virt_device *virt_dev;
3966 struct xhci_command *command;
3967 struct xhci_input_control_ctx *ctrl_ctx;
3968 struct xhci_slot_ctx *slot_ctx;
3969 unsigned long flags;
3970 int ret;
3971
3972 spin_lock_irqsave(&xhci->lock, flags);
96044694
MN
3973
3974 virt_dev = xhci->devs[udev->slot_id];
3975
3976 /*
3977 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
3978 * xHC was re-initialized. Exit latency will be set later after
3979 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
3980 */
3981
3982 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
a558ccdc
MN
3983 spin_unlock_irqrestore(&xhci->lock, flags);
3984 return 0;
3985 }
3986
3987 /* Attempt to issue an Evaluate Context command to change the MEL. */
a558ccdc 3988 command = xhci->lpm_command;
92f8e767
SS
3989 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3990 if (!ctrl_ctx) {
3991 spin_unlock_irqrestore(&xhci->lock, flags);
3992 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3993 __func__);
3994 return -ENOMEM;
3995 }
3996
a558ccdc
MN
3997 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
3998 spin_unlock_irqrestore(&xhci->lock, flags);
3999
a558ccdc
MN
4000 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4001 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4002 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4003 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4004
3a7fa5be
XR
4005 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4006 "Set up evaluate context for LPM MEL change.");
a558ccdc
MN
4007 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
4008 xhci_dbg_ctx(xhci, command->in_ctx, 0);
4009
4010 /* Issue and wait for the evaluate context command. */
4011 ret = xhci_configure_endpoint(xhci, udev, command,
4012 true, true);
4013 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
4014 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
4015
4016 if (!ret) {
4017 spin_lock_irqsave(&xhci->lock, flags);
4018 virt_dev->current_mel = max_exit_latency;
4019 spin_unlock_irqrestore(&xhci->lock, flags);
4020 }
4021 return ret;
4022}
4023
84ebc102 4024#ifdef CONFIG_PM_RUNTIME
9574323c
AX
4025
4026/* BESL to HIRD Encoding array for USB2 LPM */
4027static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4028 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4029
4030/* Calculate HIRD/BESL for USB2 PORTPMSC*/
f99298bf
AX
4031static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4032 struct usb_device *udev)
9574323c 4033{
f99298bf
AX
4034 int u2del, besl, besl_host;
4035 int besl_device = 0;
4036 u32 field;
4037
4038 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4039 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
9574323c 4040
f99298bf
AX
4041 if (field & USB_BESL_SUPPORT) {
4042 for (besl_host = 0; besl_host < 16; besl_host++) {
4043 if (xhci_besl_encoding[besl_host] >= u2del)
9574323c
AX
4044 break;
4045 }
f99298bf
AX
4046 /* Use baseline BESL value as default */
4047 if (field & USB_BESL_BASELINE_VALID)
4048 besl_device = USB_GET_BESL_BASELINE(field);
4049 else if (field & USB_BESL_DEEP_VALID)
4050 besl_device = USB_GET_BESL_DEEP(field);
9574323c
AX
4051 } else {
4052 if (u2del <= 50)
f99298bf 4053 besl_host = 0;
9574323c 4054 else
f99298bf 4055 besl_host = (u2del - 51) / 75 + 1;
9574323c
AX
4056 }
4057
f99298bf
AX
4058 besl = besl_host + besl_device;
4059 if (besl > 15)
4060 besl = 15;
4061
4062 return besl;
9574323c
AX
4063}
4064
a558ccdc
MN
4065/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4066static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4067{
4068 u32 field;
4069 int l1;
4070 int besld = 0;
4071 int hirdm = 0;
4072
4073 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4074
4075 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
17f34867 4076 l1 = udev->l1_params.timeout / 256;
a558ccdc
MN
4077
4078 /* device has preferred BESLD */
4079 if (field & USB_BESL_DEEP_VALID) {
4080 besld = USB_GET_BESL_DEEP(field);
4081 hirdm = 1;
4082 }
4083
4084 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4085}
4086
65580b43
AX
4087int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4088 struct usb_device *udev, int enable)
4089{
4090 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4091 __le32 __iomem **port_array;
a558ccdc
MN
4092 __le32 __iomem *pm_addr, *hlpm_addr;
4093 u32 pm_val, hlpm_val, field;
65580b43
AX
4094 unsigned int port_num;
4095 unsigned long flags;
a558ccdc
MN
4096 int hird, exit_latency;
4097 int ret;
65580b43
AX
4098
4099 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
4100 !udev->lpm_capable)
4101 return -EPERM;
4102
4103 if (!udev->parent || udev->parent->parent ||
4104 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4105 return -EPERM;
4106
4107 if (udev->usb2_hw_lpm_capable != 1)
4108 return -EPERM;
4109
4110 spin_lock_irqsave(&xhci->lock, flags);
4111
4112 port_array = xhci->usb2_ports;
4113 port_num = udev->portnum - 1;
b6e76371 4114 pm_addr = port_array[port_num] + PORTPMSC;
b0ba9720 4115 pm_val = readl(pm_addr);
a558ccdc
MN
4116 hlpm_addr = port_array[port_num] + PORTHLPMC;
4117 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
65580b43
AX
4118
4119 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
654a55d3 4120 enable ? "enable" : "disable", port_num + 1);
65580b43 4121
65580b43 4122 if (enable) {
a558ccdc
MN
4123 /* Host supports BESL timeout instead of HIRD */
4124 if (udev->usb2_hw_lpm_besl_capable) {
4125 /* if device doesn't have a preferred BESL value use a
4126 * default one which works with mixed HIRD and BESL
4127 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4128 */
4129 if ((field & USB_BESL_SUPPORT) &&
4130 (field & USB_BESL_BASELINE_VALID))
4131 hird = USB_GET_BESL_BASELINE(field);
4132 else
17f34867 4133 hird = udev->l1_params.besl;
a558ccdc
MN
4134
4135 exit_latency = xhci_besl_encoding[hird];
4136 spin_unlock_irqrestore(&xhci->lock, flags);
4137
4138 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4139 * input context for link powermanagement evaluate
4140 * context commands. It is protected by hcd->bandwidth
4141 * mutex and is shared by all devices. We need to set
4142 * the max ext latency in USB 2 BESL LPM as well, so
4143 * use the same mutex and xhci_change_max_exit_latency()
4144 */
4145 mutex_lock(hcd->bandwidth_mutex);
4146 ret = xhci_change_max_exit_latency(xhci, udev,
4147 exit_latency);
4148 mutex_unlock(hcd->bandwidth_mutex);
4149
4150 if (ret < 0)
4151 return ret;
4152 spin_lock_irqsave(&xhci->lock, flags);
4153
4154 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
204b7793 4155 writel(hlpm_val, hlpm_addr);
a558ccdc 4156 /* flush write */
b0ba9720 4157 readl(hlpm_addr);
a558ccdc
MN
4158 } else {
4159 hird = xhci_calculate_hird_besl(xhci, udev);
4160 }
4161
4162 pm_val &= ~PORT_HIRD_MASK;
58e21f73 4163 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
204b7793 4164 writel(pm_val, pm_addr);
b0ba9720 4165 pm_val = readl(pm_addr);
a558ccdc 4166 pm_val |= PORT_HLE;
204b7793 4167 writel(pm_val, pm_addr);
a558ccdc 4168 /* flush write */
b0ba9720 4169 readl(pm_addr);
65580b43 4170 } else {
58e21f73 4171 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
204b7793 4172 writel(pm_val, pm_addr);
a558ccdc 4173 /* flush write */
b0ba9720 4174 readl(pm_addr);
a558ccdc
MN
4175 if (udev->usb2_hw_lpm_besl_capable) {
4176 spin_unlock_irqrestore(&xhci->lock, flags);
4177 mutex_lock(hcd->bandwidth_mutex);
4178 xhci_change_max_exit_latency(xhci, udev, 0);
4179 mutex_unlock(hcd->bandwidth_mutex);
4180 return 0;
4181 }
65580b43
AX
4182 }
4183
4184 spin_unlock_irqrestore(&xhci->lock, flags);
4185 return 0;
4186}
4187
b630d4b9
MN
4188/* check if a usb2 port supports a given extened capability protocol
4189 * only USB2 ports extended protocol capability values are cached.
4190 * Return 1 if capability is supported
4191 */
4192static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4193 unsigned capability)
4194{
4195 u32 port_offset, port_count;
4196 int i;
4197
4198 for (i = 0; i < xhci->num_ext_caps; i++) {
4199 if (xhci->ext_caps[i] & capability) {
4200 /* port offsets starts at 1 */
4201 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4202 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4203 if (port >= port_offset &&
4204 port < port_offset + port_count)
4205 return 1;
4206 }
4207 }
4208 return 0;
4209}
4210
b01bcbf7
SS
4211int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4212{
4213 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
b630d4b9 4214 int portnum = udev->portnum - 1;
b01bcbf7 4215
de68bab4
SS
4216 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
4217 !udev->lpm_capable)
4218 return 0;
4219
4220 /* we only support lpm for non-hub device connected to root hub yet */
4221 if (!udev->parent || udev->parent->parent ||
4222 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4223 return 0;
4224
4225 if (xhci->hw_lpm_support == 1 &&
4226 xhci_check_usb2_port_capability(
4227 xhci, portnum, XHCI_HLC)) {
4228 udev->usb2_hw_lpm_capable = 1;
4229 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4230 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4231 if (xhci_check_usb2_port_capability(xhci, portnum,
4232 XHCI_BLC))
4233 udev->usb2_hw_lpm_besl_capable = 1;
b01bcbf7
SS
4234 }
4235
4236 return 0;
4237}
4238
4239#else
4240
4241int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4242 struct usb_device *udev, int enable)
4243{
4244 return 0;
4245}
4246
4247int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4248{
4249 return 0;
4250}
4251
84ebc102 4252#endif /* CONFIG_PM_RUNTIME */
b01bcbf7 4253
3b3db026
SS
4254/*---------------------- USB 3.0 Link PM functions ------------------------*/
4255
b01bcbf7 4256#ifdef CONFIG_PM
e3567d2c
SS
4257/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4258static unsigned long long xhci_service_interval_to_ns(
4259 struct usb_endpoint_descriptor *desc)
4260{
16b45fdf 4261 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
e3567d2c
SS
4262}
4263
3b3db026
SS
4264static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4265 enum usb3_link_state state)
4266{
4267 unsigned long long sel;
4268 unsigned long long pel;
4269 unsigned int max_sel_pel;
4270 char *state_name;
4271
4272 switch (state) {
4273 case USB3_LPM_U1:
4274 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4275 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4276 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4277 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4278 state_name = "U1";
4279 break;
4280 case USB3_LPM_U2:
4281 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4282 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4283 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4284 state_name = "U2";
4285 break;
4286 default:
4287 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4288 __func__);
e25e62ae 4289 return USB3_LPM_DISABLED;
3b3db026
SS
4290 }
4291
4292 if (sel <= max_sel_pel && pel <= max_sel_pel)
4293 return USB3_LPM_DEVICE_INITIATED;
4294
4295 if (sel > max_sel_pel)
4296 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4297 "due to long SEL %llu ms\n",
4298 state_name, sel);
4299 else
4300 dev_dbg(&udev->dev, "Device-initiated %s disabled "
03e64e96 4301 "due to long PEL %llu ms\n",
3b3db026
SS
4302 state_name, pel);
4303 return USB3_LPM_DISABLED;
4304}
4305
9502c46c 4306/* The U1 timeout should be the maximum of the following values:
e3567d2c
SS
4307 * - For control endpoints, U1 system exit latency (SEL) * 3
4308 * - For bulk endpoints, U1 SEL * 5
4309 * - For interrupt endpoints:
4310 * - Notification EPs, U1 SEL * 3
4311 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4312 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4313 */
9502c46c
PA
4314static unsigned long long xhci_calculate_intel_u1_timeout(
4315 struct usb_device *udev,
e3567d2c
SS
4316 struct usb_endpoint_descriptor *desc)
4317{
4318 unsigned long long timeout_ns;
4319 int ep_type;
4320 int intr_type;
4321
4322 ep_type = usb_endpoint_type(desc);
4323 switch (ep_type) {
4324 case USB_ENDPOINT_XFER_CONTROL:
4325 timeout_ns = udev->u1_params.sel * 3;
4326 break;
4327 case USB_ENDPOINT_XFER_BULK:
4328 timeout_ns = udev->u1_params.sel * 5;
4329 break;
4330 case USB_ENDPOINT_XFER_INT:
4331 intr_type = usb_endpoint_interrupt_type(desc);
4332 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4333 timeout_ns = udev->u1_params.sel * 3;
4334 break;
4335 }
4336 /* Otherwise the calculation is the same as isoc eps */
4337 case USB_ENDPOINT_XFER_ISOC:
4338 timeout_ns = xhci_service_interval_to_ns(desc);
c88db160 4339 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
e3567d2c
SS
4340 if (timeout_ns < udev->u1_params.sel * 2)
4341 timeout_ns = udev->u1_params.sel * 2;
4342 break;
4343 default:
4344 return 0;
4345 }
4346
9502c46c
PA
4347 return timeout_ns;
4348}
4349
4350/* Returns the hub-encoded U1 timeout value. */
4351static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4352 struct usb_device *udev,
4353 struct usb_endpoint_descriptor *desc)
4354{
4355 unsigned long long timeout_ns;
4356
4357 if (xhci->quirks & XHCI_INTEL_HOST)
4358 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4359 else
4360 timeout_ns = udev->u1_params.sel;
4361
4362 /* The U1 timeout is encoded in 1us intervals.
4363 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4364 */
e3567d2c 4365 if (timeout_ns == USB3_LPM_DISABLED)
9502c46c
PA
4366 timeout_ns = 1;
4367 else
4368 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
e3567d2c
SS
4369
4370 /* If the necessary timeout value is bigger than what we can set in the
4371 * USB 3.0 hub, we have to disable hub-initiated U1.
4372 */
4373 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4374 return timeout_ns;
4375 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4376 "due to long timeout %llu ms\n", timeout_ns);
4377 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4378}
4379
9502c46c 4380/* The U2 timeout should be the maximum of:
e3567d2c
SS
4381 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4382 * - largest bInterval of any active periodic endpoint (to avoid going
4383 * into lower power link states between intervals).
4384 * - the U2 Exit Latency of the device
4385 */
9502c46c
PA
4386static unsigned long long xhci_calculate_intel_u2_timeout(
4387 struct usb_device *udev,
e3567d2c
SS
4388 struct usb_endpoint_descriptor *desc)
4389{
4390 unsigned long long timeout_ns;
4391 unsigned long long u2_del_ns;
4392
4393 timeout_ns = 10 * 1000 * 1000;
4394
4395 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4396 (xhci_service_interval_to_ns(desc) > timeout_ns))
4397 timeout_ns = xhci_service_interval_to_ns(desc);
4398
966e7a85 4399 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
e3567d2c
SS
4400 if (u2_del_ns > timeout_ns)
4401 timeout_ns = u2_del_ns;
4402
9502c46c
PA
4403 return timeout_ns;
4404}
4405
4406/* Returns the hub-encoded U2 timeout value. */
4407static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4408 struct usb_device *udev,
4409 struct usb_endpoint_descriptor *desc)
4410{
4411 unsigned long long timeout_ns;
4412
4413 if (xhci->quirks & XHCI_INTEL_HOST)
4414 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4415 else
4416 timeout_ns = udev->u2_params.sel;
4417
e3567d2c 4418 /* The U2 timeout is encoded in 256us intervals */
c88db160 4419 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
e3567d2c
SS
4420 /* If the necessary timeout value is bigger than what we can set in the
4421 * USB 3.0 hub, we have to disable hub-initiated U2.
4422 */
4423 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4424 return timeout_ns;
4425 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4426 "due to long timeout %llu ms\n", timeout_ns);
4427 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4428}
4429
3b3db026
SS
4430static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4431 struct usb_device *udev,
4432 struct usb_endpoint_descriptor *desc,
4433 enum usb3_link_state state,
4434 u16 *timeout)
4435{
9502c46c
PA
4436 if (state == USB3_LPM_U1)
4437 return xhci_calculate_u1_timeout(xhci, udev, desc);
4438 else if (state == USB3_LPM_U2)
4439 return xhci_calculate_u2_timeout(xhci, udev, desc);
e3567d2c 4440
3b3db026
SS
4441 return USB3_LPM_DISABLED;
4442}
4443
4444static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4445 struct usb_device *udev,
4446 struct usb_endpoint_descriptor *desc,
4447 enum usb3_link_state state,
4448 u16 *timeout)
4449{
4450 u16 alt_timeout;
4451
4452 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4453 desc, state, timeout);
4454
4455 /* If we found we can't enable hub-initiated LPM, or
4456 * the U1 or U2 exit latency was too high to allow
4457 * device-initiated LPM as well, just stop searching.
4458 */
4459 if (alt_timeout == USB3_LPM_DISABLED ||
4460 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4461 *timeout = alt_timeout;
4462 return -E2BIG;
4463 }
4464 if (alt_timeout > *timeout)
4465 *timeout = alt_timeout;
4466 return 0;
4467}
4468
4469static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4470 struct usb_device *udev,
4471 struct usb_host_interface *alt,
4472 enum usb3_link_state state,
4473 u16 *timeout)
4474{
4475 int j;
4476
4477 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4478 if (xhci_update_timeout_for_endpoint(xhci, udev,
4479 &alt->endpoint[j].desc, state, timeout))
4480 return -E2BIG;
4481 continue;
4482 }
4483 return 0;
4484}
4485
e3567d2c
SS
4486static int xhci_check_intel_tier_policy(struct usb_device *udev,
4487 enum usb3_link_state state)
4488{
4489 struct usb_device *parent;
4490 unsigned int num_hubs;
4491
4492 if (state == USB3_LPM_U2)
4493 return 0;
4494
4495 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4496 for (parent = udev->parent, num_hubs = 0; parent->parent;
4497 parent = parent->parent)
4498 num_hubs++;
4499
4500 if (num_hubs < 2)
4501 return 0;
4502
4503 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4504 " below second-tier hub.\n");
4505 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4506 "to decrease power consumption.\n");
4507 return -E2BIG;
4508}
4509
3b3db026
SS
4510static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4511 struct usb_device *udev,
4512 enum usb3_link_state state)
4513{
e3567d2c
SS
4514 if (xhci->quirks & XHCI_INTEL_HOST)
4515 return xhci_check_intel_tier_policy(udev, state);
9502c46c
PA
4516 else
4517 return 0;
3b3db026
SS
4518}
4519
4520/* Returns the U1 or U2 timeout that should be enabled.
4521 * If the tier check or timeout setting functions return with a non-zero exit
4522 * code, that means the timeout value has been finalized and we shouldn't look
4523 * at any more endpoints.
4524 */
4525static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4526 struct usb_device *udev, enum usb3_link_state state)
4527{
4528 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4529 struct usb_host_config *config;
4530 char *state_name;
4531 int i;
4532 u16 timeout = USB3_LPM_DISABLED;
4533
4534 if (state == USB3_LPM_U1)
4535 state_name = "U1";
4536 else if (state == USB3_LPM_U2)
4537 state_name = "U2";
4538 else {
4539 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4540 state);
4541 return timeout;
4542 }
4543
4544 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4545 return timeout;
4546
4547 /* Gather some information about the currently installed configuration
4548 * and alternate interface settings.
4549 */
4550 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4551 state, &timeout))
4552 return timeout;
4553
4554 config = udev->actconfig;
4555 if (!config)
4556 return timeout;
4557
64ba419b 4558 for (i = 0; i < config->desc.bNumInterfaces; i++) {
3b3db026
SS
4559 struct usb_driver *driver;
4560 struct usb_interface *intf = config->interface[i];
4561
4562 if (!intf)
4563 continue;
4564
4565 /* Check if any currently bound drivers want hub-initiated LPM
4566 * disabled.
4567 */
4568 if (intf->dev.driver) {
4569 driver = to_usb_driver(intf->dev.driver);
4570 if (driver && driver->disable_hub_initiated_lpm) {
4571 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4572 "at request of driver %s\n",
4573 state_name, driver->name);
4574 return xhci_get_timeout_no_hub_lpm(udev, state);
4575 }
4576 }
4577
4578 /* Not sure how this could happen... */
4579 if (!intf->cur_altsetting)
4580 continue;
4581
4582 if (xhci_update_timeout_for_interface(xhci, udev,
4583 intf->cur_altsetting,
4584 state, &timeout))
4585 return timeout;
4586 }
4587 return timeout;
4588}
4589
3b3db026
SS
4590static int calculate_max_exit_latency(struct usb_device *udev,
4591 enum usb3_link_state state_changed,
4592 u16 hub_encoded_timeout)
4593{
4594 unsigned long long u1_mel_us = 0;
4595 unsigned long long u2_mel_us = 0;
4596 unsigned long long mel_us = 0;
4597 bool disabling_u1;
4598 bool disabling_u2;
4599 bool enabling_u1;
4600 bool enabling_u2;
4601
4602 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4603 hub_encoded_timeout == USB3_LPM_DISABLED);
4604 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4605 hub_encoded_timeout == USB3_LPM_DISABLED);
4606
4607 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4608 hub_encoded_timeout != USB3_LPM_DISABLED);
4609 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4610 hub_encoded_timeout != USB3_LPM_DISABLED);
4611
4612 /* If U1 was already enabled and we're not disabling it,
4613 * or we're going to enable U1, account for the U1 max exit latency.
4614 */
4615 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4616 enabling_u1)
4617 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4618 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4619 enabling_u2)
4620 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4621
4622 if (u1_mel_us > u2_mel_us)
4623 mel_us = u1_mel_us;
4624 else
4625 mel_us = u2_mel_us;
4626 /* xHCI host controller max exit latency field is only 16 bits wide. */
4627 if (mel_us > MAX_EXIT) {
4628 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4629 "is too big.\n", mel_us);
4630 return -E2BIG;
4631 }
4632 return mel_us;
4633}
4634
4635/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4636int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4637 struct usb_device *udev, enum usb3_link_state state)
4638{
4639 struct xhci_hcd *xhci;
4640 u16 hub_encoded_timeout;
4641 int mel;
4642 int ret;
4643
4644 xhci = hcd_to_xhci(hcd);
4645 /* The LPM timeout values are pretty host-controller specific, so don't
4646 * enable hub-initiated timeouts unless the vendor has provided
4647 * information about their timeout algorithm.
4648 */
4649 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4650 !xhci->devs[udev->slot_id])
4651 return USB3_LPM_DISABLED;
4652
4653 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4654 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4655 if (mel < 0) {
4656 /* Max Exit Latency is too big, disable LPM. */
4657 hub_encoded_timeout = USB3_LPM_DISABLED;
4658 mel = 0;
4659 }
4660
4661 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4662 if (ret)
4663 return ret;
4664 return hub_encoded_timeout;
4665}
4666
4667int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4668 struct usb_device *udev, enum usb3_link_state state)
4669{
4670 struct xhci_hcd *xhci;
4671 u16 mel;
4672 int ret;
4673
4674 xhci = hcd_to_xhci(hcd);
4675 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4676 !xhci->devs[udev->slot_id])
4677 return 0;
4678
4679 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4680 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4681 if (ret)
4682 return ret;
4683 return 0;
4684}
b01bcbf7 4685#else /* CONFIG_PM */
9574323c 4686
b01bcbf7
SS
4687int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4688 struct usb_device *udev, enum usb3_link_state state)
65580b43 4689{
b01bcbf7 4690 return USB3_LPM_DISABLED;
65580b43
AX
4691}
4692
b01bcbf7
SS
4693int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4694 struct usb_device *udev, enum usb3_link_state state)
9574323c
AX
4695{
4696 return 0;
4697}
b01bcbf7 4698#endif /* CONFIG_PM */
9574323c 4699
b01bcbf7 4700/*-------------------------------------------------------------------------*/
9574323c 4701
ac1c1b7f
SS
4702/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4703 * internal data structures for the device.
4704 */
4705int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4706 struct usb_tt *tt, gfp_t mem_flags)
4707{
4708 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4709 struct xhci_virt_device *vdev;
4710 struct xhci_command *config_cmd;
4711 struct xhci_input_control_ctx *ctrl_ctx;
4712 struct xhci_slot_ctx *slot_ctx;
4713 unsigned long flags;
4714 unsigned think_time;
4715 int ret;
4716
4717 /* Ignore root hubs */
4718 if (!hdev->parent)
4719 return 0;
4720
4721 vdev = xhci->devs[hdev->slot_id];
4722 if (!vdev) {
4723 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4724 return -EINVAL;
4725 }
a1d78c16 4726 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
ac1c1b7f
SS
4727 if (!config_cmd) {
4728 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4729 return -ENOMEM;
4730 }
92f8e767
SS
4731 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
4732 if (!ctrl_ctx) {
4733 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4734 __func__);
4735 xhci_free_command(xhci, config_cmd);
4736 return -ENOMEM;
4737 }
ac1c1b7f
SS
4738
4739 spin_lock_irqsave(&xhci->lock, flags);
839c817c
SS
4740 if (hdev->speed == USB_SPEED_HIGH &&
4741 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4742 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4743 xhci_free_command(xhci, config_cmd);
4744 spin_unlock_irqrestore(&xhci->lock, flags);
4745 return -ENOMEM;
4746 }
4747
ac1c1b7f 4748 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
28ccd296 4749 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
ac1c1b7f 4750 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
28ccd296 4751 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
ac1c1b7f 4752 if (tt->multi)
28ccd296 4753 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
ac1c1b7f
SS
4754 if (xhci->hci_version > 0x95) {
4755 xhci_dbg(xhci, "xHCI version %x needs hub "
4756 "TT think time and number of ports\n",
4757 (unsigned int) xhci->hci_version);
28ccd296 4758 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
ac1c1b7f
SS
4759 /* Set TT think time - convert from ns to FS bit times.
4760 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4761 * 2 = 24 FS bit times, 3 = 32 FS bit times.
700b4173
AX
4762 *
4763 * xHCI 1.0: this field shall be 0 if the device is not a
4764 * High-spped hub.
ac1c1b7f
SS
4765 */
4766 think_time = tt->think_time;
4767 if (think_time != 0)
4768 think_time = (think_time / 666) - 1;
700b4173
AX
4769 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4770 slot_ctx->tt_info |=
4771 cpu_to_le32(TT_THINK_TIME(think_time));
ac1c1b7f
SS
4772 } else {
4773 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4774 "TT think time or number of ports\n",
4775 (unsigned int) xhci->hci_version);
4776 }
4777 slot_ctx->dev_state = 0;
4778 spin_unlock_irqrestore(&xhci->lock, flags);
4779
4780 xhci_dbg(xhci, "Set up %s for hub device.\n",
4781 (xhci->hci_version > 0x95) ?
4782 "configure endpoint" : "evaluate context");
4783 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4784 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4785
4786 /* Issue and wait for the configure endpoint or
4787 * evaluate context command.
4788 */
4789 if (xhci->hci_version > 0x95)
4790 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4791 false, false);
4792 else
4793 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4794 true, false);
4795
4796 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4797 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4798
4799 xhci_free_command(xhci, config_cmd);
4800 return ret;
4801}
4802
66d4eadd
SS
4803int xhci_get_frame(struct usb_hcd *hcd)
4804{
4805 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4806 /* EHCI mods by the periodic size. Why? */
b0ba9720 4807 return readl(&xhci->run_regs->microframe_index) >> 3;
66d4eadd
SS
4808}
4809
552e0c4f
SAS
4810int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4811{
4812 struct xhci_hcd *xhci;
4813 struct device *dev = hcd->self.controller;
4814 int retval;
552e0c4f 4815
1386ff75
SS
4816 /* Accept arbitrarily long scatter-gather lists */
4817 hcd->self.sg_tablesize = ~0;
fc76051c 4818
e2ed5114
MN
4819 /* support to build packet from discontinuous buffers */
4820 hcd->self.no_sg_constraint = 1;
4821
19181bc5
HG
4822 /* XHCI controllers don't stop the ep queue on short packets :| */
4823 hcd->self.no_stop_on_short = 1;
552e0c4f
SAS
4824
4825 if (usb_hcd_is_primary_hcd(hcd)) {
4826 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4827 if (!xhci)
4828 return -ENOMEM;
4829 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4830 xhci->main_hcd = hcd;
4831 /* Mark the first roothub as being USB 2.0.
4832 * The xHCI driver will register the USB 3.0 roothub.
4833 */
4834 hcd->speed = HCD_USB2;
4835 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4836 /*
4837 * USB 2.0 roothub under xHCI has an integrated TT,
4838 * (rate matching hub) as opposed to having an OHCI/UHCI
4839 * companion controller.
4840 */
4841 hcd->has_tt = 1;
4842 } else {
4843 /* xHCI private pointer was set in xhci_pci_probe for the second
4844 * registered roothub.
4845 */
552e0c4f
SAS
4846 return 0;
4847 }
4848
4849 xhci->cap_regs = hcd->regs;
4850 xhci->op_regs = hcd->regs +
b0ba9720 4851 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
552e0c4f 4852 xhci->run_regs = hcd->regs +
b0ba9720 4853 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
552e0c4f 4854 /* Cache read-only capability registers */
b0ba9720
XR
4855 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
4856 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
4857 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
4858 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
552e0c4f 4859 xhci->hci_version = HC_VERSION(xhci->hcc_params);
b0ba9720 4860 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
552e0c4f
SAS
4861 xhci_print_registers(xhci);
4862
4e6a1ee7
TI
4863 xhci->quirks = quirks;
4864
552e0c4f
SAS
4865 get_quirks(dev, xhci);
4866
07f3cb7c
GC
4867 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4868 * success event after a short transfer. This quirk will ignore such
4869 * spurious event.
4870 */
4871 if (xhci->hci_version > 0x96)
4872 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4873
552e0c4f
SAS
4874 /* Make sure the HC is halted. */
4875 retval = xhci_halt(xhci);
4876 if (retval)
4877 goto error;
4878
4879 xhci_dbg(xhci, "Resetting HCD\n");
4880 /* Reset the internal HC memory state and registers. */
4881 retval = xhci_reset(xhci);
4882 if (retval)
4883 goto error;
4884 xhci_dbg(xhci, "Reset complete\n");
4885
c10cf118
XR
4886 /* Set dma_mask and coherent_dma_mask to 64-bits,
4887 * if xHC supports 64-bit addressing */
4888 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
4889 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
552e0c4f 4890 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
c10cf118 4891 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
552e0c4f
SAS
4892 }
4893
4894 xhci_dbg(xhci, "Calling HCD init\n");
4895 /* Initialize HCD and host controller data structures. */
4896 retval = xhci_init(hcd);
4897 if (retval)
4898 goto error;
4899 xhci_dbg(xhci, "Called HCD init\n");
4900 return 0;
4901error:
4902 kfree(xhci);
4903 return retval;
4904}
4905
66d4eadd
SS
4906MODULE_DESCRIPTION(DRIVER_DESC);
4907MODULE_AUTHOR(DRIVER_AUTHOR);
4908MODULE_LICENSE("GPL");
4909
4910static int __init xhci_hcd_init(void)
4911{
0cc47d54 4912 int retval;
66d4eadd
SS
4913
4914 retval = xhci_register_pci();
66d4eadd 4915 if (retval < 0) {
5c1127d3 4916 pr_debug("Problem registering PCI driver.\n");
66d4eadd
SS
4917 return retval;
4918 }
3429e91a
SAS
4919 retval = xhci_register_plat();
4920 if (retval < 0) {
5c1127d3 4921 pr_debug("Problem registering platform driver.\n");
3429e91a
SAS
4922 goto unreg_pci;
4923 }
98441973
SS
4924 /*
4925 * Check the compiler generated sizes of structures that must be laid
4926 * out in specific ways for hardware access.
4927 */
4928 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4929 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4930 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4931 /* xhci_device_control has eight fields, and also
4932 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4933 */
98441973
SS
4934 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4935 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4936 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4937 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4938 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4939 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4940 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
66d4eadd 4941 return 0;
3429e91a
SAS
4942unreg_pci:
4943 xhci_unregister_pci();
4944 return retval;
66d4eadd
SS
4945}
4946module_init(xhci_hcd_init);
4947
4948static void __exit xhci_hcd_cleanup(void)
4949{
66d4eadd 4950 xhci_unregister_pci();
3429e91a 4951 xhci_unregister_plat();
66d4eadd
SS
4952}
4953module_exit(xhci_hcd_cleanup);