]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci.c
xhci: Move allocating of command for new_dequeue_state to queue_set_tr_deq()
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci.c
CommitLineData
66d4eadd
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
43b86af8 23#include <linux/pci.h>
66d4eadd 24#include <linux/irq.h>
8df75f42 25#include <linux/log2.h>
66d4eadd 26#include <linux/module.h>
b0567b3f 27#include <linux/moduleparam.h>
5a0e3ad6 28#include <linux/slab.h>
71c731a2 29#include <linux/dmi.h>
008eb957 30#include <linux/dma-mapping.h>
66d4eadd
SS
31
32#include "xhci.h"
84a99f6f 33#include "xhci-trace.h"
66d4eadd
SS
34
35#define DRIVER_AUTHOR "Sarah Sharp"
36#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
37
b0567b3f
SS
38/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
39static int link_quirk;
40module_param(link_quirk, int, S_IRUGO | S_IWUSR);
41MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
42
4e6a1ee7
TI
43static unsigned int quirks;
44module_param(quirks, uint, S_IRUGO);
45MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
46
66d4eadd
SS
47/* TODO: copied from ehci-hcd.c - can this be refactored? */
48/*
2611bd18 49 * xhci_handshake - spin reading hc until handshake completes or fails
66d4eadd
SS
50 * @ptr: address of hc register to be read
51 * @mask: bits to look at in result of read
52 * @done: value of those bits when handshake succeeds
53 * @usec: timeout in microseconds
54 *
55 * Returns negative errno, or zero on success
56 *
57 * Success happens when the "mask" bits have the specified value (hardware
58 * handshake done). There are two failure modes: "usec" have passed (major
59 * hardware flakeout), or the register reads as all-ones (hardware removed).
60 */
2611bd18 61int xhci_handshake(struct xhci_hcd *xhci, void __iomem *ptr,
66d4eadd
SS
62 u32 mask, u32 done, int usec)
63{
64 u32 result;
65
66 do {
b0ba9720 67 result = readl(ptr);
66d4eadd
SS
68 if (result == ~(u32)0) /* card removed */
69 return -ENODEV;
70 result &= mask;
71 if (result == done)
72 return 0;
73 udelay(1);
74 usec--;
75 } while (usec > 0);
76 return -ETIMEDOUT;
77}
78
79/*
4f0f0bae 80 * Disable interrupts and begin the xHCI halting process.
66d4eadd 81 */
4f0f0bae 82void xhci_quiesce(struct xhci_hcd *xhci)
66d4eadd
SS
83{
84 u32 halted;
85 u32 cmd;
86 u32 mask;
87
66d4eadd 88 mask = ~(XHCI_IRQS);
b0ba9720 89 halted = readl(&xhci->op_regs->status) & STS_HALT;
66d4eadd
SS
90 if (!halted)
91 mask &= ~CMD_RUN;
92
b0ba9720 93 cmd = readl(&xhci->op_regs->command);
66d4eadd 94 cmd &= mask;
204b7793 95 writel(cmd, &xhci->op_regs->command);
4f0f0bae
SS
96}
97
98/*
99 * Force HC into halt state.
100 *
101 * Disable any IRQs and clear the run/stop bit.
102 * HC will complete any current and actively pipelined transactions, and
bdfca502 103 * should halt within 16 ms of the run/stop bit being cleared.
4f0f0bae 104 * Read HC Halted bit in the status register to see when the HC is finished.
4f0f0bae
SS
105 */
106int xhci_halt(struct xhci_hcd *xhci)
107{
c6cc27c7 108 int ret;
d195fcff 109 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
4f0f0bae 110 xhci_quiesce(xhci);
66d4eadd 111
2611bd18 112 ret = xhci_handshake(xhci, &xhci->op_regs->status,
66d4eadd 113 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
c181bc5b 114 if (!ret) {
c6cc27c7 115 xhci->xhc_state |= XHCI_STATE_HALTED;
c181bc5b
EF
116 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
117 } else
5af98bb0
SS
118 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
119 XHCI_MAX_HALT_USEC);
c6cc27c7 120 return ret;
66d4eadd
SS
121}
122
ed07453f
SS
123/*
124 * Set the run bit and wait for the host to be running.
125 */
8212a49d 126static int xhci_start(struct xhci_hcd *xhci)
ed07453f
SS
127{
128 u32 temp;
129 int ret;
130
b0ba9720 131 temp = readl(&xhci->op_regs->command);
ed07453f 132 temp |= (CMD_RUN);
d195fcff 133 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
ed07453f 134 temp);
204b7793 135 writel(temp, &xhci->op_regs->command);
ed07453f
SS
136
137 /*
138 * Wait for the HCHalted Status bit to be 0 to indicate the host is
139 * running.
140 */
2611bd18 141 ret = xhci_handshake(xhci, &xhci->op_regs->status,
ed07453f
SS
142 STS_HALT, 0, XHCI_MAX_HALT_USEC);
143 if (ret == -ETIMEDOUT)
144 xhci_err(xhci, "Host took too long to start, "
145 "waited %u microseconds.\n",
146 XHCI_MAX_HALT_USEC);
c6cc27c7
SS
147 if (!ret)
148 xhci->xhc_state &= ~XHCI_STATE_HALTED;
ed07453f
SS
149 return ret;
150}
151
66d4eadd 152/*
ac04e6ff 153 * Reset a halted HC.
66d4eadd
SS
154 *
155 * This resets pipelines, timers, counters, state machines, etc.
156 * Transactions will be terminated immediately, and operational registers
157 * will be set to their defaults.
158 */
159int xhci_reset(struct xhci_hcd *xhci)
160{
161 u32 command;
162 u32 state;
f370b996 163 int ret, i;
66d4eadd 164
b0ba9720 165 state = readl(&xhci->op_regs->status);
d3512f63
SS
166 if ((state & STS_HALT) == 0) {
167 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
168 return 0;
169 }
66d4eadd 170
d195fcff 171 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
b0ba9720 172 command = readl(&xhci->op_regs->command);
66d4eadd 173 command |= CMD_RESET;
204b7793 174 writel(command, &xhci->op_regs->command);
66d4eadd 175
2611bd18 176 ret = xhci_handshake(xhci, &xhci->op_regs->command,
22ceac19 177 CMD_RESET, 0, 10 * 1000 * 1000);
2d62f3ee
SS
178 if (ret)
179 return ret;
180
d195fcff
XR
181 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
182 "Wait for controller to be ready for doorbell rings");
2d62f3ee
SS
183 /*
184 * xHCI cannot write to any doorbells or operational registers other
185 * than status until the "Controller Not Ready" flag is cleared.
186 */
2611bd18 187 ret = xhci_handshake(xhci, &xhci->op_regs->status,
22ceac19 188 STS_CNR, 0, 10 * 1000 * 1000);
f370b996
AX
189
190 for (i = 0; i < 2; ++i) {
191 xhci->bus_state[i].port_c_suspend = 0;
192 xhci->bus_state[i].suspended_ports = 0;
193 xhci->bus_state[i].resuming_ports = 0;
194 }
195
196 return ret;
66d4eadd
SS
197}
198
421aa841
SAS
199#ifdef CONFIG_PCI
200static int xhci_free_msi(struct xhci_hcd *xhci)
43b86af8
DN
201{
202 int i;
43b86af8 203
421aa841
SAS
204 if (!xhci->msix_entries)
205 return -EINVAL;
43b86af8 206
421aa841
SAS
207 for (i = 0; i < xhci->msix_count; i++)
208 if (xhci->msix_entries[i].vector)
209 free_irq(xhci->msix_entries[i].vector,
210 xhci_to_hcd(xhci));
211 return 0;
43b86af8
DN
212}
213
214/*
215 * Set up MSI
216 */
217static int xhci_setup_msi(struct xhci_hcd *xhci)
66d4eadd
SS
218{
219 int ret;
43b86af8
DN
220 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
221
222 ret = pci_enable_msi(pdev);
223 if (ret) {
d195fcff
XR
224 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
225 "failed to allocate MSI entry");
43b86af8
DN
226 return ret;
227 }
228
851ec164 229 ret = request_irq(pdev->irq, xhci_msi_irq,
43b86af8
DN
230 0, "xhci_hcd", xhci_to_hcd(xhci));
231 if (ret) {
d195fcff
XR
232 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
233 "disable MSI interrupt");
43b86af8
DN
234 pci_disable_msi(pdev);
235 }
236
237 return ret;
238}
239
421aa841
SAS
240/*
241 * Free IRQs
242 * free all IRQs request
243 */
244static void xhci_free_irq(struct xhci_hcd *xhci)
245{
246 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
247 int ret;
248
249 /* return if using legacy interrupt */
cd70469d 250 if (xhci_to_hcd(xhci)->irq > 0)
421aa841
SAS
251 return;
252
253 ret = xhci_free_msi(xhci);
254 if (!ret)
255 return;
cd70469d 256 if (pdev->irq > 0)
421aa841
SAS
257 free_irq(pdev->irq, xhci_to_hcd(xhci));
258
259 return;
260}
261
43b86af8
DN
262/*
263 * Set up MSI-X
264 */
265static int xhci_setup_msix(struct xhci_hcd *xhci)
266{
267 int i, ret = 0;
0029227f
AX
268 struct usb_hcd *hcd = xhci_to_hcd(xhci);
269 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 270
43b86af8
DN
271 /*
272 * calculate number of msi-x vectors supported.
273 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
274 * with max number of interrupters based on the xhci HCSPARAMS1.
275 * - num_online_cpus: maximum msi-x vectors per CPUs core.
276 * Add additional 1 vector to ensure always available interrupt.
277 */
278 xhci->msix_count = min(num_online_cpus() + 1,
279 HCS_MAX_INTRS(xhci->hcs_params1));
280
281 xhci->msix_entries =
282 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
86871975 283 GFP_KERNEL);
66d4eadd
SS
284 if (!xhci->msix_entries) {
285 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
286 return -ENOMEM;
287 }
43b86af8
DN
288
289 for (i = 0; i < xhci->msix_count; i++) {
290 xhci->msix_entries[i].entry = i;
291 xhci->msix_entries[i].vector = 0;
292 }
66d4eadd 293
a62445ae 294 ret = pci_enable_msix_exact(pdev, xhci->msix_entries, xhci->msix_count);
66d4eadd 295 if (ret) {
d195fcff
XR
296 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
297 "Failed to enable MSI-X");
66d4eadd
SS
298 goto free_entries;
299 }
300
43b86af8
DN
301 for (i = 0; i < xhci->msix_count; i++) {
302 ret = request_irq(xhci->msix_entries[i].vector,
851ec164 303 xhci_msi_irq,
43b86af8
DN
304 0, "xhci_hcd", xhci_to_hcd(xhci));
305 if (ret)
306 goto disable_msix;
66d4eadd 307 }
43b86af8 308
0029227f 309 hcd->msix_enabled = 1;
43b86af8 310 return ret;
66d4eadd
SS
311
312disable_msix:
d195fcff 313 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
43b86af8 314 xhci_free_irq(xhci);
66d4eadd
SS
315 pci_disable_msix(pdev);
316free_entries:
317 kfree(xhci->msix_entries);
318 xhci->msix_entries = NULL;
319 return ret;
320}
321
66d4eadd
SS
322/* Free any IRQs and disable MSI-X */
323static void xhci_cleanup_msix(struct xhci_hcd *xhci)
324{
0029227f
AX
325 struct usb_hcd *hcd = xhci_to_hcd(xhci);
326 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 327
9005355a
JP
328 if (xhci->quirks & XHCI_PLAT)
329 return;
330
43b86af8
DN
331 xhci_free_irq(xhci);
332
333 if (xhci->msix_entries) {
334 pci_disable_msix(pdev);
335 kfree(xhci->msix_entries);
336 xhci->msix_entries = NULL;
337 } else {
338 pci_disable_msi(pdev);
339 }
340
0029227f 341 hcd->msix_enabled = 0;
43b86af8 342 return;
66d4eadd 343}
66d4eadd 344
d5c82feb 345static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
421aa841
SAS
346{
347 int i;
348
349 if (xhci->msix_entries) {
350 for (i = 0; i < xhci->msix_count; i++)
351 synchronize_irq(xhci->msix_entries[i].vector);
352 }
353}
354
355static int xhci_try_enable_msi(struct usb_hcd *hcd)
356{
357 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
52fb6125 358 struct pci_dev *pdev;
421aa841
SAS
359 int ret;
360
52fb6125
SS
361 /* The xhci platform device has set up IRQs through usb_add_hcd. */
362 if (xhci->quirks & XHCI_PLAT)
363 return 0;
364
365 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
421aa841
SAS
366 /*
367 * Some Fresco Logic host controllers advertise MSI, but fail to
368 * generate interrupts. Don't even try to enable MSI.
369 */
370 if (xhci->quirks & XHCI_BROKEN_MSI)
00eed9c8 371 goto legacy_irq;
421aa841
SAS
372
373 /* unregister the legacy interrupt */
374 if (hcd->irq)
375 free_irq(hcd->irq, hcd);
cd70469d 376 hcd->irq = 0;
421aa841
SAS
377
378 ret = xhci_setup_msix(xhci);
379 if (ret)
380 /* fall back to msi*/
381 ret = xhci_setup_msi(xhci);
382
383 if (!ret)
cd70469d 384 /* hcd->irq is 0, we have MSI */
421aa841
SAS
385 return 0;
386
68d07f64
SS
387 if (!pdev->irq) {
388 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
389 return -EINVAL;
390 }
391
00eed9c8 392 legacy_irq:
79699437
AH
393 if (!strlen(hcd->irq_descr))
394 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
395 hcd->driver->description, hcd->self.busnum);
396
421aa841
SAS
397 /* fall back to legacy interrupt*/
398 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
399 hcd->irq_descr, hcd);
400 if (ret) {
401 xhci_err(xhci, "request interrupt %d failed\n",
402 pdev->irq);
403 return ret;
404 }
405 hcd->irq = pdev->irq;
406 return 0;
407}
408
409#else
410
01bb59eb 411static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
421aa841
SAS
412{
413 return 0;
414}
415
01bb59eb 416static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
421aa841
SAS
417{
418}
419
01bb59eb 420static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
421aa841
SAS
421{
422}
423
424#endif
425
71c731a2
AC
426static void compliance_mode_recovery(unsigned long arg)
427{
428 struct xhci_hcd *xhci;
429 struct usb_hcd *hcd;
430 u32 temp;
431 int i;
432
433 xhci = (struct xhci_hcd *)arg;
434
435 for (i = 0; i < xhci->num_usb3_ports; i++) {
b0ba9720 436 temp = readl(xhci->usb3_ports[i]);
71c731a2
AC
437 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
438 /*
439 * Compliance Mode Detected. Letting USB Core
440 * handle the Warm Reset
441 */
4bdfe4c3
XR
442 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
443 "Compliance mode detected->port %d",
71c731a2 444 i + 1);
4bdfe4c3
XR
445 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
446 "Attempting compliance mode recovery");
71c731a2
AC
447 hcd = xhci->shared_hcd;
448
449 if (hcd->state == HC_STATE_SUSPENDED)
450 usb_hcd_resume_root_hub(hcd);
451
452 usb_hcd_poll_rh_status(hcd);
453 }
454 }
455
456 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
457 mod_timer(&xhci->comp_mode_recovery_timer,
458 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
459}
460
461/*
462 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
463 * that causes ports behind that hardware to enter compliance mode sometimes.
464 * The quirk creates a timer that polls every 2 seconds the link state of
465 * each host controller's port and recovers it by issuing a Warm reset
466 * if Compliance mode is detected, otherwise the port will become "dead" (no
467 * device connections or disconnections will be detected anymore). Becasue no
468 * status event is generated when entering compliance mode (per xhci spec),
469 * this quirk is needed on systems that have the failing hardware installed.
470 */
471static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
472{
473 xhci->port_status_u0 = 0;
474 init_timer(&xhci->comp_mode_recovery_timer);
475
476 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
477 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
478 xhci->comp_mode_recovery_timer.expires = jiffies +
479 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
480
481 set_timer_slack(&xhci->comp_mode_recovery_timer,
482 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
483 add_timer(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
484 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
485 "Compliance mode recovery timer initialized");
71c731a2
AC
486}
487
488/*
489 * This function identifies the systems that have installed the SN65LVPE502CP
490 * USB3.0 re-driver and that need the Compliance Mode Quirk.
491 * Systems:
492 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
493 */
c3897aa5 494bool xhci_compliance_mode_recovery_timer_quirk_check(void)
71c731a2
AC
495{
496 const char *dmi_product_name, *dmi_sys_vendor;
497
498 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
499 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
457a73d3
VG
500 if (!dmi_product_name || !dmi_sys_vendor)
501 return false;
71c731a2
AC
502
503 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
504 return false;
505
506 if (strstr(dmi_product_name, "Z420") ||
507 strstr(dmi_product_name, "Z620") ||
47080974 508 strstr(dmi_product_name, "Z820") ||
b0e4e606 509 strstr(dmi_product_name, "Z1 Workstation"))
71c731a2
AC
510 return true;
511
512 return false;
513}
514
515static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
516{
517 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
518}
519
520
66d4eadd
SS
521/*
522 * Initialize memory for HCD and xHC (one-time init).
523 *
524 * Program the PAGESIZE register, initialize the device context array, create
525 * device contexts (?), set up a command ring segment (or two?), create event
526 * ring (one for now).
527 */
528int xhci_init(struct usb_hcd *hcd)
529{
530 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
531 int retval = 0;
532
d195fcff 533 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
66d4eadd 534 spin_lock_init(&xhci->lock);
d7826599 535 if (xhci->hci_version == 0x95 && link_quirk) {
4bdfe4c3
XR
536 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
537 "QUIRK: Not clearing Link TRB chain bits.");
b0567b3f
SS
538 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
539 } else {
d195fcff
XR
540 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
541 "xHCI doesn't need link TRB QUIRK");
b0567b3f 542 }
66d4eadd 543 retval = xhci_mem_init(xhci, GFP_KERNEL);
d195fcff 544 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
66d4eadd 545
71c731a2 546 /* Initializing Compliance Mode Recovery Data If Needed */
c3897aa5 547 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
71c731a2
AC
548 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
549 compliance_mode_recovery_timer_init(xhci);
550 }
551
66d4eadd
SS
552 return retval;
553}
554
7f84eef0
SS
555/*-------------------------------------------------------------------------*/
556
7f84eef0 557
f6ff0ac8
SS
558static int xhci_run_finished(struct xhci_hcd *xhci)
559{
560 if (xhci_start(xhci)) {
561 xhci_halt(xhci);
562 return -ENODEV;
563 }
564 xhci->shared_hcd->state = HC_STATE_RUNNING;
c181bc5b 565 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
f6ff0ac8
SS
566
567 if (xhci->quirks & XHCI_NEC_HOST)
568 xhci_ring_cmd_db(xhci);
569
d195fcff
XR
570 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
571 "Finished xhci_run for USB3 roothub");
f6ff0ac8
SS
572 return 0;
573}
574
66d4eadd
SS
575/*
576 * Start the HC after it was halted.
577 *
578 * This function is called by the USB core when the HC driver is added.
579 * Its opposite is xhci_stop().
580 *
581 * xhci_init() must be called once before this function can be called.
582 * Reset the HC, enable device slot contexts, program DCBAAP, and
583 * set command ring pointer and event ring pointer.
584 *
585 * Setup MSI-X vectors and enable interrupts.
586 */
587int xhci_run(struct usb_hcd *hcd)
588{
589 u32 temp;
8e595a5d 590 u64 temp_64;
3fd1ec58 591 int ret;
66d4eadd 592 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
66d4eadd 593
f6ff0ac8
SS
594 /* Start the xHCI host controller running only after the USB 2.0 roothub
595 * is setup.
596 */
66d4eadd 597
0f2a7930 598 hcd->uses_new_polling = 1;
f6ff0ac8
SS
599 if (!usb_hcd_is_primary_hcd(hcd))
600 return xhci_run_finished(xhci);
0f2a7930 601
d195fcff 602 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
43b86af8 603
3fd1ec58 604 ret = xhci_try_enable_msi(hcd);
43b86af8 605 if (ret)
3fd1ec58 606 return ret;
66d4eadd 607
66e49d87
SS
608 xhci_dbg(xhci, "Command ring memory map follows:\n");
609 xhci_debug_ring(xhci, xhci->cmd_ring);
610 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
611 xhci_dbg_cmd_ptrs(xhci);
612
613 xhci_dbg(xhci, "ERST memory map follows:\n");
614 xhci_dbg_erst(xhci, &xhci->erst);
615 xhci_dbg(xhci, "Event ring:\n");
616 xhci_debug_ring(xhci, xhci->event_ring);
617 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
f7b2e403 618 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
66e49d87 619 temp_64 &= ~ERST_PTR_MASK;
d195fcff
XR
620 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
621 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
66e49d87 622
d195fcff
XR
623 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
624 "// Set the interrupt modulation register");
b0ba9720 625 temp = readl(&xhci->ir_set->irq_control);
a4d88302 626 temp &= ~ER_IRQ_INTERVAL_MASK;
66d4eadd 627 temp |= (u32) 160;
204b7793 628 writel(temp, &xhci->ir_set->irq_control);
66d4eadd
SS
629
630 /* Set the HCD state before we enable the irqs */
b0ba9720 631 temp = readl(&xhci->op_regs->command);
66d4eadd 632 temp |= (CMD_EIE);
d195fcff
XR
633 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
634 "// Enable interrupts, cmd = 0x%x.", temp);
204b7793 635 writel(temp, &xhci->op_regs->command);
66d4eadd 636
b0ba9720 637 temp = readl(&xhci->ir_set->irq_pending);
d195fcff
XR
638 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
639 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
700e2052 640 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
204b7793 641 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 642 xhci_print_ir_set(xhci, 0);
66d4eadd 643
ddba5cd0
MN
644 if (xhci->quirks & XHCI_NEC_HOST) {
645 struct xhci_command *command;
646 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
647 if (!command)
648 return -ENOMEM;
649 xhci_queue_vendor_command(xhci, command, 0, 0, 0,
0238634d 650 TRB_TYPE(TRB_NEC_GET_FW));
ddba5cd0 651 }
d195fcff
XR
652 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
653 "Finished xhci_run for USB2 roothub");
f6ff0ac8
SS
654 return 0;
655}
ed07453f 656
f6ff0ac8
SS
657static void xhci_only_stop_hcd(struct usb_hcd *hcd)
658{
659 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
66d4eadd 660
f6ff0ac8
SS
661 spin_lock_irq(&xhci->lock);
662 xhci_halt(xhci);
663
664 /* The shared_hcd is going to be deallocated shortly (the USB core only
665 * calls this function when allocation fails in usb_add_hcd(), or
666 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
667 */
668 xhci->shared_hcd = NULL;
669 spin_unlock_irq(&xhci->lock);
66d4eadd
SS
670}
671
672/*
673 * Stop xHCI driver.
674 *
675 * This function is called by the USB core when the HC driver is removed.
676 * Its opposite is xhci_run().
677 *
678 * Disable device contexts, disable IRQs, and quiesce the HC.
679 * Reset the HC, finish any completed transactions, and cleanup memory.
680 */
681void xhci_stop(struct usb_hcd *hcd)
682{
683 u32 temp;
684 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
685
f6ff0ac8
SS
686 if (!usb_hcd_is_primary_hcd(hcd)) {
687 xhci_only_stop_hcd(xhci->shared_hcd);
688 return;
689 }
690
66d4eadd 691 spin_lock_irq(&xhci->lock);
f6ff0ac8
SS
692 /* Make sure the xHC is halted for a USB3 roothub
693 * (xhci_stop() could be called as part of failed init).
694 */
66d4eadd
SS
695 xhci_halt(xhci);
696 xhci_reset(xhci);
697 spin_unlock_irq(&xhci->lock);
698
40a9fb17
ZR
699 xhci_cleanup_msix(xhci);
700
71c731a2
AC
701 /* Deleting Compliance Mode Recovery Timer */
702 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
58b1d799 703 (!(xhci_all_ports_seen_u0(xhci)))) {
71c731a2 704 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
705 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
706 "%s: compliance mode recovery timer deleted",
58b1d799
TC
707 __func__);
708 }
71c731a2 709
c41136b0
AX
710 if (xhci->quirks & XHCI_AMD_PLL_FIX)
711 usb_amd_dev_put();
712
d195fcff
XR
713 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
714 "// Disabling event ring interrupts");
b0ba9720 715 temp = readl(&xhci->op_regs->status);
204b7793 716 writel(temp & ~STS_EINT, &xhci->op_regs->status);
b0ba9720 717 temp = readl(&xhci->ir_set->irq_pending);
204b7793 718 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 719 xhci_print_ir_set(xhci, 0);
66d4eadd 720
d195fcff 721 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
66d4eadd 722 xhci_mem_cleanup(xhci);
d195fcff
XR
723 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
724 "xhci_stop completed - status = %x",
b0ba9720 725 readl(&xhci->op_regs->status));
66d4eadd
SS
726}
727
728/*
729 * Shutdown HC (not bus-specific)
730 *
731 * This is called when the machine is rebooting or halting. We assume that the
732 * machine will be powered off, and the HC's internal state will be reset.
733 * Don't bother to free memory.
f6ff0ac8
SS
734 *
735 * This will only ever be called with the main usb_hcd (the USB3 roothub).
66d4eadd
SS
736 */
737void xhci_shutdown(struct usb_hcd *hcd)
738{
739 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
740
052c7f9f 741 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
e95829f4
SS
742 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
743
66d4eadd
SS
744 spin_lock_irq(&xhci->lock);
745 xhci_halt(xhci);
638298dc
TI
746 /* Workaround for spurious wakeups at shutdown with HSW */
747 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
748 xhci_reset(xhci);
43b86af8 749 spin_unlock_irq(&xhci->lock);
66d4eadd 750
40a9fb17
ZR
751 xhci_cleanup_msix(xhci);
752
d195fcff
XR
753 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
754 "xhci_shutdown completed - status = %x",
b0ba9720 755 readl(&xhci->op_regs->status));
638298dc
TI
756
757 /* Yet another workaround for spurious wakeups at shutdown with HSW */
758 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
759 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
66d4eadd
SS
760}
761
b5b5c3ac 762#ifdef CONFIG_PM
5535b1d5
AX
763static void xhci_save_registers(struct xhci_hcd *xhci)
764{
b0ba9720
XR
765 xhci->s3.command = readl(&xhci->op_regs->command);
766 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
f7b2e403 767 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
b0ba9720
XR
768 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
769 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
f7b2e403
SS
770 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
771 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
b0ba9720
XR
772 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
773 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
5535b1d5
AX
774}
775
776static void xhci_restore_registers(struct xhci_hcd *xhci)
777{
204b7793
XR
778 writel(xhci->s3.command, &xhci->op_regs->command);
779 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
477632df 780 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
204b7793
XR
781 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
782 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
477632df
SS
783 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
784 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
204b7793
XR
785 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
786 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
5535b1d5
AX
787}
788
89821320
SS
789static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
790{
791 u64 val_64;
792
793 /* step 2: initialize command ring buffer */
f7b2e403 794 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
89821320
SS
795 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
796 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
797 xhci->cmd_ring->dequeue) &
798 (u64) ~CMD_RING_RSVD_BITS) |
799 xhci->cmd_ring->cycle_state;
d195fcff
XR
800 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
801 "// Setting command ring address to 0x%llx",
89821320 802 (long unsigned long) val_64);
477632df 803 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
89821320
SS
804}
805
806/*
807 * The whole command ring must be cleared to zero when we suspend the host.
808 *
809 * The host doesn't save the command ring pointer in the suspend well, so we
810 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
811 * aligned, because of the reserved bits in the command ring dequeue pointer
812 * register. Therefore, we can't just set the dequeue pointer back in the
813 * middle of the ring (TRBs are 16-byte aligned).
814 */
815static void xhci_clear_command_ring(struct xhci_hcd *xhci)
816{
817 struct xhci_ring *ring;
818 struct xhci_segment *seg;
819
820 ring = xhci->cmd_ring;
821 seg = ring->deq_seg;
822 do {
158886cd
AX
823 memset(seg->trbs, 0,
824 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
825 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
826 cpu_to_le32(~TRB_CYCLE);
89821320
SS
827 seg = seg->next;
828 } while (seg != ring->deq_seg);
829
830 /* Reset the software enqueue and dequeue pointers */
831 ring->deq_seg = ring->first_seg;
832 ring->dequeue = ring->first_seg->trbs;
833 ring->enq_seg = ring->deq_seg;
834 ring->enqueue = ring->dequeue;
835
b008df60 836 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
89821320
SS
837 /*
838 * Ring is now zeroed, so the HW should look for change of ownership
839 * when the cycle bit is set to 1.
840 */
841 ring->cycle_state = 1;
842
843 /*
844 * Reset the hardware dequeue pointer.
845 * Yes, this will need to be re-written after resume, but we're paranoid
846 * and want to make sure the hardware doesn't access bogus memory
847 * because, say, the BIOS or an SMI started the host without changing
848 * the command ring pointers.
849 */
850 xhci_set_cmd_ring_deq(xhci);
851}
852
5535b1d5
AX
853/*
854 * Stop HC (not bus-specific)
855 *
856 * This is called when the machine transition into S3/S4 mode.
857 *
858 */
859int xhci_suspend(struct xhci_hcd *xhci)
860{
861 int rc = 0;
455f5892 862 unsigned int delay = XHCI_MAX_HALT_USEC;
5535b1d5
AX
863 struct usb_hcd *hcd = xhci_to_hcd(xhci);
864 u32 command;
865
77b84767
FB
866 if (hcd->state != HC_STATE_SUSPENDED ||
867 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
868 return -EINVAL;
869
c52804a4
SS
870 /* Don't poll the roothubs on bus suspend. */
871 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
872 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
873 del_timer_sync(&hcd->rh_timer);
874
5535b1d5
AX
875 spin_lock_irq(&xhci->lock);
876 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
b3209379 877 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
5535b1d5
AX
878 /* step 1: stop endpoint */
879 /* skipped assuming that port suspend has done */
880
881 /* step 2: clear Run/Stop bit */
b0ba9720 882 command = readl(&xhci->op_regs->command);
5535b1d5 883 command &= ~CMD_RUN;
204b7793 884 writel(command, &xhci->op_regs->command);
455f5892
ON
885
886 /* Some chips from Fresco Logic need an extraordinary delay */
887 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
888
2611bd18 889 if (xhci_handshake(xhci, &xhci->op_regs->status,
455f5892 890 STS_HALT, STS_HALT, delay)) {
5535b1d5
AX
891 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
892 spin_unlock_irq(&xhci->lock);
893 return -ETIMEDOUT;
894 }
89821320 895 xhci_clear_command_ring(xhci);
5535b1d5
AX
896
897 /* step 3: save registers */
898 xhci_save_registers(xhci);
899
900 /* step 4: set CSS flag */
b0ba9720 901 command = readl(&xhci->op_regs->command);
5535b1d5 902 command |= CMD_CSS;
204b7793 903 writel(command, &xhci->op_regs->command);
2611bd18
SS
904 if (xhci_handshake(xhci, &xhci->op_regs->status,
905 STS_SAVE, 0, 10 * 1000)) {
622eb783 906 xhci_warn(xhci, "WARN: xHC save state timeout\n");
5535b1d5
AX
907 spin_unlock_irq(&xhci->lock);
908 return -ETIMEDOUT;
909 }
5535b1d5
AX
910 spin_unlock_irq(&xhci->lock);
911
71c731a2
AC
912 /*
913 * Deleting Compliance Mode Recovery Timer because the xHCI Host
914 * is about to be suspended.
915 */
916 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
917 (!(xhci_all_ports_seen_u0(xhci)))) {
918 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
919 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
920 "%s: compliance mode recovery timer deleted",
58b1d799 921 __func__);
71c731a2
AC
922 }
923
0029227f
AX
924 /* step 5: remove core well power */
925 /* synchronize irq when using MSI-X */
421aa841 926 xhci_msix_sync_irqs(xhci);
0029227f 927
5535b1d5
AX
928 return rc;
929}
930
931/*
932 * start xHC (not bus-specific)
933 *
934 * This is called when the machine transition from S3/S4 mode.
935 *
936 */
937int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
938{
d6236f6d 939 u32 command, temp = 0, status;
5535b1d5 940 struct usb_hcd *hcd = xhci_to_hcd(xhci);
65b22f93 941 struct usb_hcd *secondary_hcd;
f69e3120 942 int retval = 0;
77df9e0b 943 bool comp_timer_running = false;
5535b1d5 944
f6ff0ac8 945 /* Wait a bit if either of the roothubs need to settle from the
25985edc 946 * transition into bus suspend.
20b67cf5 947 */
f6ff0ac8
SS
948 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
949 time_before(jiffies,
950 xhci->bus_state[1].next_statechange))
5535b1d5
AX
951 msleep(100);
952
f69e3120
AS
953 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
954 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
955
5535b1d5 956 spin_lock_irq(&xhci->lock);
c877b3b2
ML
957 if (xhci->quirks & XHCI_RESET_ON_RESUME)
958 hibernated = true;
5535b1d5
AX
959
960 if (!hibernated) {
961 /* step 1: restore register */
962 xhci_restore_registers(xhci);
963 /* step 2: initialize command ring buffer */
89821320 964 xhci_set_cmd_ring_deq(xhci);
5535b1d5
AX
965 /* step 3: restore state and start state*/
966 /* step 3: set CRS flag */
b0ba9720 967 command = readl(&xhci->op_regs->command);
5535b1d5 968 command |= CMD_CRS;
204b7793 969 writel(command, &xhci->op_regs->command);
2611bd18 970 if (xhci_handshake(xhci, &xhci->op_regs->status,
622eb783
AX
971 STS_RESTORE, 0, 10 * 1000)) {
972 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
5535b1d5
AX
973 spin_unlock_irq(&xhci->lock);
974 return -ETIMEDOUT;
975 }
b0ba9720 976 temp = readl(&xhci->op_regs->status);
5535b1d5
AX
977 }
978
979 /* If restore operation fails, re-initialize the HC during resume */
980 if ((temp & STS_SRE) || hibernated) {
77df9e0b
TC
981
982 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
983 !(xhci_all_ports_seen_u0(xhci))) {
984 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
985 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
986 "Compliance Mode Recovery Timer deleted!");
77df9e0b
TC
987 }
988
fedd383e
SS
989 /* Let the USB core know _both_ roothubs lost power. */
990 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
991 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
5535b1d5
AX
992
993 xhci_dbg(xhci, "Stop HCD\n");
994 xhci_halt(xhci);
995 xhci_reset(xhci);
5535b1d5 996 spin_unlock_irq(&xhci->lock);
0029227f 997 xhci_cleanup_msix(xhci);
5535b1d5 998
5535b1d5 999 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
b0ba9720 1000 temp = readl(&xhci->op_regs->status);
204b7793 1001 writel(temp & ~STS_EINT, &xhci->op_regs->status);
b0ba9720 1002 temp = readl(&xhci->ir_set->irq_pending);
204b7793 1003 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 1004 xhci_print_ir_set(xhci, 0);
5535b1d5
AX
1005
1006 xhci_dbg(xhci, "cleaning up memory\n");
1007 xhci_mem_cleanup(xhci);
1008 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
b0ba9720 1009 readl(&xhci->op_regs->status));
5535b1d5 1010
65b22f93
SS
1011 /* USB core calls the PCI reinit and start functions twice:
1012 * first with the primary HCD, and then with the secondary HCD.
1013 * If we don't do the same, the host will never be started.
1014 */
1015 if (!usb_hcd_is_primary_hcd(hcd))
1016 secondary_hcd = hcd;
1017 else
1018 secondary_hcd = xhci->shared_hcd;
1019
1020 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1021 retval = xhci_init(hcd->primary_hcd);
5535b1d5
AX
1022 if (retval)
1023 return retval;
77df9e0b
TC
1024 comp_timer_running = true;
1025
65b22f93
SS
1026 xhci_dbg(xhci, "Start the primary HCD\n");
1027 retval = xhci_run(hcd->primary_hcd);
b3209379 1028 if (!retval) {
f69e3120
AS
1029 xhci_dbg(xhci, "Start the secondary HCD\n");
1030 retval = xhci_run(secondary_hcd);
b3209379 1031 }
5535b1d5 1032 hcd->state = HC_STATE_SUSPENDED;
b3209379 1033 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
f69e3120 1034 goto done;
5535b1d5
AX
1035 }
1036
5535b1d5 1037 /* step 4: set Run/Stop bit */
b0ba9720 1038 command = readl(&xhci->op_regs->command);
5535b1d5 1039 command |= CMD_RUN;
204b7793 1040 writel(command, &xhci->op_regs->command);
2611bd18 1041 xhci_handshake(xhci, &xhci->op_regs->status, STS_HALT,
5535b1d5
AX
1042 0, 250 * 1000);
1043
1044 /* step 5: walk topology and initialize portsc,
1045 * portpmsc and portli
1046 */
1047 /* this is done in bus_resume */
1048
1049 /* step 6: restart each of the previously
1050 * Running endpoints by ringing their doorbells
1051 */
1052
5535b1d5 1053 spin_unlock_irq(&xhci->lock);
f69e3120
AS
1054
1055 done:
1056 if (retval == 0) {
d6236f6d
WY
1057 /* Resume root hubs only when have pending events. */
1058 status = readl(&xhci->op_regs->status);
1059 if (status & STS_EINT) {
1060 usb_hcd_resume_root_hub(hcd);
1061 usb_hcd_resume_root_hub(xhci->shared_hcd);
1062 }
f69e3120 1063 }
71c731a2
AC
1064
1065 /*
1066 * If system is subject to the Quirk, Compliance Mode Timer needs to
1067 * be re-initialized Always after a system resume. Ports are subject
1068 * to suffer the Compliance Mode issue again. It doesn't matter if
1069 * ports have entered previously to U0 before system's suspension.
1070 */
77df9e0b 1071 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
71c731a2
AC
1072 compliance_mode_recovery_timer_init(xhci);
1073
c52804a4
SS
1074 /* Re-enable port polling. */
1075 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1076 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1077 usb_hcd_poll_rh_status(hcd);
1078
f69e3120 1079 return retval;
5535b1d5 1080}
b5b5c3ac
SS
1081#endif /* CONFIG_PM */
1082
7f84eef0
SS
1083/*-------------------------------------------------------------------------*/
1084
d0e96f5a
SS
1085/**
1086 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1087 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1088 * value to right shift 1 for the bitmask.
1089 *
1090 * Index = (epnum * 2) + direction - 1,
1091 * where direction = 0 for OUT, 1 for IN.
1092 * For control endpoints, the IN index is used (OUT index is unused), so
1093 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1094 */
1095unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1096{
1097 unsigned int index;
1098 if (usb_endpoint_xfer_control(desc))
1099 index = (unsigned int) (usb_endpoint_num(desc)*2);
1100 else
1101 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1102 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1103 return index;
1104}
1105
01c5f447
JW
1106/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1107 * address from the XHCI endpoint index.
1108 */
1109unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1110{
1111 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1112 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1113 return direction | number;
1114}
1115
f94e0186
SS
1116/* Find the flag for this endpoint (for use in the control context). Use the
1117 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1118 * bit 1, etc.
1119 */
1120unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1121{
1122 return 1 << (xhci_get_endpoint_index(desc) + 1);
1123}
1124
ac9d8fe7
SS
1125/* Find the flag for this endpoint (for use in the control context). Use the
1126 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1127 * bit 1, etc.
1128 */
1129unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1130{
1131 return 1 << (ep_index + 1);
1132}
1133
f94e0186
SS
1134/* Compute the last valid endpoint context index. Basically, this is the
1135 * endpoint index plus one. For slot contexts with more than valid endpoint,
1136 * we find the most significant bit set in the added contexts flags.
1137 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1138 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1139 */
ac9d8fe7 1140unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
f94e0186
SS
1141{
1142 return fls(added_ctxs) - 1;
1143}
1144
d0e96f5a
SS
1145/* Returns 1 if the arguments are OK;
1146 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1147 */
8212a49d 1148static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
64927730
AX
1149 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1150 const char *func) {
1151 struct xhci_hcd *xhci;
1152 struct xhci_virt_device *virt_dev;
1153
d0e96f5a 1154 if (!hcd || (check_ep && !ep) || !udev) {
5c1127d3 1155 pr_debug("xHCI %s called with invalid args\n", func);
d0e96f5a
SS
1156 return -EINVAL;
1157 }
1158 if (!udev->parent) {
5c1127d3 1159 pr_debug("xHCI %s called for root hub\n", func);
d0e96f5a
SS
1160 return 0;
1161 }
64927730 1162
7bd89b40 1163 xhci = hcd_to_xhci(hcd);
64927730 1164 if (check_virt_dev) {
73ddc247 1165 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
5c1127d3
XR
1166 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1167 func);
64927730
AX
1168 return -EINVAL;
1169 }
1170
1171 virt_dev = xhci->devs[udev->slot_id];
1172 if (virt_dev->udev != udev) {
5c1127d3 1173 xhci_dbg(xhci, "xHCI %s called with udev and "
64927730
AX
1174 "virt_dev does not match\n", func);
1175 return -EINVAL;
1176 }
d0e96f5a 1177 }
64927730 1178
203a8661
SS
1179 if (xhci->xhc_state & XHCI_STATE_HALTED)
1180 return -ENODEV;
1181
d0e96f5a
SS
1182 return 1;
1183}
1184
2d3f1fac 1185static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
1186 struct usb_device *udev, struct xhci_command *command,
1187 bool ctx_change, bool must_succeed);
2d3f1fac
SS
1188
1189/*
1190 * Full speed devices may have a max packet size greater than 8 bytes, but the
1191 * USB core doesn't know that until it reads the first 8 bytes of the
1192 * descriptor. If the usb_device's max packet size changes after that point,
1193 * we need to issue an evaluate context command and wait on it.
1194 */
1195static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1196 unsigned int ep_index, struct urb *urb)
1197{
2d3f1fac
SS
1198 struct xhci_container_ctx *out_ctx;
1199 struct xhci_input_control_ctx *ctrl_ctx;
1200 struct xhci_ep_ctx *ep_ctx;
ddba5cd0 1201 struct xhci_command *command;
2d3f1fac
SS
1202 int max_packet_size;
1203 int hw_max_packet_size;
1204 int ret = 0;
1205
1206 out_ctx = xhci->devs[slot_id]->out_ctx;
1207 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
28ccd296 1208 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
29cc8897 1209 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
2d3f1fac 1210 if (hw_max_packet_size != max_packet_size) {
3a7fa5be
XR
1211 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1212 "Max Packet Size for ep 0 changed.");
1213 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1214 "Max packet size in usb_device = %d",
2d3f1fac 1215 max_packet_size);
3a7fa5be
XR
1216 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1217 "Max packet size in xHCI HW = %d",
2d3f1fac 1218 hw_max_packet_size);
3a7fa5be
XR
1219 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1220 "Issuing evaluate context command.");
2d3f1fac 1221
92f8e767
SS
1222 /* Set up the input context flags for the command */
1223 /* FIXME: This won't work if a non-default control endpoint
1224 * changes max packet sizes.
1225 */
ddba5cd0
MN
1226
1227 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
1228 if (!command)
1229 return -ENOMEM;
1230
1231 command->in_ctx = xhci->devs[slot_id]->in_ctx;
1232 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
92f8e767
SS
1233 if (!ctrl_ctx) {
1234 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1235 __func__);
ddba5cd0
MN
1236 ret = -ENOMEM;
1237 goto command_cleanup;
92f8e767 1238 }
2d3f1fac 1239 /* Set up the modified control endpoint 0 */
913a8a34
SS
1240 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1241 xhci->devs[slot_id]->out_ctx, ep_index);
92f8e767 1242
ddba5cd0 1243 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
28ccd296
ME
1244 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1245 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
2d3f1fac 1246
28ccd296 1247 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
2d3f1fac
SS
1248 ctrl_ctx->drop_flags = 0;
1249
1250 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
ddba5cd0 1251 xhci_dbg_ctx(xhci, command->in_ctx, ep_index);
2d3f1fac
SS
1252 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1253 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1254
ddba5cd0 1255 ret = xhci_configure_endpoint(xhci, urb->dev, command,
913a8a34 1256 true, false);
2d3f1fac
SS
1257
1258 /* Clean up the input context for later use by bandwidth
1259 * functions.
1260 */
28ccd296 1261 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
ddba5cd0
MN
1262command_cleanup:
1263 kfree(command->completion);
1264 kfree(command);
2d3f1fac
SS
1265 }
1266 return ret;
1267}
1268
d0e96f5a
SS
1269/*
1270 * non-error returns are a promise to giveback() the urb later
1271 * we drop ownership so next owner (or urb unlink) can get it
1272 */
1273int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1274{
1275 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2ffdea25 1276 struct xhci_td *buffer;
d0e96f5a
SS
1277 unsigned long flags;
1278 int ret = 0;
1279 unsigned int slot_id, ep_index;
8e51adcc
AX
1280 struct urb_priv *urb_priv;
1281 int size, i;
2d3f1fac 1282
64927730
AX
1283 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1284 true, true, __func__) <= 0)
d0e96f5a
SS
1285 return -EINVAL;
1286
1287 slot_id = urb->dev->slot_id;
1288 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
d0e96f5a 1289
541c7d43 1290 if (!HCD_HW_ACCESSIBLE(hcd)) {
d0e96f5a
SS
1291 if (!in_interrupt())
1292 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1293 ret = -ESHUTDOWN;
1294 goto exit;
1295 }
8e51adcc
AX
1296
1297 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1298 size = urb->number_of_packets;
1299 else
1300 size = 1;
1301
1302 urb_priv = kzalloc(sizeof(struct urb_priv) +
1303 size * sizeof(struct xhci_td *), mem_flags);
1304 if (!urb_priv)
1305 return -ENOMEM;
1306
2ffdea25
AX
1307 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1308 if (!buffer) {
1309 kfree(urb_priv);
1310 return -ENOMEM;
1311 }
1312
8e51adcc 1313 for (i = 0; i < size; i++) {
2ffdea25
AX
1314 urb_priv->td[i] = buffer;
1315 buffer++;
8e51adcc
AX
1316 }
1317
1318 urb_priv->length = size;
1319 urb_priv->td_cnt = 0;
1320 urb->hcpriv = urb_priv;
1321
2d3f1fac
SS
1322 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1323 /* Check to see if the max packet size for the default control
1324 * endpoint changed during FS device enumeration
1325 */
1326 if (urb->dev->speed == USB_SPEED_FULL) {
1327 ret = xhci_check_maxpacket(xhci, slot_id,
1328 ep_index, urb);
d13565c1
SS
1329 if (ret < 0) {
1330 xhci_urb_free_priv(xhci, urb_priv);
1331 urb->hcpriv = NULL;
2d3f1fac 1332 return ret;
d13565c1 1333 }
2d3f1fac
SS
1334 }
1335
b11069f5
SS
1336 /* We have a spinlock and interrupts disabled, so we must pass
1337 * atomic context to this function, which may allocate memory.
1338 */
2d3f1fac 1339 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1340 if (xhci->xhc_state & XHCI_STATE_DYING)
1341 goto dying;
b11069f5 1342 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
23e3be11 1343 slot_id, ep_index);
d13565c1
SS
1344 if (ret)
1345 goto free_priv;
2d3f1fac
SS
1346 spin_unlock_irqrestore(&xhci->lock, flags);
1347 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1348 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1349 if (xhci->xhc_state & XHCI_STATE_DYING)
1350 goto dying;
8df75f42
SS
1351 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1352 EP_GETTING_STREAMS) {
1353 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1354 "is transitioning to using streams.\n");
1355 ret = -EINVAL;
1356 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1357 EP_GETTING_NO_STREAMS) {
1358 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1359 "is transitioning to "
1360 "not having streams.\n");
1361 ret = -EINVAL;
1362 } else {
1363 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1364 slot_id, ep_index);
1365 }
d13565c1
SS
1366 if (ret)
1367 goto free_priv;
2d3f1fac 1368 spin_unlock_irqrestore(&xhci->lock, flags);
624defa1
SS
1369 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1370 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1371 if (xhci->xhc_state & XHCI_STATE_DYING)
1372 goto dying;
624defa1
SS
1373 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1374 slot_id, ep_index);
d13565c1
SS
1375 if (ret)
1376 goto free_priv;
624defa1 1377 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1378 } else {
787f4e5a
AX
1379 spin_lock_irqsave(&xhci->lock, flags);
1380 if (xhci->xhc_state & XHCI_STATE_DYING)
1381 goto dying;
1382 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1383 slot_id, ep_index);
d13565c1
SS
1384 if (ret)
1385 goto free_priv;
787f4e5a 1386 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1387 }
d0e96f5a 1388exit:
d0e96f5a 1389 return ret;
6f5165cf
SS
1390dying:
1391 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1392 "non-responsive xHCI host.\n",
1393 urb->ep->desc.bEndpointAddress, urb);
d13565c1
SS
1394 ret = -ESHUTDOWN;
1395free_priv:
1396 xhci_urb_free_priv(xhci, urb_priv);
1397 urb->hcpriv = NULL;
6f5165cf 1398 spin_unlock_irqrestore(&xhci->lock, flags);
d13565c1 1399 return ret;
d0e96f5a
SS
1400}
1401
021bff91
SS
1402/* Get the right ring for the given URB.
1403 * If the endpoint supports streams, boundary check the URB's stream ID.
1404 * If the endpoint doesn't support streams, return the singular endpoint ring.
1405 */
1406static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1407 struct urb *urb)
1408{
1409 unsigned int slot_id;
1410 unsigned int ep_index;
1411 unsigned int stream_id;
1412 struct xhci_virt_ep *ep;
1413
1414 slot_id = urb->dev->slot_id;
1415 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1416 stream_id = urb->stream_id;
1417 ep = &xhci->devs[slot_id]->eps[ep_index];
1418 /* Common case: no streams */
1419 if (!(ep->ep_state & EP_HAS_STREAMS))
1420 return ep->ring;
1421
1422 if (stream_id == 0) {
1423 xhci_warn(xhci,
1424 "WARN: Slot ID %u, ep index %u has streams, "
1425 "but URB has no stream ID.\n",
1426 slot_id, ep_index);
1427 return NULL;
1428 }
1429
1430 if (stream_id < ep->stream_info->num_streams)
1431 return ep->stream_info->stream_rings[stream_id];
1432
1433 xhci_warn(xhci,
1434 "WARN: Slot ID %u, ep index %u has "
1435 "stream IDs 1 to %u allocated, "
1436 "but stream ID %u is requested.\n",
1437 slot_id, ep_index,
1438 ep->stream_info->num_streams - 1,
1439 stream_id);
1440 return NULL;
1441}
1442
ae636747
SS
1443/*
1444 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1445 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1446 * should pick up where it left off in the TD, unless a Set Transfer Ring
1447 * Dequeue Pointer is issued.
1448 *
1449 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1450 * the ring. Since the ring is a contiguous structure, they can't be physically
1451 * removed. Instead, there are two options:
1452 *
1453 * 1) If the HC is in the middle of processing the URB to be canceled, we
1454 * simply move the ring's dequeue pointer past those TRBs using the Set
1455 * Transfer Ring Dequeue Pointer command. This will be the common case,
1456 * when drivers timeout on the last submitted URB and attempt to cancel.
1457 *
1458 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1459 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1460 * HC will need to invalidate the any TRBs it has cached after the stop
1461 * endpoint command, as noted in the xHCI 0.95 errata.
1462 *
1463 * 3) The TD may have completed by the time the Stop Endpoint Command
1464 * completes, so software needs to handle that case too.
1465 *
1466 * This function should protect against the TD enqueueing code ringing the
1467 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1468 * It also needs to account for multiple cancellations on happening at the same
1469 * time for the same endpoint.
1470 *
1471 * Note that this function can be called in any context, or so says
1472 * usb_hcd_unlink_urb()
d0e96f5a
SS
1473 */
1474int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1475{
ae636747 1476 unsigned long flags;
8e51adcc 1477 int ret, i;
e34b2fbf 1478 u32 temp;
ae636747 1479 struct xhci_hcd *xhci;
8e51adcc 1480 struct urb_priv *urb_priv;
ae636747
SS
1481 struct xhci_td *td;
1482 unsigned int ep_index;
1483 struct xhci_ring *ep_ring;
63a0d9ab 1484 struct xhci_virt_ep *ep;
ddba5cd0 1485 struct xhci_command *command;
ae636747
SS
1486
1487 xhci = hcd_to_xhci(hcd);
1488 spin_lock_irqsave(&xhci->lock, flags);
1489 /* Make sure the URB hasn't completed or been unlinked already */
1490 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1491 if (ret || !urb->hcpriv)
1492 goto done;
b0ba9720 1493 temp = readl(&xhci->op_regs->status);
c6cc27c7 1494 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
aa50b290
XR
1495 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1496 "HW died, freeing TD.");
8e51adcc 1497 urb_priv = urb->hcpriv;
585df1d9
SS
1498 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1499 td = urb_priv->td[i];
1500 if (!list_empty(&td->td_list))
1501 list_del_init(&td->td_list);
1502 if (!list_empty(&td->cancelled_td_list))
1503 list_del_init(&td->cancelled_td_list);
1504 }
e34b2fbf
SS
1505
1506 usb_hcd_unlink_urb_from_ep(hcd, urb);
1507 spin_unlock_irqrestore(&xhci->lock, flags);
214f76f7 1508 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
8e51adcc 1509 xhci_urb_free_priv(xhci, urb_priv);
e34b2fbf
SS
1510 return ret;
1511 }
7bd89b40
SS
1512 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1513 (xhci->xhc_state & XHCI_STATE_HALTED)) {
aa50b290
XR
1514 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1515 "Ep 0x%x: URB %p to be canceled on "
1516 "non-responsive xHCI host.",
6f5165cf
SS
1517 urb->ep->desc.bEndpointAddress, urb);
1518 /* Let the stop endpoint command watchdog timer (which set this
1519 * state) finish cleaning up the endpoint TD lists. We must
1520 * have caught it in the middle of dropping a lock and giving
1521 * back an URB.
1522 */
1523 goto done;
1524 }
ae636747 1525
ae636747 1526 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
63a0d9ab 1527 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
e9df17eb
SS
1528 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1529 if (!ep_ring) {
1530 ret = -EINVAL;
1531 goto done;
1532 }
1533
8e51adcc 1534 urb_priv = urb->hcpriv;
79688acf
SS
1535 i = urb_priv->td_cnt;
1536 if (i < urb_priv->length)
aa50b290
XR
1537 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1538 "Cancel URB %p, dev %s, ep 0x%x, "
1539 "starting at offset 0x%llx",
79688acf
SS
1540 urb, urb->dev->devpath,
1541 urb->ep->desc.bEndpointAddress,
1542 (unsigned long long) xhci_trb_virt_to_dma(
1543 urb_priv->td[i]->start_seg,
1544 urb_priv->td[i]->first_trb));
1545
1546 for (; i < urb_priv->length; i++) {
8e51adcc
AX
1547 td = urb_priv->td[i];
1548 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1549 }
1550
ae636747
SS
1551 /* Queue a stop endpoint command, but only if this is
1552 * the first cancellation to be handled.
1553 */
678539cf 1554 if (!(ep->ep_state & EP_HALT_PENDING)) {
ddba5cd0 1555 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1556 if (!command) {
1557 ret = -ENOMEM;
1558 goto done;
1559 }
678539cf 1560 ep->ep_state |= EP_HALT_PENDING;
6f5165cf
SS
1561 ep->stop_cmds_pending++;
1562 ep->stop_cmd_timer.expires = jiffies +
1563 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1564 add_timer(&ep->stop_cmd_timer);
ddba5cd0
MN
1565 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1566 ep_index, 0);
23e3be11 1567 xhci_ring_cmd_db(xhci);
ae636747
SS
1568 }
1569done:
1570 spin_unlock_irqrestore(&xhci->lock, flags);
1571 return ret;
d0e96f5a
SS
1572}
1573
f94e0186
SS
1574/* Drop an endpoint from a new bandwidth configuration for this device.
1575 * Only one call to this function is allowed per endpoint before
1576 * check_bandwidth() or reset_bandwidth() must be called.
1577 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1578 * add the endpoint to the schedule with possibly new parameters denoted by a
1579 * different endpoint descriptor in usb_host_endpoint.
1580 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1581 * not allowed.
f88ba78d
SS
1582 *
1583 * The USB core will not allow URBs to be queued to an endpoint that is being
1584 * disabled, so there's no need for mutual exclusion to protect
1585 * the xhci->devs[slot_id] structure.
f94e0186
SS
1586 */
1587int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1588 struct usb_host_endpoint *ep)
1589{
f94e0186 1590 struct xhci_hcd *xhci;
d115b048
JY
1591 struct xhci_container_ctx *in_ctx, *out_ctx;
1592 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186
SS
1593 unsigned int ep_index;
1594 struct xhci_ep_ctx *ep_ctx;
1595 u32 drop_flag;
d6759133 1596 u32 new_add_flags, new_drop_flags;
f94e0186
SS
1597 int ret;
1598
64927730 1599 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
f94e0186
SS
1600 if (ret <= 0)
1601 return ret;
1602 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
1603 if (xhci->xhc_state & XHCI_STATE_DYING)
1604 return -ENODEV;
f94e0186 1605
fe6c6c13 1606 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
1607 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1608 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1609 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1610 __func__, drop_flag);
1611 return 0;
1612 }
1613
f94e0186 1614 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
d115b048
JY
1615 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1616 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
92f8e767
SS
1617 if (!ctrl_ctx) {
1618 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1619 __func__);
1620 return 0;
1621 }
1622
f94e0186 1623 ep_index = xhci_get_endpoint_index(&ep->desc);
d115b048 1624 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
f94e0186
SS
1625 /* If the HC already knows the endpoint is disabled,
1626 * or the HCD has noted it is disabled, ignore this request
1627 */
f5960b69
ME
1628 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1629 cpu_to_le32(EP_STATE_DISABLED)) ||
28ccd296
ME
1630 le32_to_cpu(ctrl_ctx->drop_flags) &
1631 xhci_get_endpoint_flag(&ep->desc)) {
700e2052
GKH
1632 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1633 __func__, ep);
f94e0186
SS
1634 return 0;
1635 }
1636
28ccd296
ME
1637 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1638 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1639
28ccd296
ME
1640 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1641 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186 1642
f94e0186
SS
1643 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1644
d6759133 1645 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
f94e0186
SS
1646 (unsigned int) ep->desc.bEndpointAddress,
1647 udev->slot_id,
1648 (unsigned int) new_drop_flags,
d6759133 1649 (unsigned int) new_add_flags);
f94e0186
SS
1650 return 0;
1651}
1652
1653/* Add an endpoint to a new possible bandwidth configuration for this device.
1654 * Only one call to this function is allowed per endpoint before
1655 * check_bandwidth() or reset_bandwidth() must be called.
1656 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1657 * add the endpoint to the schedule with possibly new parameters denoted by a
1658 * different endpoint descriptor in usb_host_endpoint.
1659 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1660 * not allowed.
f88ba78d
SS
1661 *
1662 * The USB core will not allow URBs to be queued to an endpoint until the
1663 * configuration or alt setting is installed in the device, so there's no need
1664 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
f94e0186
SS
1665 */
1666int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1667 struct usb_host_endpoint *ep)
1668{
f94e0186 1669 struct xhci_hcd *xhci;
d115b048 1670 struct xhci_container_ctx *in_ctx, *out_ctx;
f94e0186 1671 unsigned int ep_index;
d115b048 1672 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186 1673 u32 added_ctxs;
d6759133 1674 u32 new_add_flags, new_drop_flags;
fa75ac37 1675 struct xhci_virt_device *virt_dev;
f94e0186
SS
1676 int ret = 0;
1677
64927730 1678 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
a1587d97
SS
1679 if (ret <= 0) {
1680 /* So we won't queue a reset ep command for a root hub */
1681 ep->hcpriv = NULL;
f94e0186 1682 return ret;
a1587d97 1683 }
f94e0186 1684 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
1685 if (xhci->xhc_state & XHCI_STATE_DYING)
1686 return -ENODEV;
f94e0186
SS
1687
1688 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
f94e0186
SS
1689 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1690 /* FIXME when we have to issue an evaluate endpoint command to
1691 * deal with ep0 max packet size changing once we get the
1692 * descriptors
1693 */
1694 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1695 __func__, added_ctxs);
1696 return 0;
1697 }
1698
fa75ac37
SS
1699 virt_dev = xhci->devs[udev->slot_id];
1700 in_ctx = virt_dev->in_ctx;
1701 out_ctx = virt_dev->out_ctx;
d115b048 1702 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
92f8e767
SS
1703 if (!ctrl_ctx) {
1704 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1705 __func__);
1706 return 0;
1707 }
fa75ac37 1708
92f8e767 1709 ep_index = xhci_get_endpoint_index(&ep->desc);
fa75ac37
SS
1710 /* If this endpoint is already in use, and the upper layers are trying
1711 * to add it again without dropping it, reject the addition.
1712 */
1713 if (virt_dev->eps[ep_index].ring &&
1714 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1715 xhci_get_endpoint_flag(&ep->desc))) {
1716 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1717 "without dropping it.\n",
1718 (unsigned int) ep->desc.bEndpointAddress);
1719 return -EINVAL;
1720 }
1721
f94e0186
SS
1722 /* If the HCD has already noted the endpoint is enabled,
1723 * ignore this request.
1724 */
28ccd296
ME
1725 if (le32_to_cpu(ctrl_ctx->add_flags) &
1726 xhci_get_endpoint_flag(&ep->desc)) {
700e2052
GKH
1727 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1728 __func__, ep);
f94e0186
SS
1729 return 0;
1730 }
1731
f88ba78d
SS
1732 /*
1733 * Configuration and alternate setting changes must be done in
1734 * process context, not interrupt context (or so documenation
1735 * for usb_set_interface() and usb_set_configuration() claim).
1736 */
fa75ac37 1737 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
f94e0186
SS
1738 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1739 __func__, ep->desc.bEndpointAddress);
f94e0186
SS
1740 return -ENOMEM;
1741 }
1742
28ccd296
ME
1743 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1744 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186
SS
1745
1746 /* If xhci_endpoint_disable() was called for this endpoint, but the
1747 * xHC hasn't been notified yet through the check_bandwidth() call,
1748 * this re-adds a new state for the endpoint from the new endpoint
1749 * descriptors. We must drop and re-add this endpoint, so we leave the
1750 * drop flags alone.
1751 */
28ccd296 1752 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1753
a1587d97
SS
1754 /* Store the usb_device pointer for later use */
1755 ep->hcpriv = udev;
1756
d6759133 1757 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
f94e0186
SS
1758 (unsigned int) ep->desc.bEndpointAddress,
1759 udev->slot_id,
1760 (unsigned int) new_drop_flags,
d6759133 1761 (unsigned int) new_add_flags);
f94e0186
SS
1762 return 0;
1763}
1764
d115b048 1765static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
f94e0186 1766{
d115b048 1767 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186 1768 struct xhci_ep_ctx *ep_ctx;
d115b048 1769 struct xhci_slot_ctx *slot_ctx;
f94e0186
SS
1770 int i;
1771
92f8e767
SS
1772 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1773 if (!ctrl_ctx) {
1774 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1775 __func__);
1776 return;
1777 }
1778
f94e0186
SS
1779 /* When a device's add flag and drop flag are zero, any subsequent
1780 * configure endpoint command will leave that endpoint's state
1781 * untouched. Make sure we don't leave any old state in the input
1782 * endpoint contexts.
1783 */
d115b048
JY
1784 ctrl_ctx->drop_flags = 0;
1785 ctrl_ctx->add_flags = 0;
1786 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
28ccd296 1787 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
f94e0186 1788 /* Endpoint 0 is always valid */
28ccd296 1789 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
f94e0186 1790 for (i = 1; i < 31; ++i) {
d115b048 1791 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
f94e0186
SS
1792 ep_ctx->ep_info = 0;
1793 ep_ctx->ep_info2 = 0;
8e595a5d 1794 ep_ctx->deq = 0;
f94e0186
SS
1795 ep_ctx->tx_info = 0;
1796 }
1797}
1798
f2217e8e 1799static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
00161f7d 1800 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1801{
1802 int ret;
1803
913a8a34 1804 switch (*cmd_status) {
c311e391
MN
1805 case COMP_CMD_ABORT:
1806 case COMP_CMD_STOP:
1807 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1808 ret = -ETIME;
1809 break;
f2217e8e 1810 case COMP_ENOMEM:
288c0f44
ON
1811 dev_warn(&udev->dev,
1812 "Not enough host controller resources for new device state.\n");
f2217e8e
SS
1813 ret = -ENOMEM;
1814 /* FIXME: can we allocate more resources for the HC? */
1815 break;
1816 case COMP_BW_ERR:
71d85724 1817 case COMP_2ND_BW_ERR:
288c0f44
ON
1818 dev_warn(&udev->dev,
1819 "Not enough bandwidth for new device state.\n");
f2217e8e
SS
1820 ret = -ENOSPC;
1821 /* FIXME: can we go back to the old state? */
1822 break;
1823 case COMP_TRB_ERR:
1824 /* the HCD set up something wrong */
1825 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1826 "add flag = 1, "
1827 "and endpoint is not disabled.\n");
1828 ret = -EINVAL;
1829 break;
f6ba6fe2 1830 case COMP_DEV_ERR:
288c0f44
ON
1831 dev_warn(&udev->dev,
1832 "ERROR: Incompatible device for endpoint configure command.\n");
f6ba6fe2
AH
1833 ret = -ENODEV;
1834 break;
f2217e8e 1835 case COMP_SUCCESS:
3a7fa5be
XR
1836 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1837 "Successful Endpoint Configure command");
f2217e8e
SS
1838 ret = 0;
1839 break;
1840 default:
288c0f44
ON
1841 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1842 *cmd_status);
f2217e8e
SS
1843 ret = -EINVAL;
1844 break;
1845 }
1846 return ret;
1847}
1848
1849static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
00161f7d 1850 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1851{
1852 int ret;
913a8a34 1853 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
f2217e8e 1854
913a8a34 1855 switch (*cmd_status) {
c311e391
MN
1856 case COMP_CMD_ABORT:
1857 case COMP_CMD_STOP:
1858 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
1859 ret = -ETIME;
1860 break;
f2217e8e 1861 case COMP_EINVAL:
288c0f44
ON
1862 dev_warn(&udev->dev,
1863 "WARN: xHCI driver setup invalid evaluate context command.\n");
f2217e8e
SS
1864 ret = -EINVAL;
1865 break;
1866 case COMP_EBADSLT:
288c0f44
ON
1867 dev_warn(&udev->dev,
1868 "WARN: slot not enabled for evaluate context command.\n");
b8031342
SS
1869 ret = -EINVAL;
1870 break;
f2217e8e 1871 case COMP_CTX_STATE:
288c0f44
ON
1872 dev_warn(&udev->dev,
1873 "WARN: invalid context state for evaluate context command.\n");
f2217e8e
SS
1874 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1875 ret = -EINVAL;
1876 break;
f6ba6fe2 1877 case COMP_DEV_ERR:
288c0f44
ON
1878 dev_warn(&udev->dev,
1879 "ERROR: Incompatible device for evaluate context command.\n");
f6ba6fe2
AH
1880 ret = -ENODEV;
1881 break;
1bb73a88
AH
1882 case COMP_MEL_ERR:
1883 /* Max Exit Latency too large error */
1884 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1885 ret = -EINVAL;
1886 break;
f2217e8e 1887 case COMP_SUCCESS:
3a7fa5be
XR
1888 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1889 "Successful evaluate context command");
f2217e8e
SS
1890 ret = 0;
1891 break;
1892 default:
288c0f44
ON
1893 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1894 *cmd_status);
f2217e8e
SS
1895 ret = -EINVAL;
1896 break;
1897 }
1898 return ret;
1899}
1900
2cf95c18 1901static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
92f8e767 1902 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18 1903{
2cf95c18
SS
1904 u32 valid_add_flags;
1905 u32 valid_drop_flags;
1906
2cf95c18
SS
1907 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1908 * (bit 1). The default control endpoint is added during the Address
1909 * Device command and is never removed until the slot is disabled.
1910 */
ef73400c
XR
1911 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1912 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2cf95c18
SS
1913
1914 /* Use hweight32 to count the number of ones in the add flags, or
1915 * number of endpoints added. Don't count endpoints that are changed
1916 * (both added and dropped).
1917 */
1918 return hweight32(valid_add_flags) -
1919 hweight32(valid_add_flags & valid_drop_flags);
1920}
1921
1922static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
92f8e767 1923 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18 1924{
2cf95c18
SS
1925 u32 valid_add_flags;
1926 u32 valid_drop_flags;
1927
78d1ff02
XR
1928 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1929 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2cf95c18
SS
1930
1931 return hweight32(valid_drop_flags) -
1932 hweight32(valid_add_flags & valid_drop_flags);
1933}
1934
1935/*
1936 * We need to reserve the new number of endpoints before the configure endpoint
1937 * command completes. We can't subtract the dropped endpoints from the number
1938 * of active endpoints until the command completes because we can oversubscribe
1939 * the host in this case:
1940 *
1941 * - the first configure endpoint command drops more endpoints than it adds
1942 * - a second configure endpoint command that adds more endpoints is queued
1943 * - the first configure endpoint command fails, so the config is unchanged
1944 * - the second command may succeed, even though there isn't enough resources
1945 *
1946 * Must be called with xhci->lock held.
1947 */
1948static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
92f8e767 1949 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
1950{
1951 u32 added_eps;
1952
92f8e767 1953 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2cf95c18 1954 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
4bdfe4c3
XR
1955 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1956 "Not enough ep ctxs: "
1957 "%u active, need to add %u, limit is %u.",
2cf95c18
SS
1958 xhci->num_active_eps, added_eps,
1959 xhci->limit_active_eps);
1960 return -ENOMEM;
1961 }
1962 xhci->num_active_eps += added_eps;
4bdfe4c3
XR
1963 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1964 "Adding %u ep ctxs, %u now active.", added_eps,
2cf95c18
SS
1965 xhci->num_active_eps);
1966 return 0;
1967}
1968
1969/*
1970 * The configure endpoint was failed by the xHC for some other reason, so we
1971 * need to revert the resources that failed configuration would have used.
1972 *
1973 * Must be called with xhci->lock held.
1974 */
1975static void xhci_free_host_resources(struct xhci_hcd *xhci,
92f8e767 1976 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
1977{
1978 u32 num_failed_eps;
1979
92f8e767 1980 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2cf95c18 1981 xhci->num_active_eps -= num_failed_eps;
4bdfe4c3
XR
1982 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1983 "Removing %u failed ep ctxs, %u now active.",
2cf95c18
SS
1984 num_failed_eps,
1985 xhci->num_active_eps);
1986}
1987
1988/*
1989 * Now that the command has completed, clean up the active endpoint count by
1990 * subtracting out the endpoints that were dropped (but not changed).
1991 *
1992 * Must be called with xhci->lock held.
1993 */
1994static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
92f8e767 1995 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
1996{
1997 u32 num_dropped_eps;
1998
92f8e767 1999 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2cf95c18
SS
2000 xhci->num_active_eps -= num_dropped_eps;
2001 if (num_dropped_eps)
4bdfe4c3
XR
2002 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2003 "Removing %u dropped ep ctxs, %u now active.",
2cf95c18
SS
2004 num_dropped_eps,
2005 xhci->num_active_eps);
2006}
2007
ed384bd3 2008static unsigned int xhci_get_block_size(struct usb_device *udev)
c29eea62
SS
2009{
2010 switch (udev->speed) {
2011 case USB_SPEED_LOW:
2012 case USB_SPEED_FULL:
2013 return FS_BLOCK;
2014 case USB_SPEED_HIGH:
2015 return HS_BLOCK;
2016 case USB_SPEED_SUPER:
2017 return SS_BLOCK;
2018 case USB_SPEED_UNKNOWN:
2019 case USB_SPEED_WIRELESS:
2020 default:
2021 /* Should never happen */
2022 return 1;
2023 }
2024}
2025
ed384bd3
FB
2026static unsigned int
2027xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
c29eea62
SS
2028{
2029 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2030 return LS_OVERHEAD;
2031 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2032 return FS_OVERHEAD;
2033 return HS_OVERHEAD;
2034}
2035
2036/* If we are changing a LS/FS device under a HS hub,
2037 * make sure (if we are activating a new TT) that the HS bus has enough
2038 * bandwidth for this new TT.
2039 */
2040static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2041 struct xhci_virt_device *virt_dev,
2042 int old_active_eps)
2043{
2044 struct xhci_interval_bw_table *bw_table;
2045 struct xhci_tt_bw_info *tt_info;
2046
2047 /* Find the bandwidth table for the root port this TT is attached to. */
2048 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2049 tt_info = virt_dev->tt_info;
2050 /* If this TT already had active endpoints, the bandwidth for this TT
2051 * has already been added. Removing all periodic endpoints (and thus
2052 * making the TT enactive) will only decrease the bandwidth used.
2053 */
2054 if (old_active_eps)
2055 return 0;
2056 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2057 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2058 return -ENOMEM;
2059 return 0;
2060 }
2061 /* Not sure why we would have no new active endpoints...
2062 *
2063 * Maybe because of an Evaluate Context change for a hub update or a
2064 * control endpoint 0 max packet size change?
2065 * FIXME: skip the bandwidth calculation in that case.
2066 */
2067 return 0;
2068}
2069
2b698999
SS
2070static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2071 struct xhci_virt_device *virt_dev)
2072{
2073 unsigned int bw_reserved;
2074
2075 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2076 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2077 return -ENOMEM;
2078
2079 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2080 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2081 return -ENOMEM;
2082
2083 return 0;
2084}
2085
c29eea62
SS
2086/*
2087 * This algorithm is a very conservative estimate of the worst-case scheduling
2088 * scenario for any one interval. The hardware dynamically schedules the
2089 * packets, so we can't tell which microframe could be the limiting factor in
2090 * the bandwidth scheduling. This only takes into account periodic endpoints.
2091 *
2092 * Obviously, we can't solve an NP complete problem to find the minimum worst
2093 * case scenario. Instead, we come up with an estimate that is no less than
2094 * the worst case bandwidth used for any one microframe, but may be an
2095 * over-estimate.
2096 *
2097 * We walk the requirements for each endpoint by interval, starting with the
2098 * smallest interval, and place packets in the schedule where there is only one
2099 * possible way to schedule packets for that interval. In order to simplify
2100 * this algorithm, we record the largest max packet size for each interval, and
2101 * assume all packets will be that size.
2102 *
2103 * For interval 0, we obviously must schedule all packets for each interval.
2104 * The bandwidth for interval 0 is just the amount of data to be transmitted
2105 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2106 * the number of packets).
2107 *
2108 * For interval 1, we have two possible microframes to schedule those packets
2109 * in. For this algorithm, if we can schedule the same number of packets for
2110 * each possible scheduling opportunity (each microframe), we will do so. The
2111 * remaining number of packets will be saved to be transmitted in the gaps in
2112 * the next interval's scheduling sequence.
2113 *
2114 * As we move those remaining packets to be scheduled with interval 2 packets,
2115 * we have to double the number of remaining packets to transmit. This is
2116 * because the intervals are actually powers of 2, and we would be transmitting
2117 * the previous interval's packets twice in this interval. We also have to be
2118 * sure that when we look at the largest max packet size for this interval, we
2119 * also look at the largest max packet size for the remaining packets and take
2120 * the greater of the two.
2121 *
2122 * The algorithm continues to evenly distribute packets in each scheduling
2123 * opportunity, and push the remaining packets out, until we get to the last
2124 * interval. Then those packets and their associated overhead are just added
2125 * to the bandwidth used.
2e27980e
SS
2126 */
2127static int xhci_check_bw_table(struct xhci_hcd *xhci,
2128 struct xhci_virt_device *virt_dev,
2129 int old_active_eps)
2130{
c29eea62
SS
2131 unsigned int bw_reserved;
2132 unsigned int max_bandwidth;
2133 unsigned int bw_used;
2134 unsigned int block_size;
2135 struct xhci_interval_bw_table *bw_table;
2136 unsigned int packet_size = 0;
2137 unsigned int overhead = 0;
2138 unsigned int packets_transmitted = 0;
2139 unsigned int packets_remaining = 0;
2140 unsigned int i;
2141
2b698999
SS
2142 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2143 return xhci_check_ss_bw(xhci, virt_dev);
2144
c29eea62
SS
2145 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2146 max_bandwidth = HS_BW_LIMIT;
2147 /* Convert percent of bus BW reserved to blocks reserved */
2148 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2149 } else {
2150 max_bandwidth = FS_BW_LIMIT;
2151 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2152 }
2153
2154 bw_table = virt_dev->bw_table;
2155 /* We need to translate the max packet size and max ESIT payloads into
2156 * the units the hardware uses.
2157 */
2158 block_size = xhci_get_block_size(virt_dev->udev);
2159
2160 /* If we are manipulating a LS/FS device under a HS hub, double check
2161 * that the HS bus has enough bandwidth if we are activing a new TT.
2162 */
2163 if (virt_dev->tt_info) {
4bdfe4c3
XR
2164 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2165 "Recalculating BW for rootport %u",
c29eea62
SS
2166 virt_dev->real_port);
2167 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2168 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2169 "newly activated TT.\n");
2170 return -ENOMEM;
2171 }
4bdfe4c3
XR
2172 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2173 "Recalculating BW for TT slot %u port %u",
c29eea62
SS
2174 virt_dev->tt_info->slot_id,
2175 virt_dev->tt_info->ttport);
2176 } else {
4bdfe4c3
XR
2177 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2178 "Recalculating BW for rootport %u",
c29eea62
SS
2179 virt_dev->real_port);
2180 }
2181
2182 /* Add in how much bandwidth will be used for interval zero, or the
2183 * rounded max ESIT payload + number of packets * largest overhead.
2184 */
2185 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2186 bw_table->interval_bw[0].num_packets *
2187 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2188
2189 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2190 unsigned int bw_added;
2191 unsigned int largest_mps;
2192 unsigned int interval_overhead;
2193
2194 /*
2195 * How many packets could we transmit in this interval?
2196 * If packets didn't fit in the previous interval, we will need
2197 * to transmit that many packets twice within this interval.
2198 */
2199 packets_remaining = 2 * packets_remaining +
2200 bw_table->interval_bw[i].num_packets;
2201
2202 /* Find the largest max packet size of this or the previous
2203 * interval.
2204 */
2205 if (list_empty(&bw_table->interval_bw[i].endpoints))
2206 largest_mps = 0;
2207 else {
2208 struct xhci_virt_ep *virt_ep;
2209 struct list_head *ep_entry;
2210
2211 ep_entry = bw_table->interval_bw[i].endpoints.next;
2212 virt_ep = list_entry(ep_entry,
2213 struct xhci_virt_ep, bw_endpoint_list);
2214 /* Convert to blocks, rounding up */
2215 largest_mps = DIV_ROUND_UP(
2216 virt_ep->bw_info.max_packet_size,
2217 block_size);
2218 }
2219 if (largest_mps > packet_size)
2220 packet_size = largest_mps;
2221
2222 /* Use the larger overhead of this or the previous interval. */
2223 interval_overhead = xhci_get_largest_overhead(
2224 &bw_table->interval_bw[i]);
2225 if (interval_overhead > overhead)
2226 overhead = interval_overhead;
2227
2228 /* How many packets can we evenly distribute across
2229 * (1 << (i + 1)) possible scheduling opportunities?
2230 */
2231 packets_transmitted = packets_remaining >> (i + 1);
2232
2233 /* Add in the bandwidth used for those scheduled packets */
2234 bw_added = packets_transmitted * (overhead + packet_size);
2235
2236 /* How many packets do we have remaining to transmit? */
2237 packets_remaining = packets_remaining % (1 << (i + 1));
2238
2239 /* What largest max packet size should those packets have? */
2240 /* If we've transmitted all packets, don't carry over the
2241 * largest packet size.
2242 */
2243 if (packets_remaining == 0) {
2244 packet_size = 0;
2245 overhead = 0;
2246 } else if (packets_transmitted > 0) {
2247 /* Otherwise if we do have remaining packets, and we've
2248 * scheduled some packets in this interval, take the
2249 * largest max packet size from endpoints with this
2250 * interval.
2251 */
2252 packet_size = largest_mps;
2253 overhead = interval_overhead;
2254 }
2255 /* Otherwise carry over packet_size and overhead from the last
2256 * time we had a remainder.
2257 */
2258 bw_used += bw_added;
2259 if (bw_used > max_bandwidth) {
2260 xhci_warn(xhci, "Not enough bandwidth. "
2261 "Proposed: %u, Max: %u\n",
2262 bw_used, max_bandwidth);
2263 return -ENOMEM;
2264 }
2265 }
2266 /*
2267 * Ok, we know we have some packets left over after even-handedly
2268 * scheduling interval 15. We don't know which microframes they will
2269 * fit into, so we over-schedule and say they will be scheduled every
2270 * microframe.
2271 */
2272 if (packets_remaining > 0)
2273 bw_used += overhead + packet_size;
2274
2275 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2276 unsigned int port_index = virt_dev->real_port - 1;
2277
2278 /* OK, we're manipulating a HS device attached to a
2279 * root port bandwidth domain. Include the number of active TTs
2280 * in the bandwidth used.
2281 */
2282 bw_used += TT_HS_OVERHEAD *
2283 xhci->rh_bw[port_index].num_active_tts;
2284 }
2285
4bdfe4c3
XR
2286 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2287 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2288 "Available: %u " "percent",
c29eea62
SS
2289 bw_used, max_bandwidth, bw_reserved,
2290 (max_bandwidth - bw_used - bw_reserved) * 100 /
2291 max_bandwidth);
2292
2293 bw_used += bw_reserved;
2294 if (bw_used > max_bandwidth) {
2295 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2296 bw_used, max_bandwidth);
2297 return -ENOMEM;
2298 }
2299
2300 bw_table->bw_used = bw_used;
2e27980e
SS
2301 return 0;
2302}
2303
2304static bool xhci_is_async_ep(unsigned int ep_type)
2305{
2306 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2307 ep_type != ISOC_IN_EP &&
2308 ep_type != INT_IN_EP);
2309}
2310
2b698999
SS
2311static bool xhci_is_sync_in_ep(unsigned int ep_type)
2312{
392a07ae 2313 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
2b698999
SS
2314}
2315
2316static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2317{
2318 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2319
2320 if (ep_bw->ep_interval == 0)
2321 return SS_OVERHEAD_BURST +
2322 (ep_bw->mult * ep_bw->num_packets *
2323 (SS_OVERHEAD + mps));
2324 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2325 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2326 1 << ep_bw->ep_interval);
2327
2328}
2329
2e27980e
SS
2330void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2331 struct xhci_bw_info *ep_bw,
2332 struct xhci_interval_bw_table *bw_table,
2333 struct usb_device *udev,
2334 struct xhci_virt_ep *virt_ep,
2335 struct xhci_tt_bw_info *tt_info)
2336{
2337 struct xhci_interval_bw *interval_bw;
2338 int normalized_interval;
2339
2b698999 2340 if (xhci_is_async_ep(ep_bw->type))
2e27980e
SS
2341 return;
2342
2b698999
SS
2343 if (udev->speed == USB_SPEED_SUPER) {
2344 if (xhci_is_sync_in_ep(ep_bw->type))
2345 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2346 xhci_get_ss_bw_consumed(ep_bw);
2347 else
2348 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2349 xhci_get_ss_bw_consumed(ep_bw);
2350 return;
2351 }
2352
2353 /* SuperSpeed endpoints never get added to intervals in the table, so
2354 * this check is only valid for HS/FS/LS devices.
2355 */
2356 if (list_empty(&virt_ep->bw_endpoint_list))
2357 return;
2e27980e
SS
2358 /* For LS/FS devices, we need to translate the interval expressed in
2359 * microframes to frames.
2360 */
2361 if (udev->speed == USB_SPEED_HIGH)
2362 normalized_interval = ep_bw->ep_interval;
2363 else
2364 normalized_interval = ep_bw->ep_interval - 3;
2365
2366 if (normalized_interval == 0)
2367 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2368 interval_bw = &bw_table->interval_bw[normalized_interval];
2369 interval_bw->num_packets -= ep_bw->num_packets;
2370 switch (udev->speed) {
2371 case USB_SPEED_LOW:
2372 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2373 break;
2374 case USB_SPEED_FULL:
2375 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2376 break;
2377 case USB_SPEED_HIGH:
2378 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2379 break;
2380 case USB_SPEED_SUPER:
2381 case USB_SPEED_UNKNOWN:
2382 case USB_SPEED_WIRELESS:
2383 /* Should never happen because only LS/FS/HS endpoints will get
2384 * added to the endpoint list.
2385 */
2386 return;
2387 }
2388 if (tt_info)
2389 tt_info->active_eps -= 1;
2390 list_del_init(&virt_ep->bw_endpoint_list);
2391}
2392
2393static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2394 struct xhci_bw_info *ep_bw,
2395 struct xhci_interval_bw_table *bw_table,
2396 struct usb_device *udev,
2397 struct xhci_virt_ep *virt_ep,
2398 struct xhci_tt_bw_info *tt_info)
2399{
2400 struct xhci_interval_bw *interval_bw;
2401 struct xhci_virt_ep *smaller_ep;
2402 int normalized_interval;
2403
2404 if (xhci_is_async_ep(ep_bw->type))
2405 return;
2406
2b698999
SS
2407 if (udev->speed == USB_SPEED_SUPER) {
2408 if (xhci_is_sync_in_ep(ep_bw->type))
2409 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2410 xhci_get_ss_bw_consumed(ep_bw);
2411 else
2412 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2413 xhci_get_ss_bw_consumed(ep_bw);
2414 return;
2415 }
2416
2e27980e
SS
2417 /* For LS/FS devices, we need to translate the interval expressed in
2418 * microframes to frames.
2419 */
2420 if (udev->speed == USB_SPEED_HIGH)
2421 normalized_interval = ep_bw->ep_interval;
2422 else
2423 normalized_interval = ep_bw->ep_interval - 3;
2424
2425 if (normalized_interval == 0)
2426 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2427 interval_bw = &bw_table->interval_bw[normalized_interval];
2428 interval_bw->num_packets += ep_bw->num_packets;
2429 switch (udev->speed) {
2430 case USB_SPEED_LOW:
2431 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2432 break;
2433 case USB_SPEED_FULL:
2434 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2435 break;
2436 case USB_SPEED_HIGH:
2437 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2438 break;
2439 case USB_SPEED_SUPER:
2440 case USB_SPEED_UNKNOWN:
2441 case USB_SPEED_WIRELESS:
2442 /* Should never happen because only LS/FS/HS endpoints will get
2443 * added to the endpoint list.
2444 */
2445 return;
2446 }
2447
2448 if (tt_info)
2449 tt_info->active_eps += 1;
2450 /* Insert the endpoint into the list, largest max packet size first. */
2451 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2452 bw_endpoint_list) {
2453 if (ep_bw->max_packet_size >=
2454 smaller_ep->bw_info.max_packet_size) {
2455 /* Add the new ep before the smaller endpoint */
2456 list_add_tail(&virt_ep->bw_endpoint_list,
2457 &smaller_ep->bw_endpoint_list);
2458 return;
2459 }
2460 }
2461 /* Add the new endpoint at the end of the list. */
2462 list_add_tail(&virt_ep->bw_endpoint_list,
2463 &interval_bw->endpoints);
2464}
2465
2466void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2467 struct xhci_virt_device *virt_dev,
2468 int old_active_eps)
2469{
2470 struct xhci_root_port_bw_info *rh_bw_info;
2471 if (!virt_dev->tt_info)
2472 return;
2473
2474 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2475 if (old_active_eps == 0 &&
2476 virt_dev->tt_info->active_eps != 0) {
2477 rh_bw_info->num_active_tts += 1;
c29eea62 2478 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2e27980e
SS
2479 } else if (old_active_eps != 0 &&
2480 virt_dev->tt_info->active_eps == 0) {
2481 rh_bw_info->num_active_tts -= 1;
c29eea62 2482 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2e27980e
SS
2483 }
2484}
2485
2486static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2487 struct xhci_virt_device *virt_dev,
2488 struct xhci_container_ctx *in_ctx)
2489{
2490 struct xhci_bw_info ep_bw_info[31];
2491 int i;
2492 struct xhci_input_control_ctx *ctrl_ctx;
2493 int old_active_eps = 0;
2494
2e27980e
SS
2495 if (virt_dev->tt_info)
2496 old_active_eps = virt_dev->tt_info->active_eps;
2497
2498 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
92f8e767
SS
2499 if (!ctrl_ctx) {
2500 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2501 __func__);
2502 return -ENOMEM;
2503 }
2e27980e
SS
2504
2505 for (i = 0; i < 31; i++) {
2506 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2507 continue;
2508
2509 /* Make a copy of the BW info in case we need to revert this */
2510 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2511 sizeof(ep_bw_info[i]));
2512 /* Drop the endpoint from the interval table if the endpoint is
2513 * being dropped or changed.
2514 */
2515 if (EP_IS_DROPPED(ctrl_ctx, i))
2516 xhci_drop_ep_from_interval_table(xhci,
2517 &virt_dev->eps[i].bw_info,
2518 virt_dev->bw_table,
2519 virt_dev->udev,
2520 &virt_dev->eps[i],
2521 virt_dev->tt_info);
2522 }
2523 /* Overwrite the information stored in the endpoints' bw_info */
2524 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2525 for (i = 0; i < 31; i++) {
2526 /* Add any changed or added endpoints to the interval table */
2527 if (EP_IS_ADDED(ctrl_ctx, i))
2528 xhci_add_ep_to_interval_table(xhci,
2529 &virt_dev->eps[i].bw_info,
2530 virt_dev->bw_table,
2531 virt_dev->udev,
2532 &virt_dev->eps[i],
2533 virt_dev->tt_info);
2534 }
2535
2536 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2537 /* Ok, this fits in the bandwidth we have.
2538 * Update the number of active TTs.
2539 */
2540 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2541 return 0;
2542 }
2543
2544 /* We don't have enough bandwidth for this, revert the stored info. */
2545 for (i = 0; i < 31; i++) {
2546 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2547 continue;
2548
2549 /* Drop the new copies of any added or changed endpoints from
2550 * the interval table.
2551 */
2552 if (EP_IS_ADDED(ctrl_ctx, i)) {
2553 xhci_drop_ep_from_interval_table(xhci,
2554 &virt_dev->eps[i].bw_info,
2555 virt_dev->bw_table,
2556 virt_dev->udev,
2557 &virt_dev->eps[i],
2558 virt_dev->tt_info);
2559 }
2560 /* Revert the endpoint back to its old information */
2561 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2562 sizeof(ep_bw_info[i]));
2563 /* Add any changed or dropped endpoints back into the table */
2564 if (EP_IS_DROPPED(ctrl_ctx, i))
2565 xhci_add_ep_to_interval_table(xhci,
2566 &virt_dev->eps[i].bw_info,
2567 virt_dev->bw_table,
2568 virt_dev->udev,
2569 &virt_dev->eps[i],
2570 virt_dev->tt_info);
2571 }
2572 return -ENOMEM;
2573}
2574
2575
f2217e8e
SS
2576/* Issue a configure endpoint command or evaluate context command
2577 * and wait for it to finish.
2578 */
2579static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
2580 struct usb_device *udev,
2581 struct xhci_command *command,
2582 bool ctx_change, bool must_succeed)
f2217e8e
SS
2583{
2584 int ret;
f2217e8e 2585 unsigned long flags;
92f8e767 2586 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 2587 struct xhci_virt_device *virt_dev;
ddba5cd0
MN
2588
2589 if (!command)
2590 return -EINVAL;
f2217e8e
SS
2591
2592 spin_lock_irqsave(&xhci->lock, flags);
913a8a34 2593 virt_dev = xhci->devs[udev->slot_id];
750645f8 2594
ddba5cd0 2595 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
92f8e767 2596 if (!ctrl_ctx) {
1f21569c 2597 spin_unlock_irqrestore(&xhci->lock, flags);
92f8e767
SS
2598 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2599 __func__);
2600 return -ENOMEM;
2601 }
2cf95c18 2602
750645f8 2603 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
92f8e767 2604 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
750645f8
SS
2605 spin_unlock_irqrestore(&xhci->lock, flags);
2606 xhci_warn(xhci, "Not enough host resources, "
2607 "active endpoint contexts = %u\n",
2608 xhci->num_active_eps);
2609 return -ENOMEM;
2610 }
2e27980e 2611 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
ddba5cd0 2612 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
2e27980e 2613 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
92f8e767 2614 xhci_free_host_resources(xhci, ctrl_ctx);
2e27980e
SS
2615 spin_unlock_irqrestore(&xhci->lock, flags);
2616 xhci_warn(xhci, "Not enough bandwidth\n");
2617 return -ENOMEM;
2618 }
750645f8 2619
f2217e8e 2620 if (!ctx_change)
ddba5cd0
MN
2621 ret = xhci_queue_configure_endpoint(xhci, command,
2622 command->in_ctx->dma,
913a8a34 2623 udev->slot_id, must_succeed);
f2217e8e 2624 else
ddba5cd0
MN
2625 ret = xhci_queue_evaluate_context(xhci, command,
2626 command->in_ctx->dma,
4b266541 2627 udev->slot_id, must_succeed);
f2217e8e 2628 if (ret < 0) {
2cf95c18 2629 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
92f8e767 2630 xhci_free_host_resources(xhci, ctrl_ctx);
f2217e8e 2631 spin_unlock_irqrestore(&xhci->lock, flags);
3a7fa5be
XR
2632 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2633 "FIXME allocate a new ring segment");
f2217e8e
SS
2634 return -ENOMEM;
2635 }
2636 xhci_ring_cmd_db(xhci);
2637 spin_unlock_irqrestore(&xhci->lock, flags);
2638
2639 /* Wait for the configure endpoint command to complete */
c311e391 2640 wait_for_completion(command->completion);
f2217e8e
SS
2641
2642 if (!ctx_change)
ddba5cd0
MN
2643 ret = xhci_configure_endpoint_result(xhci, udev,
2644 &command->status);
2cf95c18 2645 else
ddba5cd0
MN
2646 ret = xhci_evaluate_context_result(xhci, udev,
2647 &command->status);
2cf95c18
SS
2648
2649 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2650 spin_lock_irqsave(&xhci->lock, flags);
2651 /* If the command failed, remove the reserved resources.
2652 * Otherwise, clean up the estimate to include dropped eps.
2653 */
2654 if (ret)
92f8e767 2655 xhci_free_host_resources(xhci, ctrl_ctx);
2cf95c18 2656 else
92f8e767 2657 xhci_finish_resource_reservation(xhci, ctrl_ctx);
2cf95c18
SS
2658 spin_unlock_irqrestore(&xhci->lock, flags);
2659 }
2660 return ret;
f2217e8e
SS
2661}
2662
df613834
HG
2663static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2664 struct xhci_virt_device *vdev, int i)
2665{
2666 struct xhci_virt_ep *ep = &vdev->eps[i];
2667
2668 if (ep->ep_state & EP_HAS_STREAMS) {
2669 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2670 xhci_get_endpoint_address(i));
2671 xhci_free_stream_info(xhci, ep->stream_info);
2672 ep->stream_info = NULL;
2673 ep->ep_state &= ~EP_HAS_STREAMS;
2674 }
2675}
2676
f88ba78d
SS
2677/* Called after one or more calls to xhci_add_endpoint() or
2678 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2679 * to call xhci_reset_bandwidth().
2680 *
2681 * Since we are in the middle of changing either configuration or
2682 * installing a new alt setting, the USB core won't allow URBs to be
2683 * enqueued for any endpoint on the old config or interface. Nothing
2684 * else should be touching the xhci->devs[slot_id] structure, so we
2685 * don't need to take the xhci->lock for manipulating that.
2686 */
f94e0186
SS
2687int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2688{
2689 int i;
2690 int ret = 0;
f94e0186
SS
2691 struct xhci_hcd *xhci;
2692 struct xhci_virt_device *virt_dev;
d115b048
JY
2693 struct xhci_input_control_ctx *ctrl_ctx;
2694 struct xhci_slot_ctx *slot_ctx;
ddba5cd0 2695 struct xhci_command *command;
f94e0186 2696
64927730 2697 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
2698 if (ret <= 0)
2699 return ret;
2700 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
2701 if (xhci->xhc_state & XHCI_STATE_DYING)
2702 return -ENODEV;
f94e0186 2703
700e2052 2704 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
2705 virt_dev = xhci->devs[udev->slot_id];
2706
ddba5cd0
MN
2707 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
2708 if (!command)
2709 return -ENOMEM;
2710
2711 command->in_ctx = virt_dev->in_ctx;
2712
f94e0186 2713 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
ddba5cd0 2714 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
92f8e767
SS
2715 if (!ctrl_ctx) {
2716 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2717 __func__);
ddba5cd0
MN
2718 ret = -ENOMEM;
2719 goto command_cleanup;
92f8e767 2720 }
28ccd296
ME
2721 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2722 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2723 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
2dc37539
SS
2724
2725 /* Don't issue the command if there's no endpoints to update. */
2726 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
ddba5cd0
MN
2727 ctrl_ctx->drop_flags == 0) {
2728 ret = 0;
2729 goto command_cleanup;
2730 }
d6759133 2731 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
d115b048 2732 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
d6759133
JW
2733 for (i = 31; i >= 1; i--) {
2734 __le32 le32 = cpu_to_le32(BIT(i));
2735
2736 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2737 || (ctrl_ctx->add_flags & le32) || i == 1) {
2738 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2739 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2740 break;
2741 }
2742 }
2743 xhci_dbg(xhci, "New Input Control Context:\n");
d115b048 2744 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
28ccd296 2745 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 2746
ddba5cd0 2747 ret = xhci_configure_endpoint(xhci, udev, command,
913a8a34 2748 false, false);
ddba5cd0 2749 if (ret)
f94e0186 2750 /* Callee should call reset_bandwidth() */
ddba5cd0 2751 goto command_cleanup;
f94e0186
SS
2752
2753 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
d115b048 2754 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
28ccd296 2755 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 2756
834cb0fc
SS
2757 /* Free any rings that were dropped, but not changed. */
2758 for (i = 1; i < 31; ++i) {
4819fef5 2759 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
df613834 2760 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
834cb0fc 2761 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
df613834
HG
2762 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2763 }
834cb0fc 2764 }
d115b048 2765 xhci_zero_in_ctx(xhci, virt_dev);
834cb0fc
SS
2766 /*
2767 * Install any rings for completely new endpoints or changed endpoints,
2768 * and free or cache any old rings from changed endpoints.
2769 */
f94e0186 2770 for (i = 1; i < 31; ++i) {
74f9fe21
SS
2771 if (!virt_dev->eps[i].new_ring)
2772 continue;
2773 /* Only cache or free the old ring if it exists.
2774 * It may not if this is the first add of an endpoint.
2775 */
2776 if (virt_dev->eps[i].ring) {
412566bd 2777 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
f94e0186 2778 }
df613834 2779 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
74f9fe21
SS
2780 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2781 virt_dev->eps[i].new_ring = NULL;
f94e0186 2782 }
ddba5cd0
MN
2783command_cleanup:
2784 kfree(command->completion);
2785 kfree(command);
f94e0186 2786
f94e0186
SS
2787 return ret;
2788}
2789
2790void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2791{
f94e0186
SS
2792 struct xhci_hcd *xhci;
2793 struct xhci_virt_device *virt_dev;
2794 int i, ret;
2795
64927730 2796 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
2797 if (ret <= 0)
2798 return;
2799 xhci = hcd_to_xhci(hcd);
2800
700e2052 2801 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
2802 virt_dev = xhci->devs[udev->slot_id];
2803 /* Free any rings allocated for added endpoints */
2804 for (i = 0; i < 31; ++i) {
63a0d9ab
SS
2805 if (virt_dev->eps[i].new_ring) {
2806 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2807 virt_dev->eps[i].new_ring = NULL;
f94e0186
SS
2808 }
2809 }
d115b048 2810 xhci_zero_in_ctx(xhci, virt_dev);
f94e0186
SS
2811}
2812
5270b951 2813static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
913a8a34
SS
2814 struct xhci_container_ctx *in_ctx,
2815 struct xhci_container_ctx *out_ctx,
92f8e767 2816 struct xhci_input_control_ctx *ctrl_ctx,
913a8a34 2817 u32 add_flags, u32 drop_flags)
5270b951 2818{
28ccd296
ME
2819 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2820 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
913a8a34 2821 xhci_slot_copy(xhci, in_ctx, out_ctx);
28ccd296 2822 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
5270b951 2823
913a8a34
SS
2824 xhci_dbg(xhci, "Input Context:\n");
2825 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
5270b951
SS
2826}
2827
8212a49d 2828static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
ac9d8fe7
SS
2829 unsigned int slot_id, unsigned int ep_index,
2830 struct xhci_dequeue_state *deq_state)
2831{
92f8e767 2832 struct xhci_input_control_ctx *ctrl_ctx;
ac9d8fe7 2833 struct xhci_container_ctx *in_ctx;
ac9d8fe7
SS
2834 struct xhci_ep_ctx *ep_ctx;
2835 u32 added_ctxs;
2836 dma_addr_t addr;
2837
92f8e767
SS
2838 in_ctx = xhci->devs[slot_id]->in_ctx;
2839 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2840 if (!ctrl_ctx) {
2841 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2842 __func__);
2843 return;
2844 }
2845
913a8a34
SS
2846 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2847 xhci->devs[slot_id]->out_ctx, ep_index);
ac9d8fe7
SS
2848 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2849 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2850 deq_state->new_deq_ptr);
2851 if (addr == 0) {
2852 xhci_warn(xhci, "WARN Cannot submit config ep after "
2853 "reset ep command\n");
2854 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2855 deq_state->new_deq_seg,
2856 deq_state->new_deq_ptr);
2857 return;
2858 }
28ccd296 2859 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
ac9d8fe7 2860
ac9d8fe7 2861 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
913a8a34 2862 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
92f8e767
SS
2863 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2864 added_ctxs, added_ctxs);
ac9d8fe7
SS
2865}
2866
82d1009f 2867void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
63a0d9ab 2868 struct usb_device *udev, unsigned int ep_index)
82d1009f
SS
2869{
2870 struct xhci_dequeue_state deq_state;
63a0d9ab 2871 struct xhci_virt_ep *ep;
82d1009f 2872
a0254324
XR
2873 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2874 "Cleaning up stalled endpoint ring");
63a0d9ab 2875 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
82d1009f
SS
2876 /* We need to move the HW's dequeue pointer past this TD,
2877 * or it will attempt to resend it on the next doorbell ring.
2878 */
2879 xhci_find_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 2880 ep_index, ep->stopped_stream, ep->stopped_td,
ac9d8fe7 2881 &deq_state);
82d1009f 2882
365038d8
MN
2883 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
2884 return;
2885
ac9d8fe7
SS
2886 /* HW with the reset endpoint quirk will use the saved dequeue state to
2887 * issue a configure endpoint command later.
2888 */
2889 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
a0254324
XR
2890 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2891 "Queueing new dequeue state");
1e3452e3 2892 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 2893 ep_index, ep->stopped_stream, &deq_state);
ac9d8fe7
SS
2894 } else {
2895 /* Better hope no one uses the input context between now and the
2896 * reset endpoint completion!
e9df17eb
SS
2897 * XXX: No idea how this hardware will react when stream rings
2898 * are enabled.
ac9d8fe7 2899 */
4bdfe4c3
XR
2900 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2901 "Setting up input context for "
2902 "configure endpoint command");
ac9d8fe7
SS
2903 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2904 ep_index, &deq_state);
2905 }
82d1009f
SS
2906}
2907
a1587d97
SS
2908/* Deal with stalled endpoints. The core should have sent the control message
2909 * to clear the halt condition. However, we need to make the xHCI hardware
2910 * reset its sequence number, since a device will expect a sequence number of
2911 * zero after the halt condition is cleared.
2912 * Context: in_interrupt
2913 */
2914void xhci_endpoint_reset(struct usb_hcd *hcd,
2915 struct usb_host_endpoint *ep)
2916{
2917 struct xhci_hcd *xhci;
2918 struct usb_device *udev;
2919 unsigned int ep_index;
2920 unsigned long flags;
2921 int ret;
63a0d9ab 2922 struct xhci_virt_ep *virt_ep;
ddba5cd0 2923 struct xhci_command *command;
a1587d97
SS
2924
2925 xhci = hcd_to_xhci(hcd);
2926 udev = (struct usb_device *) ep->hcpriv;
2927 /* Called with a root hub endpoint (or an endpoint that wasn't added
2928 * with xhci_add_endpoint()
2929 */
2930 if (!ep->hcpriv)
2931 return;
2932 ep_index = xhci_get_endpoint_index(&ep->desc);
63a0d9ab
SS
2933 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2934 if (!virt_ep->stopped_td) {
a0254324
XR
2935 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2936 "Endpoint 0x%x not halted, refusing to reset.",
2937 ep->desc.bEndpointAddress);
c92bcfa7
SS
2938 return;
2939 }
82d1009f 2940 if (usb_endpoint_xfer_control(&ep->desc)) {
a0254324
XR
2941 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2942 "Control endpoint stall already handled.");
82d1009f
SS
2943 return;
2944 }
a1587d97 2945
ddba5cd0
MN
2946 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
2947 if (!command)
2948 return;
2949
a0254324
XR
2950 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2951 "Queueing reset endpoint command");
a1587d97 2952 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0 2953 ret = xhci_queue_reset_ep(xhci, command, udev->slot_id, ep_index);
c92bcfa7
SS
2954 /*
2955 * Can't change the ring dequeue pointer until it's transitioned to the
2956 * stopped state, which is only upon a successful reset endpoint
2957 * command. Better hope that last command worked!
2958 */
a1587d97 2959 if (!ret) {
63a0d9ab
SS
2960 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2961 kfree(virt_ep->stopped_td);
a1587d97
SS
2962 xhci_ring_cmd_db(xhci);
2963 }
1624ae1c 2964 virt_ep->stopped_td = NULL;
5e5cf6fc 2965 virt_ep->stopped_stream = 0;
a1587d97
SS
2966 spin_unlock_irqrestore(&xhci->lock, flags);
2967
2968 if (ret)
2969 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2970}
2971
8df75f42
SS
2972static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2973 struct usb_device *udev, struct usb_host_endpoint *ep,
2974 unsigned int slot_id)
2975{
2976 int ret;
2977 unsigned int ep_index;
2978 unsigned int ep_state;
2979
2980 if (!ep)
2981 return -EINVAL;
64927730 2982 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
8df75f42
SS
2983 if (ret <= 0)
2984 return -EINVAL;
a3901538 2985 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
8df75f42
SS
2986 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2987 " descriptor for ep 0x%x does not support streams\n",
2988 ep->desc.bEndpointAddress);
2989 return -EINVAL;
2990 }
2991
2992 ep_index = xhci_get_endpoint_index(&ep->desc);
2993 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2994 if (ep_state & EP_HAS_STREAMS ||
2995 ep_state & EP_GETTING_STREAMS) {
2996 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2997 "already has streams set up.\n",
2998 ep->desc.bEndpointAddress);
2999 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3000 "dynamic stream context array reallocation.\n");
3001 return -EINVAL;
3002 }
3003 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3004 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3005 "endpoint 0x%x; URBs are pending.\n",
3006 ep->desc.bEndpointAddress);
3007 return -EINVAL;
3008 }
3009 return 0;
3010}
3011
3012static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3013 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3014{
3015 unsigned int max_streams;
3016
3017 /* The stream context array size must be a power of two */
3018 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3019 /*
3020 * Find out how many primary stream array entries the host controller
3021 * supports. Later we may use secondary stream arrays (similar to 2nd
3022 * level page entries), but that's an optional feature for xHCI host
3023 * controllers. xHCs must support at least 4 stream IDs.
3024 */
3025 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3026 if (*num_stream_ctxs > max_streams) {
3027 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3028 max_streams);
3029 *num_stream_ctxs = max_streams;
3030 *num_streams = max_streams;
3031 }
3032}
3033
3034/* Returns an error code if one of the endpoint already has streams.
3035 * This does not change any data structures, it only checks and gathers
3036 * information.
3037 */
3038static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3039 struct usb_device *udev,
3040 struct usb_host_endpoint **eps, unsigned int num_eps,
3041 unsigned int *num_streams, u32 *changed_ep_bitmask)
3042{
8df75f42
SS
3043 unsigned int max_streams;
3044 unsigned int endpoint_flag;
3045 int i;
3046 int ret;
3047
3048 for (i = 0; i < num_eps; i++) {
3049 ret = xhci_check_streams_endpoint(xhci, udev,
3050 eps[i], udev->slot_id);
3051 if (ret < 0)
3052 return ret;
3053
18b7ede5 3054 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
8df75f42
SS
3055 if (max_streams < (*num_streams - 1)) {
3056 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3057 eps[i]->desc.bEndpointAddress,
3058 max_streams);
3059 *num_streams = max_streams+1;
3060 }
3061
3062 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3063 if (*changed_ep_bitmask & endpoint_flag)
3064 return -EINVAL;
3065 *changed_ep_bitmask |= endpoint_flag;
3066 }
3067 return 0;
3068}
3069
3070static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3071 struct usb_device *udev,
3072 struct usb_host_endpoint **eps, unsigned int num_eps)
3073{
3074 u32 changed_ep_bitmask = 0;
3075 unsigned int slot_id;
3076 unsigned int ep_index;
3077 unsigned int ep_state;
3078 int i;
3079
3080 slot_id = udev->slot_id;
3081 if (!xhci->devs[slot_id])
3082 return 0;
3083
3084 for (i = 0; i < num_eps; i++) {
3085 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3086 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3087 /* Are streams already being freed for the endpoint? */
3088 if (ep_state & EP_GETTING_NO_STREAMS) {
3089 xhci_warn(xhci, "WARN Can't disable streams for "
03e64e96
JP
3090 "endpoint 0x%x, "
3091 "streams are being disabled already\n",
8df75f42
SS
3092 eps[i]->desc.bEndpointAddress);
3093 return 0;
3094 }
3095 /* Are there actually any streams to free? */
3096 if (!(ep_state & EP_HAS_STREAMS) &&
3097 !(ep_state & EP_GETTING_STREAMS)) {
3098 xhci_warn(xhci, "WARN Can't disable streams for "
03e64e96
JP
3099 "endpoint 0x%x, "
3100 "streams are already disabled!\n",
8df75f42
SS
3101 eps[i]->desc.bEndpointAddress);
3102 xhci_warn(xhci, "WARN xhci_free_streams() called "
3103 "with non-streams endpoint\n");
3104 return 0;
3105 }
3106 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3107 }
3108 return changed_ep_bitmask;
3109}
3110
3111/*
3112 * The USB device drivers use this function (though the HCD interface in USB
3113 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3114 * coordinate mass storage command queueing across multiple endpoints (basically
3115 * a stream ID == a task ID).
3116 *
3117 * Setting up streams involves allocating the same size stream context array
3118 * for each endpoint and issuing a configure endpoint command for all endpoints.
3119 *
3120 * Don't allow the call to succeed if one endpoint only supports one stream
3121 * (which means it doesn't support streams at all).
3122 *
3123 * Drivers may get less stream IDs than they asked for, if the host controller
3124 * hardware or endpoints claim they can't support the number of requested
3125 * stream IDs.
3126 */
3127int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3128 struct usb_host_endpoint **eps, unsigned int num_eps,
3129 unsigned int num_streams, gfp_t mem_flags)
3130{
3131 int i, ret;
3132 struct xhci_hcd *xhci;
3133 struct xhci_virt_device *vdev;
3134 struct xhci_command *config_cmd;
92f8e767 3135 struct xhci_input_control_ctx *ctrl_ctx;
8df75f42
SS
3136 unsigned int ep_index;
3137 unsigned int num_stream_ctxs;
3138 unsigned long flags;
3139 u32 changed_ep_bitmask = 0;
3140
3141 if (!eps)
3142 return -EINVAL;
3143
3144 /* Add one to the number of streams requested to account for
3145 * stream 0 that is reserved for xHCI usage.
3146 */
3147 num_streams += 1;
3148 xhci = hcd_to_xhci(hcd);
3149 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3150 num_streams);
3151
f7920884 3152 /* MaxPSASize value 0 (2 streams) means streams are not supported */
8f873c1f
HG
3153 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3154 HCC_MAX_PSA(xhci->hcc_params) < 4) {
f7920884
HG
3155 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3156 return -ENOSYS;
3157 }
3158
8df75f42
SS
3159 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3160 if (!config_cmd) {
3161 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3162 return -ENOMEM;
3163 }
92f8e767
SS
3164 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
3165 if (!ctrl_ctx) {
3166 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3167 __func__);
3168 xhci_free_command(xhci, config_cmd);
3169 return -ENOMEM;
3170 }
8df75f42
SS
3171
3172 /* Check to make sure all endpoints are not already configured for
3173 * streams. While we're at it, find the maximum number of streams that
3174 * all the endpoints will support and check for duplicate endpoints.
3175 */
3176 spin_lock_irqsave(&xhci->lock, flags);
3177 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3178 num_eps, &num_streams, &changed_ep_bitmask);
3179 if (ret < 0) {
3180 xhci_free_command(xhci, config_cmd);
3181 spin_unlock_irqrestore(&xhci->lock, flags);
3182 return ret;
3183 }
3184 if (num_streams <= 1) {
3185 xhci_warn(xhci, "WARN: endpoints can't handle "
3186 "more than one stream.\n");
3187 xhci_free_command(xhci, config_cmd);
3188 spin_unlock_irqrestore(&xhci->lock, flags);
3189 return -EINVAL;
3190 }
3191 vdev = xhci->devs[udev->slot_id];
25985edc 3192 /* Mark each endpoint as being in transition, so
8df75f42
SS
3193 * xhci_urb_enqueue() will reject all URBs.
3194 */
3195 for (i = 0; i < num_eps; i++) {
3196 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3197 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3198 }
3199 spin_unlock_irqrestore(&xhci->lock, flags);
3200
3201 /* Setup internal data structures and allocate HW data structures for
3202 * streams (but don't install the HW structures in the input context
3203 * until we're sure all memory allocation succeeded).
3204 */
3205 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3206 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3207 num_stream_ctxs, num_streams);
3208
3209 for (i = 0; i < num_eps; i++) {
3210 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3211 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3212 num_stream_ctxs,
3213 num_streams, mem_flags);
3214 if (!vdev->eps[ep_index].stream_info)
3215 goto cleanup;
3216 /* Set maxPstreams in endpoint context and update deq ptr to
3217 * point to stream context array. FIXME
3218 */
3219 }
3220
3221 /* Set up the input context for a configure endpoint command. */
3222 for (i = 0; i < num_eps; i++) {
3223 struct xhci_ep_ctx *ep_ctx;
3224
3225 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3226 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3227
3228 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3229 vdev->out_ctx, ep_index);
3230 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3231 vdev->eps[ep_index].stream_info);
3232 }
3233 /* Tell the HW to drop its old copy of the endpoint context info
3234 * and add the updated copy from the input context.
3235 */
3236 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
92f8e767
SS
3237 vdev->out_ctx, ctrl_ctx,
3238 changed_ep_bitmask, changed_ep_bitmask);
8df75f42
SS
3239
3240 /* Issue and wait for the configure endpoint command */
3241 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3242 false, false);
3243
3244 /* xHC rejected the configure endpoint command for some reason, so we
3245 * leave the old ring intact and free our internal streams data
3246 * structure.
3247 */
3248 if (ret < 0)
3249 goto cleanup;
3250
3251 spin_lock_irqsave(&xhci->lock, flags);
3252 for (i = 0; i < num_eps; i++) {
3253 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3254 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3255 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3256 udev->slot_id, ep_index);
3257 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3258 }
3259 xhci_free_command(xhci, config_cmd);
3260 spin_unlock_irqrestore(&xhci->lock, flags);
3261
3262 /* Subtract 1 for stream 0, which drivers can't use */
3263 return num_streams - 1;
3264
3265cleanup:
3266 /* If it didn't work, free the streams! */
3267 for (i = 0; i < num_eps; i++) {
3268 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3269 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 3270 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
3271 /* FIXME Unset maxPstreams in endpoint context and
3272 * update deq ptr to point to normal string ring.
3273 */
3274 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3275 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3276 xhci_endpoint_zero(xhci, vdev, eps[i]);
3277 }
3278 xhci_free_command(xhci, config_cmd);
3279 return -ENOMEM;
3280}
3281
3282/* Transition the endpoint from using streams to being a "normal" endpoint
3283 * without streams.
3284 *
3285 * Modify the endpoint context state, submit a configure endpoint command,
3286 * and free all endpoint rings for streams if that completes successfully.
3287 */
3288int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3289 struct usb_host_endpoint **eps, unsigned int num_eps,
3290 gfp_t mem_flags)
3291{
3292 int i, ret;
3293 struct xhci_hcd *xhci;
3294 struct xhci_virt_device *vdev;
3295 struct xhci_command *command;
92f8e767 3296 struct xhci_input_control_ctx *ctrl_ctx;
8df75f42
SS
3297 unsigned int ep_index;
3298 unsigned long flags;
3299 u32 changed_ep_bitmask;
3300
3301 xhci = hcd_to_xhci(hcd);
3302 vdev = xhci->devs[udev->slot_id];
3303
3304 /* Set up a configure endpoint command to remove the streams rings */
3305 spin_lock_irqsave(&xhci->lock, flags);
3306 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3307 udev, eps, num_eps);
3308 if (changed_ep_bitmask == 0) {
3309 spin_unlock_irqrestore(&xhci->lock, flags);
3310 return -EINVAL;
3311 }
3312
3313 /* Use the xhci_command structure from the first endpoint. We may have
3314 * allocated too many, but the driver may call xhci_free_streams() for
3315 * each endpoint it grouped into one call to xhci_alloc_streams().
3316 */
3317 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3318 command = vdev->eps[ep_index].stream_info->free_streams_command;
92f8e767
SS
3319 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3320 if (!ctrl_ctx) {
1f21569c 3321 spin_unlock_irqrestore(&xhci->lock, flags);
92f8e767
SS
3322 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3323 __func__);
3324 return -EINVAL;
3325 }
3326
8df75f42
SS
3327 for (i = 0; i < num_eps; i++) {
3328 struct xhci_ep_ctx *ep_ctx;
3329
3330 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3331 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3332 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3333 EP_GETTING_NO_STREAMS;
3334
3335 xhci_endpoint_copy(xhci, command->in_ctx,
3336 vdev->out_ctx, ep_index);
3337 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3338 &vdev->eps[ep_index]);
3339 }
3340 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
92f8e767
SS
3341 vdev->out_ctx, ctrl_ctx,
3342 changed_ep_bitmask, changed_ep_bitmask);
8df75f42
SS
3343 spin_unlock_irqrestore(&xhci->lock, flags);
3344
3345 /* Issue and wait for the configure endpoint command,
3346 * which must succeed.
3347 */
3348 ret = xhci_configure_endpoint(xhci, udev, command,
3349 false, true);
3350
3351 /* xHC rejected the configure endpoint command for some reason, so we
3352 * leave the streams rings intact.
3353 */
3354 if (ret < 0)
3355 return ret;
3356
3357 spin_lock_irqsave(&xhci->lock, flags);
3358 for (i = 0; i < num_eps; i++) {
3359 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3360 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 3361 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
3362 /* FIXME Unset maxPstreams in endpoint context and
3363 * update deq ptr to point to normal string ring.
3364 */
3365 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3366 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3367 }
3368 spin_unlock_irqrestore(&xhci->lock, flags);
3369
3370 return 0;
3371}
3372
2cf95c18
SS
3373/*
3374 * Deletes endpoint resources for endpoints that were active before a Reset
3375 * Device command, or a Disable Slot command. The Reset Device command leaves
3376 * the control endpoint intact, whereas the Disable Slot command deletes it.
3377 *
3378 * Must be called with xhci->lock held.
3379 */
3380void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3381 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3382{
3383 int i;
3384 unsigned int num_dropped_eps = 0;
3385 unsigned int drop_flags = 0;
3386
3387 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3388 if (virt_dev->eps[i].ring) {
3389 drop_flags |= 1 << i;
3390 num_dropped_eps++;
3391 }
3392 }
3393 xhci->num_active_eps -= num_dropped_eps;
3394 if (num_dropped_eps)
4bdfe4c3
XR
3395 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3396 "Dropped %u ep ctxs, flags = 0x%x, "
3397 "%u now active.",
2cf95c18
SS
3398 num_dropped_eps, drop_flags,
3399 xhci->num_active_eps);
3400}
3401
2a8f82c4
SS
3402/*
3403 * This submits a Reset Device Command, which will set the device state to 0,
3404 * set the device address to 0, and disable all the endpoints except the default
3405 * control endpoint. The USB core should come back and call
3406 * xhci_address_device(), and then re-set up the configuration. If this is
3407 * called because of a usb_reset_and_verify_device(), then the old alternate
3408 * settings will be re-installed through the normal bandwidth allocation
3409 * functions.
3410 *
3411 * Wait for the Reset Device command to finish. Remove all structures
3412 * associated with the endpoints that were disabled. Clear the input device
3413 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
f0615c45
AX
3414 *
3415 * If the virt_dev to be reset does not exist or does not match the udev,
3416 * it means the device is lost, possibly due to the xHC restore error and
3417 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3418 * re-allocate the device.
2a8f82c4 3419 */
f0615c45 3420int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
2a8f82c4
SS
3421{
3422 int ret, i;
3423 unsigned long flags;
3424 struct xhci_hcd *xhci;
3425 unsigned int slot_id;
3426 struct xhci_virt_device *virt_dev;
3427 struct xhci_command *reset_device_cmd;
2a8f82c4 3428 int last_freed_endpoint;
001fd382 3429 struct xhci_slot_ctx *slot_ctx;
2e27980e 3430 int old_active_eps = 0;
2a8f82c4 3431
f0615c45 3432 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
2a8f82c4
SS
3433 if (ret <= 0)
3434 return ret;
3435 xhci = hcd_to_xhci(hcd);
3436 slot_id = udev->slot_id;
3437 virt_dev = xhci->devs[slot_id];
f0615c45
AX
3438 if (!virt_dev) {
3439 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3440 "not exist. Re-allocate the device\n", slot_id);
3441 ret = xhci_alloc_dev(hcd, udev);
3442 if (ret == 1)
3443 return 0;
3444 else
3445 return -EINVAL;
3446 }
3447
3448 if (virt_dev->udev != udev) {
3449 /* If the virt_dev and the udev does not match, this virt_dev
3450 * may belong to another udev.
3451 * Re-allocate the device.
3452 */
3453 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3454 "not match the udev. Re-allocate the device\n",
3455 slot_id);
3456 ret = xhci_alloc_dev(hcd, udev);
3457 if (ret == 1)
3458 return 0;
3459 else
3460 return -EINVAL;
3461 }
2a8f82c4 3462
001fd382
ML
3463 /* If device is not setup, there is no point in resetting it */
3464 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3465 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3466 SLOT_STATE_DISABLED)
3467 return 0;
3468
2a8f82c4
SS
3469 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3470 /* Allocate the command structure that holds the struct completion.
3471 * Assume we're in process context, since the normal device reset
3472 * process has to wait for the device anyway. Storage devices are
3473 * reset as part of error handling, so use GFP_NOIO instead of
3474 * GFP_KERNEL.
3475 */
3476 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3477 if (!reset_device_cmd) {
3478 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3479 return -ENOMEM;
3480 }
3481
3482 /* Attempt to submit the Reset Device command to the command ring */
3483 spin_lock_irqsave(&xhci->lock, flags);
7a3783ef 3484
ddba5cd0 3485 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
2a8f82c4
SS
3486 if (ret) {
3487 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2a8f82c4
SS
3488 spin_unlock_irqrestore(&xhci->lock, flags);
3489 goto command_cleanup;
3490 }
3491 xhci_ring_cmd_db(xhci);
3492 spin_unlock_irqrestore(&xhci->lock, flags);
3493
3494 /* Wait for the Reset Device command to finish */
c311e391 3495 wait_for_completion(reset_device_cmd->completion);
2a8f82c4
SS
3496
3497 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3498 * unless we tried to reset a slot ID that wasn't enabled,
3499 * or the device wasn't in the addressed or configured state.
3500 */
3501 ret = reset_device_cmd->status;
3502 switch (ret) {
c311e391
MN
3503 case COMP_CMD_ABORT:
3504 case COMP_CMD_STOP:
3505 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3506 ret = -ETIME;
3507 goto command_cleanup;
2a8f82c4
SS
3508 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3509 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
38a532a6 3510 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
2a8f82c4
SS
3511 slot_id,
3512 xhci_get_slot_state(xhci, virt_dev->out_ctx));
38a532a6 3513 xhci_dbg(xhci, "Not freeing device rings.\n");
2a8f82c4
SS
3514 /* Don't treat this as an error. May change my mind later. */
3515 ret = 0;
3516 goto command_cleanup;
3517 case COMP_SUCCESS:
3518 xhci_dbg(xhci, "Successful reset device command.\n");
3519 break;
3520 default:
3521 if (xhci_is_vendor_info_code(xhci, ret))
3522 break;
3523 xhci_warn(xhci, "Unknown completion code %u for "
3524 "reset device command.\n", ret);
3525 ret = -EINVAL;
3526 goto command_cleanup;
3527 }
3528
2cf95c18
SS
3529 /* Free up host controller endpoint resources */
3530 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3531 spin_lock_irqsave(&xhci->lock, flags);
3532 /* Don't delete the default control endpoint resources */
3533 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3534 spin_unlock_irqrestore(&xhci->lock, flags);
3535 }
3536
2a8f82c4
SS
3537 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3538 last_freed_endpoint = 1;
3539 for (i = 1; i < 31; ++i) {
2dea75d9
DT
3540 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3541
3542 if (ep->ep_state & EP_HAS_STREAMS) {
df613834
HG
3543 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3544 xhci_get_endpoint_address(i));
2dea75d9
DT
3545 xhci_free_stream_info(xhci, ep->stream_info);
3546 ep->stream_info = NULL;
3547 ep->ep_state &= ~EP_HAS_STREAMS;
3548 }
3549
3550 if (ep->ring) {
3551 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3552 last_freed_endpoint = i;
3553 }
2e27980e
SS
3554 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3555 xhci_drop_ep_from_interval_table(xhci,
3556 &virt_dev->eps[i].bw_info,
3557 virt_dev->bw_table,
3558 udev,
3559 &virt_dev->eps[i],
3560 virt_dev->tt_info);
9af5d71d 3561 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
2a8f82c4 3562 }
2e27980e
SS
3563 /* If necessary, update the number of active TTs on this root port */
3564 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3565
2a8f82c4
SS
3566 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3567 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3568 ret = 0;
3569
3570command_cleanup:
3571 xhci_free_command(xhci, reset_device_cmd);
3572 return ret;
3573}
3574
3ffbba95
SS
3575/*
3576 * At this point, the struct usb_device is about to go away, the device has
3577 * disconnected, and all traffic has been stopped and the endpoints have been
3578 * disabled. Free any HC data structures associated with that device.
3579 */
3580void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3581{
3582 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
6f5165cf 3583 struct xhci_virt_device *virt_dev;
3ffbba95 3584 unsigned long flags;
c526d0d4 3585 u32 state;
64927730 3586 int i, ret;
ddba5cd0
MN
3587 struct xhci_command *command;
3588
3589 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3590 if (!command)
3591 return;
3ffbba95 3592
c8476fb8
SN
3593#ifndef CONFIG_USB_DEFAULT_PERSIST
3594 /*
3595 * We called pm_runtime_get_noresume when the device was attached.
3596 * Decrement the counter here to allow controller to runtime suspend
3597 * if no devices remain.
3598 */
3599 if (xhci->quirks & XHCI_RESET_ON_RESUME)
e7ecf069 3600 pm_runtime_put_noidle(hcd->self.controller);
c8476fb8
SN
3601#endif
3602
64927730 3603 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
7bd89b40
SS
3604 /* If the host is halted due to driver unload, we still need to free the
3605 * device.
3606 */
ddba5cd0
MN
3607 if (ret <= 0 && ret != -ENODEV) {
3608 kfree(command);
3ffbba95 3609 return;
ddba5cd0 3610 }
64927730 3611
6f5165cf 3612 virt_dev = xhci->devs[udev->slot_id];
6f5165cf
SS
3613
3614 /* Stop any wayward timer functions (which may grab the lock) */
3615 for (i = 0; i < 31; ++i) {
3616 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3617 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3618 }
3ffbba95
SS
3619
3620 spin_lock_irqsave(&xhci->lock, flags);
c526d0d4 3621 /* Don't disable the slot if the host controller is dead. */
b0ba9720 3622 state = readl(&xhci->op_regs->status);
7bd89b40
SS
3623 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3624 (xhci->xhc_state & XHCI_STATE_HALTED)) {
c526d0d4
SS
3625 xhci_free_virt_device(xhci, udev->slot_id);
3626 spin_unlock_irqrestore(&xhci->lock, flags);
ddba5cd0 3627 kfree(command);
c526d0d4
SS
3628 return;
3629 }
3630
ddba5cd0
MN
3631 if (xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3632 udev->slot_id)) {
3ffbba95
SS
3633 spin_unlock_irqrestore(&xhci->lock, flags);
3634 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3635 return;
3636 }
23e3be11 3637 xhci_ring_cmd_db(xhci);
3ffbba95 3638 spin_unlock_irqrestore(&xhci->lock, flags);
ddba5cd0 3639
3ffbba95
SS
3640 /*
3641 * Event command completion handler will free any data structures
f88ba78d 3642 * associated with the slot. XXX Can free sleep?
3ffbba95
SS
3643 */
3644}
3645
2cf95c18
SS
3646/*
3647 * Checks if we have enough host controller resources for the default control
3648 * endpoint.
3649 *
3650 * Must be called with xhci->lock held.
3651 */
3652static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3653{
3654 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
4bdfe4c3
XR
3655 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3656 "Not enough ep ctxs: "
3657 "%u active, need to add 1, limit is %u.",
2cf95c18
SS
3658 xhci->num_active_eps, xhci->limit_active_eps);
3659 return -ENOMEM;
3660 }
3661 xhci->num_active_eps += 1;
4bdfe4c3
XR
3662 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3663 "Adding 1 ep ctx, %u now active.",
2cf95c18
SS
3664 xhci->num_active_eps);
3665 return 0;
3666}
3667
3668
3ffbba95
SS
3669/*
3670 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3671 * timed out, or allocating memory failed. Returns 1 on success.
3672 */
3673int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3674{
3675 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3676 unsigned long flags;
3ffbba95 3677 int ret;
ddba5cd0
MN
3678 struct xhci_command *command;
3679
3680 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3681 if (!command)
3682 return 0;
3ffbba95
SS
3683
3684 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0
MN
3685 command->completion = &xhci->addr_dev;
3686 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
3ffbba95
SS
3687 if (ret) {
3688 spin_unlock_irqrestore(&xhci->lock, flags);
3689 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
ddba5cd0 3690 kfree(command);
3ffbba95
SS
3691 return 0;
3692 }
23e3be11 3693 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3694 spin_unlock_irqrestore(&xhci->lock, flags);
3695
c311e391 3696 wait_for_completion(command->completion);
3ffbba95 3697
c311e391 3698 if (!xhci->slot_id || command->status != COMP_SUCCESS) {
3ffbba95 3699 xhci_err(xhci, "Error while assigning device slot ID\n");
be982038
SS
3700 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3701 HCS_MAX_SLOTS(
3702 readl(&xhci->cap_regs->hcs_params1)));
ddba5cd0 3703 kfree(command);
3ffbba95
SS
3704 return 0;
3705 }
2cf95c18
SS
3706
3707 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3708 spin_lock_irqsave(&xhci->lock, flags);
3709 ret = xhci_reserve_host_control_ep_resources(xhci);
3710 if (ret) {
3711 spin_unlock_irqrestore(&xhci->lock, flags);
3712 xhci_warn(xhci, "Not enough host resources, "
3713 "active endpoint contexts = %u\n",
3714 xhci->num_active_eps);
3715 goto disable_slot;
3716 }
3717 spin_unlock_irqrestore(&xhci->lock, flags);
3718 }
3719 /* Use GFP_NOIO, since this function can be called from
a6d940dd
SS
3720 * xhci_discover_or_reset_device(), which may be called as part of
3721 * mass storage driver error handling.
3722 */
3723 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
3ffbba95 3724 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
2cf95c18 3725 goto disable_slot;
3ffbba95
SS
3726 }
3727 udev->slot_id = xhci->slot_id;
c8476fb8
SN
3728
3729#ifndef CONFIG_USB_DEFAULT_PERSIST
3730 /*
3731 * If resetting upon resume, we can't put the controller into runtime
3732 * suspend if there is a device attached.
3733 */
3734 if (xhci->quirks & XHCI_RESET_ON_RESUME)
e7ecf069 3735 pm_runtime_get_noresume(hcd->self.controller);
c8476fb8
SN
3736#endif
3737
ddba5cd0
MN
3738
3739 kfree(command);
3ffbba95
SS
3740 /* Is this a LS or FS device under a HS hub? */
3741 /* Hub or peripherial? */
3ffbba95 3742 return 1;
2cf95c18
SS
3743
3744disable_slot:
3745 /* Disable slot, if we can do it without mem alloc */
3746 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0
MN
3747 command->completion = NULL;
3748 command->status = 0;
3749 if (!xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3750 udev->slot_id))
2cf95c18
SS
3751 xhci_ring_cmd_db(xhci);
3752 spin_unlock_irqrestore(&xhci->lock, flags);
3753 return 0;
3ffbba95
SS
3754}
3755
3756/*
48fc7dbd
DW
3757 * Issue an Address Device command and optionally send a corresponding
3758 * SetAddress request to the device.
3ffbba95
SS
3759 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3760 * we should only issue and wait on one address command at the same time.
3ffbba95 3761 */
48fc7dbd
DW
3762static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3763 enum xhci_setup_dev setup)
3ffbba95 3764{
6f8ffc0b 3765 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
3ffbba95 3766 unsigned long flags;
3ffbba95
SS
3767 struct xhci_virt_device *virt_dev;
3768 int ret = 0;
3769 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
d115b048
JY
3770 struct xhci_slot_ctx *slot_ctx;
3771 struct xhci_input_control_ctx *ctrl_ctx;
8e595a5d 3772 u64 temp_64;
ddba5cd0 3773 struct xhci_command *command;
3ffbba95
SS
3774
3775 if (!udev->slot_id) {
84a99f6f
XR
3776 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3777 "Bad Slot ID %d", udev->slot_id);
3ffbba95
SS
3778 return -EINVAL;
3779 }
3780
3ffbba95
SS
3781 virt_dev = xhci->devs[udev->slot_id];
3782
7ed603ec
ME
3783 if (WARN_ON(!virt_dev)) {
3784 /*
3785 * In plug/unplug torture test with an NEC controller,
3786 * a zero-dereference was observed once due to virt_dev = 0.
3787 * Print useful debug rather than crash if it is observed again!
3788 */
3789 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3790 udev->slot_id);
3791 return -EINVAL;
3792 }
3793
ddba5cd0
MN
3794 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3795 if (!command)
3796 return -ENOMEM;
3797
3798 command->in_ctx = virt_dev->in_ctx;
3799 command->completion = &xhci->addr_dev;
3800
f0615c45 3801 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
92f8e767
SS
3802 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3803 if (!ctrl_ctx) {
3804 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3805 __func__);
ddba5cd0 3806 kfree(command);
92f8e767
SS
3807 return -EINVAL;
3808 }
f0615c45
AX
3809 /*
3810 * If this is the first Set Address since device plug-in or
3811 * virt_device realloaction after a resume with an xHCI power loss,
3812 * then set up the slot context.
3813 */
3814 if (!slot_ctx->dev_info)
3ffbba95 3815 xhci_setup_addressable_virt_dev(xhci, udev);
f0615c45 3816 /* Otherwise, update the control endpoint ring enqueue pointer. */
2d1ee590
SS
3817 else
3818 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
d31c285b
SS
3819 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3820 ctrl_ctx->drop_flags = 0;
3821
66e49d87 3822 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 3823 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
1d27fabe 3824 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
0c052aab 3825 le32_to_cpu(slot_ctx->dev_info) >> 27);
3ffbba95 3826
f88ba78d 3827 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0 3828 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
48fc7dbd 3829 udev->slot_id, setup);
3ffbba95
SS
3830 if (ret) {
3831 spin_unlock_irqrestore(&xhci->lock, flags);
84a99f6f
XR
3832 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3833 "FIXME: allocate a command ring segment");
ddba5cd0 3834 kfree(command);
3ffbba95
SS
3835 return ret;
3836 }
23e3be11 3837 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3838 spin_unlock_irqrestore(&xhci->lock, flags);
3839
3840 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
c311e391
MN
3841 wait_for_completion(command->completion);
3842
3ffbba95
SS
3843 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3844 * the SetAddress() "recovery interval" required by USB and aborting the
3845 * command on a timeout.
3846 */
9ea1833e 3847 switch (command->status) {
c311e391
MN
3848 case COMP_CMD_ABORT:
3849 case COMP_CMD_STOP:
3850 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
3851 ret = -ETIME;
3852 break;
3ffbba95
SS
3853 case COMP_CTX_STATE:
3854 case COMP_EBADSLT:
6f8ffc0b
DW
3855 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
3856 act, udev->slot_id);
3ffbba95
SS
3857 ret = -EINVAL;
3858 break;
3859 case COMP_TX_ERR:
6f8ffc0b 3860 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
3ffbba95
SS
3861 ret = -EPROTO;
3862 break;
f6ba6fe2 3863 case COMP_DEV_ERR:
6f8ffc0b
DW
3864 dev_warn(&udev->dev,
3865 "ERROR: Incompatible device for setup %s command\n", act);
f6ba6fe2
AH
3866 ret = -ENODEV;
3867 break;
3ffbba95 3868 case COMP_SUCCESS:
84a99f6f 3869 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
6f8ffc0b 3870 "Successful setup %s command", act);
3ffbba95
SS
3871 break;
3872 default:
6f8ffc0b
DW
3873 xhci_err(xhci,
3874 "ERROR: unexpected setup %s command completion code 0x%x.\n",
9ea1833e 3875 act, command->status);
66e49d87 3876 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 3877 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
1d27fabe 3878 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
3ffbba95
SS
3879 ret = -EINVAL;
3880 break;
3881 }
3882 if (ret) {
ddba5cd0 3883 kfree(command);
3ffbba95
SS
3884 return ret;
3885 }
f7b2e403 3886 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
84a99f6f
XR
3887 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3888 "Op regs DCBAA ptr = %#016llx", temp_64);
3889 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3890 "Slot ID %d dcbaa entry @%p = %#016llx",
3891 udev->slot_id,
3892 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3893 (unsigned long long)
3894 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3895 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3896 "Output Context DMA address = %#08llx",
d115b048 3897 (unsigned long long)virt_dev->out_ctx->dma);
3ffbba95 3898 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 3899 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
1d27fabe 3900 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
0c052aab 3901 le32_to_cpu(slot_ctx->dev_info) >> 27);
3ffbba95 3902 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 3903 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3ffbba95
SS
3904 /*
3905 * USB core uses address 1 for the roothubs, so we add one to the
3906 * address given back to us by the HC.
3907 */
d115b048 3908 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1d27fabe 3909 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
0c052aab 3910 le32_to_cpu(slot_ctx->dev_info) >> 27);
f94e0186 3911 /* Zero the input context control for later use */
d115b048
JY
3912 ctrl_ctx->add_flags = 0;
3913 ctrl_ctx->drop_flags = 0;
3ffbba95 3914
84a99f6f 3915 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
a2cdc343
DW
3916 "Internal device address = %d",
3917 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
ddba5cd0 3918 kfree(command);
3ffbba95
SS
3919 return 0;
3920}
3921
48fc7dbd
DW
3922int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3923{
3924 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
3925}
3926
3927int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
3928{
3929 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
3930}
3931
3f5eb141
LT
3932/*
3933 * Transfer the port index into real index in the HW port status
3934 * registers. Caculate offset between the port's PORTSC register
3935 * and port status base. Divide the number of per port register
3936 * to get the real index. The raw port number bases 1.
3937 */
3938int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3939{
3940 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3941 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3942 __le32 __iomem *addr;
3943 int raw_port;
3944
3945 if (hcd->speed != HCD_USB3)
3946 addr = xhci->usb2_ports[port1 - 1];
3947 else
3948 addr = xhci->usb3_ports[port1 - 1];
3949
3950 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3951 return raw_port;
3952}
3953
a558ccdc
MN
3954/*
3955 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3956 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3957 */
d5c82feb 3958static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
a558ccdc
MN
3959 struct usb_device *udev, u16 max_exit_latency)
3960{
3961 struct xhci_virt_device *virt_dev;
3962 struct xhci_command *command;
3963 struct xhci_input_control_ctx *ctrl_ctx;
3964 struct xhci_slot_ctx *slot_ctx;
3965 unsigned long flags;
3966 int ret;
3967
3968 spin_lock_irqsave(&xhci->lock, flags);
96044694
MN
3969
3970 virt_dev = xhci->devs[udev->slot_id];
3971
3972 /*
3973 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
3974 * xHC was re-initialized. Exit latency will be set later after
3975 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
3976 */
3977
3978 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
a558ccdc
MN
3979 spin_unlock_irqrestore(&xhci->lock, flags);
3980 return 0;
3981 }
3982
3983 /* Attempt to issue an Evaluate Context command to change the MEL. */
a558ccdc 3984 command = xhci->lpm_command;
92f8e767
SS
3985 ctrl_ctx = xhci_get_input_control_ctx(xhci, command->in_ctx);
3986 if (!ctrl_ctx) {
3987 spin_unlock_irqrestore(&xhci->lock, flags);
3988 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3989 __func__);
3990 return -ENOMEM;
3991 }
3992
a558ccdc
MN
3993 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
3994 spin_unlock_irqrestore(&xhci->lock, flags);
3995
a558ccdc
MN
3996 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
3997 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
3998 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
3999 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4000
3a7fa5be
XR
4001 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4002 "Set up evaluate context for LPM MEL change.");
a558ccdc
MN
4003 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
4004 xhci_dbg_ctx(xhci, command->in_ctx, 0);
4005
4006 /* Issue and wait for the evaluate context command. */
4007 ret = xhci_configure_endpoint(xhci, udev, command,
4008 true, true);
4009 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
4010 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
4011
4012 if (!ret) {
4013 spin_lock_irqsave(&xhci->lock, flags);
4014 virt_dev->current_mel = max_exit_latency;
4015 spin_unlock_irqrestore(&xhci->lock, flags);
4016 }
4017 return ret;
4018}
4019
84ebc102 4020#ifdef CONFIG_PM_RUNTIME
9574323c
AX
4021
4022/* BESL to HIRD Encoding array for USB2 LPM */
4023static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4024 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4025
4026/* Calculate HIRD/BESL for USB2 PORTPMSC*/
f99298bf
AX
4027static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4028 struct usb_device *udev)
9574323c 4029{
f99298bf
AX
4030 int u2del, besl, besl_host;
4031 int besl_device = 0;
4032 u32 field;
4033
4034 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4035 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
9574323c 4036
f99298bf
AX
4037 if (field & USB_BESL_SUPPORT) {
4038 for (besl_host = 0; besl_host < 16; besl_host++) {
4039 if (xhci_besl_encoding[besl_host] >= u2del)
9574323c
AX
4040 break;
4041 }
f99298bf
AX
4042 /* Use baseline BESL value as default */
4043 if (field & USB_BESL_BASELINE_VALID)
4044 besl_device = USB_GET_BESL_BASELINE(field);
4045 else if (field & USB_BESL_DEEP_VALID)
4046 besl_device = USB_GET_BESL_DEEP(field);
9574323c
AX
4047 } else {
4048 if (u2del <= 50)
f99298bf 4049 besl_host = 0;
9574323c 4050 else
f99298bf 4051 besl_host = (u2del - 51) / 75 + 1;
9574323c
AX
4052 }
4053
f99298bf
AX
4054 besl = besl_host + besl_device;
4055 if (besl > 15)
4056 besl = 15;
4057
4058 return besl;
9574323c
AX
4059}
4060
a558ccdc
MN
4061/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4062static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4063{
4064 u32 field;
4065 int l1;
4066 int besld = 0;
4067 int hirdm = 0;
4068
4069 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4070
4071 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
17f34867 4072 l1 = udev->l1_params.timeout / 256;
a558ccdc
MN
4073
4074 /* device has preferred BESLD */
4075 if (field & USB_BESL_DEEP_VALID) {
4076 besld = USB_GET_BESL_DEEP(field);
4077 hirdm = 1;
4078 }
4079
4080 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4081}
4082
65580b43
AX
4083int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4084 struct usb_device *udev, int enable)
4085{
4086 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4087 __le32 __iomem **port_array;
a558ccdc
MN
4088 __le32 __iomem *pm_addr, *hlpm_addr;
4089 u32 pm_val, hlpm_val, field;
65580b43
AX
4090 unsigned int port_num;
4091 unsigned long flags;
a558ccdc
MN
4092 int hird, exit_latency;
4093 int ret;
65580b43
AX
4094
4095 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
4096 !udev->lpm_capable)
4097 return -EPERM;
4098
4099 if (!udev->parent || udev->parent->parent ||
4100 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4101 return -EPERM;
4102
4103 if (udev->usb2_hw_lpm_capable != 1)
4104 return -EPERM;
4105
4106 spin_lock_irqsave(&xhci->lock, flags);
4107
4108 port_array = xhci->usb2_ports;
4109 port_num = udev->portnum - 1;
b6e76371 4110 pm_addr = port_array[port_num] + PORTPMSC;
b0ba9720 4111 pm_val = readl(pm_addr);
a558ccdc
MN
4112 hlpm_addr = port_array[port_num] + PORTHLPMC;
4113 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
65580b43
AX
4114
4115 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
654a55d3 4116 enable ? "enable" : "disable", port_num + 1);
65580b43 4117
65580b43 4118 if (enable) {
a558ccdc
MN
4119 /* Host supports BESL timeout instead of HIRD */
4120 if (udev->usb2_hw_lpm_besl_capable) {
4121 /* if device doesn't have a preferred BESL value use a
4122 * default one which works with mixed HIRD and BESL
4123 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4124 */
4125 if ((field & USB_BESL_SUPPORT) &&
4126 (field & USB_BESL_BASELINE_VALID))
4127 hird = USB_GET_BESL_BASELINE(field);
4128 else
17f34867 4129 hird = udev->l1_params.besl;
a558ccdc
MN
4130
4131 exit_latency = xhci_besl_encoding[hird];
4132 spin_unlock_irqrestore(&xhci->lock, flags);
4133
4134 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4135 * input context for link powermanagement evaluate
4136 * context commands. It is protected by hcd->bandwidth
4137 * mutex and is shared by all devices. We need to set
4138 * the max ext latency in USB 2 BESL LPM as well, so
4139 * use the same mutex and xhci_change_max_exit_latency()
4140 */
4141 mutex_lock(hcd->bandwidth_mutex);
4142 ret = xhci_change_max_exit_latency(xhci, udev,
4143 exit_latency);
4144 mutex_unlock(hcd->bandwidth_mutex);
4145
4146 if (ret < 0)
4147 return ret;
4148 spin_lock_irqsave(&xhci->lock, flags);
4149
4150 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
204b7793 4151 writel(hlpm_val, hlpm_addr);
a558ccdc 4152 /* flush write */
b0ba9720 4153 readl(hlpm_addr);
a558ccdc
MN
4154 } else {
4155 hird = xhci_calculate_hird_besl(xhci, udev);
4156 }
4157
4158 pm_val &= ~PORT_HIRD_MASK;
58e21f73 4159 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
204b7793 4160 writel(pm_val, pm_addr);
b0ba9720 4161 pm_val = readl(pm_addr);
a558ccdc 4162 pm_val |= PORT_HLE;
204b7793 4163 writel(pm_val, pm_addr);
a558ccdc 4164 /* flush write */
b0ba9720 4165 readl(pm_addr);
65580b43 4166 } else {
58e21f73 4167 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
204b7793 4168 writel(pm_val, pm_addr);
a558ccdc 4169 /* flush write */
b0ba9720 4170 readl(pm_addr);
a558ccdc
MN
4171 if (udev->usb2_hw_lpm_besl_capable) {
4172 spin_unlock_irqrestore(&xhci->lock, flags);
4173 mutex_lock(hcd->bandwidth_mutex);
4174 xhci_change_max_exit_latency(xhci, udev, 0);
4175 mutex_unlock(hcd->bandwidth_mutex);
4176 return 0;
4177 }
65580b43
AX
4178 }
4179
4180 spin_unlock_irqrestore(&xhci->lock, flags);
4181 return 0;
4182}
4183
b630d4b9
MN
4184/* check if a usb2 port supports a given extened capability protocol
4185 * only USB2 ports extended protocol capability values are cached.
4186 * Return 1 if capability is supported
4187 */
4188static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4189 unsigned capability)
4190{
4191 u32 port_offset, port_count;
4192 int i;
4193
4194 for (i = 0; i < xhci->num_ext_caps; i++) {
4195 if (xhci->ext_caps[i] & capability) {
4196 /* port offsets starts at 1 */
4197 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4198 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4199 if (port >= port_offset &&
4200 port < port_offset + port_count)
4201 return 1;
4202 }
4203 }
4204 return 0;
4205}
4206
b01bcbf7
SS
4207int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4208{
4209 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
b630d4b9 4210 int portnum = udev->portnum - 1;
b01bcbf7 4211
de68bab4
SS
4212 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
4213 !udev->lpm_capable)
4214 return 0;
4215
4216 /* we only support lpm for non-hub device connected to root hub yet */
4217 if (!udev->parent || udev->parent->parent ||
4218 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4219 return 0;
4220
4221 if (xhci->hw_lpm_support == 1 &&
4222 xhci_check_usb2_port_capability(
4223 xhci, portnum, XHCI_HLC)) {
4224 udev->usb2_hw_lpm_capable = 1;
4225 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4226 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4227 if (xhci_check_usb2_port_capability(xhci, portnum,
4228 XHCI_BLC))
4229 udev->usb2_hw_lpm_besl_capable = 1;
b01bcbf7
SS
4230 }
4231
4232 return 0;
4233}
4234
4235#else
4236
4237int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4238 struct usb_device *udev, int enable)
4239{
4240 return 0;
4241}
4242
4243int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4244{
4245 return 0;
4246}
4247
84ebc102 4248#endif /* CONFIG_PM_RUNTIME */
b01bcbf7 4249
3b3db026
SS
4250/*---------------------- USB 3.0 Link PM functions ------------------------*/
4251
b01bcbf7 4252#ifdef CONFIG_PM
e3567d2c
SS
4253/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4254static unsigned long long xhci_service_interval_to_ns(
4255 struct usb_endpoint_descriptor *desc)
4256{
16b45fdf 4257 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
e3567d2c
SS
4258}
4259
3b3db026
SS
4260static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4261 enum usb3_link_state state)
4262{
4263 unsigned long long sel;
4264 unsigned long long pel;
4265 unsigned int max_sel_pel;
4266 char *state_name;
4267
4268 switch (state) {
4269 case USB3_LPM_U1:
4270 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4271 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4272 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4273 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4274 state_name = "U1";
4275 break;
4276 case USB3_LPM_U2:
4277 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4278 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4279 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4280 state_name = "U2";
4281 break;
4282 default:
4283 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4284 __func__);
e25e62ae 4285 return USB3_LPM_DISABLED;
3b3db026
SS
4286 }
4287
4288 if (sel <= max_sel_pel && pel <= max_sel_pel)
4289 return USB3_LPM_DEVICE_INITIATED;
4290
4291 if (sel > max_sel_pel)
4292 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4293 "due to long SEL %llu ms\n",
4294 state_name, sel);
4295 else
4296 dev_dbg(&udev->dev, "Device-initiated %s disabled "
03e64e96 4297 "due to long PEL %llu ms\n",
3b3db026
SS
4298 state_name, pel);
4299 return USB3_LPM_DISABLED;
4300}
4301
9502c46c 4302/* The U1 timeout should be the maximum of the following values:
e3567d2c
SS
4303 * - For control endpoints, U1 system exit latency (SEL) * 3
4304 * - For bulk endpoints, U1 SEL * 5
4305 * - For interrupt endpoints:
4306 * - Notification EPs, U1 SEL * 3
4307 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4308 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4309 */
9502c46c
PA
4310static unsigned long long xhci_calculate_intel_u1_timeout(
4311 struct usb_device *udev,
e3567d2c
SS
4312 struct usb_endpoint_descriptor *desc)
4313{
4314 unsigned long long timeout_ns;
4315 int ep_type;
4316 int intr_type;
4317
4318 ep_type = usb_endpoint_type(desc);
4319 switch (ep_type) {
4320 case USB_ENDPOINT_XFER_CONTROL:
4321 timeout_ns = udev->u1_params.sel * 3;
4322 break;
4323 case USB_ENDPOINT_XFER_BULK:
4324 timeout_ns = udev->u1_params.sel * 5;
4325 break;
4326 case USB_ENDPOINT_XFER_INT:
4327 intr_type = usb_endpoint_interrupt_type(desc);
4328 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4329 timeout_ns = udev->u1_params.sel * 3;
4330 break;
4331 }
4332 /* Otherwise the calculation is the same as isoc eps */
4333 case USB_ENDPOINT_XFER_ISOC:
4334 timeout_ns = xhci_service_interval_to_ns(desc);
c88db160 4335 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
e3567d2c
SS
4336 if (timeout_ns < udev->u1_params.sel * 2)
4337 timeout_ns = udev->u1_params.sel * 2;
4338 break;
4339 default:
4340 return 0;
4341 }
4342
9502c46c
PA
4343 return timeout_ns;
4344}
4345
4346/* Returns the hub-encoded U1 timeout value. */
4347static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4348 struct usb_device *udev,
4349 struct usb_endpoint_descriptor *desc)
4350{
4351 unsigned long long timeout_ns;
4352
4353 if (xhci->quirks & XHCI_INTEL_HOST)
4354 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4355 else
4356 timeout_ns = udev->u1_params.sel;
4357
4358 /* The U1 timeout is encoded in 1us intervals.
4359 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4360 */
e3567d2c 4361 if (timeout_ns == USB3_LPM_DISABLED)
9502c46c
PA
4362 timeout_ns = 1;
4363 else
4364 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
e3567d2c
SS
4365
4366 /* If the necessary timeout value is bigger than what we can set in the
4367 * USB 3.0 hub, we have to disable hub-initiated U1.
4368 */
4369 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4370 return timeout_ns;
4371 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4372 "due to long timeout %llu ms\n", timeout_ns);
4373 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4374}
4375
9502c46c 4376/* The U2 timeout should be the maximum of:
e3567d2c
SS
4377 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4378 * - largest bInterval of any active periodic endpoint (to avoid going
4379 * into lower power link states between intervals).
4380 * - the U2 Exit Latency of the device
4381 */
9502c46c
PA
4382static unsigned long long xhci_calculate_intel_u2_timeout(
4383 struct usb_device *udev,
e3567d2c
SS
4384 struct usb_endpoint_descriptor *desc)
4385{
4386 unsigned long long timeout_ns;
4387 unsigned long long u2_del_ns;
4388
4389 timeout_ns = 10 * 1000 * 1000;
4390
4391 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4392 (xhci_service_interval_to_ns(desc) > timeout_ns))
4393 timeout_ns = xhci_service_interval_to_ns(desc);
4394
966e7a85 4395 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
e3567d2c
SS
4396 if (u2_del_ns > timeout_ns)
4397 timeout_ns = u2_del_ns;
4398
9502c46c
PA
4399 return timeout_ns;
4400}
4401
4402/* Returns the hub-encoded U2 timeout value. */
4403static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4404 struct usb_device *udev,
4405 struct usb_endpoint_descriptor *desc)
4406{
4407 unsigned long long timeout_ns;
4408
4409 if (xhci->quirks & XHCI_INTEL_HOST)
4410 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4411 else
4412 timeout_ns = udev->u2_params.sel;
4413
e3567d2c 4414 /* The U2 timeout is encoded in 256us intervals */
c88db160 4415 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
e3567d2c
SS
4416 /* If the necessary timeout value is bigger than what we can set in the
4417 * USB 3.0 hub, we have to disable hub-initiated U2.
4418 */
4419 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4420 return timeout_ns;
4421 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4422 "due to long timeout %llu ms\n", timeout_ns);
4423 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4424}
4425
3b3db026
SS
4426static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4427 struct usb_device *udev,
4428 struct usb_endpoint_descriptor *desc,
4429 enum usb3_link_state state,
4430 u16 *timeout)
4431{
9502c46c
PA
4432 if (state == USB3_LPM_U1)
4433 return xhci_calculate_u1_timeout(xhci, udev, desc);
4434 else if (state == USB3_LPM_U2)
4435 return xhci_calculate_u2_timeout(xhci, udev, desc);
e3567d2c 4436
3b3db026
SS
4437 return USB3_LPM_DISABLED;
4438}
4439
4440static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4441 struct usb_device *udev,
4442 struct usb_endpoint_descriptor *desc,
4443 enum usb3_link_state state,
4444 u16 *timeout)
4445{
4446 u16 alt_timeout;
4447
4448 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4449 desc, state, timeout);
4450
4451 /* If we found we can't enable hub-initiated LPM, or
4452 * the U1 or U2 exit latency was too high to allow
4453 * device-initiated LPM as well, just stop searching.
4454 */
4455 if (alt_timeout == USB3_LPM_DISABLED ||
4456 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4457 *timeout = alt_timeout;
4458 return -E2BIG;
4459 }
4460 if (alt_timeout > *timeout)
4461 *timeout = alt_timeout;
4462 return 0;
4463}
4464
4465static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4466 struct usb_device *udev,
4467 struct usb_host_interface *alt,
4468 enum usb3_link_state state,
4469 u16 *timeout)
4470{
4471 int j;
4472
4473 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4474 if (xhci_update_timeout_for_endpoint(xhci, udev,
4475 &alt->endpoint[j].desc, state, timeout))
4476 return -E2BIG;
4477 continue;
4478 }
4479 return 0;
4480}
4481
e3567d2c
SS
4482static int xhci_check_intel_tier_policy(struct usb_device *udev,
4483 enum usb3_link_state state)
4484{
4485 struct usb_device *parent;
4486 unsigned int num_hubs;
4487
4488 if (state == USB3_LPM_U2)
4489 return 0;
4490
4491 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4492 for (parent = udev->parent, num_hubs = 0; parent->parent;
4493 parent = parent->parent)
4494 num_hubs++;
4495
4496 if (num_hubs < 2)
4497 return 0;
4498
4499 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4500 " below second-tier hub.\n");
4501 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4502 "to decrease power consumption.\n");
4503 return -E2BIG;
4504}
4505
3b3db026
SS
4506static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4507 struct usb_device *udev,
4508 enum usb3_link_state state)
4509{
e3567d2c
SS
4510 if (xhci->quirks & XHCI_INTEL_HOST)
4511 return xhci_check_intel_tier_policy(udev, state);
9502c46c
PA
4512 else
4513 return 0;
3b3db026
SS
4514}
4515
4516/* Returns the U1 or U2 timeout that should be enabled.
4517 * If the tier check or timeout setting functions return with a non-zero exit
4518 * code, that means the timeout value has been finalized and we shouldn't look
4519 * at any more endpoints.
4520 */
4521static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4522 struct usb_device *udev, enum usb3_link_state state)
4523{
4524 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4525 struct usb_host_config *config;
4526 char *state_name;
4527 int i;
4528 u16 timeout = USB3_LPM_DISABLED;
4529
4530 if (state == USB3_LPM_U1)
4531 state_name = "U1";
4532 else if (state == USB3_LPM_U2)
4533 state_name = "U2";
4534 else {
4535 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4536 state);
4537 return timeout;
4538 }
4539
4540 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4541 return timeout;
4542
4543 /* Gather some information about the currently installed configuration
4544 * and alternate interface settings.
4545 */
4546 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4547 state, &timeout))
4548 return timeout;
4549
4550 config = udev->actconfig;
4551 if (!config)
4552 return timeout;
4553
64ba419b 4554 for (i = 0; i < config->desc.bNumInterfaces; i++) {
3b3db026
SS
4555 struct usb_driver *driver;
4556 struct usb_interface *intf = config->interface[i];
4557
4558 if (!intf)
4559 continue;
4560
4561 /* Check if any currently bound drivers want hub-initiated LPM
4562 * disabled.
4563 */
4564 if (intf->dev.driver) {
4565 driver = to_usb_driver(intf->dev.driver);
4566 if (driver && driver->disable_hub_initiated_lpm) {
4567 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4568 "at request of driver %s\n",
4569 state_name, driver->name);
4570 return xhci_get_timeout_no_hub_lpm(udev, state);
4571 }
4572 }
4573
4574 /* Not sure how this could happen... */
4575 if (!intf->cur_altsetting)
4576 continue;
4577
4578 if (xhci_update_timeout_for_interface(xhci, udev,
4579 intf->cur_altsetting,
4580 state, &timeout))
4581 return timeout;
4582 }
4583 return timeout;
4584}
4585
3b3db026
SS
4586static int calculate_max_exit_latency(struct usb_device *udev,
4587 enum usb3_link_state state_changed,
4588 u16 hub_encoded_timeout)
4589{
4590 unsigned long long u1_mel_us = 0;
4591 unsigned long long u2_mel_us = 0;
4592 unsigned long long mel_us = 0;
4593 bool disabling_u1;
4594 bool disabling_u2;
4595 bool enabling_u1;
4596 bool enabling_u2;
4597
4598 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4599 hub_encoded_timeout == USB3_LPM_DISABLED);
4600 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4601 hub_encoded_timeout == USB3_LPM_DISABLED);
4602
4603 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4604 hub_encoded_timeout != USB3_LPM_DISABLED);
4605 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4606 hub_encoded_timeout != USB3_LPM_DISABLED);
4607
4608 /* If U1 was already enabled and we're not disabling it,
4609 * or we're going to enable U1, account for the U1 max exit latency.
4610 */
4611 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4612 enabling_u1)
4613 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4614 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4615 enabling_u2)
4616 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4617
4618 if (u1_mel_us > u2_mel_us)
4619 mel_us = u1_mel_us;
4620 else
4621 mel_us = u2_mel_us;
4622 /* xHCI host controller max exit latency field is only 16 bits wide. */
4623 if (mel_us > MAX_EXIT) {
4624 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4625 "is too big.\n", mel_us);
4626 return -E2BIG;
4627 }
4628 return mel_us;
4629}
4630
4631/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4632int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4633 struct usb_device *udev, enum usb3_link_state state)
4634{
4635 struct xhci_hcd *xhci;
4636 u16 hub_encoded_timeout;
4637 int mel;
4638 int ret;
4639
4640 xhci = hcd_to_xhci(hcd);
4641 /* The LPM timeout values are pretty host-controller specific, so don't
4642 * enable hub-initiated timeouts unless the vendor has provided
4643 * information about their timeout algorithm.
4644 */
4645 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4646 !xhci->devs[udev->slot_id])
4647 return USB3_LPM_DISABLED;
4648
4649 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4650 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4651 if (mel < 0) {
4652 /* Max Exit Latency is too big, disable LPM. */
4653 hub_encoded_timeout = USB3_LPM_DISABLED;
4654 mel = 0;
4655 }
4656
4657 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4658 if (ret)
4659 return ret;
4660 return hub_encoded_timeout;
4661}
4662
4663int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4664 struct usb_device *udev, enum usb3_link_state state)
4665{
4666 struct xhci_hcd *xhci;
4667 u16 mel;
4668 int ret;
4669
4670 xhci = hcd_to_xhci(hcd);
4671 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4672 !xhci->devs[udev->slot_id])
4673 return 0;
4674
4675 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
4676 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4677 if (ret)
4678 return ret;
4679 return 0;
4680}
b01bcbf7 4681#else /* CONFIG_PM */
9574323c 4682
b01bcbf7
SS
4683int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4684 struct usb_device *udev, enum usb3_link_state state)
65580b43 4685{
b01bcbf7 4686 return USB3_LPM_DISABLED;
65580b43
AX
4687}
4688
b01bcbf7
SS
4689int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4690 struct usb_device *udev, enum usb3_link_state state)
9574323c
AX
4691{
4692 return 0;
4693}
b01bcbf7 4694#endif /* CONFIG_PM */
9574323c 4695
b01bcbf7 4696/*-------------------------------------------------------------------------*/
9574323c 4697
ac1c1b7f
SS
4698/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4699 * internal data structures for the device.
4700 */
4701int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4702 struct usb_tt *tt, gfp_t mem_flags)
4703{
4704 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4705 struct xhci_virt_device *vdev;
4706 struct xhci_command *config_cmd;
4707 struct xhci_input_control_ctx *ctrl_ctx;
4708 struct xhci_slot_ctx *slot_ctx;
4709 unsigned long flags;
4710 unsigned think_time;
4711 int ret;
4712
4713 /* Ignore root hubs */
4714 if (!hdev->parent)
4715 return 0;
4716
4717 vdev = xhci->devs[hdev->slot_id];
4718 if (!vdev) {
4719 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4720 return -EINVAL;
4721 }
a1d78c16 4722 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
ac1c1b7f
SS
4723 if (!config_cmd) {
4724 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4725 return -ENOMEM;
4726 }
92f8e767
SS
4727 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
4728 if (!ctrl_ctx) {
4729 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4730 __func__);
4731 xhci_free_command(xhci, config_cmd);
4732 return -ENOMEM;
4733 }
ac1c1b7f
SS
4734
4735 spin_lock_irqsave(&xhci->lock, flags);
839c817c
SS
4736 if (hdev->speed == USB_SPEED_HIGH &&
4737 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4738 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4739 xhci_free_command(xhci, config_cmd);
4740 spin_unlock_irqrestore(&xhci->lock, flags);
4741 return -ENOMEM;
4742 }
4743
ac1c1b7f 4744 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
28ccd296 4745 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
ac1c1b7f 4746 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
28ccd296 4747 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
ac1c1b7f 4748 if (tt->multi)
28ccd296 4749 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
ac1c1b7f
SS
4750 if (xhci->hci_version > 0x95) {
4751 xhci_dbg(xhci, "xHCI version %x needs hub "
4752 "TT think time and number of ports\n",
4753 (unsigned int) xhci->hci_version);
28ccd296 4754 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
ac1c1b7f
SS
4755 /* Set TT think time - convert from ns to FS bit times.
4756 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4757 * 2 = 24 FS bit times, 3 = 32 FS bit times.
700b4173
AX
4758 *
4759 * xHCI 1.0: this field shall be 0 if the device is not a
4760 * High-spped hub.
ac1c1b7f
SS
4761 */
4762 think_time = tt->think_time;
4763 if (think_time != 0)
4764 think_time = (think_time / 666) - 1;
700b4173
AX
4765 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4766 slot_ctx->tt_info |=
4767 cpu_to_le32(TT_THINK_TIME(think_time));
ac1c1b7f
SS
4768 } else {
4769 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4770 "TT think time or number of ports\n",
4771 (unsigned int) xhci->hci_version);
4772 }
4773 slot_ctx->dev_state = 0;
4774 spin_unlock_irqrestore(&xhci->lock, flags);
4775
4776 xhci_dbg(xhci, "Set up %s for hub device.\n",
4777 (xhci->hci_version > 0x95) ?
4778 "configure endpoint" : "evaluate context");
4779 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4780 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4781
4782 /* Issue and wait for the configure endpoint or
4783 * evaluate context command.
4784 */
4785 if (xhci->hci_version > 0x95)
4786 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4787 false, false);
4788 else
4789 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4790 true, false);
4791
4792 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4793 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4794
4795 xhci_free_command(xhci, config_cmd);
4796 return ret;
4797}
4798
66d4eadd
SS
4799int xhci_get_frame(struct usb_hcd *hcd)
4800{
4801 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4802 /* EHCI mods by the periodic size. Why? */
b0ba9720 4803 return readl(&xhci->run_regs->microframe_index) >> 3;
66d4eadd
SS
4804}
4805
552e0c4f
SAS
4806int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4807{
4808 struct xhci_hcd *xhci;
4809 struct device *dev = hcd->self.controller;
4810 int retval;
552e0c4f 4811
1386ff75
SS
4812 /* Accept arbitrarily long scatter-gather lists */
4813 hcd->self.sg_tablesize = ~0;
fc76051c 4814
e2ed5114
MN
4815 /* support to build packet from discontinuous buffers */
4816 hcd->self.no_sg_constraint = 1;
4817
19181bc5
HG
4818 /* XHCI controllers don't stop the ep queue on short packets :| */
4819 hcd->self.no_stop_on_short = 1;
552e0c4f
SAS
4820
4821 if (usb_hcd_is_primary_hcd(hcd)) {
4822 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4823 if (!xhci)
4824 return -ENOMEM;
4825 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4826 xhci->main_hcd = hcd;
4827 /* Mark the first roothub as being USB 2.0.
4828 * The xHCI driver will register the USB 3.0 roothub.
4829 */
4830 hcd->speed = HCD_USB2;
4831 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4832 /*
4833 * USB 2.0 roothub under xHCI has an integrated TT,
4834 * (rate matching hub) as opposed to having an OHCI/UHCI
4835 * companion controller.
4836 */
4837 hcd->has_tt = 1;
4838 } else {
4839 /* xHCI private pointer was set in xhci_pci_probe for the second
4840 * registered roothub.
4841 */
552e0c4f
SAS
4842 return 0;
4843 }
4844
4845 xhci->cap_regs = hcd->regs;
4846 xhci->op_regs = hcd->regs +
b0ba9720 4847 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
552e0c4f 4848 xhci->run_regs = hcd->regs +
b0ba9720 4849 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
552e0c4f 4850 /* Cache read-only capability registers */
b0ba9720
XR
4851 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
4852 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
4853 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
4854 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
552e0c4f 4855 xhci->hci_version = HC_VERSION(xhci->hcc_params);
b0ba9720 4856 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
552e0c4f
SAS
4857 xhci_print_registers(xhci);
4858
4e6a1ee7
TI
4859 xhci->quirks = quirks;
4860
552e0c4f
SAS
4861 get_quirks(dev, xhci);
4862
07f3cb7c
GC
4863 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4864 * success event after a short transfer. This quirk will ignore such
4865 * spurious event.
4866 */
4867 if (xhci->hci_version > 0x96)
4868 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4869
552e0c4f
SAS
4870 /* Make sure the HC is halted. */
4871 retval = xhci_halt(xhci);
4872 if (retval)
4873 goto error;
4874
4875 xhci_dbg(xhci, "Resetting HCD\n");
4876 /* Reset the internal HC memory state and registers. */
4877 retval = xhci_reset(xhci);
4878 if (retval)
4879 goto error;
4880 xhci_dbg(xhci, "Reset complete\n");
4881
c10cf118
XR
4882 /* Set dma_mask and coherent_dma_mask to 64-bits,
4883 * if xHC supports 64-bit addressing */
4884 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
4885 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
552e0c4f 4886 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
c10cf118 4887 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
552e0c4f
SAS
4888 }
4889
4890 xhci_dbg(xhci, "Calling HCD init\n");
4891 /* Initialize HCD and host controller data structures. */
4892 retval = xhci_init(hcd);
4893 if (retval)
4894 goto error;
4895 xhci_dbg(xhci, "Called HCD init\n");
4896 return 0;
4897error:
4898 kfree(xhci);
4899 return retval;
4900}
4901
66d4eadd
SS
4902MODULE_DESCRIPTION(DRIVER_DESC);
4903MODULE_AUTHOR(DRIVER_AUTHOR);
4904MODULE_LICENSE("GPL");
4905
4906static int __init xhci_hcd_init(void)
4907{
0cc47d54 4908 int retval;
66d4eadd
SS
4909
4910 retval = xhci_register_pci();
66d4eadd 4911 if (retval < 0) {
5c1127d3 4912 pr_debug("Problem registering PCI driver.\n");
66d4eadd
SS
4913 return retval;
4914 }
3429e91a
SAS
4915 retval = xhci_register_plat();
4916 if (retval < 0) {
5c1127d3 4917 pr_debug("Problem registering platform driver.\n");
3429e91a
SAS
4918 goto unreg_pci;
4919 }
98441973
SS
4920 /*
4921 * Check the compiler generated sizes of structures that must be laid
4922 * out in specific ways for hardware access.
4923 */
4924 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4925 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4926 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4927 /* xhci_device_control has eight fields, and also
4928 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4929 */
98441973
SS
4930 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4931 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4932 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4933 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4934 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4935 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4936 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
66d4eadd 4937 return 0;
3429e91a
SAS
4938unreg_pci:
4939 xhci_unregister_pci();
4940 return retval;
66d4eadd
SS
4941}
4942module_init(xhci_hcd_init);
4943
4944static void __exit xhci_hcd_cleanup(void)
4945{
66d4eadd 4946 xhci_unregister_pci();
3429e91a 4947 xhci_unregister_plat();
66d4eadd
SS
4948}
4949module_exit(xhci_hcd_cleanup);