]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci.c
usb: xhci: fix return value of xhci_setup_device()
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci.c
CommitLineData
66d4eadd
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
43b86af8 23#include <linux/pci.h>
66d4eadd 24#include <linux/irq.h>
8df75f42 25#include <linux/log2.h>
66d4eadd 26#include <linux/module.h>
b0567b3f 27#include <linux/moduleparam.h>
5a0e3ad6 28#include <linux/slab.h>
71c731a2 29#include <linux/dmi.h>
008eb957 30#include <linux/dma-mapping.h>
66d4eadd
SS
31
32#include "xhci.h"
84a99f6f 33#include "xhci-trace.h"
0cbd4b34 34#include "xhci-mtk.h"
66d4eadd
SS
35
36#define DRIVER_AUTHOR "Sarah Sharp"
37#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
38
a1377e53
LB
39#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
40
b0567b3f
SS
41/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
42static int link_quirk;
43module_param(link_quirk, int, S_IRUGO | S_IWUSR);
44MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
45
4e6a1ee7
TI
46static unsigned int quirks;
47module_param(quirks, uint, S_IRUGO);
48MODULE_PARM_DESC(quirks, "Bit flags for quirks to be enabled as default");
49
66d4eadd
SS
50/* TODO: copied from ehci-hcd.c - can this be refactored? */
51/*
2611bd18 52 * xhci_handshake - spin reading hc until handshake completes or fails
66d4eadd
SS
53 * @ptr: address of hc register to be read
54 * @mask: bits to look at in result of read
55 * @done: value of those bits when handshake succeeds
56 * @usec: timeout in microseconds
57 *
58 * Returns negative errno, or zero on success
59 *
60 * Success happens when the "mask" bits have the specified value (hardware
61 * handshake done). There are two failure modes: "usec" have passed (major
62 * hardware flakeout), or the register reads as all-ones (hardware removed).
63 */
dc0b177c 64int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec)
66d4eadd
SS
65{
66 u32 result;
67
68 do {
b0ba9720 69 result = readl(ptr);
66d4eadd
SS
70 if (result == ~(u32)0) /* card removed */
71 return -ENODEV;
72 result &= mask;
73 if (result == done)
74 return 0;
75 udelay(1);
76 usec--;
77 } while (usec > 0);
78 return -ETIMEDOUT;
79}
80
81/*
4f0f0bae 82 * Disable interrupts and begin the xHCI halting process.
66d4eadd 83 */
4f0f0bae 84void xhci_quiesce(struct xhci_hcd *xhci)
66d4eadd
SS
85{
86 u32 halted;
87 u32 cmd;
88 u32 mask;
89
66d4eadd 90 mask = ~(XHCI_IRQS);
b0ba9720 91 halted = readl(&xhci->op_regs->status) & STS_HALT;
66d4eadd
SS
92 if (!halted)
93 mask &= ~CMD_RUN;
94
b0ba9720 95 cmd = readl(&xhci->op_regs->command);
66d4eadd 96 cmd &= mask;
204b7793 97 writel(cmd, &xhci->op_regs->command);
4f0f0bae
SS
98}
99
100/*
101 * Force HC into halt state.
102 *
103 * Disable any IRQs and clear the run/stop bit.
104 * HC will complete any current and actively pipelined transactions, and
bdfca502 105 * should halt within 16 ms of the run/stop bit being cleared.
4f0f0bae 106 * Read HC Halted bit in the status register to see when the HC is finished.
4f0f0bae
SS
107 */
108int xhci_halt(struct xhci_hcd *xhci)
109{
c6cc27c7 110 int ret;
d195fcff 111 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Halt the HC");
4f0f0bae 112 xhci_quiesce(xhci);
66d4eadd 113
dc0b177c 114 ret = xhci_handshake(&xhci->op_regs->status,
66d4eadd 115 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
99154fd3
MN
116 if (ret) {
117 xhci_warn(xhci, "Host halt failed, %d\n", ret);
118 return ret;
119 }
120 xhci->xhc_state |= XHCI_STATE_HALTED;
121 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
c6cc27c7 122 return ret;
66d4eadd
SS
123}
124
ed07453f
SS
125/*
126 * Set the run bit and wait for the host to be running.
127 */
8212a49d 128static int xhci_start(struct xhci_hcd *xhci)
ed07453f
SS
129{
130 u32 temp;
131 int ret;
132
b0ba9720 133 temp = readl(&xhci->op_regs->command);
ed07453f 134 temp |= (CMD_RUN);
d195fcff 135 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Turn on HC, cmd = 0x%x.",
ed07453f 136 temp);
204b7793 137 writel(temp, &xhci->op_regs->command);
ed07453f
SS
138
139 /*
140 * Wait for the HCHalted Status bit to be 0 to indicate the host is
141 * running.
142 */
dc0b177c 143 ret = xhci_handshake(&xhci->op_regs->status,
ed07453f
SS
144 STS_HALT, 0, XHCI_MAX_HALT_USEC);
145 if (ret == -ETIMEDOUT)
146 xhci_err(xhci, "Host took too long to start, "
147 "waited %u microseconds.\n",
148 XHCI_MAX_HALT_USEC);
c6cc27c7 149 if (!ret)
98d74f9c
MN
150 /* clear state flags. Including dying, halted or removing */
151 xhci->xhc_state = 0;
e5bfeab0 152
ed07453f
SS
153 return ret;
154}
155
66d4eadd 156/*
ac04e6ff 157 * Reset a halted HC.
66d4eadd
SS
158 *
159 * This resets pipelines, timers, counters, state machines, etc.
160 * Transactions will be terminated immediately, and operational registers
161 * will be set to their defaults.
162 */
163int xhci_reset(struct xhci_hcd *xhci)
164{
165 u32 command;
166 u32 state;
f370b996 167 int ret, i;
66d4eadd 168
b0ba9720 169 state = readl(&xhci->op_regs->status);
c11ae038
MN
170
171 if (state == ~(u32)0) {
172 xhci_warn(xhci, "Host not accessible, reset failed.\n");
173 return -ENODEV;
174 }
175
d3512f63
SS
176 if ((state & STS_HALT) == 0) {
177 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
178 return 0;
179 }
66d4eadd 180
d195fcff 181 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "// Reset the HC");
b0ba9720 182 command = readl(&xhci->op_regs->command);
66d4eadd 183 command |= CMD_RESET;
204b7793 184 writel(command, &xhci->op_regs->command);
66d4eadd 185
a5964396
RM
186 /* Existing Intel xHCI controllers require a delay of 1 mS,
187 * after setting the CMD_RESET bit, and before accessing any
188 * HC registers. This allows the HC to complete the
189 * reset operation and be ready for HC register access.
190 * Without this delay, the subsequent HC register access,
191 * may result in a system hang very rarely.
192 */
193 if (xhci->quirks & XHCI_INTEL_HOST)
194 udelay(1000);
195
dc0b177c 196 ret = xhci_handshake(&xhci->op_regs->command,
22ceac19 197 CMD_RESET, 0, 10 * 1000 * 1000);
2d62f3ee
SS
198 if (ret)
199 return ret;
200
d195fcff
XR
201 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
202 "Wait for controller to be ready for doorbell rings");
2d62f3ee
SS
203 /*
204 * xHCI cannot write to any doorbells or operational registers other
205 * than status until the "Controller Not Ready" flag is cleared.
206 */
dc0b177c 207 ret = xhci_handshake(&xhci->op_regs->status,
22ceac19 208 STS_CNR, 0, 10 * 1000 * 1000);
f370b996
AX
209
210 for (i = 0; i < 2; ++i) {
211 xhci->bus_state[i].port_c_suspend = 0;
212 xhci->bus_state[i].suspended_ports = 0;
213 xhci->bus_state[i].resuming_ports = 0;
214 }
215
216 return ret;
66d4eadd
SS
217}
218
421aa841
SAS
219#ifdef CONFIG_PCI
220static int xhci_free_msi(struct xhci_hcd *xhci)
43b86af8
DN
221{
222 int i;
43b86af8 223
421aa841
SAS
224 if (!xhci->msix_entries)
225 return -EINVAL;
43b86af8 226
421aa841
SAS
227 for (i = 0; i < xhci->msix_count; i++)
228 if (xhci->msix_entries[i].vector)
229 free_irq(xhci->msix_entries[i].vector,
230 xhci_to_hcd(xhci));
231 return 0;
43b86af8
DN
232}
233
234/*
235 * Set up MSI
236 */
237static int xhci_setup_msi(struct xhci_hcd *xhci)
66d4eadd
SS
238{
239 int ret;
43b86af8
DN
240 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
241
242 ret = pci_enable_msi(pdev);
243 if (ret) {
d195fcff
XR
244 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
245 "failed to allocate MSI entry");
43b86af8
DN
246 return ret;
247 }
248
851ec164 249 ret = request_irq(pdev->irq, xhci_msi_irq,
43b86af8
DN
250 0, "xhci_hcd", xhci_to_hcd(xhci));
251 if (ret) {
d195fcff
XR
252 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
253 "disable MSI interrupt");
43b86af8
DN
254 pci_disable_msi(pdev);
255 }
256
257 return ret;
258}
259
421aa841
SAS
260/*
261 * Free IRQs
262 * free all IRQs request
263 */
264static void xhci_free_irq(struct xhci_hcd *xhci)
265{
266 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
267 int ret;
268
269 /* return if using legacy interrupt */
cd70469d 270 if (xhci_to_hcd(xhci)->irq > 0)
421aa841
SAS
271 return;
272
273 ret = xhci_free_msi(xhci);
274 if (!ret)
275 return;
cd70469d 276 if (pdev->irq > 0)
421aa841
SAS
277 free_irq(pdev->irq, xhci_to_hcd(xhci));
278
279 return;
280}
281
43b86af8
DN
282/*
283 * Set up MSI-X
284 */
285static int xhci_setup_msix(struct xhci_hcd *xhci)
286{
287 int i, ret = 0;
0029227f
AX
288 struct usb_hcd *hcd = xhci_to_hcd(xhci);
289 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 290
43b86af8
DN
291 /*
292 * calculate number of msi-x vectors supported.
293 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
294 * with max number of interrupters based on the xhci HCSPARAMS1.
295 * - num_online_cpus: maximum msi-x vectors per CPUs core.
296 * Add additional 1 vector to ensure always available interrupt.
297 */
298 xhci->msix_count = min(num_online_cpus() + 1,
299 HCS_MAX_INTRS(xhci->hcs_params1));
300
301 xhci->msix_entries =
302 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
86871975 303 GFP_KERNEL);
f4c46f11 304 if (!xhci->msix_entries)
66d4eadd 305 return -ENOMEM;
43b86af8
DN
306
307 for (i = 0; i < xhci->msix_count; i++) {
308 xhci->msix_entries[i].entry = i;
309 xhci->msix_entries[i].vector = 0;
310 }
66d4eadd 311
a62445ae 312 ret = pci_enable_msix_exact(pdev, xhci->msix_entries, xhci->msix_count);
66d4eadd 313 if (ret) {
d195fcff
XR
314 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
315 "Failed to enable MSI-X");
66d4eadd
SS
316 goto free_entries;
317 }
318
43b86af8
DN
319 for (i = 0; i < xhci->msix_count; i++) {
320 ret = request_irq(xhci->msix_entries[i].vector,
851ec164 321 xhci_msi_irq,
43b86af8
DN
322 0, "xhci_hcd", xhci_to_hcd(xhci));
323 if (ret)
324 goto disable_msix;
66d4eadd 325 }
43b86af8 326
0029227f 327 hcd->msix_enabled = 1;
43b86af8 328 return ret;
66d4eadd
SS
329
330disable_msix:
d195fcff 331 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "disable MSI-X interrupt");
43b86af8 332 xhci_free_irq(xhci);
66d4eadd
SS
333 pci_disable_msix(pdev);
334free_entries:
335 kfree(xhci->msix_entries);
336 xhci->msix_entries = NULL;
337 return ret;
338}
339
66d4eadd
SS
340/* Free any IRQs and disable MSI-X */
341static void xhci_cleanup_msix(struct xhci_hcd *xhci)
342{
0029227f
AX
343 struct usb_hcd *hcd = xhci_to_hcd(xhci);
344 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
66d4eadd 345
9005355a
JP
346 if (xhci->quirks & XHCI_PLAT)
347 return;
348
43b86af8
DN
349 xhci_free_irq(xhci);
350
351 if (xhci->msix_entries) {
352 pci_disable_msix(pdev);
353 kfree(xhci->msix_entries);
354 xhci->msix_entries = NULL;
355 } else {
356 pci_disable_msi(pdev);
357 }
358
0029227f 359 hcd->msix_enabled = 0;
43b86af8 360 return;
66d4eadd 361}
66d4eadd 362
d5c82feb 363static void __maybe_unused xhci_msix_sync_irqs(struct xhci_hcd *xhci)
421aa841
SAS
364{
365 int i;
366
367 if (xhci->msix_entries) {
368 for (i = 0; i < xhci->msix_count; i++)
369 synchronize_irq(xhci->msix_entries[i].vector);
370 }
371}
372
373static int xhci_try_enable_msi(struct usb_hcd *hcd)
374{
375 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
52fb6125 376 struct pci_dev *pdev;
421aa841
SAS
377 int ret;
378
52fb6125
SS
379 /* The xhci platform device has set up IRQs through usb_add_hcd. */
380 if (xhci->quirks & XHCI_PLAT)
381 return 0;
382
383 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
421aa841
SAS
384 /*
385 * Some Fresco Logic host controllers advertise MSI, but fail to
386 * generate interrupts. Don't even try to enable MSI.
387 */
388 if (xhci->quirks & XHCI_BROKEN_MSI)
00eed9c8 389 goto legacy_irq;
421aa841
SAS
390
391 /* unregister the legacy interrupt */
392 if (hcd->irq)
393 free_irq(hcd->irq, hcd);
cd70469d 394 hcd->irq = 0;
421aa841
SAS
395
396 ret = xhci_setup_msix(xhci);
397 if (ret)
398 /* fall back to msi*/
399 ret = xhci_setup_msi(xhci);
400
401 if (!ret)
cd70469d 402 /* hcd->irq is 0, we have MSI */
421aa841
SAS
403 return 0;
404
68d07f64
SS
405 if (!pdev->irq) {
406 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
407 return -EINVAL;
408 }
409
00eed9c8 410 legacy_irq:
79699437
AH
411 if (!strlen(hcd->irq_descr))
412 snprintf(hcd->irq_descr, sizeof(hcd->irq_descr), "%s:usb%d",
413 hcd->driver->description, hcd->self.busnum);
414
421aa841
SAS
415 /* fall back to legacy interrupt*/
416 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
417 hcd->irq_descr, hcd);
418 if (ret) {
419 xhci_err(xhci, "request interrupt %d failed\n",
420 pdev->irq);
421 return ret;
422 }
423 hcd->irq = pdev->irq;
424 return 0;
425}
426
427#else
428
01bb59eb 429static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
421aa841
SAS
430{
431 return 0;
432}
433
01bb59eb 434static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
421aa841
SAS
435{
436}
437
01bb59eb 438static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
421aa841
SAS
439{
440}
441
442#endif
443
71c731a2
AC
444static void compliance_mode_recovery(unsigned long arg)
445{
446 struct xhci_hcd *xhci;
447 struct usb_hcd *hcd;
448 u32 temp;
449 int i;
450
451 xhci = (struct xhci_hcd *)arg;
452
453 for (i = 0; i < xhci->num_usb3_ports; i++) {
b0ba9720 454 temp = readl(xhci->usb3_ports[i]);
71c731a2
AC
455 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
456 /*
457 * Compliance Mode Detected. Letting USB Core
458 * handle the Warm Reset
459 */
4bdfe4c3
XR
460 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
461 "Compliance mode detected->port %d",
71c731a2 462 i + 1);
4bdfe4c3
XR
463 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
464 "Attempting compliance mode recovery");
71c731a2
AC
465 hcd = xhci->shared_hcd;
466
467 if (hcd->state == HC_STATE_SUSPENDED)
468 usb_hcd_resume_root_hub(hcd);
469
470 usb_hcd_poll_rh_status(hcd);
471 }
472 }
473
474 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
475 mod_timer(&xhci->comp_mode_recovery_timer,
476 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
477}
478
479/*
480 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
481 * that causes ports behind that hardware to enter compliance mode sometimes.
482 * The quirk creates a timer that polls every 2 seconds the link state of
483 * each host controller's port and recovers it by issuing a Warm reset
484 * if Compliance mode is detected, otherwise the port will become "dead" (no
485 * device connections or disconnections will be detected anymore). Becasue no
486 * status event is generated when entering compliance mode (per xhci spec),
487 * this quirk is needed on systems that have the failing hardware installed.
488 */
489static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
490{
491 xhci->port_status_u0 = 0;
fc8abe02
JL
492 setup_timer(&xhci->comp_mode_recovery_timer,
493 compliance_mode_recovery, (unsigned long)xhci);
71c731a2
AC
494 xhci->comp_mode_recovery_timer.expires = jiffies +
495 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
496
71c731a2 497 add_timer(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
498 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
499 "Compliance mode recovery timer initialized");
71c731a2
AC
500}
501
502/*
503 * This function identifies the systems that have installed the SN65LVPE502CP
504 * USB3.0 re-driver and that need the Compliance Mode Quirk.
505 * Systems:
506 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
507 */
e1cd9727 508static bool xhci_compliance_mode_recovery_timer_quirk_check(void)
71c731a2
AC
509{
510 const char *dmi_product_name, *dmi_sys_vendor;
511
512 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
513 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
457a73d3
VG
514 if (!dmi_product_name || !dmi_sys_vendor)
515 return false;
71c731a2
AC
516
517 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
518 return false;
519
520 if (strstr(dmi_product_name, "Z420") ||
521 strstr(dmi_product_name, "Z620") ||
47080974 522 strstr(dmi_product_name, "Z820") ||
b0e4e606 523 strstr(dmi_product_name, "Z1 Workstation"))
71c731a2
AC
524 return true;
525
526 return false;
527}
528
529static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
530{
531 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
532}
533
534
66d4eadd
SS
535/*
536 * Initialize memory for HCD and xHC (one-time init).
537 *
538 * Program the PAGESIZE register, initialize the device context array, create
539 * device contexts (?), set up a command ring segment (or two?), create event
540 * ring (one for now).
541 */
542int xhci_init(struct usb_hcd *hcd)
543{
544 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
545 int retval = 0;
546
d195fcff 547 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_init");
66d4eadd 548 spin_lock_init(&xhci->lock);
d7826599 549 if (xhci->hci_version == 0x95 && link_quirk) {
4bdfe4c3
XR
550 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
551 "QUIRK: Not clearing Link TRB chain bits.");
b0567b3f
SS
552 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
553 } else {
d195fcff
XR
554 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
555 "xHCI doesn't need link TRB QUIRK");
b0567b3f 556 }
66d4eadd 557 retval = xhci_mem_init(xhci, GFP_KERNEL);
d195fcff 558 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "Finished xhci_init");
66d4eadd 559
71c731a2 560 /* Initializing Compliance Mode Recovery Data If Needed */
c3897aa5 561 if (xhci_compliance_mode_recovery_timer_quirk_check()) {
71c731a2
AC
562 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
563 compliance_mode_recovery_timer_init(xhci);
564 }
565
66d4eadd
SS
566 return retval;
567}
568
7f84eef0
SS
569/*-------------------------------------------------------------------------*/
570
7f84eef0 571
f6ff0ac8
SS
572static int xhci_run_finished(struct xhci_hcd *xhci)
573{
574 if (xhci_start(xhci)) {
575 xhci_halt(xhci);
576 return -ENODEV;
577 }
578 xhci->shared_hcd->state = HC_STATE_RUNNING;
c181bc5b 579 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
f6ff0ac8
SS
580
581 if (xhci->quirks & XHCI_NEC_HOST)
582 xhci_ring_cmd_db(xhci);
583
d195fcff
XR
584 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
585 "Finished xhci_run for USB3 roothub");
f6ff0ac8
SS
586 return 0;
587}
588
66d4eadd
SS
589/*
590 * Start the HC after it was halted.
591 *
592 * This function is called by the USB core when the HC driver is added.
593 * Its opposite is xhci_stop().
594 *
595 * xhci_init() must be called once before this function can be called.
596 * Reset the HC, enable device slot contexts, program DCBAAP, and
597 * set command ring pointer and event ring pointer.
598 *
599 * Setup MSI-X vectors and enable interrupts.
600 */
601int xhci_run(struct usb_hcd *hcd)
602{
603 u32 temp;
8e595a5d 604 u64 temp_64;
3fd1ec58 605 int ret;
66d4eadd 606 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
66d4eadd 607
f6ff0ac8
SS
608 /* Start the xHCI host controller running only after the USB 2.0 roothub
609 * is setup.
610 */
66d4eadd 611
0f2a7930 612 hcd->uses_new_polling = 1;
f6ff0ac8
SS
613 if (!usb_hcd_is_primary_hcd(hcd))
614 return xhci_run_finished(xhci);
0f2a7930 615
d195fcff 616 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "xhci_run");
43b86af8 617
3fd1ec58 618 ret = xhci_try_enable_msi(hcd);
43b86af8 619 if (ret)
3fd1ec58 620 return ret;
66d4eadd 621
66e49d87
SS
622 xhci_dbg(xhci, "Command ring memory map follows:\n");
623 xhci_debug_ring(xhci, xhci->cmd_ring);
624 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
625 xhci_dbg_cmd_ptrs(xhci);
626
627 xhci_dbg(xhci, "ERST memory map follows:\n");
628 xhci_dbg_erst(xhci, &xhci->erst);
629 xhci_dbg(xhci, "Event ring:\n");
630 xhci_debug_ring(xhci, xhci->event_ring);
631 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
f7b2e403 632 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
66e49d87 633 temp_64 &= ~ERST_PTR_MASK;
d195fcff
XR
634 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
635 "ERST deq = 64'h%0lx", (long unsigned int) temp_64);
66e49d87 636
d195fcff
XR
637 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
638 "// Set the interrupt modulation register");
b0ba9720 639 temp = readl(&xhci->ir_set->irq_control);
a4d88302 640 temp &= ~ER_IRQ_INTERVAL_MASK;
0cbd4b34
CY
641 /*
642 * the increment interval is 8 times as much as that defined
643 * in xHCI spec on MTK's controller
644 */
645 temp |= (u32) ((xhci->quirks & XHCI_MTK_HOST) ? 20 : 160);
204b7793 646 writel(temp, &xhci->ir_set->irq_control);
66d4eadd
SS
647
648 /* Set the HCD state before we enable the irqs */
b0ba9720 649 temp = readl(&xhci->op_regs->command);
66d4eadd 650 temp |= (CMD_EIE);
d195fcff
XR
651 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
652 "// Enable interrupts, cmd = 0x%x.", temp);
204b7793 653 writel(temp, &xhci->op_regs->command);
66d4eadd 654
b0ba9720 655 temp = readl(&xhci->ir_set->irq_pending);
d195fcff
XR
656 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
657 "// Enabling event ring interrupter %p by writing 0x%x to irq_pending",
700e2052 658 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
204b7793 659 writel(ER_IRQ_ENABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 660 xhci_print_ir_set(xhci, 0);
66d4eadd 661
ddba5cd0
MN
662 if (xhci->quirks & XHCI_NEC_HOST) {
663 struct xhci_command *command;
664 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
665 if (!command)
666 return -ENOMEM;
667 xhci_queue_vendor_command(xhci, command, 0, 0, 0,
0238634d 668 TRB_TYPE(TRB_NEC_GET_FW));
ddba5cd0 669 }
d195fcff
XR
670 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
671 "Finished xhci_run for USB2 roothub");
f6ff0ac8
SS
672 return 0;
673}
436e8c7d 674EXPORT_SYMBOL_GPL(xhci_run);
ed07453f 675
66d4eadd
SS
676/*
677 * Stop xHCI driver.
678 *
679 * This function is called by the USB core when the HC driver is removed.
680 * Its opposite is xhci_run().
681 *
682 * Disable device contexts, disable IRQs, and quiesce the HC.
683 * Reset the HC, finish any completed transactions, and cleanup memory.
684 */
685void xhci_stop(struct usb_hcd *hcd)
686{
687 u32 temp;
688 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
689
8c24d6d7 690 mutex_lock(&xhci->mutex);
8c24d6d7 691
27a41a83
GKB
692 if (!(xhci->xhc_state & XHCI_STATE_HALTED)) {
693 spin_lock_irq(&xhci->lock);
694
695 xhci->xhc_state |= XHCI_STATE_HALTED;
696 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
697 xhci_halt(xhci);
698 xhci_reset(xhci);
27a41a83
GKB
699 spin_unlock_irq(&xhci->lock);
700 }
701
702 if (!usb_hcd_is_primary_hcd(hcd)) {
703 mutex_unlock(&xhci->mutex);
704 return;
705 }
66d4eadd 706
40a9fb17
ZR
707 xhci_cleanup_msix(xhci);
708
71c731a2
AC
709 /* Deleting Compliance Mode Recovery Timer */
710 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
58b1d799 711 (!(xhci_all_ports_seen_u0(xhci)))) {
71c731a2 712 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
713 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
714 "%s: compliance mode recovery timer deleted",
58b1d799
TC
715 __func__);
716 }
71c731a2 717
c41136b0
AX
718 if (xhci->quirks & XHCI_AMD_PLL_FIX)
719 usb_amd_dev_put();
720
d195fcff
XR
721 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
722 "// Disabling event ring interrupts");
b0ba9720 723 temp = readl(&xhci->op_regs->status);
204b7793 724 writel(temp & ~STS_EINT, &xhci->op_regs->status);
b0ba9720 725 temp = readl(&xhci->ir_set->irq_pending);
204b7793 726 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 727 xhci_print_ir_set(xhci, 0);
66d4eadd 728
d195fcff 729 xhci_dbg_trace(xhci, trace_xhci_dbg_init, "cleaning up memory");
66d4eadd 730 xhci_mem_cleanup(xhci);
d195fcff
XR
731 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
732 "xhci_stop completed - status = %x",
b0ba9720 733 readl(&xhci->op_regs->status));
85ac90f8 734 mutex_unlock(&xhci->mutex);
66d4eadd
SS
735}
736
737/*
738 * Shutdown HC (not bus-specific)
739 *
740 * This is called when the machine is rebooting or halting. We assume that the
741 * machine will be powered off, and the HC's internal state will be reset.
742 * Don't bother to free memory.
f6ff0ac8
SS
743 *
744 * This will only ever be called with the main usb_hcd (the USB3 roothub).
66d4eadd
SS
745 */
746void xhci_shutdown(struct usb_hcd *hcd)
747{
748 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
749
052c7f9f 750 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
e95829f4
SS
751 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
752
66d4eadd
SS
753 spin_lock_irq(&xhci->lock);
754 xhci_halt(xhci);
638298dc
TI
755 /* Workaround for spurious wakeups at shutdown with HSW */
756 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
757 xhci_reset(xhci);
43b86af8 758 spin_unlock_irq(&xhci->lock);
66d4eadd 759
40a9fb17
ZR
760 xhci_cleanup_msix(xhci);
761
d195fcff
XR
762 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
763 "xhci_shutdown completed - status = %x",
b0ba9720 764 readl(&xhci->op_regs->status));
638298dc
TI
765
766 /* Yet another workaround for spurious wakeups at shutdown with HSW */
767 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
768 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
66d4eadd
SS
769}
770
b5b5c3ac 771#ifdef CONFIG_PM
5535b1d5
AX
772static void xhci_save_registers(struct xhci_hcd *xhci)
773{
b0ba9720
XR
774 xhci->s3.command = readl(&xhci->op_regs->command);
775 xhci->s3.dev_nt = readl(&xhci->op_regs->dev_notification);
f7b2e403 776 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
b0ba9720
XR
777 xhci->s3.config_reg = readl(&xhci->op_regs->config_reg);
778 xhci->s3.erst_size = readl(&xhci->ir_set->erst_size);
f7b2e403
SS
779 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
780 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
b0ba9720
XR
781 xhci->s3.irq_pending = readl(&xhci->ir_set->irq_pending);
782 xhci->s3.irq_control = readl(&xhci->ir_set->irq_control);
5535b1d5
AX
783}
784
785static void xhci_restore_registers(struct xhci_hcd *xhci)
786{
204b7793
XR
787 writel(xhci->s3.command, &xhci->op_regs->command);
788 writel(xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
477632df 789 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
204b7793
XR
790 writel(xhci->s3.config_reg, &xhci->op_regs->config_reg);
791 writel(xhci->s3.erst_size, &xhci->ir_set->erst_size);
477632df
SS
792 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
793 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
204b7793
XR
794 writel(xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
795 writel(xhci->s3.irq_control, &xhci->ir_set->irq_control);
5535b1d5
AX
796}
797
89821320
SS
798static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
799{
800 u64 val_64;
801
802 /* step 2: initialize command ring buffer */
f7b2e403 803 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
89821320
SS
804 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
805 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
806 xhci->cmd_ring->dequeue) &
807 (u64) ~CMD_RING_RSVD_BITS) |
808 xhci->cmd_ring->cycle_state;
d195fcff
XR
809 xhci_dbg_trace(xhci, trace_xhci_dbg_init,
810 "// Setting command ring address to 0x%llx",
89821320 811 (long unsigned long) val_64);
477632df 812 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
89821320
SS
813}
814
815/*
816 * The whole command ring must be cleared to zero when we suspend the host.
817 *
818 * The host doesn't save the command ring pointer in the suspend well, so we
819 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
820 * aligned, because of the reserved bits in the command ring dequeue pointer
821 * register. Therefore, we can't just set the dequeue pointer back in the
822 * middle of the ring (TRBs are 16-byte aligned).
823 */
824static void xhci_clear_command_ring(struct xhci_hcd *xhci)
825{
826 struct xhci_ring *ring;
827 struct xhci_segment *seg;
828
829 ring = xhci->cmd_ring;
830 seg = ring->deq_seg;
831 do {
158886cd
AX
832 memset(seg->trbs, 0,
833 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
834 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
835 cpu_to_le32(~TRB_CYCLE);
89821320
SS
836 seg = seg->next;
837 } while (seg != ring->deq_seg);
838
839 /* Reset the software enqueue and dequeue pointers */
840 ring->deq_seg = ring->first_seg;
841 ring->dequeue = ring->first_seg->trbs;
842 ring->enq_seg = ring->deq_seg;
843 ring->enqueue = ring->dequeue;
844
b008df60 845 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
89821320
SS
846 /*
847 * Ring is now zeroed, so the HW should look for change of ownership
848 * when the cycle bit is set to 1.
849 */
850 ring->cycle_state = 1;
851
852 /*
853 * Reset the hardware dequeue pointer.
854 * Yes, this will need to be re-written after resume, but we're paranoid
855 * and want to make sure the hardware doesn't access bogus memory
856 * because, say, the BIOS or an SMI started the host without changing
857 * the command ring pointers.
858 */
859 xhci_set_cmd_ring_deq(xhci);
860}
861
a1377e53
LB
862static void xhci_disable_port_wake_on_bits(struct xhci_hcd *xhci)
863{
864 int port_index;
865 __le32 __iomem **port_array;
866 unsigned long flags;
867 u32 t1, t2;
868
869 spin_lock_irqsave(&xhci->lock, flags);
870
871 /* disble usb3 ports Wake bits*/
872 port_index = xhci->num_usb3_ports;
873 port_array = xhci->usb3_ports;
874 while (port_index--) {
875 t1 = readl(port_array[port_index]);
876 t1 = xhci_port_state_to_neutral(t1);
877 t2 = t1 & ~PORT_WAKE_BITS;
878 if (t1 != t2)
879 writel(t2, port_array[port_index]);
880 }
881
882 /* disble usb2 ports Wake bits*/
883 port_index = xhci->num_usb2_ports;
884 port_array = xhci->usb2_ports;
885 while (port_index--) {
886 t1 = readl(port_array[port_index]);
887 t1 = xhci_port_state_to_neutral(t1);
888 t2 = t1 & ~PORT_WAKE_BITS;
889 if (t1 != t2)
890 writel(t2, port_array[port_index]);
891 }
892
893 spin_unlock_irqrestore(&xhci->lock, flags);
894}
895
5535b1d5
AX
896/*
897 * Stop HC (not bus-specific)
898 *
899 * This is called when the machine transition into S3/S4 mode.
900 *
901 */
a1377e53 902int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup)
5535b1d5
AX
903{
904 int rc = 0;
455f5892 905 unsigned int delay = XHCI_MAX_HALT_USEC;
5535b1d5
AX
906 struct usb_hcd *hcd = xhci_to_hcd(xhci);
907 u32 command;
908
9fa733f2
RQ
909 if (!hcd->state)
910 return 0;
911
77b84767
FB
912 if (hcd->state != HC_STATE_SUSPENDED ||
913 xhci->shared_hcd->state != HC_STATE_SUSPENDED)
914 return -EINVAL;
915
a1377e53
LB
916 /* Clear root port wake on bits if wakeup not allowed. */
917 if (!do_wakeup)
918 xhci_disable_port_wake_on_bits(xhci);
919
c52804a4
SS
920 /* Don't poll the roothubs on bus suspend. */
921 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
922 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
923 del_timer_sync(&hcd->rh_timer);
14e61a1b
AC
924 clear_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
925 del_timer_sync(&xhci->shared_hcd->rh_timer);
c52804a4 926
5535b1d5
AX
927 spin_lock_irq(&xhci->lock);
928 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
b3209379 929 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
5535b1d5
AX
930 /* step 1: stop endpoint */
931 /* skipped assuming that port suspend has done */
932
933 /* step 2: clear Run/Stop bit */
b0ba9720 934 command = readl(&xhci->op_regs->command);
5535b1d5 935 command &= ~CMD_RUN;
204b7793 936 writel(command, &xhci->op_regs->command);
455f5892
ON
937
938 /* Some chips from Fresco Logic need an extraordinary delay */
939 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
940
dc0b177c 941 if (xhci_handshake(&xhci->op_regs->status,
455f5892 942 STS_HALT, STS_HALT, delay)) {
5535b1d5
AX
943 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
944 spin_unlock_irq(&xhci->lock);
945 return -ETIMEDOUT;
946 }
89821320 947 xhci_clear_command_ring(xhci);
5535b1d5
AX
948
949 /* step 3: save registers */
950 xhci_save_registers(xhci);
951
952 /* step 4: set CSS flag */
b0ba9720 953 command = readl(&xhci->op_regs->command);
5535b1d5 954 command |= CMD_CSS;
204b7793 955 writel(command, &xhci->op_regs->command);
dc0b177c 956 if (xhci_handshake(&xhci->op_regs->status,
2611bd18 957 STS_SAVE, 0, 10 * 1000)) {
622eb783 958 xhci_warn(xhci, "WARN: xHC save state timeout\n");
5535b1d5
AX
959 spin_unlock_irq(&xhci->lock);
960 return -ETIMEDOUT;
961 }
5535b1d5
AX
962 spin_unlock_irq(&xhci->lock);
963
71c731a2
AC
964 /*
965 * Deleting Compliance Mode Recovery Timer because the xHCI Host
966 * is about to be suspended.
967 */
968 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
969 (!(xhci_all_ports_seen_u0(xhci)))) {
970 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
971 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
972 "%s: compliance mode recovery timer deleted",
58b1d799 973 __func__);
71c731a2
AC
974 }
975
0029227f
AX
976 /* step 5: remove core well power */
977 /* synchronize irq when using MSI-X */
421aa841 978 xhci_msix_sync_irqs(xhci);
0029227f 979
5535b1d5
AX
980 return rc;
981}
436e8c7d 982EXPORT_SYMBOL_GPL(xhci_suspend);
5535b1d5
AX
983
984/*
985 * start xHC (not bus-specific)
986 *
987 * This is called when the machine transition from S3/S4 mode.
988 *
989 */
990int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
991{
d6236f6d 992 u32 command, temp = 0, status;
5535b1d5 993 struct usb_hcd *hcd = xhci_to_hcd(xhci);
65b22f93 994 struct usb_hcd *secondary_hcd;
f69e3120 995 int retval = 0;
77df9e0b 996 bool comp_timer_running = false;
5535b1d5 997
9fa733f2
RQ
998 if (!hcd->state)
999 return 0;
1000
f6ff0ac8 1001 /* Wait a bit if either of the roothubs need to settle from the
25985edc 1002 * transition into bus suspend.
20b67cf5 1003 */
f6ff0ac8
SS
1004 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
1005 time_before(jiffies,
1006 xhci->bus_state[1].next_statechange))
5535b1d5
AX
1007 msleep(100);
1008
f69e3120
AS
1009 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1010 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
1011
5535b1d5 1012 spin_lock_irq(&xhci->lock);
c877b3b2
ML
1013 if (xhci->quirks & XHCI_RESET_ON_RESUME)
1014 hibernated = true;
5535b1d5
AX
1015
1016 if (!hibernated) {
1017 /* step 1: restore register */
1018 xhci_restore_registers(xhci);
1019 /* step 2: initialize command ring buffer */
89821320 1020 xhci_set_cmd_ring_deq(xhci);
5535b1d5
AX
1021 /* step 3: restore state and start state*/
1022 /* step 3: set CRS flag */
b0ba9720 1023 command = readl(&xhci->op_regs->command);
5535b1d5 1024 command |= CMD_CRS;
204b7793 1025 writel(command, &xhci->op_regs->command);
dc0b177c 1026 if (xhci_handshake(&xhci->op_regs->status,
622eb783
AX
1027 STS_RESTORE, 0, 10 * 1000)) {
1028 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
5535b1d5
AX
1029 spin_unlock_irq(&xhci->lock);
1030 return -ETIMEDOUT;
1031 }
b0ba9720 1032 temp = readl(&xhci->op_regs->status);
5535b1d5
AX
1033 }
1034
1035 /* If restore operation fails, re-initialize the HC during resume */
1036 if ((temp & STS_SRE) || hibernated) {
77df9e0b
TC
1037
1038 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1039 !(xhci_all_ports_seen_u0(xhci))) {
1040 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
1041 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1042 "Compliance Mode Recovery Timer deleted!");
77df9e0b
TC
1043 }
1044
fedd383e
SS
1045 /* Let the USB core know _both_ roothubs lost power. */
1046 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1047 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
5535b1d5
AX
1048
1049 xhci_dbg(xhci, "Stop HCD\n");
1050 xhci_halt(xhci);
1051 xhci_reset(xhci);
5535b1d5 1052 spin_unlock_irq(&xhci->lock);
0029227f 1053 xhci_cleanup_msix(xhci);
5535b1d5 1054
5535b1d5 1055 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
b0ba9720 1056 temp = readl(&xhci->op_regs->status);
204b7793 1057 writel(temp & ~STS_EINT, &xhci->op_regs->status);
b0ba9720 1058 temp = readl(&xhci->ir_set->irq_pending);
204b7793 1059 writel(ER_IRQ_DISABLE(temp), &xhci->ir_set->irq_pending);
09ece30e 1060 xhci_print_ir_set(xhci, 0);
5535b1d5
AX
1061
1062 xhci_dbg(xhci, "cleaning up memory\n");
1063 xhci_mem_cleanup(xhci);
1064 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
b0ba9720 1065 readl(&xhci->op_regs->status));
5535b1d5 1066
65b22f93
SS
1067 /* USB core calls the PCI reinit and start functions twice:
1068 * first with the primary HCD, and then with the secondary HCD.
1069 * If we don't do the same, the host will never be started.
1070 */
1071 if (!usb_hcd_is_primary_hcd(hcd))
1072 secondary_hcd = hcd;
1073 else
1074 secondary_hcd = xhci->shared_hcd;
1075
1076 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1077 retval = xhci_init(hcd->primary_hcd);
5535b1d5
AX
1078 if (retval)
1079 return retval;
77df9e0b
TC
1080 comp_timer_running = true;
1081
65b22f93
SS
1082 xhci_dbg(xhci, "Start the primary HCD\n");
1083 retval = xhci_run(hcd->primary_hcd);
b3209379 1084 if (!retval) {
f69e3120
AS
1085 xhci_dbg(xhci, "Start the secondary HCD\n");
1086 retval = xhci_run(secondary_hcd);
b3209379 1087 }
5535b1d5 1088 hcd->state = HC_STATE_SUSPENDED;
b3209379 1089 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
f69e3120 1090 goto done;
5535b1d5
AX
1091 }
1092
5535b1d5 1093 /* step 4: set Run/Stop bit */
b0ba9720 1094 command = readl(&xhci->op_regs->command);
5535b1d5 1095 command |= CMD_RUN;
204b7793 1096 writel(command, &xhci->op_regs->command);
dc0b177c 1097 xhci_handshake(&xhci->op_regs->status, STS_HALT,
5535b1d5
AX
1098 0, 250 * 1000);
1099
1100 /* step 5: walk topology and initialize portsc,
1101 * portpmsc and portli
1102 */
1103 /* this is done in bus_resume */
1104
1105 /* step 6: restart each of the previously
1106 * Running endpoints by ringing their doorbells
1107 */
1108
5535b1d5 1109 spin_unlock_irq(&xhci->lock);
f69e3120
AS
1110
1111 done:
1112 if (retval == 0) {
d6236f6d
WY
1113 /* Resume root hubs only when have pending events. */
1114 status = readl(&xhci->op_regs->status);
1115 if (status & STS_EINT) {
d6236f6d 1116 usb_hcd_resume_root_hub(xhci->shared_hcd);
671ffdff 1117 usb_hcd_resume_root_hub(hcd);
d6236f6d 1118 }
f69e3120 1119 }
71c731a2
AC
1120
1121 /*
1122 * If system is subject to the Quirk, Compliance Mode Timer needs to
1123 * be re-initialized Always after a system resume. Ports are subject
1124 * to suffer the Compliance Mode issue again. It doesn't matter if
1125 * ports have entered previously to U0 before system's suspension.
1126 */
77df9e0b 1127 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
71c731a2
AC
1128 compliance_mode_recovery_timer_init(xhci);
1129
c52804a4
SS
1130 /* Re-enable port polling. */
1131 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
14e61a1b
AC
1132 set_bit(HCD_FLAG_POLL_RH, &xhci->shared_hcd->flags);
1133 usb_hcd_poll_rh_status(xhci->shared_hcd);
671ffdff
MN
1134 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1135 usb_hcd_poll_rh_status(hcd);
c52804a4 1136
f69e3120 1137 return retval;
5535b1d5 1138}
436e8c7d 1139EXPORT_SYMBOL_GPL(xhci_resume);
b5b5c3ac
SS
1140#endif /* CONFIG_PM */
1141
7f84eef0
SS
1142/*-------------------------------------------------------------------------*/
1143
d0e96f5a
SS
1144/**
1145 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1146 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1147 * value to right shift 1 for the bitmask.
1148 *
1149 * Index = (epnum * 2) + direction - 1,
1150 * where direction = 0 for OUT, 1 for IN.
1151 * For control endpoints, the IN index is used (OUT index is unused), so
1152 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1153 */
1154unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1155{
1156 unsigned int index;
1157 if (usb_endpoint_xfer_control(desc))
1158 index = (unsigned int) (usb_endpoint_num(desc)*2);
1159 else
1160 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1161 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1162 return index;
1163}
1164
01c5f447
JW
1165/* The reverse operation to xhci_get_endpoint_index. Calculate the USB endpoint
1166 * address from the XHCI endpoint index.
1167 */
1168unsigned int xhci_get_endpoint_address(unsigned int ep_index)
1169{
1170 unsigned int number = DIV_ROUND_UP(ep_index, 2);
1171 unsigned int direction = ep_index % 2 ? USB_DIR_OUT : USB_DIR_IN;
1172 return direction | number;
1173}
1174
f94e0186
SS
1175/* Find the flag for this endpoint (for use in the control context). Use the
1176 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1177 * bit 1, etc.
1178 */
1179unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1180{
1181 return 1 << (xhci_get_endpoint_index(desc) + 1);
1182}
1183
ac9d8fe7
SS
1184/* Find the flag for this endpoint (for use in the control context). Use the
1185 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1186 * bit 1, etc.
1187 */
1188unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1189{
1190 return 1 << (ep_index + 1);
1191}
1192
f94e0186
SS
1193/* Compute the last valid endpoint context index. Basically, this is the
1194 * endpoint index plus one. For slot contexts with more than valid endpoint,
1195 * we find the most significant bit set in the added contexts flags.
1196 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1197 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1198 */
ac9d8fe7 1199unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
f94e0186
SS
1200{
1201 return fls(added_ctxs) - 1;
1202}
1203
d0e96f5a
SS
1204/* Returns 1 if the arguments are OK;
1205 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1206 */
8212a49d 1207static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
64927730
AX
1208 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1209 const char *func) {
1210 struct xhci_hcd *xhci;
1211 struct xhci_virt_device *virt_dev;
1212
d0e96f5a 1213 if (!hcd || (check_ep && !ep) || !udev) {
5c1127d3 1214 pr_debug("xHCI %s called with invalid args\n", func);
d0e96f5a
SS
1215 return -EINVAL;
1216 }
1217 if (!udev->parent) {
5c1127d3 1218 pr_debug("xHCI %s called for root hub\n", func);
d0e96f5a
SS
1219 return 0;
1220 }
64927730 1221
7bd89b40 1222 xhci = hcd_to_xhci(hcd);
64927730 1223 if (check_virt_dev) {
73ddc247 1224 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
5c1127d3
XR
1225 xhci_dbg(xhci, "xHCI %s called with unaddressed device\n",
1226 func);
64927730
AX
1227 return -EINVAL;
1228 }
1229
1230 virt_dev = xhci->devs[udev->slot_id];
1231 if (virt_dev->udev != udev) {
5c1127d3 1232 xhci_dbg(xhci, "xHCI %s called with udev and "
64927730
AX
1233 "virt_dev does not match\n", func);
1234 return -EINVAL;
1235 }
d0e96f5a 1236 }
64927730 1237
203a8661
SS
1238 if (xhci->xhc_state & XHCI_STATE_HALTED)
1239 return -ENODEV;
1240
d0e96f5a
SS
1241 return 1;
1242}
1243
2d3f1fac 1244static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
1245 struct usb_device *udev, struct xhci_command *command,
1246 bool ctx_change, bool must_succeed);
2d3f1fac
SS
1247
1248/*
1249 * Full speed devices may have a max packet size greater than 8 bytes, but the
1250 * USB core doesn't know that until it reads the first 8 bytes of the
1251 * descriptor. If the usb_device's max packet size changes after that point,
1252 * we need to issue an evaluate context command and wait on it.
1253 */
1254static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1255 unsigned int ep_index, struct urb *urb)
1256{
2d3f1fac
SS
1257 struct xhci_container_ctx *out_ctx;
1258 struct xhci_input_control_ctx *ctrl_ctx;
1259 struct xhci_ep_ctx *ep_ctx;
ddba5cd0 1260 struct xhci_command *command;
2d3f1fac
SS
1261 int max_packet_size;
1262 int hw_max_packet_size;
1263 int ret = 0;
1264
1265 out_ctx = xhci->devs[slot_id]->out_ctx;
1266 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
28ccd296 1267 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
29cc8897 1268 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
2d3f1fac 1269 if (hw_max_packet_size != max_packet_size) {
3a7fa5be
XR
1270 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1271 "Max Packet Size for ep 0 changed.");
1272 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1273 "Max packet size in usb_device = %d",
2d3f1fac 1274 max_packet_size);
3a7fa5be
XR
1275 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1276 "Max packet size in xHCI HW = %d",
2d3f1fac 1277 hw_max_packet_size);
3a7fa5be
XR
1278 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1279 "Issuing evaluate context command.");
2d3f1fac 1280
92f8e767
SS
1281 /* Set up the input context flags for the command */
1282 /* FIXME: This won't work if a non-default control endpoint
1283 * changes max packet sizes.
1284 */
ddba5cd0
MN
1285
1286 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
1287 if (!command)
1288 return -ENOMEM;
1289
1290 command->in_ctx = xhci->devs[slot_id]->in_ctx;
4daf9df5 1291 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
92f8e767
SS
1292 if (!ctrl_ctx) {
1293 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1294 __func__);
ddba5cd0
MN
1295 ret = -ENOMEM;
1296 goto command_cleanup;
92f8e767 1297 }
2d3f1fac 1298 /* Set up the modified control endpoint 0 */
913a8a34
SS
1299 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1300 xhci->devs[slot_id]->out_ctx, ep_index);
92f8e767 1301
ddba5cd0 1302 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
28ccd296
ME
1303 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1304 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
2d3f1fac 1305
28ccd296 1306 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
2d3f1fac
SS
1307 ctrl_ctx->drop_flags = 0;
1308
1309 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
ddba5cd0 1310 xhci_dbg_ctx(xhci, command->in_ctx, ep_index);
2d3f1fac
SS
1311 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1312 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1313
ddba5cd0 1314 ret = xhci_configure_endpoint(xhci, urb->dev, command,
913a8a34 1315 true, false);
2d3f1fac
SS
1316
1317 /* Clean up the input context for later use by bandwidth
1318 * functions.
1319 */
28ccd296 1320 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
ddba5cd0
MN
1321command_cleanup:
1322 kfree(command->completion);
1323 kfree(command);
2d3f1fac
SS
1324 }
1325 return ret;
1326}
1327
d0e96f5a
SS
1328/*
1329 * non-error returns are a promise to giveback() the urb later
1330 * we drop ownership so next owner (or urb unlink) can get it
1331 */
1332int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1333{
1334 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2ffdea25 1335 struct xhci_td *buffer;
d0e96f5a
SS
1336 unsigned long flags;
1337 int ret = 0;
1338 unsigned int slot_id, ep_index;
8e51adcc
AX
1339 struct urb_priv *urb_priv;
1340 int size, i;
2d3f1fac 1341
64927730
AX
1342 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1343 true, true, __func__) <= 0)
d0e96f5a
SS
1344 return -EINVAL;
1345
1346 slot_id = urb->dev->slot_id;
1347 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
d0e96f5a 1348
541c7d43 1349 if (!HCD_HW_ACCESSIBLE(hcd)) {
d0e96f5a
SS
1350 if (!in_interrupt())
1351 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1352 ret = -ESHUTDOWN;
1353 goto exit;
1354 }
8e51adcc
AX
1355
1356 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1357 size = urb->number_of_packets;
4758dcd1
RA
1358 else if (usb_endpoint_is_bulk_out(&urb->ep->desc) &&
1359 urb->transfer_buffer_length > 0 &&
1360 urb->transfer_flags & URB_ZERO_PACKET &&
1361 !(urb->transfer_buffer_length % usb_endpoint_maxp(&urb->ep->desc)))
1362 size = 2;
8e51adcc
AX
1363 else
1364 size = 1;
1365
1366 urb_priv = kzalloc(sizeof(struct urb_priv) +
1367 size * sizeof(struct xhci_td *), mem_flags);
1368 if (!urb_priv)
1369 return -ENOMEM;
1370
2ffdea25
AX
1371 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1372 if (!buffer) {
1373 kfree(urb_priv);
1374 return -ENOMEM;
1375 }
1376
8e51adcc 1377 for (i = 0; i < size; i++) {
2ffdea25
AX
1378 urb_priv->td[i] = buffer;
1379 buffer++;
8e51adcc
AX
1380 }
1381
1382 urb_priv->length = size;
1383 urb_priv->td_cnt = 0;
1384 urb->hcpriv = urb_priv;
1385
2d3f1fac
SS
1386 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1387 /* Check to see if the max packet size for the default control
1388 * endpoint changed during FS device enumeration
1389 */
1390 if (urb->dev->speed == USB_SPEED_FULL) {
1391 ret = xhci_check_maxpacket(xhci, slot_id,
1392 ep_index, urb);
d13565c1 1393 if (ret < 0) {
4daf9df5 1394 xhci_urb_free_priv(urb_priv);
d13565c1 1395 urb->hcpriv = NULL;
2d3f1fac 1396 return ret;
d13565c1 1397 }
2d3f1fac
SS
1398 }
1399
b11069f5
SS
1400 /* We have a spinlock and interrupts disabled, so we must pass
1401 * atomic context to this function, which may allocate memory.
1402 */
2d3f1fac 1403 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1404 if (xhci->xhc_state & XHCI_STATE_DYING)
1405 goto dying;
b11069f5 1406 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
23e3be11 1407 slot_id, ep_index);
d13565c1
SS
1408 if (ret)
1409 goto free_priv;
2d3f1fac
SS
1410 spin_unlock_irqrestore(&xhci->lock, flags);
1411 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1412 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1413 if (xhci->xhc_state & XHCI_STATE_DYING)
1414 goto dying;
8df75f42
SS
1415 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1416 EP_GETTING_STREAMS) {
1417 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1418 "is transitioning to using streams.\n");
1419 ret = -EINVAL;
1420 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1421 EP_GETTING_NO_STREAMS) {
1422 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1423 "is transitioning to "
1424 "not having streams.\n");
1425 ret = -EINVAL;
1426 } else {
1427 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1428 slot_id, ep_index);
1429 }
d13565c1
SS
1430 if (ret)
1431 goto free_priv;
2d3f1fac 1432 spin_unlock_irqrestore(&xhci->lock, flags);
624defa1
SS
1433 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1434 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
1435 if (xhci->xhc_state & XHCI_STATE_DYING)
1436 goto dying;
624defa1
SS
1437 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1438 slot_id, ep_index);
d13565c1
SS
1439 if (ret)
1440 goto free_priv;
624defa1 1441 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1442 } else {
787f4e5a
AX
1443 spin_lock_irqsave(&xhci->lock, flags);
1444 if (xhci->xhc_state & XHCI_STATE_DYING)
1445 goto dying;
1446 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1447 slot_id, ep_index);
d13565c1
SS
1448 if (ret)
1449 goto free_priv;
787f4e5a 1450 spin_unlock_irqrestore(&xhci->lock, flags);
2d3f1fac 1451 }
d0e96f5a 1452exit:
d0e96f5a 1453 return ret;
6f5165cf
SS
1454dying:
1455 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1456 "non-responsive xHCI host.\n",
1457 urb->ep->desc.bEndpointAddress, urb);
d13565c1
SS
1458 ret = -ESHUTDOWN;
1459free_priv:
4daf9df5 1460 xhci_urb_free_priv(urb_priv);
d13565c1 1461 urb->hcpriv = NULL;
6f5165cf 1462 spin_unlock_irqrestore(&xhci->lock, flags);
d13565c1 1463 return ret;
d0e96f5a
SS
1464}
1465
ae636747
SS
1466/*
1467 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1468 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1469 * should pick up where it left off in the TD, unless a Set Transfer Ring
1470 * Dequeue Pointer is issued.
1471 *
1472 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1473 * the ring. Since the ring is a contiguous structure, they can't be physically
1474 * removed. Instead, there are two options:
1475 *
1476 * 1) If the HC is in the middle of processing the URB to be canceled, we
1477 * simply move the ring's dequeue pointer past those TRBs using the Set
1478 * Transfer Ring Dequeue Pointer command. This will be the common case,
1479 * when drivers timeout on the last submitted URB and attempt to cancel.
1480 *
1481 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1482 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1483 * HC will need to invalidate the any TRBs it has cached after the stop
1484 * endpoint command, as noted in the xHCI 0.95 errata.
1485 *
1486 * 3) The TD may have completed by the time the Stop Endpoint Command
1487 * completes, so software needs to handle that case too.
1488 *
1489 * This function should protect against the TD enqueueing code ringing the
1490 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1491 * It also needs to account for multiple cancellations on happening at the same
1492 * time for the same endpoint.
1493 *
1494 * Note that this function can be called in any context, or so says
1495 * usb_hcd_unlink_urb()
d0e96f5a
SS
1496 */
1497int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1498{
ae636747 1499 unsigned long flags;
8e51adcc 1500 int ret, i;
e34b2fbf 1501 u32 temp;
ae636747 1502 struct xhci_hcd *xhci;
8e51adcc 1503 struct urb_priv *urb_priv;
ae636747
SS
1504 struct xhci_td *td;
1505 unsigned int ep_index;
1506 struct xhci_ring *ep_ring;
63a0d9ab 1507 struct xhci_virt_ep *ep;
ddba5cd0 1508 struct xhci_command *command;
ae636747
SS
1509
1510 xhci = hcd_to_xhci(hcd);
1511 spin_lock_irqsave(&xhci->lock, flags);
1512 /* Make sure the URB hasn't completed or been unlinked already */
1513 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1514 if (ret || !urb->hcpriv)
1515 goto done;
b0ba9720 1516 temp = readl(&xhci->op_regs->status);
c6cc27c7 1517 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
aa50b290
XR
1518 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1519 "HW died, freeing TD.");
8e51adcc 1520 urb_priv = urb->hcpriv;
5c821711
MN
1521 for (i = urb_priv->td_cnt;
1522 i < urb_priv->length && xhci->devs[urb->dev->slot_id];
1523 i++) {
585df1d9
SS
1524 td = urb_priv->td[i];
1525 if (!list_empty(&td->td_list))
1526 list_del_init(&td->td_list);
1527 if (!list_empty(&td->cancelled_td_list))
1528 list_del_init(&td->cancelled_td_list);
1529 }
e34b2fbf
SS
1530
1531 usb_hcd_unlink_urb_from_ep(hcd, urb);
1532 spin_unlock_irqrestore(&xhci->lock, flags);
214f76f7 1533 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
4daf9df5 1534 xhci_urb_free_priv(urb_priv);
e34b2fbf
SS
1535 return ret;
1536 }
7bd89b40
SS
1537 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1538 (xhci->xhc_state & XHCI_STATE_HALTED)) {
aa50b290
XR
1539 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1540 "Ep 0x%x: URB %p to be canceled on "
1541 "non-responsive xHCI host.",
6f5165cf
SS
1542 urb->ep->desc.bEndpointAddress, urb);
1543 /* Let the stop endpoint command watchdog timer (which set this
1544 * state) finish cleaning up the endpoint TD lists. We must
1545 * have caught it in the middle of dropping a lock and giving
1546 * back an URB.
1547 */
1548 goto done;
1549 }
ae636747 1550
ae636747 1551 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
63a0d9ab 1552 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
e9df17eb
SS
1553 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1554 if (!ep_ring) {
1555 ret = -EINVAL;
1556 goto done;
1557 }
1558
8e51adcc 1559 urb_priv = urb->hcpriv;
79688acf
SS
1560 i = urb_priv->td_cnt;
1561 if (i < urb_priv->length)
aa50b290
XR
1562 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1563 "Cancel URB %p, dev %s, ep 0x%x, "
1564 "starting at offset 0x%llx",
79688acf
SS
1565 urb, urb->dev->devpath,
1566 urb->ep->desc.bEndpointAddress,
1567 (unsigned long long) xhci_trb_virt_to_dma(
1568 urb_priv->td[i]->start_seg,
1569 urb_priv->td[i]->first_trb));
1570
1571 for (; i < urb_priv->length; i++) {
8e51adcc
AX
1572 td = urb_priv->td[i];
1573 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1574 }
1575
ae636747
SS
1576 /* Queue a stop endpoint command, but only if this is
1577 * the first cancellation to be handled.
1578 */
678539cf 1579 if (!(ep->ep_state & EP_HALT_PENDING)) {
ddba5cd0 1580 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1581 if (!command) {
1582 ret = -ENOMEM;
1583 goto done;
1584 }
678539cf 1585 ep->ep_state |= EP_HALT_PENDING;
6f5165cf
SS
1586 ep->stop_cmds_pending++;
1587 ep->stop_cmd_timer.expires = jiffies +
1588 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1589 add_timer(&ep->stop_cmd_timer);
ddba5cd0
MN
1590 xhci_queue_stop_endpoint(xhci, command, urb->dev->slot_id,
1591 ep_index, 0);
23e3be11 1592 xhci_ring_cmd_db(xhci);
ae636747
SS
1593 }
1594done:
1595 spin_unlock_irqrestore(&xhci->lock, flags);
1596 return ret;
d0e96f5a
SS
1597}
1598
f94e0186
SS
1599/* Drop an endpoint from a new bandwidth configuration for this device.
1600 * Only one call to this function is allowed per endpoint before
1601 * check_bandwidth() or reset_bandwidth() must be called.
1602 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1603 * add the endpoint to the schedule with possibly new parameters denoted by a
1604 * different endpoint descriptor in usb_host_endpoint.
1605 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1606 * not allowed.
f88ba78d
SS
1607 *
1608 * The USB core will not allow URBs to be queued to an endpoint that is being
1609 * disabled, so there's no need for mutual exclusion to protect
1610 * the xhci->devs[slot_id] structure.
f94e0186
SS
1611 */
1612int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1613 struct usb_host_endpoint *ep)
1614{
f94e0186 1615 struct xhci_hcd *xhci;
d115b048
JY
1616 struct xhci_container_ctx *in_ctx, *out_ctx;
1617 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186
SS
1618 unsigned int ep_index;
1619 struct xhci_ep_ctx *ep_ctx;
1620 u32 drop_flag;
d6759133 1621 u32 new_add_flags, new_drop_flags;
f94e0186
SS
1622 int ret;
1623
64927730 1624 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
f94e0186
SS
1625 if (ret <= 0)
1626 return ret;
1627 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
1628 if (xhci->xhc_state & XHCI_STATE_DYING)
1629 return -ENODEV;
f94e0186 1630
fe6c6c13 1631 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
1632 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1633 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1634 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1635 __func__, drop_flag);
1636 return 0;
1637 }
1638
f94e0186 1639 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
d115b048 1640 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
4daf9df5 1641 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
92f8e767
SS
1642 if (!ctrl_ctx) {
1643 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1644 __func__);
1645 return 0;
1646 }
1647
f94e0186 1648 ep_index = xhci_get_endpoint_index(&ep->desc);
d115b048 1649 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
f94e0186
SS
1650 /* If the HC already knows the endpoint is disabled,
1651 * or the HCD has noted it is disabled, ignore this request
1652 */
5071e6b2 1653 if ((GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) ||
28ccd296
ME
1654 le32_to_cpu(ctrl_ctx->drop_flags) &
1655 xhci_get_endpoint_flag(&ep->desc)) {
a6134136
HG
1656 /* Do not warn when called after a usb_device_reset */
1657 if (xhci->devs[udev->slot_id]->eps[ep_index].ring != NULL)
1658 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1659 __func__, ep);
f94e0186
SS
1660 return 0;
1661 }
1662
28ccd296
ME
1663 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1664 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1665
28ccd296
ME
1666 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1667 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186 1668
f94e0186
SS
1669 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1670
0cbd4b34
CY
1671 if (xhci->quirks & XHCI_MTK_HOST)
1672 xhci_mtk_drop_ep_quirk(hcd, udev, ep);
1673
d6759133 1674 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
f94e0186
SS
1675 (unsigned int) ep->desc.bEndpointAddress,
1676 udev->slot_id,
1677 (unsigned int) new_drop_flags,
d6759133 1678 (unsigned int) new_add_flags);
f94e0186
SS
1679 return 0;
1680}
1681
1682/* Add an endpoint to a new possible bandwidth configuration for this device.
1683 * Only one call to this function is allowed per endpoint before
1684 * check_bandwidth() or reset_bandwidth() must be called.
1685 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1686 * add the endpoint to the schedule with possibly new parameters denoted by a
1687 * different endpoint descriptor in usb_host_endpoint.
1688 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1689 * not allowed.
f88ba78d
SS
1690 *
1691 * The USB core will not allow URBs to be queued to an endpoint until the
1692 * configuration or alt setting is installed in the device, so there's no need
1693 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
f94e0186
SS
1694 */
1695int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1696 struct usb_host_endpoint *ep)
1697{
f94e0186 1698 struct xhci_hcd *xhci;
92c9691b 1699 struct xhci_container_ctx *in_ctx;
f94e0186 1700 unsigned int ep_index;
d115b048 1701 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186 1702 u32 added_ctxs;
d6759133 1703 u32 new_add_flags, new_drop_flags;
fa75ac37 1704 struct xhci_virt_device *virt_dev;
f94e0186
SS
1705 int ret = 0;
1706
64927730 1707 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
a1587d97
SS
1708 if (ret <= 0) {
1709 /* So we won't queue a reset ep command for a root hub */
1710 ep->hcpriv = NULL;
f94e0186 1711 return ret;
a1587d97 1712 }
f94e0186 1713 xhci = hcd_to_xhci(hcd);
fe6c6c13
SS
1714 if (xhci->xhc_state & XHCI_STATE_DYING)
1715 return -ENODEV;
f94e0186
SS
1716
1717 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
f94e0186
SS
1718 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1719 /* FIXME when we have to issue an evaluate endpoint command to
1720 * deal with ep0 max packet size changing once we get the
1721 * descriptors
1722 */
1723 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1724 __func__, added_ctxs);
1725 return 0;
1726 }
1727
fa75ac37
SS
1728 virt_dev = xhci->devs[udev->slot_id];
1729 in_ctx = virt_dev->in_ctx;
4daf9df5 1730 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
92f8e767
SS
1731 if (!ctrl_ctx) {
1732 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1733 __func__);
1734 return 0;
1735 }
fa75ac37 1736
92f8e767 1737 ep_index = xhci_get_endpoint_index(&ep->desc);
fa75ac37
SS
1738 /* If this endpoint is already in use, and the upper layers are trying
1739 * to add it again without dropping it, reject the addition.
1740 */
1741 if (virt_dev->eps[ep_index].ring &&
92c9691b 1742 !(le32_to_cpu(ctrl_ctx->drop_flags) & added_ctxs)) {
fa75ac37
SS
1743 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1744 "without dropping it.\n",
1745 (unsigned int) ep->desc.bEndpointAddress);
1746 return -EINVAL;
1747 }
1748
f94e0186
SS
1749 /* If the HCD has already noted the endpoint is enabled,
1750 * ignore this request.
1751 */
92c9691b 1752 if (le32_to_cpu(ctrl_ctx->add_flags) & added_ctxs) {
700e2052
GKH
1753 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1754 __func__, ep);
f94e0186
SS
1755 return 0;
1756 }
1757
f88ba78d
SS
1758 /*
1759 * Configuration and alternate setting changes must be done in
1760 * process context, not interrupt context (or so documenation
1761 * for usb_set_interface() and usb_set_configuration() claim).
1762 */
fa75ac37 1763 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
f94e0186
SS
1764 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1765 __func__, ep->desc.bEndpointAddress);
f94e0186
SS
1766 return -ENOMEM;
1767 }
1768
0cbd4b34
CY
1769 if (xhci->quirks & XHCI_MTK_HOST) {
1770 ret = xhci_mtk_add_ep_quirk(hcd, udev, ep);
1771 if (ret < 0) {
1772 xhci_free_or_cache_endpoint_ring(xhci,
1773 virt_dev, ep_index);
1774 return ret;
1775 }
1776 }
1777
28ccd296
ME
1778 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1779 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
f94e0186
SS
1780
1781 /* If xhci_endpoint_disable() was called for this endpoint, but the
1782 * xHC hasn't been notified yet through the check_bandwidth() call,
1783 * this re-adds a new state for the endpoint from the new endpoint
1784 * descriptors. We must drop and re-add this endpoint, so we leave the
1785 * drop flags alone.
1786 */
28ccd296 1787 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
f94e0186 1788
a1587d97
SS
1789 /* Store the usb_device pointer for later use */
1790 ep->hcpriv = udev;
1791
d6759133 1792 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x\n",
f94e0186
SS
1793 (unsigned int) ep->desc.bEndpointAddress,
1794 udev->slot_id,
1795 (unsigned int) new_drop_flags,
d6759133 1796 (unsigned int) new_add_flags);
f94e0186
SS
1797 return 0;
1798}
1799
d115b048 1800static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
f94e0186 1801{
d115b048 1802 struct xhci_input_control_ctx *ctrl_ctx;
f94e0186 1803 struct xhci_ep_ctx *ep_ctx;
d115b048 1804 struct xhci_slot_ctx *slot_ctx;
f94e0186
SS
1805 int i;
1806
4daf9df5 1807 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
92f8e767
SS
1808 if (!ctrl_ctx) {
1809 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
1810 __func__);
1811 return;
1812 }
1813
f94e0186
SS
1814 /* When a device's add flag and drop flag are zero, any subsequent
1815 * configure endpoint command will leave that endpoint's state
1816 * untouched. Make sure we don't leave any old state in the input
1817 * endpoint contexts.
1818 */
d115b048
JY
1819 ctrl_ctx->drop_flags = 0;
1820 ctrl_ctx->add_flags = 0;
1821 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
28ccd296 1822 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
f94e0186 1823 /* Endpoint 0 is always valid */
28ccd296 1824 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
f94e0186 1825 for (i = 1; i < 31; ++i) {
d115b048 1826 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
f94e0186
SS
1827 ep_ctx->ep_info = 0;
1828 ep_ctx->ep_info2 = 0;
8e595a5d 1829 ep_ctx->deq = 0;
f94e0186
SS
1830 ep_ctx->tx_info = 0;
1831 }
1832}
1833
f2217e8e 1834static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
00161f7d 1835 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1836{
1837 int ret;
1838
913a8a34 1839 switch (*cmd_status) {
c311e391
MN
1840 case COMP_CMD_ABORT:
1841 case COMP_CMD_STOP:
1842 xhci_warn(xhci, "Timeout while waiting for configure endpoint command\n");
1843 ret = -ETIME;
1844 break;
f2217e8e 1845 case COMP_ENOMEM:
288c0f44
ON
1846 dev_warn(&udev->dev,
1847 "Not enough host controller resources for new device state.\n");
f2217e8e
SS
1848 ret = -ENOMEM;
1849 /* FIXME: can we allocate more resources for the HC? */
1850 break;
1851 case COMP_BW_ERR:
71d85724 1852 case COMP_2ND_BW_ERR:
288c0f44
ON
1853 dev_warn(&udev->dev,
1854 "Not enough bandwidth for new device state.\n");
f2217e8e
SS
1855 ret = -ENOSPC;
1856 /* FIXME: can we go back to the old state? */
1857 break;
1858 case COMP_TRB_ERR:
1859 /* the HCD set up something wrong */
1860 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1861 "add flag = 1, "
1862 "and endpoint is not disabled.\n");
1863 ret = -EINVAL;
1864 break;
f6ba6fe2 1865 case COMP_DEV_ERR:
288c0f44
ON
1866 dev_warn(&udev->dev,
1867 "ERROR: Incompatible device for endpoint configure command.\n");
f6ba6fe2
AH
1868 ret = -ENODEV;
1869 break;
f2217e8e 1870 case COMP_SUCCESS:
3a7fa5be
XR
1871 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1872 "Successful Endpoint Configure command");
f2217e8e
SS
1873 ret = 0;
1874 break;
1875 default:
288c0f44
ON
1876 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1877 *cmd_status);
f2217e8e
SS
1878 ret = -EINVAL;
1879 break;
1880 }
1881 return ret;
1882}
1883
1884static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
00161f7d 1885 struct usb_device *udev, u32 *cmd_status)
f2217e8e
SS
1886{
1887 int ret;
913a8a34 1888 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
f2217e8e 1889
913a8a34 1890 switch (*cmd_status) {
c311e391
MN
1891 case COMP_CMD_ABORT:
1892 case COMP_CMD_STOP:
1893 xhci_warn(xhci, "Timeout while waiting for evaluate context command\n");
1894 ret = -ETIME;
1895 break;
f2217e8e 1896 case COMP_EINVAL:
288c0f44
ON
1897 dev_warn(&udev->dev,
1898 "WARN: xHCI driver setup invalid evaluate context command.\n");
f2217e8e
SS
1899 ret = -EINVAL;
1900 break;
1901 case COMP_EBADSLT:
288c0f44
ON
1902 dev_warn(&udev->dev,
1903 "WARN: slot not enabled for evaluate context command.\n");
b8031342
SS
1904 ret = -EINVAL;
1905 break;
f2217e8e 1906 case COMP_CTX_STATE:
288c0f44
ON
1907 dev_warn(&udev->dev,
1908 "WARN: invalid context state for evaluate context command.\n");
f2217e8e
SS
1909 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1910 ret = -EINVAL;
1911 break;
f6ba6fe2 1912 case COMP_DEV_ERR:
288c0f44
ON
1913 dev_warn(&udev->dev,
1914 "ERROR: Incompatible device for evaluate context command.\n");
f6ba6fe2
AH
1915 ret = -ENODEV;
1916 break;
1bb73a88
AH
1917 case COMP_MEL_ERR:
1918 /* Max Exit Latency too large error */
1919 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1920 ret = -EINVAL;
1921 break;
f2217e8e 1922 case COMP_SUCCESS:
3a7fa5be
XR
1923 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1924 "Successful evaluate context command");
f2217e8e
SS
1925 ret = 0;
1926 break;
1927 default:
288c0f44
ON
1928 xhci_err(xhci, "ERROR: unexpected command completion code 0x%x.\n",
1929 *cmd_status);
f2217e8e
SS
1930 ret = -EINVAL;
1931 break;
1932 }
1933 return ret;
1934}
1935
2cf95c18 1936static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
92f8e767 1937 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18 1938{
2cf95c18
SS
1939 u32 valid_add_flags;
1940 u32 valid_drop_flags;
1941
2cf95c18
SS
1942 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1943 * (bit 1). The default control endpoint is added during the Address
1944 * Device command and is never removed until the slot is disabled.
1945 */
ef73400c
XR
1946 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1947 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2cf95c18
SS
1948
1949 /* Use hweight32 to count the number of ones in the add flags, or
1950 * number of endpoints added. Don't count endpoints that are changed
1951 * (both added and dropped).
1952 */
1953 return hweight32(valid_add_flags) -
1954 hweight32(valid_add_flags & valid_drop_flags);
1955}
1956
1957static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
92f8e767 1958 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18 1959{
2cf95c18
SS
1960 u32 valid_add_flags;
1961 u32 valid_drop_flags;
1962
78d1ff02
XR
1963 valid_add_flags = le32_to_cpu(ctrl_ctx->add_flags) >> 2;
1964 valid_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags) >> 2;
2cf95c18
SS
1965
1966 return hweight32(valid_drop_flags) -
1967 hweight32(valid_add_flags & valid_drop_flags);
1968}
1969
1970/*
1971 * We need to reserve the new number of endpoints before the configure endpoint
1972 * command completes. We can't subtract the dropped endpoints from the number
1973 * of active endpoints until the command completes because we can oversubscribe
1974 * the host in this case:
1975 *
1976 * - the first configure endpoint command drops more endpoints than it adds
1977 * - a second configure endpoint command that adds more endpoints is queued
1978 * - the first configure endpoint command fails, so the config is unchanged
1979 * - the second command may succeed, even though there isn't enough resources
1980 *
1981 * Must be called with xhci->lock held.
1982 */
1983static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
92f8e767 1984 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
1985{
1986 u32 added_eps;
1987
92f8e767 1988 added_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2cf95c18 1989 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
4bdfe4c3
XR
1990 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1991 "Not enough ep ctxs: "
1992 "%u active, need to add %u, limit is %u.",
2cf95c18
SS
1993 xhci->num_active_eps, added_eps,
1994 xhci->limit_active_eps);
1995 return -ENOMEM;
1996 }
1997 xhci->num_active_eps += added_eps;
4bdfe4c3
XR
1998 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1999 "Adding %u ep ctxs, %u now active.", added_eps,
2cf95c18
SS
2000 xhci->num_active_eps);
2001 return 0;
2002}
2003
2004/*
2005 * The configure endpoint was failed by the xHC for some other reason, so we
2006 * need to revert the resources that failed configuration would have used.
2007 *
2008 * Must be called with xhci->lock held.
2009 */
2010static void xhci_free_host_resources(struct xhci_hcd *xhci,
92f8e767 2011 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
2012{
2013 u32 num_failed_eps;
2014
92f8e767 2015 num_failed_eps = xhci_count_num_new_endpoints(xhci, ctrl_ctx);
2cf95c18 2016 xhci->num_active_eps -= num_failed_eps;
4bdfe4c3
XR
2017 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2018 "Removing %u failed ep ctxs, %u now active.",
2cf95c18
SS
2019 num_failed_eps,
2020 xhci->num_active_eps);
2021}
2022
2023/*
2024 * Now that the command has completed, clean up the active endpoint count by
2025 * subtracting out the endpoints that were dropped (but not changed).
2026 *
2027 * Must be called with xhci->lock held.
2028 */
2029static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
92f8e767 2030 struct xhci_input_control_ctx *ctrl_ctx)
2cf95c18
SS
2031{
2032 u32 num_dropped_eps;
2033
92f8e767 2034 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, ctrl_ctx);
2cf95c18
SS
2035 xhci->num_active_eps -= num_dropped_eps;
2036 if (num_dropped_eps)
4bdfe4c3
XR
2037 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2038 "Removing %u dropped ep ctxs, %u now active.",
2cf95c18
SS
2039 num_dropped_eps,
2040 xhci->num_active_eps);
2041}
2042
ed384bd3 2043static unsigned int xhci_get_block_size(struct usb_device *udev)
c29eea62
SS
2044{
2045 switch (udev->speed) {
2046 case USB_SPEED_LOW:
2047 case USB_SPEED_FULL:
2048 return FS_BLOCK;
2049 case USB_SPEED_HIGH:
2050 return HS_BLOCK;
2051 case USB_SPEED_SUPER:
0caf6b33 2052 case USB_SPEED_SUPER_PLUS:
c29eea62
SS
2053 return SS_BLOCK;
2054 case USB_SPEED_UNKNOWN:
2055 case USB_SPEED_WIRELESS:
2056 default:
2057 /* Should never happen */
2058 return 1;
2059 }
2060}
2061
ed384bd3
FB
2062static unsigned int
2063xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
c29eea62
SS
2064{
2065 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2066 return LS_OVERHEAD;
2067 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2068 return FS_OVERHEAD;
2069 return HS_OVERHEAD;
2070}
2071
2072/* If we are changing a LS/FS device under a HS hub,
2073 * make sure (if we are activating a new TT) that the HS bus has enough
2074 * bandwidth for this new TT.
2075 */
2076static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2077 struct xhci_virt_device *virt_dev,
2078 int old_active_eps)
2079{
2080 struct xhci_interval_bw_table *bw_table;
2081 struct xhci_tt_bw_info *tt_info;
2082
2083 /* Find the bandwidth table for the root port this TT is attached to. */
2084 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2085 tt_info = virt_dev->tt_info;
2086 /* If this TT already had active endpoints, the bandwidth for this TT
2087 * has already been added. Removing all periodic endpoints (and thus
2088 * making the TT enactive) will only decrease the bandwidth used.
2089 */
2090 if (old_active_eps)
2091 return 0;
2092 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2093 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2094 return -ENOMEM;
2095 return 0;
2096 }
2097 /* Not sure why we would have no new active endpoints...
2098 *
2099 * Maybe because of an Evaluate Context change for a hub update or a
2100 * control endpoint 0 max packet size change?
2101 * FIXME: skip the bandwidth calculation in that case.
2102 */
2103 return 0;
2104}
2105
2b698999
SS
2106static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2107 struct xhci_virt_device *virt_dev)
2108{
2109 unsigned int bw_reserved;
2110
2111 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2112 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2113 return -ENOMEM;
2114
2115 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2116 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2117 return -ENOMEM;
2118
2119 return 0;
2120}
2121
c29eea62
SS
2122/*
2123 * This algorithm is a very conservative estimate of the worst-case scheduling
2124 * scenario for any one interval. The hardware dynamically schedules the
2125 * packets, so we can't tell which microframe could be the limiting factor in
2126 * the bandwidth scheduling. This only takes into account periodic endpoints.
2127 *
2128 * Obviously, we can't solve an NP complete problem to find the minimum worst
2129 * case scenario. Instead, we come up with an estimate that is no less than
2130 * the worst case bandwidth used for any one microframe, but may be an
2131 * over-estimate.
2132 *
2133 * We walk the requirements for each endpoint by interval, starting with the
2134 * smallest interval, and place packets in the schedule where there is only one
2135 * possible way to schedule packets for that interval. In order to simplify
2136 * this algorithm, we record the largest max packet size for each interval, and
2137 * assume all packets will be that size.
2138 *
2139 * For interval 0, we obviously must schedule all packets for each interval.
2140 * The bandwidth for interval 0 is just the amount of data to be transmitted
2141 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2142 * the number of packets).
2143 *
2144 * For interval 1, we have two possible microframes to schedule those packets
2145 * in. For this algorithm, if we can schedule the same number of packets for
2146 * each possible scheduling opportunity (each microframe), we will do so. The
2147 * remaining number of packets will be saved to be transmitted in the gaps in
2148 * the next interval's scheduling sequence.
2149 *
2150 * As we move those remaining packets to be scheduled with interval 2 packets,
2151 * we have to double the number of remaining packets to transmit. This is
2152 * because the intervals are actually powers of 2, and we would be transmitting
2153 * the previous interval's packets twice in this interval. We also have to be
2154 * sure that when we look at the largest max packet size for this interval, we
2155 * also look at the largest max packet size for the remaining packets and take
2156 * the greater of the two.
2157 *
2158 * The algorithm continues to evenly distribute packets in each scheduling
2159 * opportunity, and push the remaining packets out, until we get to the last
2160 * interval. Then those packets and their associated overhead are just added
2161 * to the bandwidth used.
2e27980e
SS
2162 */
2163static int xhci_check_bw_table(struct xhci_hcd *xhci,
2164 struct xhci_virt_device *virt_dev,
2165 int old_active_eps)
2166{
c29eea62
SS
2167 unsigned int bw_reserved;
2168 unsigned int max_bandwidth;
2169 unsigned int bw_used;
2170 unsigned int block_size;
2171 struct xhci_interval_bw_table *bw_table;
2172 unsigned int packet_size = 0;
2173 unsigned int overhead = 0;
2174 unsigned int packets_transmitted = 0;
2175 unsigned int packets_remaining = 0;
2176 unsigned int i;
2177
0caf6b33 2178 if (virt_dev->udev->speed >= USB_SPEED_SUPER)
2b698999
SS
2179 return xhci_check_ss_bw(xhci, virt_dev);
2180
c29eea62
SS
2181 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2182 max_bandwidth = HS_BW_LIMIT;
2183 /* Convert percent of bus BW reserved to blocks reserved */
2184 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2185 } else {
2186 max_bandwidth = FS_BW_LIMIT;
2187 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2188 }
2189
2190 bw_table = virt_dev->bw_table;
2191 /* We need to translate the max packet size and max ESIT payloads into
2192 * the units the hardware uses.
2193 */
2194 block_size = xhci_get_block_size(virt_dev->udev);
2195
2196 /* If we are manipulating a LS/FS device under a HS hub, double check
2197 * that the HS bus has enough bandwidth if we are activing a new TT.
2198 */
2199 if (virt_dev->tt_info) {
4bdfe4c3
XR
2200 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2201 "Recalculating BW for rootport %u",
c29eea62
SS
2202 virt_dev->real_port);
2203 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2204 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2205 "newly activated TT.\n");
2206 return -ENOMEM;
2207 }
4bdfe4c3
XR
2208 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2209 "Recalculating BW for TT slot %u port %u",
c29eea62
SS
2210 virt_dev->tt_info->slot_id,
2211 virt_dev->tt_info->ttport);
2212 } else {
4bdfe4c3
XR
2213 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2214 "Recalculating BW for rootport %u",
c29eea62
SS
2215 virt_dev->real_port);
2216 }
2217
2218 /* Add in how much bandwidth will be used for interval zero, or the
2219 * rounded max ESIT payload + number of packets * largest overhead.
2220 */
2221 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2222 bw_table->interval_bw[0].num_packets *
2223 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2224
2225 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2226 unsigned int bw_added;
2227 unsigned int largest_mps;
2228 unsigned int interval_overhead;
2229
2230 /*
2231 * How many packets could we transmit in this interval?
2232 * If packets didn't fit in the previous interval, we will need
2233 * to transmit that many packets twice within this interval.
2234 */
2235 packets_remaining = 2 * packets_remaining +
2236 bw_table->interval_bw[i].num_packets;
2237
2238 /* Find the largest max packet size of this or the previous
2239 * interval.
2240 */
2241 if (list_empty(&bw_table->interval_bw[i].endpoints))
2242 largest_mps = 0;
2243 else {
2244 struct xhci_virt_ep *virt_ep;
2245 struct list_head *ep_entry;
2246
2247 ep_entry = bw_table->interval_bw[i].endpoints.next;
2248 virt_ep = list_entry(ep_entry,
2249 struct xhci_virt_ep, bw_endpoint_list);
2250 /* Convert to blocks, rounding up */
2251 largest_mps = DIV_ROUND_UP(
2252 virt_ep->bw_info.max_packet_size,
2253 block_size);
2254 }
2255 if (largest_mps > packet_size)
2256 packet_size = largest_mps;
2257
2258 /* Use the larger overhead of this or the previous interval. */
2259 interval_overhead = xhci_get_largest_overhead(
2260 &bw_table->interval_bw[i]);
2261 if (interval_overhead > overhead)
2262 overhead = interval_overhead;
2263
2264 /* How many packets can we evenly distribute across
2265 * (1 << (i + 1)) possible scheduling opportunities?
2266 */
2267 packets_transmitted = packets_remaining >> (i + 1);
2268
2269 /* Add in the bandwidth used for those scheduled packets */
2270 bw_added = packets_transmitted * (overhead + packet_size);
2271
2272 /* How many packets do we have remaining to transmit? */
2273 packets_remaining = packets_remaining % (1 << (i + 1));
2274
2275 /* What largest max packet size should those packets have? */
2276 /* If we've transmitted all packets, don't carry over the
2277 * largest packet size.
2278 */
2279 if (packets_remaining == 0) {
2280 packet_size = 0;
2281 overhead = 0;
2282 } else if (packets_transmitted > 0) {
2283 /* Otherwise if we do have remaining packets, and we've
2284 * scheduled some packets in this interval, take the
2285 * largest max packet size from endpoints with this
2286 * interval.
2287 */
2288 packet_size = largest_mps;
2289 overhead = interval_overhead;
2290 }
2291 /* Otherwise carry over packet_size and overhead from the last
2292 * time we had a remainder.
2293 */
2294 bw_used += bw_added;
2295 if (bw_used > max_bandwidth) {
2296 xhci_warn(xhci, "Not enough bandwidth. "
2297 "Proposed: %u, Max: %u\n",
2298 bw_used, max_bandwidth);
2299 return -ENOMEM;
2300 }
2301 }
2302 /*
2303 * Ok, we know we have some packets left over after even-handedly
2304 * scheduling interval 15. We don't know which microframes they will
2305 * fit into, so we over-schedule and say they will be scheduled every
2306 * microframe.
2307 */
2308 if (packets_remaining > 0)
2309 bw_used += overhead + packet_size;
2310
2311 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2312 unsigned int port_index = virt_dev->real_port - 1;
2313
2314 /* OK, we're manipulating a HS device attached to a
2315 * root port bandwidth domain. Include the number of active TTs
2316 * in the bandwidth used.
2317 */
2318 bw_used += TT_HS_OVERHEAD *
2319 xhci->rh_bw[port_index].num_active_tts;
2320 }
2321
4bdfe4c3
XR
2322 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2323 "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2324 "Available: %u " "percent",
c29eea62
SS
2325 bw_used, max_bandwidth, bw_reserved,
2326 (max_bandwidth - bw_used - bw_reserved) * 100 /
2327 max_bandwidth);
2328
2329 bw_used += bw_reserved;
2330 if (bw_used > max_bandwidth) {
2331 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2332 bw_used, max_bandwidth);
2333 return -ENOMEM;
2334 }
2335
2336 bw_table->bw_used = bw_used;
2e27980e
SS
2337 return 0;
2338}
2339
2340static bool xhci_is_async_ep(unsigned int ep_type)
2341{
2342 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2343 ep_type != ISOC_IN_EP &&
2344 ep_type != INT_IN_EP);
2345}
2346
2b698999
SS
2347static bool xhci_is_sync_in_ep(unsigned int ep_type)
2348{
392a07ae 2349 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
2b698999
SS
2350}
2351
2352static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2353{
2354 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2355
2356 if (ep_bw->ep_interval == 0)
2357 return SS_OVERHEAD_BURST +
2358 (ep_bw->mult * ep_bw->num_packets *
2359 (SS_OVERHEAD + mps));
2360 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2361 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2362 1 << ep_bw->ep_interval);
2363
2364}
2365
2e27980e
SS
2366void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2367 struct xhci_bw_info *ep_bw,
2368 struct xhci_interval_bw_table *bw_table,
2369 struct usb_device *udev,
2370 struct xhci_virt_ep *virt_ep,
2371 struct xhci_tt_bw_info *tt_info)
2372{
2373 struct xhci_interval_bw *interval_bw;
2374 int normalized_interval;
2375
2b698999 2376 if (xhci_is_async_ep(ep_bw->type))
2e27980e
SS
2377 return;
2378
0caf6b33 2379 if (udev->speed >= USB_SPEED_SUPER) {
2b698999
SS
2380 if (xhci_is_sync_in_ep(ep_bw->type))
2381 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2382 xhci_get_ss_bw_consumed(ep_bw);
2383 else
2384 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2385 xhci_get_ss_bw_consumed(ep_bw);
2386 return;
2387 }
2388
2389 /* SuperSpeed endpoints never get added to intervals in the table, so
2390 * this check is only valid for HS/FS/LS devices.
2391 */
2392 if (list_empty(&virt_ep->bw_endpoint_list))
2393 return;
2e27980e
SS
2394 /* For LS/FS devices, we need to translate the interval expressed in
2395 * microframes to frames.
2396 */
2397 if (udev->speed == USB_SPEED_HIGH)
2398 normalized_interval = ep_bw->ep_interval;
2399 else
2400 normalized_interval = ep_bw->ep_interval - 3;
2401
2402 if (normalized_interval == 0)
2403 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2404 interval_bw = &bw_table->interval_bw[normalized_interval];
2405 interval_bw->num_packets -= ep_bw->num_packets;
2406 switch (udev->speed) {
2407 case USB_SPEED_LOW:
2408 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2409 break;
2410 case USB_SPEED_FULL:
2411 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2412 break;
2413 case USB_SPEED_HIGH:
2414 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2415 break;
2416 case USB_SPEED_SUPER:
0caf6b33 2417 case USB_SPEED_SUPER_PLUS:
2e27980e
SS
2418 case USB_SPEED_UNKNOWN:
2419 case USB_SPEED_WIRELESS:
2420 /* Should never happen because only LS/FS/HS endpoints will get
2421 * added to the endpoint list.
2422 */
2423 return;
2424 }
2425 if (tt_info)
2426 tt_info->active_eps -= 1;
2427 list_del_init(&virt_ep->bw_endpoint_list);
2428}
2429
2430static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2431 struct xhci_bw_info *ep_bw,
2432 struct xhci_interval_bw_table *bw_table,
2433 struct usb_device *udev,
2434 struct xhci_virt_ep *virt_ep,
2435 struct xhci_tt_bw_info *tt_info)
2436{
2437 struct xhci_interval_bw *interval_bw;
2438 struct xhci_virt_ep *smaller_ep;
2439 int normalized_interval;
2440
2441 if (xhci_is_async_ep(ep_bw->type))
2442 return;
2443
2b698999
SS
2444 if (udev->speed == USB_SPEED_SUPER) {
2445 if (xhci_is_sync_in_ep(ep_bw->type))
2446 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2447 xhci_get_ss_bw_consumed(ep_bw);
2448 else
2449 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2450 xhci_get_ss_bw_consumed(ep_bw);
2451 return;
2452 }
2453
2e27980e
SS
2454 /* For LS/FS devices, we need to translate the interval expressed in
2455 * microframes to frames.
2456 */
2457 if (udev->speed == USB_SPEED_HIGH)
2458 normalized_interval = ep_bw->ep_interval;
2459 else
2460 normalized_interval = ep_bw->ep_interval - 3;
2461
2462 if (normalized_interval == 0)
2463 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2464 interval_bw = &bw_table->interval_bw[normalized_interval];
2465 interval_bw->num_packets += ep_bw->num_packets;
2466 switch (udev->speed) {
2467 case USB_SPEED_LOW:
2468 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2469 break;
2470 case USB_SPEED_FULL:
2471 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2472 break;
2473 case USB_SPEED_HIGH:
2474 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2475 break;
2476 case USB_SPEED_SUPER:
0caf6b33 2477 case USB_SPEED_SUPER_PLUS:
2e27980e
SS
2478 case USB_SPEED_UNKNOWN:
2479 case USB_SPEED_WIRELESS:
2480 /* Should never happen because only LS/FS/HS endpoints will get
2481 * added to the endpoint list.
2482 */
2483 return;
2484 }
2485
2486 if (tt_info)
2487 tt_info->active_eps += 1;
2488 /* Insert the endpoint into the list, largest max packet size first. */
2489 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2490 bw_endpoint_list) {
2491 if (ep_bw->max_packet_size >=
2492 smaller_ep->bw_info.max_packet_size) {
2493 /* Add the new ep before the smaller endpoint */
2494 list_add_tail(&virt_ep->bw_endpoint_list,
2495 &smaller_ep->bw_endpoint_list);
2496 return;
2497 }
2498 }
2499 /* Add the new endpoint at the end of the list. */
2500 list_add_tail(&virt_ep->bw_endpoint_list,
2501 &interval_bw->endpoints);
2502}
2503
2504void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2505 struct xhci_virt_device *virt_dev,
2506 int old_active_eps)
2507{
2508 struct xhci_root_port_bw_info *rh_bw_info;
2509 if (!virt_dev->tt_info)
2510 return;
2511
2512 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2513 if (old_active_eps == 0 &&
2514 virt_dev->tt_info->active_eps != 0) {
2515 rh_bw_info->num_active_tts += 1;
c29eea62 2516 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
2e27980e
SS
2517 } else if (old_active_eps != 0 &&
2518 virt_dev->tt_info->active_eps == 0) {
2519 rh_bw_info->num_active_tts -= 1;
c29eea62 2520 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
2e27980e
SS
2521 }
2522}
2523
2524static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2525 struct xhci_virt_device *virt_dev,
2526 struct xhci_container_ctx *in_ctx)
2527{
2528 struct xhci_bw_info ep_bw_info[31];
2529 int i;
2530 struct xhci_input_control_ctx *ctrl_ctx;
2531 int old_active_eps = 0;
2532
2e27980e
SS
2533 if (virt_dev->tt_info)
2534 old_active_eps = virt_dev->tt_info->active_eps;
2535
4daf9df5 2536 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
92f8e767
SS
2537 if (!ctrl_ctx) {
2538 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2539 __func__);
2540 return -ENOMEM;
2541 }
2e27980e
SS
2542
2543 for (i = 0; i < 31; i++) {
2544 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2545 continue;
2546
2547 /* Make a copy of the BW info in case we need to revert this */
2548 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2549 sizeof(ep_bw_info[i]));
2550 /* Drop the endpoint from the interval table if the endpoint is
2551 * being dropped or changed.
2552 */
2553 if (EP_IS_DROPPED(ctrl_ctx, i))
2554 xhci_drop_ep_from_interval_table(xhci,
2555 &virt_dev->eps[i].bw_info,
2556 virt_dev->bw_table,
2557 virt_dev->udev,
2558 &virt_dev->eps[i],
2559 virt_dev->tt_info);
2560 }
2561 /* Overwrite the information stored in the endpoints' bw_info */
2562 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2563 for (i = 0; i < 31; i++) {
2564 /* Add any changed or added endpoints to the interval table */
2565 if (EP_IS_ADDED(ctrl_ctx, i))
2566 xhci_add_ep_to_interval_table(xhci,
2567 &virt_dev->eps[i].bw_info,
2568 virt_dev->bw_table,
2569 virt_dev->udev,
2570 &virt_dev->eps[i],
2571 virt_dev->tt_info);
2572 }
2573
2574 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2575 /* Ok, this fits in the bandwidth we have.
2576 * Update the number of active TTs.
2577 */
2578 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2579 return 0;
2580 }
2581
2582 /* We don't have enough bandwidth for this, revert the stored info. */
2583 for (i = 0; i < 31; i++) {
2584 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2585 continue;
2586
2587 /* Drop the new copies of any added or changed endpoints from
2588 * the interval table.
2589 */
2590 if (EP_IS_ADDED(ctrl_ctx, i)) {
2591 xhci_drop_ep_from_interval_table(xhci,
2592 &virt_dev->eps[i].bw_info,
2593 virt_dev->bw_table,
2594 virt_dev->udev,
2595 &virt_dev->eps[i],
2596 virt_dev->tt_info);
2597 }
2598 /* Revert the endpoint back to its old information */
2599 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2600 sizeof(ep_bw_info[i]));
2601 /* Add any changed or dropped endpoints back into the table */
2602 if (EP_IS_DROPPED(ctrl_ctx, i))
2603 xhci_add_ep_to_interval_table(xhci,
2604 &virt_dev->eps[i].bw_info,
2605 virt_dev->bw_table,
2606 virt_dev->udev,
2607 &virt_dev->eps[i],
2608 virt_dev->tt_info);
2609 }
2610 return -ENOMEM;
2611}
2612
2613
f2217e8e
SS
2614/* Issue a configure endpoint command or evaluate context command
2615 * and wait for it to finish.
2616 */
2617static int xhci_configure_endpoint(struct xhci_hcd *xhci,
913a8a34
SS
2618 struct usb_device *udev,
2619 struct xhci_command *command,
2620 bool ctx_change, bool must_succeed)
f2217e8e
SS
2621{
2622 int ret;
f2217e8e 2623 unsigned long flags;
92f8e767 2624 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 2625 struct xhci_virt_device *virt_dev;
ddba5cd0
MN
2626
2627 if (!command)
2628 return -EINVAL;
f2217e8e
SS
2629
2630 spin_lock_irqsave(&xhci->lock, flags);
913a8a34 2631 virt_dev = xhci->devs[udev->slot_id];
750645f8 2632
4daf9df5 2633 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
92f8e767 2634 if (!ctrl_ctx) {
1f21569c 2635 spin_unlock_irqrestore(&xhci->lock, flags);
92f8e767
SS
2636 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2637 __func__);
2638 return -ENOMEM;
2639 }
2cf95c18 2640
750645f8 2641 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
92f8e767 2642 xhci_reserve_host_resources(xhci, ctrl_ctx)) {
750645f8
SS
2643 spin_unlock_irqrestore(&xhci->lock, flags);
2644 xhci_warn(xhci, "Not enough host resources, "
2645 "active endpoint contexts = %u\n",
2646 xhci->num_active_eps);
2647 return -ENOMEM;
2648 }
2e27980e 2649 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
ddba5cd0 2650 xhci_reserve_bandwidth(xhci, virt_dev, command->in_ctx)) {
2e27980e 2651 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
92f8e767 2652 xhci_free_host_resources(xhci, ctrl_ctx);
2e27980e
SS
2653 spin_unlock_irqrestore(&xhci->lock, flags);
2654 xhci_warn(xhci, "Not enough bandwidth\n");
2655 return -ENOMEM;
2656 }
750645f8 2657
f2217e8e 2658 if (!ctx_change)
ddba5cd0
MN
2659 ret = xhci_queue_configure_endpoint(xhci, command,
2660 command->in_ctx->dma,
913a8a34 2661 udev->slot_id, must_succeed);
f2217e8e 2662 else
ddba5cd0
MN
2663 ret = xhci_queue_evaluate_context(xhci, command,
2664 command->in_ctx->dma,
4b266541 2665 udev->slot_id, must_succeed);
f2217e8e 2666 if (ret < 0) {
2cf95c18 2667 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
92f8e767 2668 xhci_free_host_resources(xhci, ctrl_ctx);
f2217e8e 2669 spin_unlock_irqrestore(&xhci->lock, flags);
3a7fa5be
XR
2670 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
2671 "FIXME allocate a new ring segment");
f2217e8e
SS
2672 return -ENOMEM;
2673 }
2674 xhci_ring_cmd_db(xhci);
2675 spin_unlock_irqrestore(&xhci->lock, flags);
2676
2677 /* Wait for the configure endpoint command to complete */
c311e391 2678 wait_for_completion(command->completion);
f2217e8e
SS
2679
2680 if (!ctx_change)
ddba5cd0
MN
2681 ret = xhci_configure_endpoint_result(xhci, udev,
2682 &command->status);
2cf95c18 2683 else
ddba5cd0
MN
2684 ret = xhci_evaluate_context_result(xhci, udev,
2685 &command->status);
2cf95c18
SS
2686
2687 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2688 spin_lock_irqsave(&xhci->lock, flags);
2689 /* If the command failed, remove the reserved resources.
2690 * Otherwise, clean up the estimate to include dropped eps.
2691 */
2692 if (ret)
92f8e767 2693 xhci_free_host_resources(xhci, ctrl_ctx);
2cf95c18 2694 else
92f8e767 2695 xhci_finish_resource_reservation(xhci, ctrl_ctx);
2cf95c18
SS
2696 spin_unlock_irqrestore(&xhci->lock, flags);
2697 }
2698 return ret;
f2217e8e
SS
2699}
2700
df613834
HG
2701static void xhci_check_bw_drop_ep_streams(struct xhci_hcd *xhci,
2702 struct xhci_virt_device *vdev, int i)
2703{
2704 struct xhci_virt_ep *ep = &vdev->eps[i];
2705
2706 if (ep->ep_state & EP_HAS_STREAMS) {
2707 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on set_interface, freeing streams.\n",
2708 xhci_get_endpoint_address(i));
2709 xhci_free_stream_info(xhci, ep->stream_info);
2710 ep->stream_info = NULL;
2711 ep->ep_state &= ~EP_HAS_STREAMS;
2712 }
2713}
2714
f88ba78d
SS
2715/* Called after one or more calls to xhci_add_endpoint() or
2716 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2717 * to call xhci_reset_bandwidth().
2718 *
2719 * Since we are in the middle of changing either configuration or
2720 * installing a new alt setting, the USB core won't allow URBs to be
2721 * enqueued for any endpoint on the old config or interface. Nothing
2722 * else should be touching the xhci->devs[slot_id] structure, so we
2723 * don't need to take the xhci->lock for manipulating that.
2724 */
f94e0186
SS
2725int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2726{
2727 int i;
2728 int ret = 0;
f94e0186
SS
2729 struct xhci_hcd *xhci;
2730 struct xhci_virt_device *virt_dev;
d115b048
JY
2731 struct xhci_input_control_ctx *ctrl_ctx;
2732 struct xhci_slot_ctx *slot_ctx;
ddba5cd0 2733 struct xhci_command *command;
f94e0186 2734
64927730 2735 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
2736 if (ret <= 0)
2737 return ret;
2738 xhci = hcd_to_xhci(hcd);
98d74f9c
MN
2739 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
2740 (xhci->xhc_state & XHCI_STATE_REMOVING))
fe6c6c13 2741 return -ENODEV;
f94e0186 2742
700e2052 2743 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
2744 virt_dev = xhci->devs[udev->slot_id];
2745
ddba5cd0
MN
2746 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
2747 if (!command)
2748 return -ENOMEM;
2749
2750 command->in_ctx = virt_dev->in_ctx;
2751
f94e0186 2752 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
4daf9df5 2753 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
92f8e767
SS
2754 if (!ctrl_ctx) {
2755 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2756 __func__);
ddba5cd0
MN
2757 ret = -ENOMEM;
2758 goto command_cleanup;
92f8e767 2759 }
28ccd296
ME
2760 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2761 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2762 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
2dc37539
SS
2763
2764 /* Don't issue the command if there's no endpoints to update. */
2765 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
ddba5cd0
MN
2766 ctrl_ctx->drop_flags == 0) {
2767 ret = 0;
2768 goto command_cleanup;
2769 }
d6759133 2770 /* Fix up Context Entries field. Minimum value is EP0 == BIT(1). */
d115b048 2771 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
d6759133
JW
2772 for (i = 31; i >= 1; i--) {
2773 __le32 le32 = cpu_to_le32(BIT(i));
2774
2775 if ((virt_dev->eps[i-1].ring && !(ctrl_ctx->drop_flags & le32))
2776 || (ctrl_ctx->add_flags & le32) || i == 1) {
2777 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
2778 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(i));
2779 break;
2780 }
2781 }
2782 xhci_dbg(xhci, "New Input Control Context:\n");
d115b048 2783 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
28ccd296 2784 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 2785
ddba5cd0 2786 ret = xhci_configure_endpoint(xhci, udev, command,
913a8a34 2787 false, false);
ddba5cd0 2788 if (ret)
f94e0186 2789 /* Callee should call reset_bandwidth() */
ddba5cd0 2790 goto command_cleanup;
f94e0186
SS
2791
2792 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
d115b048 2793 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
28ccd296 2794 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
f94e0186 2795
834cb0fc
SS
2796 /* Free any rings that were dropped, but not changed. */
2797 for (i = 1; i < 31; ++i) {
4819fef5 2798 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
df613834 2799 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))) {
834cb0fc 2800 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
df613834
HG
2801 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
2802 }
834cb0fc 2803 }
d115b048 2804 xhci_zero_in_ctx(xhci, virt_dev);
834cb0fc
SS
2805 /*
2806 * Install any rings for completely new endpoints or changed endpoints,
2807 * and free or cache any old rings from changed endpoints.
2808 */
f94e0186 2809 for (i = 1; i < 31; ++i) {
74f9fe21
SS
2810 if (!virt_dev->eps[i].new_ring)
2811 continue;
2812 /* Only cache or free the old ring if it exists.
2813 * It may not if this is the first add of an endpoint.
2814 */
2815 if (virt_dev->eps[i].ring) {
412566bd 2816 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
f94e0186 2817 }
df613834 2818 xhci_check_bw_drop_ep_streams(xhci, virt_dev, i);
74f9fe21
SS
2819 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2820 virt_dev->eps[i].new_ring = NULL;
f94e0186 2821 }
ddba5cd0
MN
2822command_cleanup:
2823 kfree(command->completion);
2824 kfree(command);
f94e0186 2825
f94e0186
SS
2826 return ret;
2827}
2828
2829void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2830{
f94e0186
SS
2831 struct xhci_hcd *xhci;
2832 struct xhci_virt_device *virt_dev;
2833 int i, ret;
2834
64927730 2835 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
f94e0186
SS
2836 if (ret <= 0)
2837 return;
2838 xhci = hcd_to_xhci(hcd);
2839
700e2052 2840 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
f94e0186
SS
2841 virt_dev = xhci->devs[udev->slot_id];
2842 /* Free any rings allocated for added endpoints */
2843 for (i = 0; i < 31; ++i) {
63a0d9ab
SS
2844 if (virt_dev->eps[i].new_ring) {
2845 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2846 virt_dev->eps[i].new_ring = NULL;
f94e0186
SS
2847 }
2848 }
d115b048 2849 xhci_zero_in_ctx(xhci, virt_dev);
f94e0186
SS
2850}
2851
5270b951 2852static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
913a8a34
SS
2853 struct xhci_container_ctx *in_ctx,
2854 struct xhci_container_ctx *out_ctx,
92f8e767 2855 struct xhci_input_control_ctx *ctrl_ctx,
913a8a34 2856 u32 add_flags, u32 drop_flags)
5270b951 2857{
28ccd296
ME
2858 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2859 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
913a8a34 2860 xhci_slot_copy(xhci, in_ctx, out_ctx);
28ccd296 2861 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
5270b951 2862
913a8a34
SS
2863 xhci_dbg(xhci, "Input Context:\n");
2864 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
5270b951
SS
2865}
2866
8212a49d 2867static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
ac9d8fe7
SS
2868 unsigned int slot_id, unsigned int ep_index,
2869 struct xhci_dequeue_state *deq_state)
2870{
92f8e767 2871 struct xhci_input_control_ctx *ctrl_ctx;
ac9d8fe7 2872 struct xhci_container_ctx *in_ctx;
ac9d8fe7
SS
2873 struct xhci_ep_ctx *ep_ctx;
2874 u32 added_ctxs;
2875 dma_addr_t addr;
2876
92f8e767 2877 in_ctx = xhci->devs[slot_id]->in_ctx;
4daf9df5 2878 ctrl_ctx = xhci_get_input_control_ctx(in_ctx);
92f8e767
SS
2879 if (!ctrl_ctx) {
2880 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
2881 __func__);
2882 return;
2883 }
2884
913a8a34
SS
2885 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2886 xhci->devs[slot_id]->out_ctx, ep_index);
ac9d8fe7
SS
2887 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2888 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2889 deq_state->new_deq_ptr);
2890 if (addr == 0) {
2891 xhci_warn(xhci, "WARN Cannot submit config ep after "
2892 "reset ep command\n");
2893 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2894 deq_state->new_deq_seg,
2895 deq_state->new_deq_ptr);
2896 return;
2897 }
28ccd296 2898 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
ac9d8fe7 2899
ac9d8fe7 2900 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
913a8a34 2901 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
92f8e767
SS
2902 xhci->devs[slot_id]->out_ctx, ctrl_ctx,
2903 added_ctxs, added_ctxs);
ac9d8fe7
SS
2904}
2905
82d1009f 2906void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
d97b4f8d 2907 unsigned int ep_index, struct xhci_td *td)
82d1009f
SS
2908{
2909 struct xhci_dequeue_state deq_state;
63a0d9ab 2910 struct xhci_virt_ep *ep;
d97b4f8d 2911 struct usb_device *udev = td->urb->dev;
82d1009f 2912
a0254324
XR
2913 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2914 "Cleaning up stalled endpoint ring");
63a0d9ab 2915 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
82d1009f
SS
2916 /* We need to move the HW's dequeue pointer past this TD,
2917 * or it will attempt to resend it on the next doorbell ring.
2918 */
2919 xhci_find_new_dequeue_state(xhci, udev->slot_id,
d97b4f8d 2920 ep_index, ep->stopped_stream, td, &deq_state);
82d1009f 2921
365038d8
MN
2922 if (!deq_state.new_deq_ptr || !deq_state.new_deq_seg)
2923 return;
2924
ac9d8fe7
SS
2925 /* HW with the reset endpoint quirk will use the saved dequeue state to
2926 * issue a configure endpoint command later.
2927 */
2928 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
a0254324
XR
2929 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
2930 "Queueing new dequeue state");
1e3452e3 2931 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
e9df17eb 2932 ep_index, ep->stopped_stream, &deq_state);
ac9d8fe7
SS
2933 } else {
2934 /* Better hope no one uses the input context between now and the
2935 * reset endpoint completion!
e9df17eb
SS
2936 * XXX: No idea how this hardware will react when stream rings
2937 * are enabled.
ac9d8fe7 2938 */
4bdfe4c3
XR
2939 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
2940 "Setting up input context for "
2941 "configure endpoint command");
ac9d8fe7
SS
2942 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2943 ep_index, &deq_state);
2944 }
82d1009f
SS
2945}
2946
d0167ad2 2947/* Called when clearing halted device. The core should have sent the control
8e71a322 2948 * message to clear the device halt condition. The host side of the halt should
d0167ad2
MN
2949 * already be cleared with a reset endpoint command issued when the STALL tx
2950 * event was received.
2951 *
2952 * Context: in_interrupt
a1587d97 2953 */
8e71a322 2954
a1587d97
SS
2955void xhci_endpoint_reset(struct usb_hcd *hcd,
2956 struct usb_host_endpoint *ep)
2957{
2958 struct xhci_hcd *xhci;
a1587d97
SS
2959
2960 xhci = hcd_to_xhci(hcd);
ddba5cd0 2961
c92bcfa7 2962 /*
d0167ad2 2963 * We might need to implement the config ep cmd in xhci 4.8.1 note:
8e71a322
MN
2964 * The Reset Endpoint Command may only be issued to endpoints in the
2965 * Halted state. If software wishes reset the Data Toggle or Sequence
2966 * Number of an endpoint that isn't in the Halted state, then software
2967 * may issue a Configure Endpoint Command with the Drop and Add bits set
2968 * for the target endpoint. that is in the Stopped state.
c92bcfa7 2969 */
a1587d97 2970
d0167ad2
MN
2971 /* For now just print debug to follow the situation */
2972 xhci_dbg(xhci, "Endpoint 0x%x ep reset callback called\n",
2973 ep->desc.bEndpointAddress);
a1587d97
SS
2974}
2975
8df75f42
SS
2976static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2977 struct usb_device *udev, struct usb_host_endpoint *ep,
2978 unsigned int slot_id)
2979{
2980 int ret;
2981 unsigned int ep_index;
2982 unsigned int ep_state;
2983
2984 if (!ep)
2985 return -EINVAL;
64927730 2986 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
8df75f42
SS
2987 if (ret <= 0)
2988 return -EINVAL;
a3901538 2989 if (usb_ss_max_streams(&ep->ss_ep_comp) == 0) {
8df75f42
SS
2990 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2991 " descriptor for ep 0x%x does not support streams\n",
2992 ep->desc.bEndpointAddress);
2993 return -EINVAL;
2994 }
2995
2996 ep_index = xhci_get_endpoint_index(&ep->desc);
2997 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2998 if (ep_state & EP_HAS_STREAMS ||
2999 ep_state & EP_GETTING_STREAMS) {
3000 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
3001 "already has streams set up.\n",
3002 ep->desc.bEndpointAddress);
3003 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
3004 "dynamic stream context array reallocation.\n");
3005 return -EINVAL;
3006 }
3007 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
3008 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
3009 "endpoint 0x%x; URBs are pending.\n",
3010 ep->desc.bEndpointAddress);
3011 return -EINVAL;
3012 }
3013 return 0;
3014}
3015
3016static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
3017 unsigned int *num_streams, unsigned int *num_stream_ctxs)
3018{
3019 unsigned int max_streams;
3020
3021 /* The stream context array size must be a power of two */
3022 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
3023 /*
3024 * Find out how many primary stream array entries the host controller
3025 * supports. Later we may use secondary stream arrays (similar to 2nd
3026 * level page entries), but that's an optional feature for xHCI host
3027 * controllers. xHCs must support at least 4 stream IDs.
3028 */
3029 max_streams = HCC_MAX_PSA(xhci->hcc_params);
3030 if (*num_stream_ctxs > max_streams) {
3031 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
3032 max_streams);
3033 *num_stream_ctxs = max_streams;
3034 *num_streams = max_streams;
3035 }
3036}
3037
3038/* Returns an error code if one of the endpoint already has streams.
3039 * This does not change any data structures, it only checks and gathers
3040 * information.
3041 */
3042static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
3043 struct usb_device *udev,
3044 struct usb_host_endpoint **eps, unsigned int num_eps,
3045 unsigned int *num_streams, u32 *changed_ep_bitmask)
3046{
8df75f42
SS
3047 unsigned int max_streams;
3048 unsigned int endpoint_flag;
3049 int i;
3050 int ret;
3051
3052 for (i = 0; i < num_eps; i++) {
3053 ret = xhci_check_streams_endpoint(xhci, udev,
3054 eps[i], udev->slot_id);
3055 if (ret < 0)
3056 return ret;
3057
18b7ede5 3058 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
8df75f42
SS
3059 if (max_streams < (*num_streams - 1)) {
3060 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
3061 eps[i]->desc.bEndpointAddress,
3062 max_streams);
3063 *num_streams = max_streams+1;
3064 }
3065
3066 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
3067 if (*changed_ep_bitmask & endpoint_flag)
3068 return -EINVAL;
3069 *changed_ep_bitmask |= endpoint_flag;
3070 }
3071 return 0;
3072}
3073
3074static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3075 struct usb_device *udev,
3076 struct usb_host_endpoint **eps, unsigned int num_eps)
3077{
3078 u32 changed_ep_bitmask = 0;
3079 unsigned int slot_id;
3080 unsigned int ep_index;
3081 unsigned int ep_state;
3082 int i;
3083
3084 slot_id = udev->slot_id;
3085 if (!xhci->devs[slot_id])
3086 return 0;
3087
3088 for (i = 0; i < num_eps; i++) {
3089 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3090 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3091 /* Are streams already being freed for the endpoint? */
3092 if (ep_state & EP_GETTING_NO_STREAMS) {
3093 xhci_warn(xhci, "WARN Can't disable streams for "
03e64e96
JP
3094 "endpoint 0x%x, "
3095 "streams are being disabled already\n",
8df75f42
SS
3096 eps[i]->desc.bEndpointAddress);
3097 return 0;
3098 }
3099 /* Are there actually any streams to free? */
3100 if (!(ep_state & EP_HAS_STREAMS) &&
3101 !(ep_state & EP_GETTING_STREAMS)) {
3102 xhci_warn(xhci, "WARN Can't disable streams for "
03e64e96
JP
3103 "endpoint 0x%x, "
3104 "streams are already disabled!\n",
8df75f42
SS
3105 eps[i]->desc.bEndpointAddress);
3106 xhci_warn(xhci, "WARN xhci_free_streams() called "
3107 "with non-streams endpoint\n");
3108 return 0;
3109 }
3110 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3111 }
3112 return changed_ep_bitmask;
3113}
3114
3115/*
c2a298d9 3116 * The USB device drivers use this function (through the HCD interface in USB
8df75f42
SS
3117 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3118 * coordinate mass storage command queueing across multiple endpoints (basically
3119 * a stream ID == a task ID).
3120 *
3121 * Setting up streams involves allocating the same size stream context array
3122 * for each endpoint and issuing a configure endpoint command for all endpoints.
3123 *
3124 * Don't allow the call to succeed if one endpoint only supports one stream
3125 * (which means it doesn't support streams at all).
3126 *
3127 * Drivers may get less stream IDs than they asked for, if the host controller
3128 * hardware or endpoints claim they can't support the number of requested
3129 * stream IDs.
3130 */
3131int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3132 struct usb_host_endpoint **eps, unsigned int num_eps,
3133 unsigned int num_streams, gfp_t mem_flags)
3134{
3135 int i, ret;
3136 struct xhci_hcd *xhci;
3137 struct xhci_virt_device *vdev;
3138 struct xhci_command *config_cmd;
92f8e767 3139 struct xhci_input_control_ctx *ctrl_ctx;
8df75f42
SS
3140 unsigned int ep_index;
3141 unsigned int num_stream_ctxs;
f9c589e1 3142 unsigned int max_packet;
8df75f42
SS
3143 unsigned long flags;
3144 u32 changed_ep_bitmask = 0;
3145
3146 if (!eps)
3147 return -EINVAL;
3148
3149 /* Add one to the number of streams requested to account for
3150 * stream 0 that is reserved for xHCI usage.
3151 */
3152 num_streams += 1;
3153 xhci = hcd_to_xhci(hcd);
3154 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3155 num_streams);
3156
f7920884 3157 /* MaxPSASize value 0 (2 streams) means streams are not supported */
8f873c1f
HG
3158 if ((xhci->quirks & XHCI_BROKEN_STREAMS) ||
3159 HCC_MAX_PSA(xhci->hcc_params) < 4) {
f7920884
HG
3160 xhci_dbg(xhci, "xHCI controller does not support streams.\n");
3161 return -ENOSYS;
3162 }
3163
8df75f42
SS
3164 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3165 if (!config_cmd) {
3166 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3167 return -ENOMEM;
3168 }
4daf9df5 3169 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
92f8e767
SS
3170 if (!ctrl_ctx) {
3171 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3172 __func__);
3173 xhci_free_command(xhci, config_cmd);
3174 return -ENOMEM;
3175 }
8df75f42
SS
3176
3177 /* Check to make sure all endpoints are not already configured for
3178 * streams. While we're at it, find the maximum number of streams that
3179 * all the endpoints will support and check for duplicate endpoints.
3180 */
3181 spin_lock_irqsave(&xhci->lock, flags);
3182 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3183 num_eps, &num_streams, &changed_ep_bitmask);
3184 if (ret < 0) {
3185 xhci_free_command(xhci, config_cmd);
3186 spin_unlock_irqrestore(&xhci->lock, flags);
3187 return ret;
3188 }
3189 if (num_streams <= 1) {
3190 xhci_warn(xhci, "WARN: endpoints can't handle "
3191 "more than one stream.\n");
3192 xhci_free_command(xhci, config_cmd);
3193 spin_unlock_irqrestore(&xhci->lock, flags);
3194 return -EINVAL;
3195 }
3196 vdev = xhci->devs[udev->slot_id];
25985edc 3197 /* Mark each endpoint as being in transition, so
8df75f42
SS
3198 * xhci_urb_enqueue() will reject all URBs.
3199 */
3200 for (i = 0; i < num_eps; i++) {
3201 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3202 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3203 }
3204 spin_unlock_irqrestore(&xhci->lock, flags);
3205
3206 /* Setup internal data structures and allocate HW data structures for
3207 * streams (but don't install the HW structures in the input context
3208 * until we're sure all memory allocation succeeded).
3209 */
3210 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3211 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3212 num_stream_ctxs, num_streams);
3213
3214 for (i = 0; i < num_eps; i++) {
3215 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
734d3ddd 3216 max_packet = usb_endpoint_maxp(&eps[i]->desc);
8df75f42
SS
3217 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3218 num_stream_ctxs,
f9c589e1
MN
3219 num_streams,
3220 max_packet, mem_flags);
8df75f42
SS
3221 if (!vdev->eps[ep_index].stream_info)
3222 goto cleanup;
3223 /* Set maxPstreams in endpoint context and update deq ptr to
3224 * point to stream context array. FIXME
3225 */
3226 }
3227
3228 /* Set up the input context for a configure endpoint command. */
3229 for (i = 0; i < num_eps; i++) {
3230 struct xhci_ep_ctx *ep_ctx;
3231
3232 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3233 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3234
3235 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3236 vdev->out_ctx, ep_index);
3237 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3238 vdev->eps[ep_index].stream_info);
3239 }
3240 /* Tell the HW to drop its old copy of the endpoint context info
3241 * and add the updated copy from the input context.
3242 */
3243 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
92f8e767
SS
3244 vdev->out_ctx, ctrl_ctx,
3245 changed_ep_bitmask, changed_ep_bitmask);
8df75f42
SS
3246
3247 /* Issue and wait for the configure endpoint command */
3248 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3249 false, false);
3250
3251 /* xHC rejected the configure endpoint command for some reason, so we
3252 * leave the old ring intact and free our internal streams data
3253 * structure.
3254 */
3255 if (ret < 0)
3256 goto cleanup;
3257
3258 spin_lock_irqsave(&xhci->lock, flags);
3259 for (i = 0; i < num_eps; i++) {
3260 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3261 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3262 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3263 udev->slot_id, ep_index);
3264 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3265 }
3266 xhci_free_command(xhci, config_cmd);
3267 spin_unlock_irqrestore(&xhci->lock, flags);
3268
3269 /* Subtract 1 for stream 0, which drivers can't use */
3270 return num_streams - 1;
3271
3272cleanup:
3273 /* If it didn't work, free the streams! */
3274 for (i = 0; i < num_eps; i++) {
3275 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3276 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 3277 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
3278 /* FIXME Unset maxPstreams in endpoint context and
3279 * update deq ptr to point to normal string ring.
3280 */
3281 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3282 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3283 xhci_endpoint_zero(xhci, vdev, eps[i]);
3284 }
3285 xhci_free_command(xhci, config_cmd);
3286 return -ENOMEM;
3287}
3288
3289/* Transition the endpoint from using streams to being a "normal" endpoint
3290 * without streams.
3291 *
3292 * Modify the endpoint context state, submit a configure endpoint command,
3293 * and free all endpoint rings for streams if that completes successfully.
3294 */
3295int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3296 struct usb_host_endpoint **eps, unsigned int num_eps,
3297 gfp_t mem_flags)
3298{
3299 int i, ret;
3300 struct xhci_hcd *xhci;
3301 struct xhci_virt_device *vdev;
3302 struct xhci_command *command;
92f8e767 3303 struct xhci_input_control_ctx *ctrl_ctx;
8df75f42
SS
3304 unsigned int ep_index;
3305 unsigned long flags;
3306 u32 changed_ep_bitmask;
3307
3308 xhci = hcd_to_xhci(hcd);
3309 vdev = xhci->devs[udev->slot_id];
3310
3311 /* Set up a configure endpoint command to remove the streams rings */
3312 spin_lock_irqsave(&xhci->lock, flags);
3313 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3314 udev, eps, num_eps);
3315 if (changed_ep_bitmask == 0) {
3316 spin_unlock_irqrestore(&xhci->lock, flags);
3317 return -EINVAL;
3318 }
3319
3320 /* Use the xhci_command structure from the first endpoint. We may have
3321 * allocated too many, but the driver may call xhci_free_streams() for
3322 * each endpoint it grouped into one call to xhci_alloc_streams().
3323 */
3324 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3325 command = vdev->eps[ep_index].stream_info->free_streams_command;
4daf9df5 3326 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
92f8e767 3327 if (!ctrl_ctx) {
1f21569c 3328 spin_unlock_irqrestore(&xhci->lock, flags);
92f8e767
SS
3329 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3330 __func__);
3331 return -EINVAL;
3332 }
3333
8df75f42
SS
3334 for (i = 0; i < num_eps; i++) {
3335 struct xhci_ep_ctx *ep_ctx;
3336
3337 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3338 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3339 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3340 EP_GETTING_NO_STREAMS;
3341
3342 xhci_endpoint_copy(xhci, command->in_ctx,
3343 vdev->out_ctx, ep_index);
4daf9df5 3344 xhci_setup_no_streams_ep_input_ctx(ep_ctx,
8df75f42
SS
3345 &vdev->eps[ep_index]);
3346 }
3347 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
92f8e767
SS
3348 vdev->out_ctx, ctrl_ctx,
3349 changed_ep_bitmask, changed_ep_bitmask);
8df75f42
SS
3350 spin_unlock_irqrestore(&xhci->lock, flags);
3351
3352 /* Issue and wait for the configure endpoint command,
3353 * which must succeed.
3354 */
3355 ret = xhci_configure_endpoint(xhci, udev, command,
3356 false, true);
3357
3358 /* xHC rejected the configure endpoint command for some reason, so we
3359 * leave the streams rings intact.
3360 */
3361 if (ret < 0)
3362 return ret;
3363
3364 spin_lock_irqsave(&xhci->lock, flags);
3365 for (i = 0; i < num_eps; i++) {
3366 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3367 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
8a007748 3368 vdev->eps[ep_index].stream_info = NULL;
8df75f42
SS
3369 /* FIXME Unset maxPstreams in endpoint context and
3370 * update deq ptr to point to normal string ring.
3371 */
3372 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3373 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3374 }
3375 spin_unlock_irqrestore(&xhci->lock, flags);
3376
3377 return 0;
3378}
3379
2cf95c18
SS
3380/*
3381 * Deletes endpoint resources for endpoints that were active before a Reset
3382 * Device command, or a Disable Slot command. The Reset Device command leaves
3383 * the control endpoint intact, whereas the Disable Slot command deletes it.
3384 *
3385 * Must be called with xhci->lock held.
3386 */
3387void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3388 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3389{
3390 int i;
3391 unsigned int num_dropped_eps = 0;
3392 unsigned int drop_flags = 0;
3393
3394 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3395 if (virt_dev->eps[i].ring) {
3396 drop_flags |= 1 << i;
3397 num_dropped_eps++;
3398 }
3399 }
3400 xhci->num_active_eps -= num_dropped_eps;
3401 if (num_dropped_eps)
4bdfe4c3
XR
3402 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3403 "Dropped %u ep ctxs, flags = 0x%x, "
3404 "%u now active.",
2cf95c18
SS
3405 num_dropped_eps, drop_flags,
3406 xhci->num_active_eps);
3407}
3408
2a8f82c4
SS
3409/*
3410 * This submits a Reset Device Command, which will set the device state to 0,
3411 * set the device address to 0, and disable all the endpoints except the default
3412 * control endpoint. The USB core should come back and call
3413 * xhci_address_device(), and then re-set up the configuration. If this is
3414 * called because of a usb_reset_and_verify_device(), then the old alternate
3415 * settings will be re-installed through the normal bandwidth allocation
3416 * functions.
3417 *
3418 * Wait for the Reset Device command to finish. Remove all structures
3419 * associated with the endpoints that were disabled. Clear the input device
3420 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
f0615c45
AX
3421 *
3422 * If the virt_dev to be reset does not exist or does not match the udev,
3423 * it means the device is lost, possibly due to the xHC restore error and
3424 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3425 * re-allocate the device.
2a8f82c4 3426 */
f0615c45 3427int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
2a8f82c4
SS
3428{
3429 int ret, i;
3430 unsigned long flags;
3431 struct xhci_hcd *xhci;
3432 unsigned int slot_id;
3433 struct xhci_virt_device *virt_dev;
3434 struct xhci_command *reset_device_cmd;
2a8f82c4 3435 int last_freed_endpoint;
001fd382 3436 struct xhci_slot_ctx *slot_ctx;
2e27980e 3437 int old_active_eps = 0;
2a8f82c4 3438
f0615c45 3439 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
2a8f82c4
SS
3440 if (ret <= 0)
3441 return ret;
3442 xhci = hcd_to_xhci(hcd);
3443 slot_id = udev->slot_id;
3444 virt_dev = xhci->devs[slot_id];
f0615c45
AX
3445 if (!virt_dev) {
3446 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3447 "not exist. Re-allocate the device\n", slot_id);
3448 ret = xhci_alloc_dev(hcd, udev);
3449 if (ret == 1)
3450 return 0;
3451 else
3452 return -EINVAL;
3453 }
3454
326124a0
BC
3455 if (virt_dev->tt_info)
3456 old_active_eps = virt_dev->tt_info->active_eps;
3457
f0615c45
AX
3458 if (virt_dev->udev != udev) {
3459 /* If the virt_dev and the udev does not match, this virt_dev
3460 * may belong to another udev.
3461 * Re-allocate the device.
3462 */
3463 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3464 "not match the udev. Re-allocate the device\n",
3465 slot_id);
3466 ret = xhci_alloc_dev(hcd, udev);
3467 if (ret == 1)
3468 return 0;
3469 else
3470 return -EINVAL;
3471 }
2a8f82c4 3472
001fd382
ML
3473 /* If device is not setup, there is no point in resetting it */
3474 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3475 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3476 SLOT_STATE_DISABLED)
3477 return 0;
3478
2a8f82c4
SS
3479 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3480 /* Allocate the command structure that holds the struct completion.
3481 * Assume we're in process context, since the normal device reset
3482 * process has to wait for the device anyway. Storage devices are
3483 * reset as part of error handling, so use GFP_NOIO instead of
3484 * GFP_KERNEL.
3485 */
3486 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3487 if (!reset_device_cmd) {
3488 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3489 return -ENOMEM;
3490 }
3491
3492 /* Attempt to submit the Reset Device command to the command ring */
3493 spin_lock_irqsave(&xhci->lock, flags);
7a3783ef 3494
ddba5cd0 3495 ret = xhci_queue_reset_device(xhci, reset_device_cmd, slot_id);
2a8f82c4
SS
3496 if (ret) {
3497 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2a8f82c4
SS
3498 spin_unlock_irqrestore(&xhci->lock, flags);
3499 goto command_cleanup;
3500 }
3501 xhci_ring_cmd_db(xhci);
3502 spin_unlock_irqrestore(&xhci->lock, flags);
3503
3504 /* Wait for the Reset Device command to finish */
c311e391 3505 wait_for_completion(reset_device_cmd->completion);
2a8f82c4
SS
3506
3507 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3508 * unless we tried to reset a slot ID that wasn't enabled,
3509 * or the device wasn't in the addressed or configured state.
3510 */
3511 ret = reset_device_cmd->status;
3512 switch (ret) {
c311e391
MN
3513 case COMP_CMD_ABORT:
3514 case COMP_CMD_STOP:
3515 xhci_warn(xhci, "Timeout waiting for reset device command\n");
3516 ret = -ETIME;
3517 goto command_cleanup;
2a8f82c4
SS
3518 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3519 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
38a532a6 3520 xhci_dbg(xhci, "Can't reset device (slot ID %u) in %s state\n",
2a8f82c4
SS
3521 slot_id,
3522 xhci_get_slot_state(xhci, virt_dev->out_ctx));
38a532a6 3523 xhci_dbg(xhci, "Not freeing device rings.\n");
2a8f82c4
SS
3524 /* Don't treat this as an error. May change my mind later. */
3525 ret = 0;
3526 goto command_cleanup;
3527 case COMP_SUCCESS:
3528 xhci_dbg(xhci, "Successful reset device command.\n");
3529 break;
3530 default:
3531 if (xhci_is_vendor_info_code(xhci, ret))
3532 break;
3533 xhci_warn(xhci, "Unknown completion code %u for "
3534 "reset device command.\n", ret);
3535 ret = -EINVAL;
3536 goto command_cleanup;
3537 }
3538
2cf95c18
SS
3539 /* Free up host controller endpoint resources */
3540 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3541 spin_lock_irqsave(&xhci->lock, flags);
3542 /* Don't delete the default control endpoint resources */
3543 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3544 spin_unlock_irqrestore(&xhci->lock, flags);
3545 }
3546
2a8f82c4
SS
3547 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3548 last_freed_endpoint = 1;
3549 for (i = 1; i < 31; ++i) {
2dea75d9
DT
3550 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3551
3552 if (ep->ep_state & EP_HAS_STREAMS) {
df613834
HG
3553 xhci_warn(xhci, "WARN: endpoint 0x%02x has streams on device reset, freeing streams.\n",
3554 xhci_get_endpoint_address(i));
2dea75d9
DT
3555 xhci_free_stream_info(xhci, ep->stream_info);
3556 ep->stream_info = NULL;
3557 ep->ep_state &= ~EP_HAS_STREAMS;
3558 }
3559
3560 if (ep->ring) {
3561 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3562 last_freed_endpoint = i;
3563 }
2e27980e
SS
3564 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3565 xhci_drop_ep_from_interval_table(xhci,
3566 &virt_dev->eps[i].bw_info,
3567 virt_dev->bw_table,
3568 udev,
3569 &virt_dev->eps[i],
3570 virt_dev->tt_info);
9af5d71d 3571 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
2a8f82c4 3572 }
2e27980e
SS
3573 /* If necessary, update the number of active TTs on this root port */
3574 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3575
2a8f82c4
SS
3576 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3577 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3578 ret = 0;
3579
3580command_cleanup:
3581 xhci_free_command(xhci, reset_device_cmd);
3582 return ret;
3583}
3584
3ffbba95
SS
3585/*
3586 * At this point, the struct usb_device is about to go away, the device has
3587 * disconnected, and all traffic has been stopped and the endpoints have been
3588 * disabled. Free any HC data structures associated with that device.
3589 */
3590void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3591{
3592 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
6f5165cf 3593 struct xhci_virt_device *virt_dev;
3ffbba95 3594 unsigned long flags;
c526d0d4 3595 u32 state;
64927730 3596 int i, ret;
ddba5cd0
MN
3597 struct xhci_command *command;
3598
3599 command = xhci_alloc_command(xhci, false, false, GFP_KERNEL);
3600 if (!command)
3601 return;
3ffbba95 3602
c8476fb8
SN
3603#ifndef CONFIG_USB_DEFAULT_PERSIST
3604 /*
3605 * We called pm_runtime_get_noresume when the device was attached.
3606 * Decrement the counter here to allow controller to runtime suspend
3607 * if no devices remain.
3608 */
3609 if (xhci->quirks & XHCI_RESET_ON_RESUME)
e7ecf069 3610 pm_runtime_put_noidle(hcd->self.controller);
c8476fb8
SN
3611#endif
3612
64927730 3613 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
7bd89b40
SS
3614 /* If the host is halted due to driver unload, we still need to free the
3615 * device.
3616 */
ddba5cd0
MN
3617 if (ret <= 0 && ret != -ENODEV) {
3618 kfree(command);
3ffbba95 3619 return;
ddba5cd0 3620 }
64927730 3621
6f5165cf 3622 virt_dev = xhci->devs[udev->slot_id];
6f5165cf
SS
3623
3624 /* Stop any wayward timer functions (which may grab the lock) */
3625 for (i = 0; i < 31; ++i) {
3626 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3627 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3628 }
3ffbba95
SS
3629
3630 spin_lock_irqsave(&xhci->lock, flags);
c526d0d4 3631 /* Don't disable the slot if the host controller is dead. */
b0ba9720 3632 state = readl(&xhci->op_regs->status);
7bd89b40
SS
3633 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3634 (xhci->xhc_state & XHCI_STATE_HALTED)) {
c526d0d4
SS
3635 xhci_free_virt_device(xhci, udev->slot_id);
3636 spin_unlock_irqrestore(&xhci->lock, flags);
ddba5cd0 3637 kfree(command);
c526d0d4
SS
3638 return;
3639 }
3640
ddba5cd0
MN
3641 if (xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3642 udev->slot_id)) {
3ffbba95
SS
3643 spin_unlock_irqrestore(&xhci->lock, flags);
3644 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3645 return;
3646 }
23e3be11 3647 xhci_ring_cmd_db(xhci);
3ffbba95 3648 spin_unlock_irqrestore(&xhci->lock, flags);
ddba5cd0 3649
3ffbba95
SS
3650 /*
3651 * Event command completion handler will free any data structures
f88ba78d 3652 * associated with the slot. XXX Can free sleep?
3ffbba95
SS
3653 */
3654}
3655
2cf95c18
SS
3656/*
3657 * Checks if we have enough host controller resources for the default control
3658 * endpoint.
3659 *
3660 * Must be called with xhci->lock held.
3661 */
3662static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3663{
3664 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
4bdfe4c3
XR
3665 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3666 "Not enough ep ctxs: "
3667 "%u active, need to add 1, limit is %u.",
2cf95c18
SS
3668 xhci->num_active_eps, xhci->limit_active_eps);
3669 return -ENOMEM;
3670 }
3671 xhci->num_active_eps += 1;
4bdfe4c3
XR
3672 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
3673 "Adding 1 ep ctx, %u now active.",
2cf95c18
SS
3674 xhci->num_active_eps);
3675 return 0;
3676}
3677
3678
3ffbba95
SS
3679/*
3680 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3681 * timed out, or allocating memory failed. Returns 1 on success.
3682 */
3683int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3684{
3685 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3686 unsigned long flags;
a00918d0 3687 int ret, slot_id;
ddba5cd0
MN
3688 struct xhci_command *command;
3689
87e44f2a 3690 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
ddba5cd0
MN
3691 if (!command)
3692 return 0;
3ffbba95 3693
a00918d0
CB
3694 /* xhci->slot_id and xhci->addr_dev are not thread-safe */
3695 mutex_lock(&xhci->mutex);
3ffbba95 3696 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0 3697 ret = xhci_queue_slot_control(xhci, command, TRB_ENABLE_SLOT, 0);
3ffbba95
SS
3698 if (ret) {
3699 spin_unlock_irqrestore(&xhci->lock, flags);
a00918d0 3700 mutex_unlock(&xhci->mutex);
3ffbba95 3701 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
87e44f2a 3702 xhci_free_command(xhci, command);
3ffbba95
SS
3703 return 0;
3704 }
23e3be11 3705 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3706 spin_unlock_irqrestore(&xhci->lock, flags);
3707
c311e391 3708 wait_for_completion(command->completion);
c2d3d49b 3709 slot_id = command->slot_id;
a00918d0 3710 mutex_unlock(&xhci->mutex);
3ffbba95 3711
a00918d0 3712 if (!slot_id || command->status != COMP_SUCCESS) {
3ffbba95 3713 xhci_err(xhci, "Error while assigning device slot ID\n");
be982038
SS
3714 xhci_err(xhci, "Max number of devices this xHCI host supports is %u.\n",
3715 HCS_MAX_SLOTS(
3716 readl(&xhci->cap_regs->hcs_params1)));
87e44f2a 3717 xhci_free_command(xhci, command);
3ffbba95
SS
3718 return 0;
3719 }
2cf95c18
SS
3720
3721 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3722 spin_lock_irqsave(&xhci->lock, flags);
3723 ret = xhci_reserve_host_control_ep_resources(xhci);
3724 if (ret) {
3725 spin_unlock_irqrestore(&xhci->lock, flags);
3726 xhci_warn(xhci, "Not enough host resources, "
3727 "active endpoint contexts = %u\n",
3728 xhci->num_active_eps);
3729 goto disable_slot;
3730 }
3731 spin_unlock_irqrestore(&xhci->lock, flags);
3732 }
3733 /* Use GFP_NOIO, since this function can be called from
a6d940dd
SS
3734 * xhci_discover_or_reset_device(), which may be called as part of
3735 * mass storage driver error handling.
3736 */
a00918d0 3737 if (!xhci_alloc_virt_device(xhci, slot_id, udev, GFP_NOIO)) {
3ffbba95 3738 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
2cf95c18 3739 goto disable_slot;
3ffbba95 3740 }
a00918d0 3741 udev->slot_id = slot_id;
c8476fb8
SN
3742
3743#ifndef CONFIG_USB_DEFAULT_PERSIST
3744 /*
3745 * If resetting upon resume, we can't put the controller into runtime
3746 * suspend if there is a device attached.
3747 */
3748 if (xhci->quirks & XHCI_RESET_ON_RESUME)
e7ecf069 3749 pm_runtime_get_noresume(hcd->self.controller);
c8476fb8
SN
3750#endif
3751
ddba5cd0 3752
87e44f2a 3753 xhci_free_command(xhci, command);
3ffbba95
SS
3754 /* Is this a LS or FS device under a HS hub? */
3755 /* Hub or peripherial? */
3ffbba95 3756 return 1;
2cf95c18
SS
3757
3758disable_slot:
3759 /* Disable slot, if we can do it without mem alloc */
3760 spin_lock_irqsave(&xhci->lock, flags);
87e44f2a 3761 kfree(command->completion);
ddba5cd0
MN
3762 command->completion = NULL;
3763 command->status = 0;
3764 if (!xhci_queue_slot_control(xhci, command, TRB_DISABLE_SLOT,
3765 udev->slot_id))
2cf95c18
SS
3766 xhci_ring_cmd_db(xhci);
3767 spin_unlock_irqrestore(&xhci->lock, flags);
3768 return 0;
3ffbba95
SS
3769}
3770
3771/*
48fc7dbd
DW
3772 * Issue an Address Device command and optionally send a corresponding
3773 * SetAddress request to the device.
3ffbba95 3774 */
48fc7dbd
DW
3775static int xhci_setup_device(struct usb_hcd *hcd, struct usb_device *udev,
3776 enum xhci_setup_dev setup)
3ffbba95 3777{
6f8ffc0b 3778 const char *act = setup == SETUP_CONTEXT_ONLY ? "context" : "address";
3ffbba95 3779 unsigned long flags;
3ffbba95
SS
3780 struct xhci_virt_device *virt_dev;
3781 int ret = 0;
3782 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
d115b048
JY
3783 struct xhci_slot_ctx *slot_ctx;
3784 struct xhci_input_control_ctx *ctrl_ctx;
8e595a5d 3785 u64 temp_64;
a00918d0
CB
3786 struct xhci_command *command = NULL;
3787
3788 mutex_lock(&xhci->mutex);
3ffbba95 3789
90797aee
LB
3790 if (xhci->xhc_state) { /* dying, removing or halted */
3791 ret = -ESHUTDOWN;
448116bf 3792 goto out;
90797aee 3793 }
448116bf 3794
3ffbba95 3795 if (!udev->slot_id) {
84a99f6f
XR
3796 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3797 "Bad Slot ID %d", udev->slot_id);
a00918d0
CB
3798 ret = -EINVAL;
3799 goto out;
3ffbba95
SS
3800 }
3801
3ffbba95
SS
3802 virt_dev = xhci->devs[udev->slot_id];
3803
7ed603ec
ME
3804 if (WARN_ON(!virt_dev)) {
3805 /*
3806 * In plug/unplug torture test with an NEC controller,
3807 * a zero-dereference was observed once due to virt_dev = 0.
3808 * Print useful debug rather than crash if it is observed again!
3809 */
3810 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3811 udev->slot_id);
a00918d0
CB
3812 ret = -EINVAL;
3813 goto out;
7ed603ec
ME
3814 }
3815
f161ead7
MN
3816 if (setup == SETUP_CONTEXT_ONLY) {
3817 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3818 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3819 SLOT_STATE_DEFAULT) {
3820 xhci_dbg(xhci, "Slot already in default state\n");
a00918d0 3821 goto out;
f161ead7
MN
3822 }
3823 }
3824
87e44f2a 3825 command = xhci_alloc_command(xhci, false, true, GFP_KERNEL);
a00918d0
CB
3826 if (!command) {
3827 ret = -ENOMEM;
3828 goto out;
3829 }
ddba5cd0
MN
3830
3831 command->in_ctx = virt_dev->in_ctx;
ddba5cd0 3832
f0615c45 3833 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
4daf9df5 3834 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
92f8e767
SS
3835 if (!ctrl_ctx) {
3836 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
3837 __func__);
a00918d0
CB
3838 ret = -EINVAL;
3839 goto out;
92f8e767 3840 }
f0615c45
AX
3841 /*
3842 * If this is the first Set Address since device plug-in or
3843 * virt_device realloaction after a resume with an xHCI power loss,
3844 * then set up the slot context.
3845 */
3846 if (!slot_ctx->dev_info)
3ffbba95 3847 xhci_setup_addressable_virt_dev(xhci, udev);
f0615c45 3848 /* Otherwise, update the control endpoint ring enqueue pointer. */
2d1ee590
SS
3849 else
3850 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
d31c285b
SS
3851 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3852 ctrl_ctx->drop_flags = 0;
3853
66e49d87 3854 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 3855 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
1d27fabe 3856 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
0c052aab 3857 le32_to_cpu(slot_ctx->dev_info) >> 27);
3ffbba95 3858
f88ba78d 3859 spin_lock_irqsave(&xhci->lock, flags);
ddba5cd0 3860 ret = xhci_queue_address_device(xhci, command, virt_dev->in_ctx->dma,
48fc7dbd 3861 udev->slot_id, setup);
3ffbba95
SS
3862 if (ret) {
3863 spin_unlock_irqrestore(&xhci->lock, flags);
84a99f6f
XR
3864 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3865 "FIXME: allocate a command ring segment");
a00918d0 3866 goto out;
3ffbba95 3867 }
23e3be11 3868 xhci_ring_cmd_db(xhci);
3ffbba95
SS
3869 spin_unlock_irqrestore(&xhci->lock, flags);
3870
3871 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
c311e391
MN
3872 wait_for_completion(command->completion);
3873
3ffbba95
SS
3874 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3875 * the SetAddress() "recovery interval" required by USB and aborting the
3876 * command on a timeout.
3877 */
9ea1833e 3878 switch (command->status) {
c311e391
MN
3879 case COMP_CMD_ABORT:
3880 case COMP_CMD_STOP:
3881 xhci_warn(xhci, "Timeout while waiting for setup device command\n");
3882 ret = -ETIME;
3883 break;
3ffbba95
SS
3884 case COMP_CTX_STATE:
3885 case COMP_EBADSLT:
6f8ffc0b
DW
3886 xhci_err(xhci, "Setup ERROR: setup %s command for slot %d.\n",
3887 act, udev->slot_id);
3ffbba95
SS
3888 ret = -EINVAL;
3889 break;
3890 case COMP_TX_ERR:
6f8ffc0b 3891 dev_warn(&udev->dev, "Device not responding to setup %s.\n", act);
3ffbba95
SS
3892 ret = -EPROTO;
3893 break;
f6ba6fe2 3894 case COMP_DEV_ERR:
6f8ffc0b
DW
3895 dev_warn(&udev->dev,
3896 "ERROR: Incompatible device for setup %s command\n", act);
f6ba6fe2
AH
3897 ret = -ENODEV;
3898 break;
3ffbba95 3899 case COMP_SUCCESS:
84a99f6f 3900 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
6f8ffc0b 3901 "Successful setup %s command", act);
3ffbba95
SS
3902 break;
3903 default:
6f8ffc0b
DW
3904 xhci_err(xhci,
3905 "ERROR: unexpected setup %s command completion code 0x%x.\n",
9ea1833e 3906 act, command->status);
66e49d87 3907 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 3908 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
1d27fabe 3909 trace_xhci_address_ctx(xhci, virt_dev->out_ctx, 1);
3ffbba95
SS
3910 ret = -EINVAL;
3911 break;
3912 }
a00918d0
CB
3913 if (ret)
3914 goto out;
f7b2e403 3915 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
84a99f6f
XR
3916 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3917 "Op regs DCBAA ptr = %#016llx", temp_64);
3918 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3919 "Slot ID %d dcbaa entry @%p = %#016llx",
3920 udev->slot_id,
3921 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3922 (unsigned long long)
3923 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
3924 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
3925 "Output Context DMA address = %#08llx",
d115b048 3926 (unsigned long long)virt_dev->out_ctx->dma);
3ffbba95 3927 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
d115b048 3928 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
1d27fabe 3929 trace_xhci_address_ctx(xhci, virt_dev->in_ctx,
0c052aab 3930 le32_to_cpu(slot_ctx->dev_info) >> 27);
3ffbba95 3931 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
d115b048 3932 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
3ffbba95
SS
3933 /*
3934 * USB core uses address 1 for the roothubs, so we add one to the
3935 * address given back to us by the HC.
3936 */
d115b048 3937 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1d27fabe 3938 trace_xhci_address_ctx(xhci, virt_dev->out_ctx,
0c052aab 3939 le32_to_cpu(slot_ctx->dev_info) >> 27);
f94e0186 3940 /* Zero the input context control for later use */
d115b048
JY
3941 ctrl_ctx->add_flags = 0;
3942 ctrl_ctx->drop_flags = 0;
3ffbba95 3943
84a99f6f 3944 xhci_dbg_trace(xhci, trace_xhci_dbg_address,
a2cdc343
DW
3945 "Internal device address = %d",
3946 le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK);
a00918d0
CB
3947out:
3948 mutex_unlock(&xhci->mutex);
87e44f2a
LB
3949 if (command) {
3950 kfree(command->completion);
3951 kfree(command);
3952 }
a00918d0 3953 return ret;
3ffbba95
SS
3954}
3955
48fc7dbd
DW
3956int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3957{
3958 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ADDRESS);
3959}
3960
3961int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev)
3962{
3963 return xhci_setup_device(hcd, udev, SETUP_CONTEXT_ONLY);
3964}
3965
3f5eb141
LT
3966/*
3967 * Transfer the port index into real index in the HW port status
3968 * registers. Caculate offset between the port's PORTSC register
3969 * and port status base. Divide the number of per port register
3970 * to get the real index. The raw port number bases 1.
3971 */
3972int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1)
3973{
3974 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3975 __le32 __iomem *base_addr = &xhci->op_regs->port_status_base;
3976 __le32 __iomem *addr;
3977 int raw_port;
3978
b50107bb 3979 if (hcd->speed < HCD_USB3)
3f5eb141
LT
3980 addr = xhci->usb2_ports[port1 - 1];
3981 else
3982 addr = xhci->usb3_ports[port1 - 1];
3983
3984 raw_port = (addr - base_addr)/NUM_PORT_REGS + 1;
3985 return raw_port;
3986}
3987
a558ccdc
MN
3988/*
3989 * Issue an Evaluate Context command to change the Maximum Exit Latency in the
3990 * slot context. If that succeeds, store the new MEL in the xhci_virt_device.
3991 */
d5c82feb 3992static int __maybe_unused xhci_change_max_exit_latency(struct xhci_hcd *xhci,
a558ccdc
MN
3993 struct usb_device *udev, u16 max_exit_latency)
3994{
3995 struct xhci_virt_device *virt_dev;
3996 struct xhci_command *command;
3997 struct xhci_input_control_ctx *ctrl_ctx;
3998 struct xhci_slot_ctx *slot_ctx;
3999 unsigned long flags;
4000 int ret;
4001
4002 spin_lock_irqsave(&xhci->lock, flags);
96044694
MN
4003
4004 virt_dev = xhci->devs[udev->slot_id];
4005
4006 /*
4007 * virt_dev might not exists yet if xHC resumed from hibernate (S4) and
4008 * xHC was re-initialized. Exit latency will be set later after
4009 * hub_port_finish_reset() is done and xhci->devs[] are re-allocated
4010 */
4011
4012 if (!virt_dev || max_exit_latency == virt_dev->current_mel) {
a558ccdc
MN
4013 spin_unlock_irqrestore(&xhci->lock, flags);
4014 return 0;
4015 }
4016
4017 /* Attempt to issue an Evaluate Context command to change the MEL. */
a558ccdc 4018 command = xhci->lpm_command;
4daf9df5 4019 ctrl_ctx = xhci_get_input_control_ctx(command->in_ctx);
92f8e767
SS
4020 if (!ctrl_ctx) {
4021 spin_unlock_irqrestore(&xhci->lock, flags);
4022 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4023 __func__);
4024 return -ENOMEM;
4025 }
4026
a558ccdc
MN
4027 xhci_slot_copy(xhci, command->in_ctx, virt_dev->out_ctx);
4028 spin_unlock_irqrestore(&xhci->lock, flags);
4029
a558ccdc
MN
4030 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
4031 slot_ctx = xhci_get_slot_ctx(xhci, command->in_ctx);
4032 slot_ctx->dev_info2 &= cpu_to_le32(~((u32) MAX_EXIT));
4033 slot_ctx->dev_info2 |= cpu_to_le32(max_exit_latency);
4801d4ea 4034 slot_ctx->dev_state = 0;
a558ccdc 4035
3a7fa5be
XR
4036 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
4037 "Set up evaluate context for LPM MEL change.");
a558ccdc
MN
4038 xhci_dbg(xhci, "Slot %u Input Context:\n", udev->slot_id);
4039 xhci_dbg_ctx(xhci, command->in_ctx, 0);
4040
4041 /* Issue and wait for the evaluate context command. */
4042 ret = xhci_configure_endpoint(xhci, udev, command,
4043 true, true);
4044 xhci_dbg(xhci, "Slot %u Output Context:\n", udev->slot_id);
4045 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 0);
4046
4047 if (!ret) {
4048 spin_lock_irqsave(&xhci->lock, flags);
4049 virt_dev->current_mel = max_exit_latency;
4050 spin_unlock_irqrestore(&xhci->lock, flags);
4051 }
4052 return ret;
4053}
4054
ceb6c9c8 4055#ifdef CONFIG_PM
9574323c
AX
4056
4057/* BESL to HIRD Encoding array for USB2 LPM */
4058static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
4059 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
4060
4061/* Calculate HIRD/BESL for USB2 PORTPMSC*/
f99298bf
AX
4062static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
4063 struct usb_device *udev)
9574323c 4064{
f99298bf
AX
4065 int u2del, besl, besl_host;
4066 int besl_device = 0;
4067 u32 field;
4068
4069 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
4070 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
9574323c 4071
f99298bf
AX
4072 if (field & USB_BESL_SUPPORT) {
4073 for (besl_host = 0; besl_host < 16; besl_host++) {
4074 if (xhci_besl_encoding[besl_host] >= u2del)
9574323c
AX
4075 break;
4076 }
f99298bf
AX
4077 /* Use baseline BESL value as default */
4078 if (field & USB_BESL_BASELINE_VALID)
4079 besl_device = USB_GET_BESL_BASELINE(field);
4080 else if (field & USB_BESL_DEEP_VALID)
4081 besl_device = USB_GET_BESL_DEEP(field);
9574323c
AX
4082 } else {
4083 if (u2del <= 50)
f99298bf 4084 besl_host = 0;
9574323c 4085 else
f99298bf 4086 besl_host = (u2del - 51) / 75 + 1;
9574323c
AX
4087 }
4088
f99298bf
AX
4089 besl = besl_host + besl_device;
4090 if (besl > 15)
4091 besl = 15;
4092
4093 return besl;
9574323c
AX
4094}
4095
a558ccdc
MN
4096/* Calculate BESLD, L1 timeout and HIRDM for USB2 PORTHLPMC */
4097static int xhci_calculate_usb2_hw_lpm_params(struct usb_device *udev)
4098{
4099 u32 field;
4100 int l1;
4101 int besld = 0;
4102 int hirdm = 0;
4103
4104 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
4105
4106 /* xHCI l1 is set in steps of 256us, xHCI 1.0 section 5.4.11.2 */
17f34867 4107 l1 = udev->l1_params.timeout / 256;
a558ccdc
MN
4108
4109 /* device has preferred BESLD */
4110 if (field & USB_BESL_DEEP_VALID) {
4111 besld = USB_GET_BESL_DEEP(field);
4112 hirdm = 1;
4113 }
4114
4115 return PORT_BESLD(besld) | PORT_L1_TIMEOUT(l1) | PORT_HIRDM(hirdm);
4116}
4117
65580b43
AX
4118int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4119 struct usb_device *udev, int enable)
4120{
4121 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4122 __le32 __iomem **port_array;
a558ccdc
MN
4123 __le32 __iomem *pm_addr, *hlpm_addr;
4124 u32 pm_val, hlpm_val, field;
65580b43
AX
4125 unsigned int port_num;
4126 unsigned long flags;
a558ccdc
MN
4127 int hird, exit_latency;
4128 int ret;
65580b43 4129
b50107bb 4130 if (hcd->speed >= HCD_USB3 || !xhci->hw_lpm_support ||
65580b43
AX
4131 !udev->lpm_capable)
4132 return -EPERM;
4133
4134 if (!udev->parent || udev->parent->parent ||
4135 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4136 return -EPERM;
4137
4138 if (udev->usb2_hw_lpm_capable != 1)
4139 return -EPERM;
4140
4141 spin_lock_irqsave(&xhci->lock, flags);
4142
4143 port_array = xhci->usb2_ports;
4144 port_num = udev->portnum - 1;
b6e76371 4145 pm_addr = port_array[port_num] + PORTPMSC;
b0ba9720 4146 pm_val = readl(pm_addr);
a558ccdc
MN
4147 hlpm_addr = port_array[port_num] + PORTHLPMC;
4148 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
65580b43
AX
4149
4150 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
654a55d3 4151 enable ? "enable" : "disable", port_num + 1);
65580b43 4152
65580b43 4153 if (enable) {
a558ccdc
MN
4154 /* Host supports BESL timeout instead of HIRD */
4155 if (udev->usb2_hw_lpm_besl_capable) {
4156 /* if device doesn't have a preferred BESL value use a
4157 * default one which works with mixed HIRD and BESL
4158 * systems. See XHCI_DEFAULT_BESL definition in xhci.h
4159 */
4160 if ((field & USB_BESL_SUPPORT) &&
4161 (field & USB_BESL_BASELINE_VALID))
4162 hird = USB_GET_BESL_BASELINE(field);
4163 else
17f34867 4164 hird = udev->l1_params.besl;
a558ccdc
MN
4165
4166 exit_latency = xhci_besl_encoding[hird];
4167 spin_unlock_irqrestore(&xhci->lock, flags);
4168
4169 /* USB 3.0 code dedicate one xhci->lpm_command->in_ctx
4170 * input context for link powermanagement evaluate
4171 * context commands. It is protected by hcd->bandwidth
4172 * mutex and is shared by all devices. We need to set
4173 * the max ext latency in USB 2 BESL LPM as well, so
4174 * use the same mutex and xhci_change_max_exit_latency()
4175 */
4176 mutex_lock(hcd->bandwidth_mutex);
4177 ret = xhci_change_max_exit_latency(xhci, udev,
4178 exit_latency);
4179 mutex_unlock(hcd->bandwidth_mutex);
4180
4181 if (ret < 0)
4182 return ret;
4183 spin_lock_irqsave(&xhci->lock, flags);
4184
4185 hlpm_val = xhci_calculate_usb2_hw_lpm_params(udev);
204b7793 4186 writel(hlpm_val, hlpm_addr);
a558ccdc 4187 /* flush write */
b0ba9720 4188 readl(hlpm_addr);
a558ccdc
MN
4189 } else {
4190 hird = xhci_calculate_hird_besl(xhci, udev);
4191 }
4192
4193 pm_val &= ~PORT_HIRD_MASK;
58e21f73 4194 pm_val |= PORT_HIRD(hird) | PORT_RWE | PORT_L1DS(udev->slot_id);
204b7793 4195 writel(pm_val, pm_addr);
b0ba9720 4196 pm_val = readl(pm_addr);
a558ccdc 4197 pm_val |= PORT_HLE;
204b7793 4198 writel(pm_val, pm_addr);
a558ccdc 4199 /* flush write */
b0ba9720 4200 readl(pm_addr);
65580b43 4201 } else {
58e21f73 4202 pm_val &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK | PORT_L1DS_MASK);
204b7793 4203 writel(pm_val, pm_addr);
a558ccdc 4204 /* flush write */
b0ba9720 4205 readl(pm_addr);
a558ccdc
MN
4206 if (udev->usb2_hw_lpm_besl_capable) {
4207 spin_unlock_irqrestore(&xhci->lock, flags);
4208 mutex_lock(hcd->bandwidth_mutex);
4209 xhci_change_max_exit_latency(xhci, udev, 0);
4210 mutex_unlock(hcd->bandwidth_mutex);
4211 return 0;
4212 }
65580b43
AX
4213 }
4214
4215 spin_unlock_irqrestore(&xhci->lock, flags);
4216 return 0;
4217}
4218
b630d4b9
MN
4219/* check if a usb2 port supports a given extened capability protocol
4220 * only USB2 ports extended protocol capability values are cached.
4221 * Return 1 if capability is supported
4222 */
4223static int xhci_check_usb2_port_capability(struct xhci_hcd *xhci, int port,
4224 unsigned capability)
4225{
4226 u32 port_offset, port_count;
4227 int i;
4228
4229 for (i = 0; i < xhci->num_ext_caps; i++) {
4230 if (xhci->ext_caps[i] & capability) {
4231 /* port offsets starts at 1 */
4232 port_offset = XHCI_EXT_PORT_OFF(xhci->ext_caps[i]) - 1;
4233 port_count = XHCI_EXT_PORT_COUNT(xhci->ext_caps[i]);
4234 if (port >= port_offset &&
4235 port < port_offset + port_count)
4236 return 1;
4237 }
4238 }
4239 return 0;
4240}
4241
b01bcbf7
SS
4242int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4243{
4244 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
b630d4b9 4245 int portnum = udev->portnum - 1;
b01bcbf7 4246
b50107bb 4247 if (hcd->speed >= HCD_USB3 || !xhci->sw_lpm_support ||
de68bab4
SS
4248 !udev->lpm_capable)
4249 return 0;
4250
4251 /* we only support lpm for non-hub device connected to root hub yet */
4252 if (!udev->parent || udev->parent->parent ||
4253 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
4254 return 0;
4255
4256 if (xhci->hw_lpm_support == 1 &&
4257 xhci_check_usb2_port_capability(
4258 xhci, portnum, XHCI_HLC)) {
4259 udev->usb2_hw_lpm_capable = 1;
4260 udev->l1_params.timeout = XHCI_L1_TIMEOUT;
4261 udev->l1_params.besl = XHCI_DEFAULT_BESL;
4262 if (xhci_check_usb2_port_capability(xhci, portnum,
4263 XHCI_BLC))
4264 udev->usb2_hw_lpm_besl_capable = 1;
b01bcbf7
SS
4265 }
4266
4267 return 0;
4268}
4269
3b3db026
SS
4270/*---------------------- USB 3.0 Link PM functions ------------------------*/
4271
e3567d2c
SS
4272/* Service interval in nanoseconds = 2^(bInterval - 1) * 125us * 1000ns / 1us */
4273static unsigned long long xhci_service_interval_to_ns(
4274 struct usb_endpoint_descriptor *desc)
4275{
16b45fdf 4276 return (1ULL << (desc->bInterval - 1)) * 125 * 1000;
e3567d2c
SS
4277}
4278
3b3db026
SS
4279static u16 xhci_get_timeout_no_hub_lpm(struct usb_device *udev,
4280 enum usb3_link_state state)
4281{
4282 unsigned long long sel;
4283 unsigned long long pel;
4284 unsigned int max_sel_pel;
4285 char *state_name;
4286
4287 switch (state) {
4288 case USB3_LPM_U1:
4289 /* Convert SEL and PEL stored in nanoseconds to microseconds */
4290 sel = DIV_ROUND_UP(udev->u1_params.sel, 1000);
4291 pel = DIV_ROUND_UP(udev->u1_params.pel, 1000);
4292 max_sel_pel = USB3_LPM_MAX_U1_SEL_PEL;
4293 state_name = "U1";
4294 break;
4295 case USB3_LPM_U2:
4296 sel = DIV_ROUND_UP(udev->u2_params.sel, 1000);
4297 pel = DIV_ROUND_UP(udev->u2_params.pel, 1000);
4298 max_sel_pel = USB3_LPM_MAX_U2_SEL_PEL;
4299 state_name = "U2";
4300 break;
4301 default:
4302 dev_warn(&udev->dev, "%s: Can't get timeout for non-U1 or U2 state.\n",
4303 __func__);
e25e62ae 4304 return USB3_LPM_DISABLED;
3b3db026
SS
4305 }
4306
4307 if (sel <= max_sel_pel && pel <= max_sel_pel)
4308 return USB3_LPM_DEVICE_INITIATED;
4309
4310 if (sel > max_sel_pel)
4311 dev_dbg(&udev->dev, "Device-initiated %s disabled "
4312 "due to long SEL %llu ms\n",
4313 state_name, sel);
4314 else
4315 dev_dbg(&udev->dev, "Device-initiated %s disabled "
03e64e96 4316 "due to long PEL %llu ms\n",
3b3db026
SS
4317 state_name, pel);
4318 return USB3_LPM_DISABLED;
4319}
4320
9502c46c 4321/* The U1 timeout should be the maximum of the following values:
e3567d2c
SS
4322 * - For control endpoints, U1 system exit latency (SEL) * 3
4323 * - For bulk endpoints, U1 SEL * 5
4324 * - For interrupt endpoints:
4325 * - Notification EPs, U1 SEL * 3
4326 * - Periodic EPs, max(105% of bInterval, U1 SEL * 2)
4327 * - For isochronous endpoints, max(105% of bInterval, U1 SEL * 2)
4328 */
9502c46c
PA
4329static unsigned long long xhci_calculate_intel_u1_timeout(
4330 struct usb_device *udev,
e3567d2c
SS
4331 struct usb_endpoint_descriptor *desc)
4332{
4333 unsigned long long timeout_ns;
4334 int ep_type;
4335 int intr_type;
4336
4337 ep_type = usb_endpoint_type(desc);
4338 switch (ep_type) {
4339 case USB_ENDPOINT_XFER_CONTROL:
4340 timeout_ns = udev->u1_params.sel * 3;
4341 break;
4342 case USB_ENDPOINT_XFER_BULK:
4343 timeout_ns = udev->u1_params.sel * 5;
4344 break;
4345 case USB_ENDPOINT_XFER_INT:
4346 intr_type = usb_endpoint_interrupt_type(desc);
4347 if (intr_type == USB_ENDPOINT_INTR_NOTIFICATION) {
4348 timeout_ns = udev->u1_params.sel * 3;
4349 break;
4350 }
4351 /* Otherwise the calculation is the same as isoc eps */
4352 case USB_ENDPOINT_XFER_ISOC:
4353 timeout_ns = xhci_service_interval_to_ns(desc);
c88db160 4354 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns * 105, 100);
e3567d2c
SS
4355 if (timeout_ns < udev->u1_params.sel * 2)
4356 timeout_ns = udev->u1_params.sel * 2;
4357 break;
4358 default:
4359 return 0;
4360 }
4361
9502c46c
PA
4362 return timeout_ns;
4363}
4364
4365/* Returns the hub-encoded U1 timeout value. */
4366static u16 xhci_calculate_u1_timeout(struct xhci_hcd *xhci,
4367 struct usb_device *udev,
4368 struct usb_endpoint_descriptor *desc)
4369{
4370 unsigned long long timeout_ns;
4371
4372 if (xhci->quirks & XHCI_INTEL_HOST)
4373 timeout_ns = xhci_calculate_intel_u1_timeout(udev, desc);
4374 else
4375 timeout_ns = udev->u1_params.sel;
4376
4377 /* The U1 timeout is encoded in 1us intervals.
4378 * Don't return a timeout of zero, because that's USB3_LPM_DISABLED.
4379 */
e3567d2c 4380 if (timeout_ns == USB3_LPM_DISABLED)
9502c46c
PA
4381 timeout_ns = 1;
4382 else
4383 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 1000);
e3567d2c
SS
4384
4385 /* If the necessary timeout value is bigger than what we can set in the
4386 * USB 3.0 hub, we have to disable hub-initiated U1.
4387 */
4388 if (timeout_ns <= USB3_LPM_U1_MAX_TIMEOUT)
4389 return timeout_ns;
4390 dev_dbg(&udev->dev, "Hub-initiated U1 disabled "
4391 "due to long timeout %llu ms\n", timeout_ns);
4392 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U1);
4393}
4394
9502c46c 4395/* The U2 timeout should be the maximum of:
e3567d2c
SS
4396 * - 10 ms (to avoid the bandwidth impact on the scheduler)
4397 * - largest bInterval of any active periodic endpoint (to avoid going
4398 * into lower power link states between intervals).
4399 * - the U2 Exit Latency of the device
4400 */
9502c46c
PA
4401static unsigned long long xhci_calculate_intel_u2_timeout(
4402 struct usb_device *udev,
e3567d2c
SS
4403 struct usb_endpoint_descriptor *desc)
4404{
4405 unsigned long long timeout_ns;
4406 unsigned long long u2_del_ns;
4407
4408 timeout_ns = 10 * 1000 * 1000;
4409
4410 if ((usb_endpoint_xfer_int(desc) || usb_endpoint_xfer_isoc(desc)) &&
4411 (xhci_service_interval_to_ns(desc) > timeout_ns))
4412 timeout_ns = xhci_service_interval_to_ns(desc);
4413
966e7a85 4414 u2_del_ns = le16_to_cpu(udev->bos->ss_cap->bU2DevExitLat) * 1000ULL;
e3567d2c
SS
4415 if (u2_del_ns > timeout_ns)
4416 timeout_ns = u2_del_ns;
4417
9502c46c
PA
4418 return timeout_ns;
4419}
4420
4421/* Returns the hub-encoded U2 timeout value. */
4422static u16 xhci_calculate_u2_timeout(struct xhci_hcd *xhci,
4423 struct usb_device *udev,
4424 struct usb_endpoint_descriptor *desc)
4425{
4426 unsigned long long timeout_ns;
4427
4428 if (xhci->quirks & XHCI_INTEL_HOST)
4429 timeout_ns = xhci_calculate_intel_u2_timeout(udev, desc);
4430 else
4431 timeout_ns = udev->u2_params.sel;
4432
e3567d2c 4433 /* The U2 timeout is encoded in 256us intervals */
c88db160 4434 timeout_ns = DIV_ROUND_UP_ULL(timeout_ns, 256 * 1000);
e3567d2c
SS
4435 /* If the necessary timeout value is bigger than what we can set in the
4436 * USB 3.0 hub, we have to disable hub-initiated U2.
4437 */
4438 if (timeout_ns <= USB3_LPM_U2_MAX_TIMEOUT)
4439 return timeout_ns;
4440 dev_dbg(&udev->dev, "Hub-initiated U2 disabled "
4441 "due to long timeout %llu ms\n", timeout_ns);
4442 return xhci_get_timeout_no_hub_lpm(udev, USB3_LPM_U2);
4443}
4444
3b3db026
SS
4445static u16 xhci_call_host_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4446 struct usb_device *udev,
4447 struct usb_endpoint_descriptor *desc,
4448 enum usb3_link_state state,
4449 u16 *timeout)
4450{
9502c46c
PA
4451 if (state == USB3_LPM_U1)
4452 return xhci_calculate_u1_timeout(xhci, udev, desc);
4453 else if (state == USB3_LPM_U2)
4454 return xhci_calculate_u2_timeout(xhci, udev, desc);
e3567d2c 4455
3b3db026
SS
4456 return USB3_LPM_DISABLED;
4457}
4458
4459static int xhci_update_timeout_for_endpoint(struct xhci_hcd *xhci,
4460 struct usb_device *udev,
4461 struct usb_endpoint_descriptor *desc,
4462 enum usb3_link_state state,
4463 u16 *timeout)
4464{
4465 u16 alt_timeout;
4466
4467 alt_timeout = xhci_call_host_update_timeout_for_endpoint(xhci, udev,
4468 desc, state, timeout);
4469
4470 /* If we found we can't enable hub-initiated LPM, or
4471 * the U1 or U2 exit latency was too high to allow
4472 * device-initiated LPM as well, just stop searching.
4473 */
4474 if (alt_timeout == USB3_LPM_DISABLED ||
4475 alt_timeout == USB3_LPM_DEVICE_INITIATED) {
4476 *timeout = alt_timeout;
4477 return -E2BIG;
4478 }
4479 if (alt_timeout > *timeout)
4480 *timeout = alt_timeout;
4481 return 0;
4482}
4483
4484static int xhci_update_timeout_for_interface(struct xhci_hcd *xhci,
4485 struct usb_device *udev,
4486 struct usb_host_interface *alt,
4487 enum usb3_link_state state,
4488 u16 *timeout)
4489{
4490 int j;
4491
4492 for (j = 0; j < alt->desc.bNumEndpoints; j++) {
4493 if (xhci_update_timeout_for_endpoint(xhci, udev,
4494 &alt->endpoint[j].desc, state, timeout))
4495 return -E2BIG;
4496 continue;
4497 }
4498 return 0;
4499}
4500
e3567d2c
SS
4501static int xhci_check_intel_tier_policy(struct usb_device *udev,
4502 enum usb3_link_state state)
4503{
4504 struct usb_device *parent;
4505 unsigned int num_hubs;
4506
4507 if (state == USB3_LPM_U2)
4508 return 0;
4509
4510 /* Don't enable U1 if the device is on a 2nd tier hub or lower. */
4511 for (parent = udev->parent, num_hubs = 0; parent->parent;
4512 parent = parent->parent)
4513 num_hubs++;
4514
4515 if (num_hubs < 2)
4516 return 0;
4517
4518 dev_dbg(&udev->dev, "Disabling U1 link state for device"
4519 " below second-tier hub.\n");
4520 dev_dbg(&udev->dev, "Plug device into first-tier hub "
4521 "to decrease power consumption.\n");
4522 return -E2BIG;
4523}
4524
3b3db026
SS
4525static int xhci_check_tier_policy(struct xhci_hcd *xhci,
4526 struct usb_device *udev,
4527 enum usb3_link_state state)
4528{
e3567d2c
SS
4529 if (xhci->quirks & XHCI_INTEL_HOST)
4530 return xhci_check_intel_tier_policy(udev, state);
9502c46c
PA
4531 else
4532 return 0;
3b3db026
SS
4533}
4534
4535/* Returns the U1 or U2 timeout that should be enabled.
4536 * If the tier check or timeout setting functions return with a non-zero exit
4537 * code, that means the timeout value has been finalized and we shouldn't look
4538 * at any more endpoints.
4539 */
4540static u16 xhci_calculate_lpm_timeout(struct usb_hcd *hcd,
4541 struct usb_device *udev, enum usb3_link_state state)
4542{
4543 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4544 struct usb_host_config *config;
4545 char *state_name;
4546 int i;
4547 u16 timeout = USB3_LPM_DISABLED;
4548
4549 if (state == USB3_LPM_U1)
4550 state_name = "U1";
4551 else if (state == USB3_LPM_U2)
4552 state_name = "U2";
4553 else {
4554 dev_warn(&udev->dev, "Can't enable unknown link state %i\n",
4555 state);
4556 return timeout;
4557 }
4558
4559 if (xhci_check_tier_policy(xhci, udev, state) < 0)
4560 return timeout;
4561
4562 /* Gather some information about the currently installed configuration
4563 * and alternate interface settings.
4564 */
4565 if (xhci_update_timeout_for_endpoint(xhci, udev, &udev->ep0.desc,
4566 state, &timeout))
4567 return timeout;
4568
4569 config = udev->actconfig;
4570 if (!config)
4571 return timeout;
4572
64ba419b 4573 for (i = 0; i < config->desc.bNumInterfaces; i++) {
3b3db026
SS
4574 struct usb_driver *driver;
4575 struct usb_interface *intf = config->interface[i];
4576
4577 if (!intf)
4578 continue;
4579
4580 /* Check if any currently bound drivers want hub-initiated LPM
4581 * disabled.
4582 */
4583 if (intf->dev.driver) {
4584 driver = to_usb_driver(intf->dev.driver);
4585 if (driver && driver->disable_hub_initiated_lpm) {
4586 dev_dbg(&udev->dev, "Hub-initiated %s disabled "
4587 "at request of driver %s\n",
4588 state_name, driver->name);
4589 return xhci_get_timeout_no_hub_lpm(udev, state);
4590 }
4591 }
4592
4593 /* Not sure how this could happen... */
4594 if (!intf->cur_altsetting)
4595 continue;
4596
4597 if (xhci_update_timeout_for_interface(xhci, udev,
4598 intf->cur_altsetting,
4599 state, &timeout))
4600 return timeout;
4601 }
4602 return timeout;
4603}
4604
3b3db026
SS
4605static int calculate_max_exit_latency(struct usb_device *udev,
4606 enum usb3_link_state state_changed,
4607 u16 hub_encoded_timeout)
4608{
4609 unsigned long long u1_mel_us = 0;
4610 unsigned long long u2_mel_us = 0;
4611 unsigned long long mel_us = 0;
4612 bool disabling_u1;
4613 bool disabling_u2;
4614 bool enabling_u1;
4615 bool enabling_u2;
4616
4617 disabling_u1 = (state_changed == USB3_LPM_U1 &&
4618 hub_encoded_timeout == USB3_LPM_DISABLED);
4619 disabling_u2 = (state_changed == USB3_LPM_U2 &&
4620 hub_encoded_timeout == USB3_LPM_DISABLED);
4621
4622 enabling_u1 = (state_changed == USB3_LPM_U1 &&
4623 hub_encoded_timeout != USB3_LPM_DISABLED);
4624 enabling_u2 = (state_changed == USB3_LPM_U2 &&
4625 hub_encoded_timeout != USB3_LPM_DISABLED);
4626
4627 /* If U1 was already enabled and we're not disabling it,
4628 * or we're going to enable U1, account for the U1 max exit latency.
4629 */
4630 if ((udev->u1_params.timeout != USB3_LPM_DISABLED && !disabling_u1) ||
4631 enabling_u1)
4632 u1_mel_us = DIV_ROUND_UP(udev->u1_params.mel, 1000);
4633 if ((udev->u2_params.timeout != USB3_LPM_DISABLED && !disabling_u2) ||
4634 enabling_u2)
4635 u2_mel_us = DIV_ROUND_UP(udev->u2_params.mel, 1000);
4636
4637 if (u1_mel_us > u2_mel_us)
4638 mel_us = u1_mel_us;
4639 else
4640 mel_us = u2_mel_us;
4641 /* xHCI host controller max exit latency field is only 16 bits wide. */
4642 if (mel_us > MAX_EXIT) {
4643 dev_warn(&udev->dev, "Link PM max exit latency of %lluus "
4644 "is too big.\n", mel_us);
4645 return -E2BIG;
4646 }
4647 return mel_us;
4648}
4649
4650/* Returns the USB3 hub-encoded value for the U1/U2 timeout. */
4651int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4652 struct usb_device *udev, enum usb3_link_state state)
4653{
4654 struct xhci_hcd *xhci;
4655 u16 hub_encoded_timeout;
4656 int mel;
4657 int ret;
4658
4659 xhci = hcd_to_xhci(hcd);
4660 /* The LPM timeout values are pretty host-controller specific, so don't
4661 * enable hub-initiated timeouts unless the vendor has provided
4662 * information about their timeout algorithm.
4663 */
4664 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4665 !xhci->devs[udev->slot_id])
4666 return USB3_LPM_DISABLED;
4667
4668 hub_encoded_timeout = xhci_calculate_lpm_timeout(hcd, udev, state);
4669 mel = calculate_max_exit_latency(udev, state, hub_encoded_timeout);
4670 if (mel < 0) {
4671 /* Max Exit Latency is too big, disable LPM. */
4672 hub_encoded_timeout = USB3_LPM_DISABLED;
4673 mel = 0;
4674 }
4675
4676 ret = xhci_change_max_exit_latency(xhci, udev, mel);
4677 if (ret)
4678 return ret;
4679 return hub_encoded_timeout;
4680}
4681
4682int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4683 struct usb_device *udev, enum usb3_link_state state)
4684{
4685 struct xhci_hcd *xhci;
4686 u16 mel;
3b3db026
SS
4687
4688 xhci = hcd_to_xhci(hcd);
4689 if (!xhci || !(xhci->quirks & XHCI_LPM_SUPPORT) ||
4690 !xhci->devs[udev->slot_id])
4691 return 0;
4692
4693 mel = calculate_max_exit_latency(udev, state, USB3_LPM_DISABLED);
f1cda54c 4694 return xhci_change_max_exit_latency(xhci, udev, mel);
3b3db026 4695}
b01bcbf7 4696#else /* CONFIG_PM */
9574323c 4697
ceb6c9c8
RW
4698int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4699 struct usb_device *udev, int enable)
4700{
4701 return 0;
4702}
4703
4704int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4705{
4706 return 0;
4707}
4708
b01bcbf7
SS
4709int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
4710 struct usb_device *udev, enum usb3_link_state state)
65580b43 4711{
b01bcbf7 4712 return USB3_LPM_DISABLED;
65580b43
AX
4713}
4714
b01bcbf7
SS
4715int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
4716 struct usb_device *udev, enum usb3_link_state state)
9574323c
AX
4717{
4718 return 0;
4719}
b01bcbf7 4720#endif /* CONFIG_PM */
9574323c 4721
b01bcbf7 4722/*-------------------------------------------------------------------------*/
9574323c 4723
ac1c1b7f
SS
4724/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4725 * internal data structures for the device.
4726 */
4727int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4728 struct usb_tt *tt, gfp_t mem_flags)
4729{
4730 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4731 struct xhci_virt_device *vdev;
4732 struct xhci_command *config_cmd;
4733 struct xhci_input_control_ctx *ctrl_ctx;
4734 struct xhci_slot_ctx *slot_ctx;
4735 unsigned long flags;
4736 unsigned think_time;
4737 int ret;
4738
4739 /* Ignore root hubs */
4740 if (!hdev->parent)
4741 return 0;
4742
4743 vdev = xhci->devs[hdev->slot_id];
4744 if (!vdev) {
4745 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4746 return -EINVAL;
4747 }
a1d78c16 4748 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
ac1c1b7f
SS
4749 if (!config_cmd) {
4750 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4751 return -ENOMEM;
4752 }
4daf9df5 4753 ctrl_ctx = xhci_get_input_control_ctx(config_cmd->in_ctx);
92f8e767
SS
4754 if (!ctrl_ctx) {
4755 xhci_warn(xhci, "%s: Could not get input context, bad type.\n",
4756 __func__);
4757 xhci_free_command(xhci, config_cmd);
4758 return -ENOMEM;
4759 }
ac1c1b7f
SS
4760
4761 spin_lock_irqsave(&xhci->lock, flags);
839c817c
SS
4762 if (hdev->speed == USB_SPEED_HIGH &&
4763 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4764 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4765 xhci_free_command(xhci, config_cmd);
4766 spin_unlock_irqrestore(&xhci->lock, flags);
4767 return -ENOMEM;
4768 }
4769
ac1c1b7f 4770 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
28ccd296 4771 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
ac1c1b7f 4772 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
28ccd296 4773 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
096b110a
CY
4774 /*
4775 * refer to section 6.2.2: MTT should be 0 for full speed hub,
4776 * but it may be already set to 1 when setup an xHCI virtual
4777 * device, so clear it anyway.
4778 */
ac1c1b7f 4779 if (tt->multi)
28ccd296 4780 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
096b110a
CY
4781 else if (hdev->speed == USB_SPEED_FULL)
4782 slot_ctx->dev_info &= cpu_to_le32(~DEV_MTT);
4783
ac1c1b7f
SS
4784 if (xhci->hci_version > 0x95) {
4785 xhci_dbg(xhci, "xHCI version %x needs hub "
4786 "TT think time and number of ports\n",
4787 (unsigned int) xhci->hci_version);
28ccd296 4788 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
ac1c1b7f
SS
4789 /* Set TT think time - convert from ns to FS bit times.
4790 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4791 * 2 = 24 FS bit times, 3 = 32 FS bit times.
700b4173
AX
4792 *
4793 * xHCI 1.0: this field shall be 0 if the device is not a
4794 * High-spped hub.
ac1c1b7f
SS
4795 */
4796 think_time = tt->think_time;
4797 if (think_time != 0)
4798 think_time = (think_time / 666) - 1;
700b4173
AX
4799 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4800 slot_ctx->tt_info |=
4801 cpu_to_le32(TT_THINK_TIME(think_time));
ac1c1b7f
SS
4802 } else {
4803 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4804 "TT think time or number of ports\n",
4805 (unsigned int) xhci->hci_version);
4806 }
4807 slot_ctx->dev_state = 0;
4808 spin_unlock_irqrestore(&xhci->lock, flags);
4809
4810 xhci_dbg(xhci, "Set up %s for hub device.\n",
4811 (xhci->hci_version > 0x95) ?
4812 "configure endpoint" : "evaluate context");
4813 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4814 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4815
4816 /* Issue and wait for the configure endpoint or
4817 * evaluate context command.
4818 */
4819 if (xhci->hci_version > 0x95)
4820 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4821 false, false);
4822 else
4823 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4824 true, false);
4825
4826 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4827 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4828
4829 xhci_free_command(xhci, config_cmd);
4830 return ret;
4831}
4832
66d4eadd
SS
4833int xhci_get_frame(struct usb_hcd *hcd)
4834{
4835 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4836 /* EHCI mods by the periodic size. Why? */
b0ba9720 4837 return readl(&xhci->run_regs->microframe_index) >> 3;
66d4eadd
SS
4838}
4839
552e0c4f
SAS
4840int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4841{
4842 struct xhci_hcd *xhci;
4843 struct device *dev = hcd->self.controller;
4844 int retval;
552e0c4f 4845
1386ff75
SS
4846 /* Accept arbitrarily long scatter-gather lists */
4847 hcd->self.sg_tablesize = ~0;
fc76051c 4848
e2ed5114
MN
4849 /* support to build packet from discontinuous buffers */
4850 hcd->self.no_sg_constraint = 1;
4851
19181bc5
HG
4852 /* XHCI controllers don't stop the ep queue on short packets :| */
4853 hcd->self.no_stop_on_short = 1;
552e0c4f 4854
b50107bb
MN
4855 xhci = hcd_to_xhci(hcd);
4856
552e0c4f 4857 if (usb_hcd_is_primary_hcd(hcd)) {
552e0c4f
SAS
4858 xhci->main_hcd = hcd;
4859 /* Mark the first roothub as being USB 2.0.
4860 * The xHCI driver will register the USB 3.0 roothub.
4861 */
4862 hcd->speed = HCD_USB2;
4863 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4864 /*
4865 * USB 2.0 roothub under xHCI has an integrated TT,
4866 * (rate matching hub) as opposed to having an OHCI/UHCI
4867 * companion controller.
4868 */
4869 hcd->has_tt = 1;
4870 } else {
b50107bb
MN
4871 if (xhci->sbrn == 0x31) {
4872 xhci_info(xhci, "Host supports USB 3.1 Enhanced SuperSpeed\n");
4873 hcd->speed = HCD_USB31;
2c0e06f8 4874 hcd->self.root_hub->speed = USB_SPEED_SUPER_PLUS;
b50107bb 4875 }
552e0c4f
SAS
4876 /* xHCI private pointer was set in xhci_pci_probe for the second
4877 * registered roothub.
4878 */
552e0c4f
SAS
4879 return 0;
4880 }
4881
a00918d0 4882 mutex_init(&xhci->mutex);
552e0c4f
SAS
4883 xhci->cap_regs = hcd->regs;
4884 xhci->op_regs = hcd->regs +
b0ba9720 4885 HC_LENGTH(readl(&xhci->cap_regs->hc_capbase));
552e0c4f 4886 xhci->run_regs = hcd->regs +
b0ba9720 4887 (readl(&xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
552e0c4f 4888 /* Cache read-only capability registers */
b0ba9720
XR
4889 xhci->hcs_params1 = readl(&xhci->cap_regs->hcs_params1);
4890 xhci->hcs_params2 = readl(&xhci->cap_regs->hcs_params2);
4891 xhci->hcs_params3 = readl(&xhci->cap_regs->hcs_params3);
4892 xhci->hcc_params = readl(&xhci->cap_regs->hc_capbase);
552e0c4f 4893 xhci->hci_version = HC_VERSION(xhci->hcc_params);
b0ba9720 4894 xhci->hcc_params = readl(&xhci->cap_regs->hcc_params);
04abb6de
LB
4895 if (xhci->hci_version > 0x100)
4896 xhci->hcc_params2 = readl(&xhci->cap_regs->hcc_params2);
552e0c4f
SAS
4897 xhci_print_registers(xhci);
4898
757de492 4899 xhci->quirks |= quirks;
4e6a1ee7 4900
552e0c4f
SAS
4901 get_quirks(dev, xhci);
4902
07f3cb7c
GC
4903 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4904 * success event after a short transfer. This quirk will ignore such
4905 * spurious event.
4906 */
4907 if (xhci->hci_version > 0x96)
4908 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4909
552e0c4f
SAS
4910 /* Make sure the HC is halted. */
4911 retval = xhci_halt(xhci);
4912 if (retval)
cd33a321 4913 return retval;
552e0c4f
SAS
4914
4915 xhci_dbg(xhci, "Resetting HCD\n");
4916 /* Reset the internal HC memory state and registers. */
4917 retval = xhci_reset(xhci);
4918 if (retval)
cd33a321 4919 return retval;
552e0c4f
SAS
4920 xhci_dbg(xhci, "Reset complete\n");
4921
0a380be8
YS
4922 /*
4923 * On some xHCI controllers (e.g. R-Car SoCs), the AC64 bit (bit 0)
4924 * of HCCPARAMS1 is set to 1. However, the xHCs don't support 64-bit
4925 * address memory pointers actually. So, this driver clears the AC64
4926 * bit of xhci->hcc_params to call dma_set_coherent_mask(dev,
4927 * DMA_BIT_MASK(32)) in this xhci_gen_setup().
4928 */
4929 if (xhci->quirks & XHCI_NO_64BIT_SUPPORT)
4930 xhci->hcc_params &= ~BIT(0);
4931
c10cf118
XR
4932 /* Set dma_mask and coherent_dma_mask to 64-bits,
4933 * if xHC supports 64-bit addressing */
4934 if (HCC_64BIT_ADDR(xhci->hcc_params) &&
4935 !dma_set_mask(dev, DMA_BIT_MASK(64))) {
552e0c4f 4936 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
c10cf118 4937 dma_set_coherent_mask(dev, DMA_BIT_MASK(64));
fda182d8
DD
4938 } else {
4939 /*
4940 * This is to avoid error in cases where a 32-bit USB
4941 * controller is used on a 64-bit capable system.
4942 */
4943 retval = dma_set_mask(dev, DMA_BIT_MASK(32));
4944 if (retval)
4945 return retval;
4946 xhci_dbg(xhci, "Enabling 32-bit DMA addresses.\n");
4947 dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
552e0c4f
SAS
4948 }
4949
4950 xhci_dbg(xhci, "Calling HCD init\n");
4951 /* Initialize HCD and host controller data structures. */
4952 retval = xhci_init(hcd);
4953 if (retval)
cd33a321 4954 return retval;
552e0c4f 4955 xhci_dbg(xhci, "Called HCD init\n");
99705092
HG
4956
4957 xhci_info(xhci, "hcc params 0x%08x hci version 0x%x quirks 0x%08x\n",
4958 xhci->hcc_params, xhci->hci_version, xhci->quirks);
4959
552e0c4f 4960 return 0;
552e0c4f 4961}
436e8c7d 4962EXPORT_SYMBOL_GPL(xhci_gen_setup);
552e0c4f 4963
1885d9a3
AB
4964static const struct hc_driver xhci_hc_driver = {
4965 .description = "xhci-hcd",
4966 .product_desc = "xHCI Host Controller",
32479d4b 4967 .hcd_priv_size = sizeof(struct xhci_hcd),
1885d9a3
AB
4968
4969 /*
4970 * generic hardware linkage
4971 */
4972 .irq = xhci_irq,
4973 .flags = HCD_MEMORY | HCD_USB3 | HCD_SHARED,
4974
4975 /*
4976 * basic lifecycle operations
4977 */
4978 .reset = NULL, /* set in xhci_init_driver() */
4979 .start = xhci_run,
4980 .stop = xhci_stop,
4981 .shutdown = xhci_shutdown,
4982
4983 /*
4984 * managing i/o requests and associated device resources
4985 */
4986 .urb_enqueue = xhci_urb_enqueue,
4987 .urb_dequeue = xhci_urb_dequeue,
4988 .alloc_dev = xhci_alloc_dev,
4989 .free_dev = xhci_free_dev,
4990 .alloc_streams = xhci_alloc_streams,
4991 .free_streams = xhci_free_streams,
4992 .add_endpoint = xhci_add_endpoint,
4993 .drop_endpoint = xhci_drop_endpoint,
4994 .endpoint_reset = xhci_endpoint_reset,
4995 .check_bandwidth = xhci_check_bandwidth,
4996 .reset_bandwidth = xhci_reset_bandwidth,
4997 .address_device = xhci_address_device,
4998 .enable_device = xhci_enable_device,
4999 .update_hub_device = xhci_update_hub_device,
5000 .reset_device = xhci_discover_or_reset_device,
5001
5002 /*
5003 * scheduling support
5004 */
5005 .get_frame_number = xhci_get_frame,
5006
5007 /*
5008 * root hub support
5009 */
5010 .hub_control = xhci_hub_control,
5011 .hub_status_data = xhci_hub_status_data,
5012 .bus_suspend = xhci_bus_suspend,
5013 .bus_resume = xhci_bus_resume,
5014
5015 /*
5016 * call back when device connected and addressed
5017 */
5018 .update_device = xhci_update_device,
5019 .set_usb2_hw_lpm = xhci_set_usb2_hardware_lpm,
5020 .enable_usb3_lpm_timeout = xhci_enable_usb3_lpm_timeout,
5021 .disable_usb3_lpm_timeout = xhci_disable_usb3_lpm_timeout,
5022 .find_raw_port_number = xhci_find_raw_port_number,
5023};
5024
cd33a321
RQ
5025void xhci_init_driver(struct hc_driver *drv,
5026 const struct xhci_driver_overrides *over)
1885d9a3 5027{
cd33a321
RQ
5028 BUG_ON(!over);
5029
5030 /* Copy the generic table to drv then apply the overrides */
1885d9a3 5031 *drv = xhci_hc_driver;
cd33a321
RQ
5032
5033 if (over) {
5034 drv->hcd_priv_size += over->extra_priv_size;
5035 if (over->reset)
5036 drv->reset = over->reset;
5037 if (over->start)
5038 drv->start = over->start;
5039 }
1885d9a3
AB
5040}
5041EXPORT_SYMBOL_GPL(xhci_init_driver);
5042
66d4eadd
SS
5043MODULE_DESCRIPTION(DRIVER_DESC);
5044MODULE_AUTHOR(DRIVER_AUTHOR);
5045MODULE_LICENSE("GPL");
5046
5047static int __init xhci_hcd_init(void)
5048{
98441973
SS
5049 /*
5050 * Check the compiler generated sizes of structures that must be laid
5051 * out in specific ways for hardware access.
5052 */
5053 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
5054 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
5055 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
5056 /* xhci_device_control has eight fields, and also
5057 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
5058 */
98441973
SS
5059 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
5060 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
5061 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
04abb6de 5062 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 8*32/8);
98441973
SS
5063 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
5064 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
5065 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
1eaf35e4
ON
5066
5067 if (usb_disabled())
5068 return -ENODEV;
5069
66d4eadd
SS
5070 return 0;
5071}
b04c846c
AD
5072
5073/*
5074 * If an init function is provided, an exit function must also be provided
5075 * to allow module unload.
5076 */
5077static void __exit xhci_hcd_fini(void) { }
5078
66d4eadd 5079module_init(xhci_hcd_init);
b04c846c 5080module_exit(xhci_hcd_fini);