]>
Commit | Line | Data |
---|---|---|
74c68741 SS |
1 | /* |
2 | * xHCI host controller driver | |
3 | * | |
4 | * Copyright (C) 2008 Intel Corp. | |
5 | * | |
6 | * Author: Sarah Sharp | |
7 | * Some code borrowed from the Linux EHCI driver. | |
8 | * | |
9 | * This program is free software; you can redistribute it and/or modify | |
10 | * it under the terms of the GNU General Public License version 2 as | |
11 | * published by the Free Software Foundation. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, but | |
14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY | |
15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | |
16 | * for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software Foundation, | |
20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
21 | */ | |
22 | ||
23 | #ifndef __LINUX_XHCI_HCD_H | |
24 | #define __LINUX_XHCI_HCD_H | |
25 | ||
26 | #include <linux/usb.h> | |
7f84eef0 | 27 | #include <linux/timer.h> |
8e595a5d | 28 | #include <linux/kernel.h> |
27729aad | 29 | #include <linux/usb/hcd.h> |
74c68741 | 30 | |
74c68741 SS |
31 | /* Code sharing between pci-quirks and xhci hcd */ |
32 | #include "xhci-ext-caps.h" | |
c41136b0 | 33 | #include "pci-quirks.h" |
74c68741 SS |
34 | |
35 | /* xHCI PCI Configuration Registers */ | |
36 | #define XHCI_SBRN_OFFSET (0x60) | |
37 | ||
66d4eadd SS |
38 | /* Max number of USB devices for any host controller - limit in section 6.1 */ |
39 | #define MAX_HC_SLOTS 256 | |
0f2a7930 SS |
40 | /* Section 5.3.3 - MaxPorts */ |
41 | #define MAX_HC_PORTS 127 | |
66d4eadd | 42 | |
74c68741 SS |
43 | /* |
44 | * xHCI register interface. | |
45 | * This corresponds to the eXtensible Host Controller Interface (xHCI) | |
46 | * Revision 0.95 specification | |
74c68741 SS |
47 | */ |
48 | ||
49 | /** | |
50 | * struct xhci_cap_regs - xHCI Host Controller Capability Registers. | |
51 | * @hc_capbase: length of the capabilities register and HC version number | |
52 | * @hcs_params1: HCSPARAMS1 - Structural Parameters 1 | |
53 | * @hcs_params2: HCSPARAMS2 - Structural Parameters 2 | |
54 | * @hcs_params3: HCSPARAMS3 - Structural Parameters 3 | |
55 | * @hcc_params: HCCPARAMS - Capability Parameters | |
56 | * @db_off: DBOFF - Doorbell array offset | |
57 | * @run_regs_off: RTSOFF - Runtime register space offset | |
58 | */ | |
59 | struct xhci_cap_regs { | |
28ccd296 ME |
60 | __le32 hc_capbase; |
61 | __le32 hcs_params1; | |
62 | __le32 hcs_params2; | |
63 | __le32 hcs_params3; | |
64 | __le32 hcc_params; | |
65 | __le32 db_off; | |
66 | __le32 run_regs_off; | |
74c68741 | 67 | /* Reserved up to (CAPLENGTH - 0x1C) */ |
98441973 | 68 | }; |
74c68741 SS |
69 | |
70 | /* hc_capbase bitmasks */ | |
71 | /* bits 7:0 - how long is the Capabilities register */ | |
72 | #define HC_LENGTH(p) XHCI_HC_LENGTH(p) | |
73 | /* bits 31:16 */ | |
74 | #define HC_VERSION(p) (((p) >> 16) & 0xffff) | |
75 | ||
76 | /* HCSPARAMS1 - hcs_params1 - bitmasks */ | |
77 | /* bits 0:7, Max Device Slots */ | |
78 | #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff) | |
79 | #define HCS_SLOTS_MASK 0xff | |
80 | /* bits 8:18, Max Interrupters */ | |
81 | #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff) | |
82 | /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */ | |
83 | #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f) | |
84 | ||
85 | /* HCSPARAMS2 - hcs_params2 - bitmasks */ | |
86 | /* bits 0:3, frames or uframes that SW needs to queue transactions | |
87 | * ahead of the HW to meet periodic deadlines */ | |
88 | #define HCS_IST(p) (((p) >> 0) & 0xf) | |
89 | /* bits 4:7, max number of Event Ring segments */ | |
90 | #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf) | |
91 | /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */ | |
92 | /* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */ | |
254c80a3 | 93 | #define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f) |
74c68741 SS |
94 | |
95 | /* HCSPARAMS3 - hcs_params3 - bitmasks */ | |
96 | /* bits 0:7, Max U1 to U0 latency for the roothub ports */ | |
97 | #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff) | |
98 | /* bits 16:31, Max U2 to U0 latency for the roothub ports */ | |
99 | #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff) | |
100 | ||
101 | /* HCCPARAMS - hcc_params - bitmasks */ | |
102 | /* true: HC can use 64-bit address pointers */ | |
103 | #define HCC_64BIT_ADDR(p) ((p) & (1 << 0)) | |
104 | /* true: HC can do bandwidth negotiation */ | |
105 | #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1)) | |
106 | /* true: HC uses 64-byte Device Context structures | |
107 | * FIXME 64-byte context structures aren't supported yet. | |
108 | */ | |
109 | #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2)) | |
110 | /* true: HC has port power switches */ | |
111 | #define HCC_PPC(p) ((p) & (1 << 3)) | |
112 | /* true: HC has port indicators */ | |
113 | #define HCS_INDICATOR(p) ((p) & (1 << 4)) | |
114 | /* true: HC has Light HC Reset Capability */ | |
115 | #define HCC_LIGHT_RESET(p) ((p) & (1 << 5)) | |
116 | /* true: HC supports latency tolerance messaging */ | |
117 | #define HCC_LTC(p) ((p) & (1 << 6)) | |
118 | /* true: no secondary Stream ID Support */ | |
119 | #define HCC_NSS(p) ((p) & (1 << 7)) | |
120 | /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */ | |
8df75f42 | 121 | #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1)) |
74c68741 SS |
122 | /* Extended Capabilities pointer from PCI base - section 5.3.6 */ |
123 | #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p) | |
124 | ||
125 | /* db_off bitmask - bits 0:1 reserved */ | |
126 | #define DBOFF_MASK (~0x3) | |
127 | ||
128 | /* run_regs_off bitmask - bits 0:4 reserved */ | |
129 | #define RTSOFF_MASK (~0x1f) | |
130 | ||
131 | ||
132 | /* Number of registers per port */ | |
133 | #define NUM_PORT_REGS 4 | |
134 | ||
135 | /** | |
136 | * struct xhci_op_regs - xHCI Host Controller Operational Registers. | |
137 | * @command: USBCMD - xHC command register | |
138 | * @status: USBSTS - xHC status register | |
139 | * @page_size: This indicates the page size that the host controller | |
140 | * supports. If bit n is set, the HC supports a page size | |
141 | * of 2^(n+12), up to a 128MB page size. | |
142 | * 4K is the minimum page size. | |
143 | * @cmd_ring: CRP - 64-bit Command Ring Pointer | |
144 | * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer | |
145 | * @config_reg: CONFIG - Configure Register | |
146 | * @port_status_base: PORTSCn - base address for Port Status and Control | |
147 | * Each port has a Port Status and Control register, | |
148 | * followed by a Port Power Management Status and Control | |
149 | * register, a Port Link Info register, and a reserved | |
150 | * register. | |
151 | * @port_power_base: PORTPMSCn - base address for | |
152 | * Port Power Management Status and Control | |
153 | * @port_link_base: PORTLIn - base address for Port Link Info (current | |
154 | * Link PM state and control) for USB 2.1 and USB 3.0 | |
155 | * devices. | |
156 | */ | |
157 | struct xhci_op_regs { | |
28ccd296 ME |
158 | __le32 command; |
159 | __le32 status; | |
160 | __le32 page_size; | |
161 | __le32 reserved1; | |
162 | __le32 reserved2; | |
163 | __le32 dev_notification; | |
164 | __le64 cmd_ring; | |
74c68741 | 165 | /* rsvd: offset 0x20-2F */ |
28ccd296 ME |
166 | __le32 reserved3[4]; |
167 | __le64 dcbaa_ptr; | |
168 | __le32 config_reg; | |
74c68741 | 169 | /* rsvd: offset 0x3C-3FF */ |
28ccd296 | 170 | __le32 reserved4[241]; |
74c68741 | 171 | /* port 1 registers, which serve as a base address for other ports */ |
28ccd296 ME |
172 | __le32 port_status_base; |
173 | __le32 port_power_base; | |
174 | __le32 port_link_base; | |
175 | __le32 reserved5; | |
74c68741 | 176 | /* registers for ports 2-255 */ |
28ccd296 | 177 | __le32 reserved6[NUM_PORT_REGS*254]; |
98441973 | 178 | }; |
74c68741 SS |
179 | |
180 | /* USBCMD - USB command - command bitmasks */ | |
181 | /* start/stop HC execution - do not write unless HC is halted*/ | |
182 | #define CMD_RUN XHCI_CMD_RUN | |
183 | /* Reset HC - resets internal HC state machine and all registers (except | |
184 | * PCI config regs). HC does NOT drive a USB reset on the downstream ports. | |
185 | * The xHCI driver must reinitialize the xHC after setting this bit. | |
186 | */ | |
187 | #define CMD_RESET (1 << 1) | |
188 | /* Event Interrupt Enable - a '1' allows interrupts from the host controller */ | |
189 | #define CMD_EIE XHCI_CMD_EIE | |
190 | /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */ | |
191 | #define CMD_HSEIE XHCI_CMD_HSEIE | |
192 | /* bits 4:6 are reserved (and should be preserved on writes). */ | |
193 | /* light reset (port status stays unchanged) - reset completed when this is 0 */ | |
194 | #define CMD_LRESET (1 << 7) | |
5535b1d5 | 195 | /* host controller save/restore state. */ |
74c68741 SS |
196 | #define CMD_CSS (1 << 8) |
197 | #define CMD_CRS (1 << 9) | |
198 | /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */ | |
199 | #define CMD_EWE XHCI_CMD_EWE | |
200 | /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root | |
201 | * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off. | |
202 | * '0' means the xHC can power it off if all ports are in the disconnect, | |
203 | * disabled, or powered-off state. | |
204 | */ | |
205 | #define CMD_PM_INDEX (1 << 11) | |
206 | /* bits 12:31 are reserved (and should be preserved on writes). */ | |
207 | ||
208 | /* USBSTS - USB status - status bitmasks */ | |
209 | /* HC not running - set to 1 when run/stop bit is cleared. */ | |
210 | #define STS_HALT XHCI_STS_HALT | |
211 | /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */ | |
212 | #define STS_FATAL (1 << 2) | |
213 | /* event interrupt - clear this prior to clearing any IP flags in IR set*/ | |
214 | #define STS_EINT (1 << 3) | |
215 | /* port change detect */ | |
216 | #define STS_PORT (1 << 4) | |
217 | /* bits 5:7 reserved and zeroed */ | |
218 | /* save state status - '1' means xHC is saving state */ | |
219 | #define STS_SAVE (1 << 8) | |
220 | /* restore state status - '1' means xHC is restoring state */ | |
221 | #define STS_RESTORE (1 << 9) | |
222 | /* true: save or restore error */ | |
223 | #define STS_SRE (1 << 10) | |
224 | /* true: Controller Not Ready to accept doorbell or op reg writes after reset */ | |
225 | #define STS_CNR XHCI_STS_CNR | |
226 | /* true: internal Host Controller Error - SW needs to reset and reinitialize */ | |
227 | #define STS_HCE (1 << 12) | |
228 | /* bits 13:31 reserved and should be preserved */ | |
229 | ||
230 | /* | |
231 | * DNCTRL - Device Notification Control Register - dev_notification bitmasks | |
232 | * Generate a device notification event when the HC sees a transaction with a | |
233 | * notification type that matches a bit set in this bit field. | |
234 | */ | |
235 | #define DEV_NOTE_MASK (0xffff) | |
5a6c2f3f | 236 | #define ENABLE_DEV_NOTE(x) (1 << (x)) |
74c68741 SS |
237 | /* Most of the device notification types should only be used for debug. |
238 | * SW does need to pay attention to function wake notifications. | |
239 | */ | |
240 | #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1) | |
241 | ||
0ebbab37 SS |
242 | /* CRCR - Command Ring Control Register - cmd_ring bitmasks */ |
243 | /* bit 0 is the command ring cycle state */ | |
244 | /* stop ring operation after completion of the currently executing command */ | |
245 | #define CMD_RING_PAUSE (1 << 1) | |
246 | /* stop ring immediately - abort the currently executing command */ | |
247 | #define CMD_RING_ABORT (1 << 2) | |
248 | /* true: command ring is running */ | |
249 | #define CMD_RING_RUNNING (1 << 3) | |
250 | /* bits 4:5 reserved and should be preserved */ | |
251 | /* Command Ring pointer - bit mask for the lower 32 bits. */ | |
8e595a5d | 252 | #define CMD_RING_RSVD_BITS (0x3f) |
0ebbab37 | 253 | |
74c68741 SS |
254 | /* CONFIG - Configure Register - config_reg bitmasks */ |
255 | /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */ | |
256 | #define MAX_DEVS(p) ((p) & 0xff) | |
257 | /* bits 8:31 - reserved and should be preserved */ | |
258 | ||
259 | /* PORTSC - Port Status and Control Register - port_status_base bitmasks */ | |
260 | /* true: device connected */ | |
261 | #define PORT_CONNECT (1 << 0) | |
262 | /* true: port enabled */ | |
263 | #define PORT_PE (1 << 1) | |
264 | /* bit 2 reserved and zeroed */ | |
265 | /* true: port has an over-current condition */ | |
266 | #define PORT_OC (1 << 3) | |
267 | /* true: port reset signaling asserted */ | |
268 | #define PORT_RESET (1 << 4) | |
269 | /* Port Link State - bits 5:8 | |
270 | * A read gives the current link PM state of the port, | |
271 | * a write with Link State Write Strobe set sets the link state. | |
272 | */ | |
be88fe4f AX |
273 | #define PORT_PLS_MASK (0xf << 5) |
274 | #define XDEV_U0 (0x0 << 5) | |
275 | #define XDEV_U3 (0x3 << 5) | |
276 | #define XDEV_RESUME (0xf << 5) | |
74c68741 SS |
277 | /* true: port has power (see HCC_PPC) */ |
278 | #define PORT_POWER (1 << 9) | |
279 | /* bits 10:13 indicate device speed: | |
280 | * 0 - undefined speed - port hasn't be initialized by a reset yet | |
281 | * 1 - full speed | |
282 | * 2 - low speed | |
283 | * 3 - high speed | |
284 | * 4 - super speed | |
285 | * 5-15 reserved | |
286 | */ | |
3ffbba95 SS |
287 | #define DEV_SPEED_MASK (0xf << 10) |
288 | #define XDEV_FS (0x1 << 10) | |
289 | #define XDEV_LS (0x2 << 10) | |
290 | #define XDEV_HS (0x3 << 10) | |
291 | #define XDEV_SS (0x4 << 10) | |
74c68741 | 292 | #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10)) |
3ffbba95 SS |
293 | #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS) |
294 | #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS) | |
295 | #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS) | |
296 | #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS) | |
297 | /* Bits 20:23 in the Slot Context are the speed for the device */ | |
298 | #define SLOT_SPEED_FS (XDEV_FS << 10) | |
299 | #define SLOT_SPEED_LS (XDEV_LS << 10) | |
300 | #define SLOT_SPEED_HS (XDEV_HS << 10) | |
301 | #define SLOT_SPEED_SS (XDEV_SS << 10) | |
74c68741 SS |
302 | /* Port Indicator Control */ |
303 | #define PORT_LED_OFF (0 << 14) | |
304 | #define PORT_LED_AMBER (1 << 14) | |
305 | #define PORT_LED_GREEN (2 << 14) | |
306 | #define PORT_LED_MASK (3 << 14) | |
307 | /* Port Link State Write Strobe - set this when changing link state */ | |
308 | #define PORT_LINK_STROBE (1 << 16) | |
309 | /* true: connect status change */ | |
310 | #define PORT_CSC (1 << 17) | |
311 | /* true: port enable change */ | |
312 | #define PORT_PEC (1 << 18) | |
313 | /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port | |
314 | * into an enabled state, and the device into the default state. A "warm" reset | |
315 | * also resets the link, forcing the device through the link training sequence. | |
316 | * SW can also look at the Port Reset register to see when warm reset is done. | |
317 | */ | |
318 | #define PORT_WRC (1 << 19) | |
319 | /* true: over-current change */ | |
320 | #define PORT_OCC (1 << 20) | |
321 | /* true: reset change - 1 to 0 transition of PORT_RESET */ | |
322 | #define PORT_RC (1 << 21) | |
323 | /* port link status change - set on some port link state transitions: | |
324 | * Transition Reason | |
325 | * ------------------------------------------------------------------------------ | |
326 | * - U3 to Resume Wakeup signaling from a device | |
327 | * - Resume to Recovery to U0 USB 3.0 device resume | |
328 | * - Resume to U0 USB 2.0 device resume | |
329 | * - U3 to Recovery to U0 Software resume of USB 3.0 device complete | |
330 | * - U3 to U0 Software resume of USB 2.0 device complete | |
331 | * - U2 to U0 L1 resume of USB 2.1 device complete | |
332 | * - U0 to U0 (???) L1 entry rejection by USB 2.1 device | |
333 | * - U0 to disabled L1 entry error with USB 2.1 device | |
334 | * - Any state to inactive Error on USB 3.0 port | |
335 | */ | |
336 | #define PORT_PLC (1 << 22) | |
337 | /* port configure error change - port failed to configure its link partner */ | |
338 | #define PORT_CEC (1 << 23) | |
339 | /* bit 24 reserved */ | |
340 | /* wake on connect (enable) */ | |
341 | #define PORT_WKCONN_E (1 << 25) | |
342 | /* wake on disconnect (enable) */ | |
343 | #define PORT_WKDISC_E (1 << 26) | |
344 | /* wake on over-current (enable) */ | |
345 | #define PORT_WKOC_E (1 << 27) | |
346 | /* bits 28:29 reserved */ | |
347 | /* true: device is removable - for USB 3.0 roothub emulation */ | |
348 | #define PORT_DEV_REMOVE (1 << 30) | |
349 | /* Initiate a warm port reset - complete when PORT_WRC is '1' */ | |
350 | #define PORT_WR (1 << 31) | |
351 | ||
22e04870 DC |
352 | /* We mark duplicate entries with -1 */ |
353 | #define DUPLICATE_ENTRY ((u8)(-1)) | |
354 | ||
74c68741 SS |
355 | /* Port Power Management Status and Control - port_power_base bitmasks */ |
356 | /* Inactivity timer value for transitions into U1, in microseconds. | |
357 | * Timeout can be up to 127us. 0xFF means an infinite timeout. | |
358 | */ | |
359 | #define PORT_U1_TIMEOUT(p) ((p) & 0xff) | |
360 | /* Inactivity timer value for transitions into U2 */ | |
361 | #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8) | |
362 | /* Bits 24:31 for port testing */ | |
363 | ||
9777e3ce AX |
364 | /* USB2 Protocol PORTSPMSC */ |
365 | #define PORT_RWE (1 << 0x3) | |
74c68741 SS |
366 | |
367 | /** | |
98441973 | 368 | * struct xhci_intr_reg - Interrupt Register Set |
74c68741 SS |
369 | * @irq_pending: IMAN - Interrupt Management Register. Used to enable |
370 | * interrupts and check for pending interrupts. | |
371 | * @irq_control: IMOD - Interrupt Moderation Register. | |
372 | * Used to throttle interrupts. | |
373 | * @erst_size: Number of segments in the Event Ring Segment Table (ERST). | |
374 | * @erst_base: ERST base address. | |
375 | * @erst_dequeue: Event ring dequeue pointer. | |
376 | * | |
377 | * Each interrupter (defined by a MSI-X vector) has an event ring and an Event | |
378 | * Ring Segment Table (ERST) associated with it. The event ring is comprised of | |
379 | * multiple segments of the same size. The HC places events on the ring and | |
380 | * "updates the Cycle bit in the TRBs to indicate to software the current | |
381 | * position of the Enqueue Pointer." The HCD (Linux) processes those events and | |
382 | * updates the dequeue pointer. | |
383 | */ | |
98441973 | 384 | struct xhci_intr_reg { |
28ccd296 ME |
385 | __le32 irq_pending; |
386 | __le32 irq_control; | |
387 | __le32 erst_size; | |
388 | __le32 rsvd; | |
389 | __le64 erst_base; | |
390 | __le64 erst_dequeue; | |
98441973 | 391 | }; |
74c68741 | 392 | |
66d4eadd | 393 | /* irq_pending bitmasks */ |
74c68741 | 394 | #define ER_IRQ_PENDING(p) ((p) & 0x1) |
66d4eadd | 395 | /* bits 2:31 need to be preserved */ |
7f84eef0 | 396 | /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */ |
66d4eadd SS |
397 | #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe) |
398 | #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2) | |
399 | #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2)) | |
400 | ||
401 | /* irq_control bitmasks */ | |
402 | /* Minimum interval between interrupts (in 250ns intervals). The interval | |
403 | * between interrupts will be longer if there are no events on the event ring. | |
404 | * Default is 4000 (1 ms). | |
405 | */ | |
406 | #define ER_IRQ_INTERVAL_MASK (0xffff) | |
407 | /* Counter used to count down the time to the next interrupt - HW use only */ | |
408 | #define ER_IRQ_COUNTER_MASK (0xffff << 16) | |
409 | ||
410 | /* erst_size bitmasks */ | |
74c68741 | 411 | /* Preserve bits 16:31 of erst_size */ |
66d4eadd SS |
412 | #define ERST_SIZE_MASK (0xffff << 16) |
413 | ||
414 | /* erst_dequeue bitmasks */ | |
415 | /* Dequeue ERST Segment Index (DESI) - Segment number (or alias) | |
416 | * where the current dequeue pointer lies. This is an optional HW hint. | |
417 | */ | |
418 | #define ERST_DESI_MASK (0x7) | |
419 | /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by | |
420 | * a work queue (or delayed service routine)? | |
421 | */ | |
422 | #define ERST_EHB (1 << 3) | |
0ebbab37 | 423 | #define ERST_PTR_MASK (0xf) |
74c68741 SS |
424 | |
425 | /** | |
426 | * struct xhci_run_regs | |
427 | * @microframe_index: | |
428 | * MFINDEX - current microframe number | |
429 | * | |
430 | * Section 5.5 Host Controller Runtime Registers: | |
431 | * "Software should read and write these registers using only Dword (32 bit) | |
432 | * or larger accesses" | |
433 | */ | |
434 | struct xhci_run_regs { | |
28ccd296 ME |
435 | __le32 microframe_index; |
436 | __le32 rsvd[7]; | |
98441973 SS |
437 | struct xhci_intr_reg ir_set[128]; |
438 | }; | |
74c68741 | 439 | |
0ebbab37 SS |
440 | /** |
441 | * struct doorbell_array | |
442 | * | |
50d64676 MW |
443 | * Bits 0 - 7: Endpoint target |
444 | * Bits 8 - 15: RsvdZ | |
445 | * Bits 16 - 31: Stream ID | |
446 | * | |
0ebbab37 SS |
447 | * Section 5.6 |
448 | */ | |
449 | struct xhci_doorbell_array { | |
28ccd296 | 450 | __le32 doorbell[256]; |
98441973 | 451 | }; |
0ebbab37 | 452 | |
50d64676 MW |
453 | #define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16)) |
454 | #define DB_VALUE_HOST 0x00000000 | |
0ebbab37 | 455 | |
da6699ce SS |
456 | /** |
457 | * struct xhci_protocol_caps | |
458 | * @revision: major revision, minor revision, capability ID, | |
459 | * and next capability pointer. | |
460 | * @name_string: Four ASCII characters to say which spec this xHC | |
461 | * follows, typically "USB ". | |
462 | * @port_info: Port offset, count, and protocol-defined information. | |
463 | */ | |
464 | struct xhci_protocol_caps { | |
465 | u32 revision; | |
466 | u32 name_string; | |
467 | u32 port_info; | |
468 | }; | |
469 | ||
470 | #define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff) | |
471 | #define XHCI_EXT_PORT_OFF(x) ((x) & 0xff) | |
472 | #define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff) | |
473 | ||
d115b048 JY |
474 | /** |
475 | * struct xhci_container_ctx | |
476 | * @type: Type of context. Used to calculated offsets to contained contexts. | |
477 | * @size: Size of the context data | |
478 | * @bytes: The raw context data given to HW | |
479 | * @dma: dma address of the bytes | |
480 | * | |
481 | * Represents either a Device or Input context. Holds a pointer to the raw | |
482 | * memory used for the context (bytes) and dma address of it (dma). | |
483 | */ | |
484 | struct xhci_container_ctx { | |
485 | unsigned type; | |
486 | #define XHCI_CTX_TYPE_DEVICE 0x1 | |
487 | #define XHCI_CTX_TYPE_INPUT 0x2 | |
488 | ||
489 | int size; | |
490 | ||
491 | u8 *bytes; | |
492 | dma_addr_t dma; | |
493 | }; | |
494 | ||
a74588f9 SS |
495 | /** |
496 | * struct xhci_slot_ctx | |
497 | * @dev_info: Route string, device speed, hub info, and last valid endpoint | |
498 | * @dev_info2: Max exit latency for device number, root hub port number | |
499 | * @tt_info: tt_info is used to construct split transaction tokens | |
500 | * @dev_state: slot state and device address | |
501 | * | |
502 | * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context | |
503 | * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes | |
504 | * reserved at the end of the slot context for HC internal use. | |
505 | */ | |
506 | struct xhci_slot_ctx { | |
28ccd296 ME |
507 | __le32 dev_info; |
508 | __le32 dev_info2; | |
509 | __le32 tt_info; | |
510 | __le32 dev_state; | |
a74588f9 | 511 | /* offset 0x10 to 0x1f reserved for HC internal use */ |
28ccd296 | 512 | __le32 reserved[4]; |
98441973 | 513 | }; |
a74588f9 SS |
514 | |
515 | /* dev_info bitmasks */ | |
516 | /* Route String - 0:19 */ | |
517 | #define ROUTE_STRING_MASK (0xfffff) | |
518 | /* Device speed - values defined by PORTSC Device Speed field - 20:23 */ | |
519 | #define DEV_SPEED (0xf << 20) | |
520 | /* bit 24 reserved */ | |
521 | /* Is this LS/FS device connected through a HS hub? - bit 25 */ | |
522 | #define DEV_MTT (0x1 << 25) | |
523 | /* Set if the device is a hub - bit 26 */ | |
524 | #define DEV_HUB (0x1 << 26) | |
525 | /* Index of the last valid endpoint context in this device context - 27:31 */ | |
3ffbba95 SS |
526 | #define LAST_CTX_MASK (0x1f << 27) |
527 | #define LAST_CTX(p) ((p) << 27) | |
528 | #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1) | |
3ffbba95 SS |
529 | #define SLOT_FLAG (1 << 0) |
530 | #define EP0_FLAG (1 << 1) | |
a74588f9 SS |
531 | |
532 | /* dev_info2 bitmasks */ | |
533 | /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */ | |
534 | #define MAX_EXIT (0xffff) | |
535 | /* Root hub port number that is needed to access the USB device */ | |
3ffbba95 | 536 | #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16) |
be88fe4f | 537 | #define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff) |
ac1c1b7f SS |
538 | /* Maximum number of ports under a hub device */ |
539 | #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24) | |
a74588f9 SS |
540 | |
541 | /* tt_info bitmasks */ | |
542 | /* | |
543 | * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub | |
544 | * The Slot ID of the hub that isolates the high speed signaling from | |
545 | * this low or full-speed device. '0' if attached to root hub port. | |
546 | */ | |
547 | #define TT_SLOT (0xff) | |
548 | /* | |
549 | * The number of the downstream facing port of the high-speed hub | |
550 | * '0' if the device is not low or full speed. | |
551 | */ | |
552 | #define TT_PORT (0xff << 8) | |
ac1c1b7f | 553 | #define TT_THINK_TIME(p) (((p) & 0x3) << 16) |
a74588f9 SS |
554 | |
555 | /* dev_state bitmasks */ | |
556 | /* USB device address - assigned by the HC */ | |
3ffbba95 | 557 | #define DEV_ADDR_MASK (0xff) |
a74588f9 SS |
558 | /* bits 8:26 reserved */ |
559 | /* Slot state */ | |
560 | #define SLOT_STATE (0x1f << 27) | |
ae636747 | 561 | #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27) |
a74588f9 SS |
562 | |
563 | ||
564 | /** | |
565 | * struct xhci_ep_ctx | |
566 | * @ep_info: endpoint state, streams, mult, and interval information. | |
567 | * @ep_info2: information on endpoint type, max packet size, max burst size, | |
568 | * error count, and whether the HC will force an event for all | |
569 | * transactions. | |
3ffbba95 SS |
570 | * @deq: 64-bit ring dequeue pointer address. If the endpoint only |
571 | * defines one stream, this points to the endpoint transfer ring. | |
572 | * Otherwise, it points to a stream context array, which has a | |
573 | * ring pointer for each flow. | |
574 | * @tx_info: | |
575 | * Average TRB lengths for the endpoint ring and | |
576 | * max payload within an Endpoint Service Interval Time (ESIT). | |
a74588f9 SS |
577 | * |
578 | * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context | |
579 | * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes | |
580 | * reserved at the end of the endpoint context for HC internal use. | |
581 | */ | |
582 | struct xhci_ep_ctx { | |
28ccd296 ME |
583 | __le32 ep_info; |
584 | __le32 ep_info2; | |
585 | __le64 deq; | |
586 | __le32 tx_info; | |
a74588f9 | 587 | /* offset 0x14 - 0x1f reserved for HC internal use */ |
28ccd296 | 588 | __le32 reserved[3]; |
98441973 | 589 | }; |
a74588f9 SS |
590 | |
591 | /* ep_info bitmasks */ | |
592 | /* | |
593 | * Endpoint State - bits 0:2 | |
594 | * 0 - disabled | |
595 | * 1 - running | |
596 | * 2 - halted due to halt condition - ok to manipulate endpoint ring | |
597 | * 3 - stopped | |
598 | * 4 - TRB error | |
599 | * 5-7 - reserved | |
600 | */ | |
d0e96f5a SS |
601 | #define EP_STATE_MASK (0xf) |
602 | #define EP_STATE_DISABLED 0 | |
603 | #define EP_STATE_RUNNING 1 | |
604 | #define EP_STATE_HALTED 2 | |
605 | #define EP_STATE_STOPPED 3 | |
606 | #define EP_STATE_ERROR 4 | |
a74588f9 | 607 | /* Mult - Max number of burtst within an interval, in EP companion desc. */ |
5a6c2f3f | 608 | #define EP_MULT(p) (((p) & 0x3) << 8) |
a74588f9 SS |
609 | /* bits 10:14 are Max Primary Streams */ |
610 | /* bit 15 is Linear Stream Array */ | |
611 | /* Interval - period between requests to an endpoint - 125u increments. */ | |
5a6c2f3f | 612 | #define EP_INTERVAL(p) (((p) & 0xff) << 16) |
624defa1 | 613 | #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff)) |
8df75f42 SS |
614 | #define EP_MAXPSTREAMS_MASK (0x1f << 10) |
615 | #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK) | |
616 | /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */ | |
617 | #define EP_HAS_LSA (1 << 15) | |
a74588f9 SS |
618 | |
619 | /* ep_info2 bitmasks */ | |
620 | /* | |
621 | * Force Event - generate transfer events for all TRBs for this endpoint | |
622 | * This will tell the HC to ignore the IOC and ISP flags (for debugging only). | |
623 | */ | |
624 | #define FORCE_EVENT (0x1) | |
625 | #define ERROR_COUNT(p) (((p) & 0x3) << 1) | |
82d1009f | 626 | #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7) |
a74588f9 SS |
627 | #define EP_TYPE(p) ((p) << 3) |
628 | #define ISOC_OUT_EP 1 | |
629 | #define BULK_OUT_EP 2 | |
630 | #define INT_OUT_EP 3 | |
631 | #define CTRL_EP 4 | |
632 | #define ISOC_IN_EP 5 | |
633 | #define BULK_IN_EP 6 | |
634 | #define INT_IN_EP 7 | |
635 | /* bit 6 reserved */ | |
636 | /* bit 7 is Host Initiate Disable - for disabling stream selection */ | |
637 | #define MAX_BURST(p) (((p)&0xff) << 8) | |
638 | #define MAX_PACKET(p) (((p)&0xffff) << 16) | |
2d3f1fac SS |
639 | #define MAX_PACKET_MASK (0xffff << 16) |
640 | #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff) | |
a74588f9 | 641 | |
dc07c91b AX |
642 | /* Get max packet size from ep desc. Bit 10..0 specify the max packet size. |
643 | * USB2.0 spec 9.6.6. | |
644 | */ | |
645 | #define GET_MAX_PACKET(p) ((p) & 0x7ff) | |
646 | ||
9238f25d SS |
647 | /* tx_info bitmasks */ |
648 | #define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff) | |
649 | #define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16) | |
650 | ||
bf161e85 SS |
651 | /* deq bitmasks */ |
652 | #define EP_CTX_CYCLE_MASK (1 << 0) | |
653 | ||
a74588f9 SS |
654 | |
655 | /** | |
d115b048 JY |
656 | * struct xhci_input_control_context |
657 | * Input control context; see section 6.2.5. | |
a74588f9 SS |
658 | * |
659 | * @drop_context: set the bit of the endpoint context you want to disable | |
660 | * @add_context: set the bit of the endpoint context you want to enable | |
661 | */ | |
d115b048 | 662 | struct xhci_input_control_ctx { |
28ccd296 ME |
663 | __le32 drop_flags; |
664 | __le32 add_flags; | |
665 | __le32 rsvd2[6]; | |
98441973 | 666 | }; |
a74588f9 | 667 | |
913a8a34 SS |
668 | /* Represents everything that is needed to issue a command on the command ring. |
669 | * It's useful to pre-allocate these for commands that cannot fail due to | |
670 | * out-of-memory errors, like freeing streams. | |
671 | */ | |
672 | struct xhci_command { | |
673 | /* Input context for changing device state */ | |
674 | struct xhci_container_ctx *in_ctx; | |
675 | u32 status; | |
676 | /* If completion is null, no one is waiting on this command | |
677 | * and the structure can be freed after the command completes. | |
678 | */ | |
679 | struct completion *completion; | |
680 | union xhci_trb *command_trb; | |
681 | struct list_head cmd_list; | |
682 | }; | |
683 | ||
a74588f9 SS |
684 | /* drop context bitmasks */ |
685 | #define DROP_EP(x) (0x1 << x) | |
686 | /* add context bitmasks */ | |
687 | #define ADD_EP(x) (0x1 << x) | |
688 | ||
8df75f42 SS |
689 | struct xhci_stream_ctx { |
690 | /* 64-bit stream ring address, cycle state, and stream type */ | |
28ccd296 | 691 | __le64 stream_ring; |
8df75f42 | 692 | /* offset 0x14 - 0x1f reserved for HC internal use */ |
28ccd296 | 693 | __le32 reserved[2]; |
8df75f42 SS |
694 | }; |
695 | ||
696 | /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */ | |
697 | #define SCT_FOR_CTX(p) (((p) << 1) & 0x7) | |
698 | /* Secondary stream array type, dequeue pointer is to a transfer ring */ | |
699 | #define SCT_SEC_TR 0 | |
700 | /* Primary stream array type, dequeue pointer is to a transfer ring */ | |
701 | #define SCT_PRI_TR 1 | |
702 | /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */ | |
703 | #define SCT_SSA_8 2 | |
704 | #define SCT_SSA_16 3 | |
705 | #define SCT_SSA_32 4 | |
706 | #define SCT_SSA_64 5 | |
707 | #define SCT_SSA_128 6 | |
708 | #define SCT_SSA_256 7 | |
709 | ||
710 | /* Assume no secondary streams for now */ | |
711 | struct xhci_stream_info { | |
712 | struct xhci_ring **stream_rings; | |
713 | /* Number of streams, including stream 0 (which drivers can't use) */ | |
714 | unsigned int num_streams; | |
715 | /* The stream context array may be bigger than | |
716 | * the number of streams the driver asked for | |
717 | */ | |
718 | struct xhci_stream_ctx *stream_ctx_array; | |
719 | unsigned int num_stream_ctxs; | |
720 | dma_addr_t ctx_array_dma; | |
721 | /* For mapping physical TRB addresses to segments in stream rings */ | |
722 | struct radix_tree_root trb_address_map; | |
723 | struct xhci_command *free_streams_command; | |
724 | }; | |
725 | ||
726 | #define SMALL_STREAM_ARRAY_SIZE 256 | |
727 | #define MEDIUM_STREAM_ARRAY_SIZE 1024 | |
728 | ||
63a0d9ab SS |
729 | struct xhci_virt_ep { |
730 | struct xhci_ring *ring; | |
8df75f42 SS |
731 | /* Related to endpoints that are configured to use stream IDs only */ |
732 | struct xhci_stream_info *stream_info; | |
63a0d9ab SS |
733 | /* Temporary storage in case the configure endpoint command fails and we |
734 | * have to restore the device state to the previous state | |
735 | */ | |
736 | struct xhci_ring *new_ring; | |
737 | unsigned int ep_state; | |
738 | #define SET_DEQ_PENDING (1 << 0) | |
678539cf SS |
739 | #define EP_HALTED (1 << 1) /* For stall handling */ |
740 | #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */ | |
8df75f42 SS |
741 | /* Transitioning the endpoint to using streams, don't enqueue URBs */ |
742 | #define EP_GETTING_STREAMS (1 << 3) | |
743 | #define EP_HAS_STREAMS (1 << 4) | |
744 | /* Transitioning the endpoint to not using streams, don't enqueue URBs */ | |
745 | #define EP_GETTING_NO_STREAMS (1 << 5) | |
63a0d9ab SS |
746 | /* ---- Related to URB cancellation ---- */ |
747 | struct list_head cancelled_td_list; | |
63a0d9ab SS |
748 | /* The TRB that was last reported in a stopped endpoint ring */ |
749 | union xhci_trb *stopped_trb; | |
750 | struct xhci_td *stopped_td; | |
e9df17eb | 751 | unsigned int stopped_stream; |
6f5165cf SS |
752 | /* Watchdog timer for stop endpoint command to cancel URBs */ |
753 | struct timer_list stop_cmd_timer; | |
754 | int stop_cmds_pending; | |
755 | struct xhci_hcd *xhci; | |
bf161e85 SS |
756 | /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue |
757 | * command. We'll need to update the ring's dequeue segment and dequeue | |
758 | * pointer after the command completes. | |
759 | */ | |
760 | struct xhci_segment *queued_deq_seg; | |
761 | union xhci_trb *queued_deq_ptr; | |
d18240db AX |
762 | /* |
763 | * Sometimes the xHC can not process isochronous endpoint ring quickly | |
764 | * enough, and it will miss some isoc tds on the ring and generate | |
765 | * a Missed Service Error Event. | |
766 | * Set skip flag when receive a Missed Service Error Event and | |
767 | * process the missed tds on the endpoint ring. | |
768 | */ | |
769 | bool skip; | |
63a0d9ab SS |
770 | }; |
771 | ||
3ffbba95 | 772 | struct xhci_virt_device { |
64927730 | 773 | struct usb_device *udev; |
3ffbba95 SS |
774 | /* |
775 | * Commands to the hardware are passed an "input context" that | |
776 | * tells the hardware what to change in its data structures. | |
777 | * The hardware will return changes in an "output context" that | |
778 | * software must allocate for the hardware. We need to keep | |
779 | * track of input and output contexts separately because | |
780 | * these commands might fail and we don't trust the hardware. | |
781 | */ | |
d115b048 | 782 | struct xhci_container_ctx *out_ctx; |
3ffbba95 | 783 | /* Used for addressing devices and configuration changes */ |
d115b048 | 784 | struct xhci_container_ctx *in_ctx; |
74f9fe21 SS |
785 | /* Rings saved to ensure old alt settings can be re-instated */ |
786 | struct xhci_ring **ring_cache; | |
787 | int num_rings_cached; | |
c8d4af8e AX |
788 | /* Store xHC assigned device address */ |
789 | int address; | |
74f9fe21 | 790 | #define XHCI_MAX_RINGS_CACHED 31 |
63a0d9ab | 791 | struct xhci_virt_ep eps[31]; |
f94e0186 | 792 | struct completion cmd_completion; |
3ffbba95 SS |
793 | /* Status of the last command issued for this device */ |
794 | u32 cmd_status; | |
913a8a34 | 795 | struct list_head cmd_list; |
be88fe4f | 796 | u8 port; |
3ffbba95 SS |
797 | }; |
798 | ||
799 | ||
a74588f9 SS |
800 | /** |
801 | * struct xhci_device_context_array | |
802 | * @dev_context_ptr array of 64-bit DMA addresses for device contexts | |
803 | */ | |
804 | struct xhci_device_context_array { | |
805 | /* 64-bit device addresses; we only write 32-bit addresses */ | |
28ccd296 | 806 | __le64 dev_context_ptrs[MAX_HC_SLOTS]; |
a74588f9 SS |
807 | /* private xHCD pointers */ |
808 | dma_addr_t dma; | |
98441973 | 809 | }; |
a74588f9 SS |
810 | /* TODO: write function to set the 64-bit device DMA address */ |
811 | /* | |
812 | * TODO: change this to be dynamically sized at HC mem init time since the HC | |
813 | * might not be able to handle the maximum number of devices possible. | |
814 | */ | |
815 | ||
816 | ||
0ebbab37 SS |
817 | struct xhci_transfer_event { |
818 | /* 64-bit buffer address, or immediate data */ | |
28ccd296 ME |
819 | __le64 buffer; |
820 | __le32 transfer_len; | |
0ebbab37 | 821 | /* This field is interpreted differently based on the type of TRB */ |
28ccd296 | 822 | __le32 flags; |
98441973 | 823 | }; |
0ebbab37 | 824 | |
d0e96f5a SS |
825 | /** Transfer Event bit fields **/ |
826 | #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f) | |
827 | ||
0ebbab37 SS |
828 | /* Completion Code - only applicable for some types of TRBs */ |
829 | #define COMP_CODE_MASK (0xff << 24) | |
830 | #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24) | |
831 | #define COMP_SUCCESS 1 | |
832 | /* Data Buffer Error */ | |
833 | #define COMP_DB_ERR 2 | |
834 | /* Babble Detected Error */ | |
835 | #define COMP_BABBLE 3 | |
836 | /* USB Transaction Error */ | |
837 | #define COMP_TX_ERR 4 | |
838 | /* TRB Error - some TRB field is invalid */ | |
839 | #define COMP_TRB_ERR 5 | |
840 | /* Stall Error - USB device is stalled */ | |
841 | #define COMP_STALL 6 | |
842 | /* Resource Error - HC doesn't have memory for that device configuration */ | |
843 | #define COMP_ENOMEM 7 | |
844 | /* Bandwidth Error - not enough room in schedule for this dev config */ | |
845 | #define COMP_BW_ERR 8 | |
846 | /* No Slots Available Error - HC ran out of device slots */ | |
847 | #define COMP_ENOSLOTS 9 | |
848 | /* Invalid Stream Type Error */ | |
849 | #define COMP_STREAM_ERR 10 | |
850 | /* Slot Not Enabled Error - doorbell rung for disabled device slot */ | |
851 | #define COMP_EBADSLT 11 | |
852 | /* Endpoint Not Enabled Error */ | |
853 | #define COMP_EBADEP 12 | |
854 | /* Short Packet */ | |
855 | #define COMP_SHORT_TX 13 | |
856 | /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */ | |
857 | #define COMP_UNDERRUN 14 | |
858 | /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */ | |
859 | #define COMP_OVERRUN 15 | |
860 | /* Virtual Function Event Ring Full Error */ | |
861 | #define COMP_VF_FULL 16 | |
862 | /* Parameter Error - Context parameter is invalid */ | |
863 | #define COMP_EINVAL 17 | |
864 | /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */ | |
865 | #define COMP_BW_OVER 18 | |
866 | /* Context State Error - illegal context state transition requested */ | |
867 | #define COMP_CTX_STATE 19 | |
868 | /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */ | |
869 | #define COMP_PING_ERR 20 | |
870 | /* Event Ring is full */ | |
871 | #define COMP_ER_FULL 21 | |
872 | /* Missed Service Error - HC couldn't service an isoc ep within interval */ | |
873 | #define COMP_MISSED_INT 23 | |
874 | /* Successfully stopped command ring */ | |
875 | #define COMP_CMD_STOP 24 | |
876 | /* Successfully aborted current command and stopped command ring */ | |
877 | #define COMP_CMD_ABORT 25 | |
878 | /* Stopped - transfer was terminated by a stop endpoint command */ | |
879 | #define COMP_STOP 26 | |
25985edc | 880 | /* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */ |
0ebbab37 SS |
881 | #define COMP_STOP_INVAL 27 |
882 | /* Control Abort Error - Debug Capability - control pipe aborted */ | |
883 | #define COMP_DBG_ABORT 28 | |
884 | /* TRB type 29 and 30 reserved */ | |
885 | /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */ | |
886 | #define COMP_BUFF_OVER 31 | |
887 | /* Event Lost Error - xHC has an "internal event overrun condition" */ | |
888 | #define COMP_ISSUES 32 | |
889 | /* Undefined Error - reported when other error codes don't apply */ | |
890 | #define COMP_UNKNOWN 33 | |
891 | /* Invalid Stream ID Error */ | |
892 | #define COMP_STRID_ERR 34 | |
893 | /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */ | |
894 | /* FIXME - check for this */ | |
895 | #define COMP_2ND_BW_ERR 35 | |
896 | /* Split Transaction Error */ | |
897 | #define COMP_SPLIT_ERR 36 | |
898 | ||
899 | struct xhci_link_trb { | |
900 | /* 64-bit segment pointer*/ | |
28ccd296 ME |
901 | __le64 segment_ptr; |
902 | __le32 intr_target; | |
903 | __le32 control; | |
98441973 | 904 | }; |
0ebbab37 SS |
905 | |
906 | /* control bitfields */ | |
907 | #define LINK_TOGGLE (0x1<<1) | |
908 | ||
7f84eef0 SS |
909 | /* Command completion event TRB */ |
910 | struct xhci_event_cmd { | |
911 | /* Pointer to command TRB, or the value passed by the event data trb */ | |
28ccd296 ME |
912 | __le64 cmd_trb; |
913 | __le32 status; | |
914 | __le32 flags; | |
98441973 | 915 | }; |
0ebbab37 | 916 | |
3ffbba95 SS |
917 | /* flags bitmasks */ |
918 | /* bits 16:23 are the virtual function ID */ | |
919 | /* bits 24:31 are the slot ID */ | |
920 | #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24) | |
921 | #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24) | |
0ebbab37 | 922 | |
ae636747 SS |
923 | /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */ |
924 | #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1) | |
925 | #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16) | |
926 | ||
be88fe4f AX |
927 | #define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23) |
928 | #define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23) | |
929 | #define LAST_EP_INDEX 30 | |
930 | ||
e9df17eb SS |
931 | /* Set TR Dequeue Pointer command TRB fields */ |
932 | #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16)) | |
933 | #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16) | |
934 | ||
ae636747 | 935 | |
0f2a7930 SS |
936 | /* Port Status Change Event TRB fields */ |
937 | /* Port ID - bits 31:24 */ | |
938 | #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24) | |
939 | ||
0ebbab37 SS |
940 | /* Normal TRB fields */ |
941 | /* transfer_len bitmasks - bits 0:16 */ | |
942 | #define TRB_LEN(p) ((p) & 0x1ffff) | |
0ebbab37 SS |
943 | /* Interrupter Target - which MSI-X vector to target the completion event at */ |
944 | #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22) | |
945 | #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff) | |
5cd43e33 | 946 | #define TRB_TBC(p) (((p) & 0x3) << 7) |
b61d378f | 947 | #define TRB_TLBPC(p) (((p) & 0xf) << 16) |
0ebbab37 SS |
948 | |
949 | /* Cycle bit - indicates TRB ownership by HC or HCD */ | |
950 | #define TRB_CYCLE (1<<0) | |
951 | /* | |
952 | * Force next event data TRB to be evaluated before task switch. | |
953 | * Used to pass OS data back after a TD completes. | |
954 | */ | |
955 | #define TRB_ENT (1<<1) | |
956 | /* Interrupt on short packet */ | |
957 | #define TRB_ISP (1<<2) | |
958 | /* Set PCIe no snoop attribute */ | |
959 | #define TRB_NO_SNOOP (1<<3) | |
960 | /* Chain multiple TRBs into a TD */ | |
961 | #define TRB_CHAIN (1<<4) | |
962 | /* Interrupt on completion */ | |
963 | #define TRB_IOC (1<<5) | |
964 | /* The buffer pointer contains immediate data */ | |
965 | #define TRB_IDT (1<<6) | |
966 | ||
967 | ||
968 | /* Control transfer TRB specific fields */ | |
969 | #define TRB_DIR_IN (1<<16) | |
970 | ||
04e51901 AX |
971 | /* Isochronous TRB specific fields */ |
972 | #define TRB_SIA (1<<31) | |
973 | ||
7f84eef0 | 974 | struct xhci_generic_trb { |
28ccd296 | 975 | __le32 field[4]; |
98441973 | 976 | }; |
7f84eef0 SS |
977 | |
978 | union xhci_trb { | |
979 | struct xhci_link_trb link; | |
980 | struct xhci_transfer_event trans_event; | |
981 | struct xhci_event_cmd event_cmd; | |
982 | struct xhci_generic_trb generic; | |
983 | }; | |
984 | ||
0ebbab37 SS |
985 | /* TRB bit mask */ |
986 | #define TRB_TYPE_BITMASK (0xfc00) | |
987 | #define TRB_TYPE(p) ((p) << 10) | |
0238634d | 988 | #define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10) |
0ebbab37 SS |
989 | /* TRB type IDs */ |
990 | /* bulk, interrupt, isoc scatter/gather, and control data stage */ | |
991 | #define TRB_NORMAL 1 | |
992 | /* setup stage for control transfers */ | |
993 | #define TRB_SETUP 2 | |
994 | /* data stage for control transfers */ | |
995 | #define TRB_DATA 3 | |
996 | /* status stage for control transfers */ | |
997 | #define TRB_STATUS 4 | |
998 | /* isoc transfers */ | |
999 | #define TRB_ISOC 5 | |
1000 | /* TRB for linking ring segments */ | |
1001 | #define TRB_LINK 6 | |
1002 | #define TRB_EVENT_DATA 7 | |
1003 | /* Transfer Ring No-op (not for the command ring) */ | |
1004 | #define TRB_TR_NOOP 8 | |
1005 | /* Command TRBs */ | |
1006 | /* Enable Slot Command */ | |
1007 | #define TRB_ENABLE_SLOT 9 | |
1008 | /* Disable Slot Command */ | |
1009 | #define TRB_DISABLE_SLOT 10 | |
1010 | /* Address Device Command */ | |
1011 | #define TRB_ADDR_DEV 11 | |
1012 | /* Configure Endpoint Command */ | |
1013 | #define TRB_CONFIG_EP 12 | |
1014 | /* Evaluate Context Command */ | |
1015 | #define TRB_EVAL_CONTEXT 13 | |
a1587d97 SS |
1016 | /* Reset Endpoint Command */ |
1017 | #define TRB_RESET_EP 14 | |
0ebbab37 SS |
1018 | /* Stop Transfer Ring Command */ |
1019 | #define TRB_STOP_RING 15 | |
1020 | /* Set Transfer Ring Dequeue Pointer Command */ | |
1021 | #define TRB_SET_DEQ 16 | |
1022 | /* Reset Device Command */ | |
1023 | #define TRB_RESET_DEV 17 | |
1024 | /* Force Event Command (opt) */ | |
1025 | #define TRB_FORCE_EVENT 18 | |
1026 | /* Negotiate Bandwidth Command (opt) */ | |
1027 | #define TRB_NEG_BANDWIDTH 19 | |
1028 | /* Set Latency Tolerance Value Command (opt) */ | |
1029 | #define TRB_SET_LT 20 | |
1030 | /* Get port bandwidth Command */ | |
1031 | #define TRB_GET_BW 21 | |
1032 | /* Force Header Command - generate a transaction or link management packet */ | |
1033 | #define TRB_FORCE_HEADER 22 | |
1034 | /* No-op Command - not for transfer rings */ | |
1035 | #define TRB_CMD_NOOP 23 | |
1036 | /* TRB IDs 24-31 reserved */ | |
1037 | /* Event TRBS */ | |
1038 | /* Transfer Event */ | |
1039 | #define TRB_TRANSFER 32 | |
1040 | /* Command Completion Event */ | |
1041 | #define TRB_COMPLETION 33 | |
1042 | /* Port Status Change Event */ | |
1043 | #define TRB_PORT_STATUS 34 | |
1044 | /* Bandwidth Request Event (opt) */ | |
1045 | #define TRB_BANDWIDTH_EVENT 35 | |
1046 | /* Doorbell Event (opt) */ | |
1047 | #define TRB_DOORBELL 36 | |
1048 | /* Host Controller Event */ | |
1049 | #define TRB_HC_EVENT 37 | |
1050 | /* Device Notification Event - device sent function wake notification */ | |
1051 | #define TRB_DEV_NOTE 38 | |
1052 | /* MFINDEX Wrap Event - microframe counter wrapped */ | |
1053 | #define TRB_MFINDEX_WRAP 39 | |
1054 | /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */ | |
1055 | ||
0238634d SS |
1056 | /* Nec vendor-specific command completion event. */ |
1057 | #define TRB_NEC_CMD_COMP 48 | |
1058 | /* Get NEC firmware revision. */ | |
1059 | #define TRB_NEC_GET_FW 49 | |
1060 | ||
1061 | #define NEC_FW_MINOR(p) (((p) >> 0) & 0xff) | |
1062 | #define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff) | |
1063 | ||
0ebbab37 SS |
1064 | /* |
1065 | * TRBS_PER_SEGMENT must be a multiple of 4, | |
1066 | * since the command ring is 64-byte aligned. | |
1067 | * It must also be greater than 16. | |
1068 | */ | |
1069 | #define TRBS_PER_SEGMENT 64 | |
913a8a34 SS |
1070 | /* Allow two commands + a link TRB, along with any reserved command TRBs */ |
1071 | #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3) | |
0ebbab37 | 1072 | #define SEGMENT_SIZE (TRBS_PER_SEGMENT*16) |
8df75f42 SS |
1073 | /* SEGMENT_SHIFT should be log2(SEGMENT_SIZE). |
1074 | * Change this if you change TRBS_PER_SEGMENT! | |
1075 | */ | |
1076 | #define SEGMENT_SHIFT 10 | |
b10de142 SS |
1077 | /* TRB buffer pointers can't cross 64KB boundaries */ |
1078 | #define TRB_MAX_BUFF_SHIFT 16 | |
1079 | #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT) | |
0ebbab37 SS |
1080 | |
1081 | struct xhci_segment { | |
1082 | union xhci_trb *trbs; | |
1083 | /* private to HCD */ | |
1084 | struct xhci_segment *next; | |
1085 | dma_addr_t dma; | |
98441973 | 1086 | }; |
0ebbab37 | 1087 | |
ae636747 SS |
1088 | struct xhci_td { |
1089 | struct list_head td_list; | |
1090 | struct list_head cancelled_td_list; | |
1091 | struct urb *urb; | |
1092 | struct xhci_segment *start_seg; | |
1093 | union xhci_trb *first_trb; | |
1094 | union xhci_trb *last_trb; | |
1095 | }; | |
1096 | ||
ac9d8fe7 SS |
1097 | struct xhci_dequeue_state { |
1098 | struct xhci_segment *new_deq_seg; | |
1099 | union xhci_trb *new_deq_ptr; | |
1100 | int new_cycle_state; | |
1101 | }; | |
1102 | ||
0ebbab37 SS |
1103 | struct xhci_ring { |
1104 | struct xhci_segment *first_seg; | |
1105 | union xhci_trb *enqueue; | |
7f84eef0 SS |
1106 | struct xhci_segment *enq_seg; |
1107 | unsigned int enq_updates; | |
0ebbab37 | 1108 | union xhci_trb *dequeue; |
7f84eef0 SS |
1109 | struct xhci_segment *deq_seg; |
1110 | unsigned int deq_updates; | |
d0e96f5a | 1111 | struct list_head td_list; |
0ebbab37 SS |
1112 | /* |
1113 | * Write the cycle state into the TRB cycle field to give ownership of | |
1114 | * the TRB to the host controller (if we are the producer), or to check | |
1115 | * if we own the TRB (if we are the consumer). See section 4.9.1. | |
1116 | */ | |
1117 | u32 cycle_state; | |
e9df17eb | 1118 | unsigned int stream_id; |
0ebbab37 SS |
1119 | }; |
1120 | ||
1121 | struct xhci_erst_entry { | |
1122 | /* 64-bit event ring segment address */ | |
28ccd296 ME |
1123 | __le64 seg_addr; |
1124 | __le32 seg_size; | |
0ebbab37 | 1125 | /* Set to zero */ |
28ccd296 | 1126 | __le32 rsvd; |
98441973 | 1127 | }; |
0ebbab37 SS |
1128 | |
1129 | struct xhci_erst { | |
1130 | struct xhci_erst_entry *entries; | |
1131 | unsigned int num_entries; | |
1132 | /* xhci->event_ring keeps track of segment dma addresses */ | |
1133 | dma_addr_t erst_dma_addr; | |
1134 | /* Num entries the ERST can contain */ | |
1135 | unsigned int erst_size; | |
1136 | }; | |
1137 | ||
254c80a3 JY |
1138 | struct xhci_scratchpad { |
1139 | u64 *sp_array; | |
1140 | dma_addr_t sp_dma; | |
1141 | void **sp_buffers; | |
1142 | dma_addr_t *sp_dma_buffers; | |
1143 | }; | |
1144 | ||
8e51adcc AX |
1145 | struct urb_priv { |
1146 | int length; | |
1147 | int td_cnt; | |
1148 | struct xhci_td *td[0]; | |
1149 | }; | |
1150 | ||
0ebbab37 SS |
1151 | /* |
1152 | * Each segment table entry is 4*32bits long. 1K seems like an ok size: | |
1153 | * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table, | |
1154 | * meaning 64 ring segments. | |
1155 | * Initial allocated size of the ERST, in number of entries */ | |
1156 | #define ERST_NUM_SEGS 1 | |
1157 | /* Initial allocated size of the ERST, in number of entries */ | |
1158 | #define ERST_SIZE 64 | |
1159 | /* Initial number of event segment rings allocated */ | |
1160 | #define ERST_ENTRIES 1 | |
7f84eef0 SS |
1161 | /* Poll every 60 seconds */ |
1162 | #define POLL_TIMEOUT 60 | |
6f5165cf SS |
1163 | /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */ |
1164 | #define XHCI_STOP_EP_CMD_TIMEOUT 5 | |
0ebbab37 SS |
1165 | /* XXX: Make these module parameters */ |
1166 | ||
5535b1d5 AX |
1167 | struct s3_save { |
1168 | u32 command; | |
1169 | u32 dev_nt; | |
1170 | u64 dcbaa_ptr; | |
1171 | u32 config_reg; | |
1172 | u32 irq_pending; | |
1173 | u32 irq_control; | |
1174 | u32 erst_size; | |
1175 | u64 erst_base; | |
1176 | u64 erst_dequeue; | |
1177 | }; | |
74c68741 | 1178 | |
20b67cf5 SS |
1179 | struct xhci_bus_state { |
1180 | unsigned long bus_suspended; | |
1181 | unsigned long next_statechange; | |
1182 | ||
1183 | /* Port suspend arrays are indexed by the portnum of the fake roothub */ | |
1184 | /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */ | |
1185 | u32 port_c_suspend; | |
1186 | u32 suspended_ports; | |
1187 | unsigned long resume_done[USB_MAXCHILDREN]; | |
1188 | }; | |
1189 | ||
1190 | static inline unsigned int hcd_index(struct usb_hcd *hcd) | |
1191 | { | |
f6ff0ac8 SS |
1192 | if (hcd->speed == HCD_USB3) |
1193 | return 0; | |
1194 | else | |
1195 | return 1; | |
20b67cf5 SS |
1196 | } |
1197 | ||
74c68741 SS |
1198 | /* There is one ehci_hci structure per controller */ |
1199 | struct xhci_hcd { | |
b02d0ed6 | 1200 | struct usb_hcd *main_hcd; |
f6ff0ac8 | 1201 | struct usb_hcd *shared_hcd; |
74c68741 SS |
1202 | /* glue to PCI and HCD framework */ |
1203 | struct xhci_cap_regs __iomem *cap_regs; | |
1204 | struct xhci_op_regs __iomem *op_regs; | |
1205 | struct xhci_run_regs __iomem *run_regs; | |
0ebbab37 | 1206 | struct xhci_doorbell_array __iomem *dba; |
66d4eadd | 1207 | /* Our HCD's current interrupter register set */ |
98441973 | 1208 | struct xhci_intr_reg __iomem *ir_set; |
74c68741 SS |
1209 | |
1210 | /* Cached register copies of read-only HC data */ | |
1211 | __u32 hcs_params1; | |
1212 | __u32 hcs_params2; | |
1213 | __u32 hcs_params3; | |
1214 | __u32 hcc_params; | |
1215 | ||
1216 | spinlock_t lock; | |
1217 | ||
1218 | /* packed release number */ | |
1219 | u8 sbrn; | |
1220 | u16 hci_version; | |
1221 | u8 max_slots; | |
1222 | u8 max_interrupters; | |
1223 | u8 max_ports; | |
1224 | u8 isoc_threshold; | |
1225 | int event_ring_max; | |
1226 | int addr_64; | |
66d4eadd | 1227 | /* 4KB min, 128MB max */ |
74c68741 | 1228 | int page_size; |
66d4eadd SS |
1229 | /* Valid values are 12 to 20, inclusive */ |
1230 | int page_shift; | |
43b86af8 | 1231 | /* msi-x vectors */ |
66d4eadd SS |
1232 | int msix_count; |
1233 | struct msix_entry *msix_entries; | |
0ebbab37 | 1234 | /* data structures */ |
a74588f9 | 1235 | struct xhci_device_context_array *dcbaa; |
0ebbab37 | 1236 | struct xhci_ring *cmd_ring; |
913a8a34 | 1237 | unsigned int cmd_ring_reserved_trbs; |
0ebbab37 SS |
1238 | struct xhci_ring *event_ring; |
1239 | struct xhci_erst erst; | |
254c80a3 JY |
1240 | /* Scratchpad */ |
1241 | struct xhci_scratchpad *scratchpad; | |
1242 | ||
3ffbba95 SS |
1243 | /* slot enabling and address device helpers */ |
1244 | struct completion addr_dev; | |
1245 | int slot_id; | |
1246 | /* Internal mirror of the HW's dcbaa */ | |
1247 | struct xhci_virt_device *devs[MAX_HC_SLOTS]; | |
0ebbab37 SS |
1248 | |
1249 | /* DMA pools */ | |
1250 | struct dma_pool *device_pool; | |
1251 | struct dma_pool *segment_pool; | |
8df75f42 SS |
1252 | struct dma_pool *small_streams_pool; |
1253 | struct dma_pool *medium_streams_pool; | |
7f84eef0 SS |
1254 | |
1255 | #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING | |
1256 | /* Poll the rings - for debugging */ | |
1257 | struct timer_list event_ring_timer; | |
1258 | int zombie; | |
1259 | #endif | |
6f5165cf SS |
1260 | /* Host controller watchdog timer structures */ |
1261 | unsigned int xhc_state; | |
9777e3ce | 1262 | |
9777e3ce | 1263 | u32 command; |
5535b1d5 | 1264 | struct s3_save s3; |
6f5165cf SS |
1265 | /* Host controller is dying - not responding to commands. "I'm not dead yet!" |
1266 | * | |
1267 | * xHC interrupts have been disabled and a watchdog timer will (or has already) | |
1268 | * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code | |
1269 | * that sees this status (other than the timer that set it) should stop touching | |
1270 | * hardware immediately. Interrupt handlers should return immediately when | |
1271 | * they see this status (any time they drop and re-acquire xhci->lock). | |
1272 | * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without | |
1273 | * putting the TD on the canceled list, etc. | |
1274 | * | |
1275 | * There are no reports of xHCI host controllers that display this issue. | |
1276 | */ | |
1277 | #define XHCI_STATE_DYING (1 << 0) | |
c6cc27c7 | 1278 | #define XHCI_STATE_HALTED (1 << 1) |
7f84eef0 | 1279 | /* Statistics */ |
7f84eef0 | 1280 | int error_bitmask; |
b0567b3f SS |
1281 | unsigned int quirks; |
1282 | #define XHCI_LINK_TRB_QUIRK (1 << 0) | |
ac9d8fe7 | 1283 | #define XHCI_RESET_EP_QUIRK (1 << 1) |
0238634d | 1284 | #define XHCI_NEC_HOST (1 << 2) |
c41136b0 | 1285 | #define XHCI_AMD_PLL_FIX (1 << 3) |
f6ff0ac8 SS |
1286 | /* There are two roothubs to keep track of bus suspend info for */ |
1287 | struct xhci_bus_state bus_state[2]; | |
da6699ce SS |
1288 | /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */ |
1289 | u8 *port_array; | |
1290 | /* Array of pointers to USB 3.0 PORTSC registers */ | |
28ccd296 | 1291 | __le32 __iomem **usb3_ports; |
da6699ce SS |
1292 | unsigned int num_usb3_ports; |
1293 | /* Array of pointers to USB 2.0 PORTSC registers */ | |
28ccd296 | 1294 | __le32 __iomem **usb2_ports; |
da6699ce | 1295 | unsigned int num_usb2_ports; |
74c68741 SS |
1296 | }; |
1297 | ||
1298 | /* convert between an HCD pointer and the corresponding EHCI_HCD */ | |
1299 | static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd) | |
1300 | { | |
b02d0ed6 | 1301 | return *((struct xhci_hcd **) (hcd->hcd_priv)); |
74c68741 SS |
1302 | } |
1303 | ||
1304 | static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci) | |
1305 | { | |
b02d0ed6 | 1306 | return xhci->main_hcd; |
74c68741 SS |
1307 | } |
1308 | ||
1309 | #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING | |
1310 | #define XHCI_DEBUG 1 | |
1311 | #else | |
1312 | #define XHCI_DEBUG 0 | |
1313 | #endif | |
1314 | ||
1315 | #define xhci_dbg(xhci, fmt, args...) \ | |
1316 | do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0) | |
1317 | #define xhci_info(xhci, fmt, args...) \ | |
1318 | do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0) | |
1319 | #define xhci_err(xhci, fmt, args...) \ | |
1320 | dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args) | |
1321 | #define xhci_warn(xhci, fmt, args...) \ | |
1322 | dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args) | |
1323 | ||
1324 | /* TODO: copied from ehci.h - can be refactored? */ | |
1325 | /* xHCI spec says all registers are little endian */ | |
1326 | static inline unsigned int xhci_readl(const struct xhci_hcd *xhci, | |
28ccd296 | 1327 | __le32 __iomem *regs) |
74c68741 SS |
1328 | { |
1329 | return readl(regs); | |
1330 | } | |
045f123d | 1331 | static inline void xhci_writel(struct xhci_hcd *xhci, |
28ccd296 | 1332 | const unsigned int val, __le32 __iomem *regs) |
74c68741 | 1333 | { |
66e49d87 SS |
1334 | xhci_dbg(xhci, |
1335 | "`MEM_WRITE_DWORD(3'b000, 32'h%p, 32'h%0x, 4'hf);\n", | |
1336 | regs, val); | |
74c68741 SS |
1337 | writel(val, regs); |
1338 | } | |
1339 | ||
8e595a5d SS |
1340 | /* |
1341 | * Registers should always be accessed with double word or quad word accesses. | |
1342 | * | |
1343 | * Some xHCI implementations may support 64-bit address pointers. Registers | |
1344 | * with 64-bit address pointers should be written to with dword accesses by | |
1345 | * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second. | |
1346 | * xHCI implementations that do not support 64-bit address pointers will ignore | |
1347 | * the high dword, and write order is irrelevant. | |
1348 | */ | |
1349 | static inline u64 xhci_read_64(const struct xhci_hcd *xhci, | |
28ccd296 | 1350 | __le64 __iomem *regs) |
8e595a5d SS |
1351 | { |
1352 | __u32 __iomem *ptr = (__u32 __iomem *) regs; | |
1353 | u64 val_lo = readl(ptr); | |
1354 | u64 val_hi = readl(ptr + 1); | |
1355 | return val_lo + (val_hi << 32); | |
1356 | } | |
1357 | static inline void xhci_write_64(struct xhci_hcd *xhci, | |
28ccd296 | 1358 | const u64 val, __le64 __iomem *regs) |
8e595a5d SS |
1359 | { |
1360 | __u32 __iomem *ptr = (__u32 __iomem *) regs; | |
1361 | u32 val_lo = lower_32_bits(val); | |
1362 | u32 val_hi = upper_32_bits(val); | |
1363 | ||
66e49d87 SS |
1364 | xhci_dbg(xhci, |
1365 | "`MEM_WRITE_DWORD(3'b000, 64'h%p, 64'h%0lx, 4'hf);\n", | |
1366 | regs, (long unsigned int) val); | |
8e595a5d SS |
1367 | writel(val_lo, ptr); |
1368 | writel(val_hi, ptr + 1); | |
1369 | } | |
1370 | ||
b0567b3f SS |
1371 | static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci) |
1372 | { | |
1373 | u32 temp = xhci_readl(xhci, &xhci->cap_regs->hc_capbase); | |
1374 | return ((HC_VERSION(temp) == 0x95) && | |
1375 | (xhci->quirks & XHCI_LINK_TRB_QUIRK)); | |
1376 | } | |
1377 | ||
66d4eadd | 1378 | /* xHCI debugging */ |
09ece30e | 1379 | void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num); |
66d4eadd | 1380 | void xhci_print_registers(struct xhci_hcd *xhci); |
0ebbab37 SS |
1381 | void xhci_dbg_regs(struct xhci_hcd *xhci); |
1382 | void xhci_print_run_regs(struct xhci_hcd *xhci); | |
d0e96f5a SS |
1383 | void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb); |
1384 | void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb); | |
7f84eef0 | 1385 | void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg); |
0ebbab37 SS |
1386 | void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring); |
1387 | void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst); | |
1388 | void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci); | |
7f84eef0 | 1389 | void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring); |
d115b048 | 1390 | void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep); |
9c9a7dbf | 1391 | char *xhci_get_slot_state(struct xhci_hcd *xhci, |
2a8f82c4 | 1392 | struct xhci_container_ctx *ctx); |
e9df17eb SS |
1393 | void xhci_dbg_ep_rings(struct xhci_hcd *xhci, |
1394 | unsigned int slot_id, unsigned int ep_index, | |
1395 | struct xhci_virt_ep *ep); | |
66d4eadd | 1396 | |
3dbda77e | 1397 | /* xHCI memory management */ |
66d4eadd SS |
1398 | void xhci_mem_cleanup(struct xhci_hcd *xhci); |
1399 | int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags); | |
3ffbba95 SS |
1400 | void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id); |
1401 | int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags); | |
1402 | int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev); | |
2d1ee590 SS |
1403 | void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci, |
1404 | struct usb_device *udev); | |
d0e96f5a | 1405 | unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc); |
f94e0186 | 1406 | unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc); |
ac9d8fe7 SS |
1407 | unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index); |
1408 | unsigned int xhci_last_valid_endpoint(u32 added_ctxs); | |
f94e0186 | 1409 | void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep); |
f2217e8e | 1410 | void xhci_endpoint_copy(struct xhci_hcd *xhci, |
913a8a34 SS |
1411 | struct xhci_container_ctx *in_ctx, |
1412 | struct xhci_container_ctx *out_ctx, | |
1413 | unsigned int ep_index); | |
1414 | void xhci_slot_copy(struct xhci_hcd *xhci, | |
1415 | struct xhci_container_ctx *in_ctx, | |
1416 | struct xhci_container_ctx *out_ctx); | |
f88ba78d SS |
1417 | int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, |
1418 | struct usb_device *udev, struct usb_host_endpoint *ep, | |
1419 | gfp_t mem_flags); | |
f94e0186 | 1420 | void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring); |
412566bd SS |
1421 | void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci, |
1422 | struct xhci_virt_device *virt_dev, | |
1423 | unsigned int ep_index); | |
8df75f42 SS |
1424 | struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci, |
1425 | unsigned int num_stream_ctxs, | |
1426 | unsigned int num_streams, gfp_t flags); | |
1427 | void xhci_free_stream_info(struct xhci_hcd *xhci, | |
1428 | struct xhci_stream_info *stream_info); | |
1429 | void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci, | |
1430 | struct xhci_ep_ctx *ep_ctx, | |
1431 | struct xhci_stream_info *stream_info); | |
1432 | void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci, | |
1433 | struct xhci_ep_ctx *ep_ctx, | |
1434 | struct xhci_virt_ep *ep); | |
e9df17eb SS |
1435 | struct xhci_ring *xhci_dma_to_transfer_ring( |
1436 | struct xhci_virt_ep *ep, | |
1437 | u64 address); | |
e9df17eb SS |
1438 | struct xhci_ring *xhci_stream_id_to_ring( |
1439 | struct xhci_virt_device *dev, | |
1440 | unsigned int ep_index, | |
1441 | unsigned int stream_id); | |
913a8a34 | 1442 | struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci, |
a1d78c16 SS |
1443 | bool allocate_in_ctx, bool allocate_completion, |
1444 | gfp_t mem_flags); | |
8e51adcc | 1445 | void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv); |
913a8a34 SS |
1446 | void xhci_free_command(struct xhci_hcd *xhci, |
1447 | struct xhci_command *command); | |
66d4eadd SS |
1448 | |
1449 | #ifdef CONFIG_PCI | |
1450 | /* xHCI PCI glue */ | |
1451 | int xhci_register_pci(void); | |
1452 | void xhci_unregister_pci(void); | |
1453 | #endif | |
1454 | ||
1455 | /* xHCI host controller glue */ | |
4f0f0bae | 1456 | void xhci_quiesce(struct xhci_hcd *xhci); |
66d4eadd SS |
1457 | int xhci_halt(struct xhci_hcd *xhci); |
1458 | int xhci_reset(struct xhci_hcd *xhci); | |
1459 | int xhci_init(struct usb_hcd *hcd); | |
1460 | int xhci_run(struct usb_hcd *hcd); | |
1461 | void xhci_stop(struct usb_hcd *hcd); | |
1462 | void xhci_shutdown(struct usb_hcd *hcd); | |
436a3890 SS |
1463 | |
1464 | #ifdef CONFIG_PM | |
5535b1d5 AX |
1465 | int xhci_suspend(struct xhci_hcd *xhci); |
1466 | int xhci_resume(struct xhci_hcd *xhci, bool hibernated); | |
436a3890 SS |
1467 | #else |
1468 | #define xhci_suspend NULL | |
1469 | #define xhci_resume NULL | |
1470 | #endif | |
1471 | ||
66d4eadd | 1472 | int xhci_get_frame(struct usb_hcd *hcd); |
7f84eef0 | 1473 | irqreturn_t xhci_irq(struct usb_hcd *hcd); |
9032cd52 | 1474 | irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd); |
3ffbba95 SS |
1475 | int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev); |
1476 | void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev); | |
8df75f42 SS |
1477 | int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev, |
1478 | struct usb_host_endpoint **eps, unsigned int num_eps, | |
1479 | unsigned int num_streams, gfp_t mem_flags); | |
1480 | int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev, | |
1481 | struct usb_host_endpoint **eps, unsigned int num_eps, | |
1482 | gfp_t mem_flags); | |
3ffbba95 | 1483 | int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev); |
ac1c1b7f SS |
1484 | int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev, |
1485 | struct usb_tt *tt, gfp_t mem_flags); | |
d0e96f5a SS |
1486 | int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags); |
1487 | int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status); | |
f94e0186 SS |
1488 | int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep); |
1489 | int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep); | |
a1587d97 | 1490 | void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep); |
f0615c45 | 1491 | int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev); |
f94e0186 SS |
1492 | int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev); |
1493 | void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev); | |
7f84eef0 SS |
1494 | |
1495 | /* xHCI ring, segment, TRB, and TD functions */ | |
23e3be11 | 1496 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb); |
6648f29d SS |
1497 | struct xhci_segment *trb_in_td(struct xhci_segment *start_seg, |
1498 | union xhci_trb *start_trb, union xhci_trb *end_trb, | |
1499 | dma_addr_t suspect_dma); | |
b45b5069 | 1500 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code); |
23e3be11 | 1501 | void xhci_ring_cmd_db(struct xhci_hcd *xhci); |
23e3be11 SS |
1502 | int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id); |
1503 | int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, | |
1504 | u32 slot_id); | |
0238634d SS |
1505 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, |
1506 | u32 field1, u32 field2, u32 field3, u32 field4); | |
23e3be11 | 1507 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id, |
be88fe4f | 1508 | unsigned int ep_index, int suspend); |
23e3be11 SS |
1509 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, |
1510 | int slot_id, unsigned int ep_index); | |
1511 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, | |
1512 | int slot_id, unsigned int ep_index); | |
624defa1 SS |
1513 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, |
1514 | int slot_id, unsigned int ep_index); | |
04e51901 AX |
1515 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, |
1516 | struct urb *urb, int slot_id, unsigned int ep_index); | |
23e3be11 | 1517 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, |
913a8a34 | 1518 | u32 slot_id, bool command_must_succeed); |
f2217e8e | 1519 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, |
23e3be11 | 1520 | u32 slot_id); |
a1587d97 SS |
1521 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id, |
1522 | unsigned int ep_index); | |
2a8f82c4 | 1523 | int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id); |
c92bcfa7 SS |
1524 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
1525 | unsigned int slot_id, unsigned int ep_index, | |
e9df17eb SS |
1526 | unsigned int stream_id, struct xhci_td *cur_td, |
1527 | struct xhci_dequeue_state *state); | |
c92bcfa7 | 1528 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, |
63a0d9ab | 1529 | unsigned int slot_id, unsigned int ep_index, |
e9df17eb | 1530 | unsigned int stream_id, |
63a0d9ab | 1531 | struct xhci_dequeue_state *deq_state); |
82d1009f | 1532 | void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, |
63a0d9ab | 1533 | struct usb_device *udev, unsigned int ep_index); |
ac9d8fe7 SS |
1534 | void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci, |
1535 | unsigned int slot_id, unsigned int ep_index, | |
1536 | struct xhci_dequeue_state *deq_state); | |
6f5165cf | 1537 | void xhci_stop_endpoint_command_watchdog(unsigned long arg); |
be88fe4f AX |
1538 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id, |
1539 | unsigned int ep_index, unsigned int stream_id); | |
66d4eadd | 1540 | |
0f2a7930 SS |
1541 | /* xHCI roothub code */ |
1542 | int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex, | |
1543 | char *buf, u16 wLength); | |
1544 | int xhci_hub_status_data(struct usb_hcd *hcd, char *buf); | |
436a3890 SS |
1545 | |
1546 | #ifdef CONFIG_PM | |
9777e3ce AX |
1547 | int xhci_bus_suspend(struct usb_hcd *hcd); |
1548 | int xhci_bus_resume(struct usb_hcd *hcd); | |
436a3890 SS |
1549 | #else |
1550 | #define xhci_bus_suspend NULL | |
1551 | #define xhci_bus_resume NULL | |
1552 | #endif /* CONFIG_PM */ | |
1553 | ||
56192531 | 1554 | u32 xhci_port_state_to_neutral(u32 state); |
5233630f SS |
1555 | int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
1556 | u16 port); | |
56192531 | 1557 | void xhci_ring_device(struct xhci_hcd *xhci, int slot_id); |
0f2a7930 | 1558 | |
d115b048 JY |
1559 | /* xHCI contexts */ |
1560 | struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx); | |
1561 | struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx); | |
1562 | struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index); | |
1563 | ||
74c68741 | 1564 | #endif /* __LINUX_XHCI_HCD_H */ |