]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/usb/host/xhci.h
usb: xhci: fix timeout for transition from RExit to U0
[mirror_ubuntu-bionic-kernel.git] / drivers / usb / host / xhci.h
CommitLineData
5fd54ace 1// SPDX-License-Identifier: GPL-2.0
45ba2154 2
74c68741
SS
3/*
4 * xHCI host controller driver
5 *
6 * Copyright (C) 2008 Intel Corp.
7 *
8 * Author: Sarah Sharp
9 * Some code borrowed from the Linux EHCI driver.
74c68741
SS
10 */
11
12#ifndef __LINUX_XHCI_HCD_H
13#define __LINUX_XHCI_HCD_H
14
15#include <linux/usb.h>
7f84eef0 16#include <linux/timer.h>
8e595a5d 17#include <linux/kernel.h>
27729aad 18#include <linux/usb/hcd.h>
9cf5c095 19#include <linux/io-64-nonatomic-lo-hi.h>
5990e5dd 20
74c68741
SS
21/* Code sharing between pci-quirks and xhci hcd */
22#include "xhci-ext-caps.h"
c41136b0 23#include "pci-quirks.h"
74c68741
SS
24
25/* xHCI PCI Configuration Registers */
26#define XHCI_SBRN_OFFSET (0x60)
27
66d4eadd
SS
28/* Max number of USB devices for any host controller - limit in section 6.1 */
29#define MAX_HC_SLOTS 256
0f2a7930
SS
30/* Section 5.3.3 - MaxPorts */
31#define MAX_HC_PORTS 127
66d4eadd 32
74c68741
SS
33/*
34 * xHCI register interface.
35 * This corresponds to the eXtensible Host Controller Interface (xHCI)
36 * Revision 0.95 specification
74c68741
SS
37 */
38
39/**
40 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
41 * @hc_capbase: length of the capabilities register and HC version number
42 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
43 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
44 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
45 * @hcc_params: HCCPARAMS - Capability Parameters
46 * @db_off: DBOFF - Doorbell array offset
47 * @run_regs_off: RTSOFF - Runtime register space offset
04abb6de 48 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
74c68741
SS
49 */
50struct xhci_cap_regs {
28ccd296
ME
51 __le32 hc_capbase;
52 __le32 hcs_params1;
53 __le32 hcs_params2;
54 __le32 hcs_params3;
55 __le32 hcc_params;
56 __le32 db_off;
57 __le32 run_regs_off;
04abb6de 58 __le32 hcc_params2; /* xhci 1.1 */
74c68741 59 /* Reserved up to (CAPLENGTH - 0x1C) */
98441973 60};
74c68741
SS
61
62/* hc_capbase bitmasks */
63/* bits 7:0 - how long is the Capabilities register */
64#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
65/* bits 31:16 */
66#define HC_VERSION(p) (((p) >> 16) & 0xffff)
67
68/* HCSPARAMS1 - hcs_params1 - bitmasks */
69/* bits 0:7, Max Device Slots */
70#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
71#define HCS_SLOTS_MASK 0xff
72/* bits 8:18, Max Interrupters */
73#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
74/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
75#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
76
77/* HCSPARAMS2 - hcs_params2 - bitmasks */
78/* bits 0:3, frames or uframes that SW needs to queue transactions
79 * ahead of the HW to meet periodic deadlines */
80#define HCS_IST(p) (((p) >> 0) & 0xf)
81/* bits 4:7, max number of Event Ring segments */
82#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
6596a926 83/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
74c68741 84/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
6596a926
MN
85/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
86#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
74c68741
SS
87
88/* HCSPARAMS3 - hcs_params3 - bitmasks */
89/* bits 0:7, Max U1 to U0 latency for the roothub ports */
90#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
91/* bits 16:31, Max U2 to U0 latency for the roothub ports */
92#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
93
94/* HCCPARAMS - hcc_params - bitmasks */
95/* true: HC can use 64-bit address pointers */
96#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
97/* true: HC can do bandwidth negotiation */
98#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
99/* true: HC uses 64-byte Device Context structures
100 * FIXME 64-byte context structures aren't supported yet.
101 */
102#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
103/* true: HC has port power switches */
104#define HCC_PPC(p) ((p) & (1 << 3))
105/* true: HC has port indicators */
106#define HCS_INDICATOR(p) ((p) & (1 << 4))
107/* true: HC has Light HC Reset Capability */
108#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
109/* true: HC supports latency tolerance messaging */
110#define HCC_LTC(p) ((p) & (1 << 6))
111/* true: no secondary Stream ID Support */
112#define HCC_NSS(p) ((p) & (1 << 7))
40a3b775
LB
113/* true: HC supports Stopped - Short Packet */
114#define HCC_SPC(p) ((p) & (1 << 9))
79b8094f
LB
115/* true: HC has Contiguous Frame ID Capability */
116#define HCC_CFC(p) ((p) & (1 << 11))
74c68741 117/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
8df75f42 118#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
74c68741
SS
119/* Extended Capabilities pointer from PCI base - section 5.3.6 */
120#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
121
02b6fdc2
LB
122#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
123
74c68741
SS
124/* db_off bitmask - bits 0:1 reserved */
125#define DBOFF_MASK (~0x3)
126
127/* run_regs_off bitmask - bits 0:4 reserved */
128#define RTSOFF_MASK (~0x1f)
129
04abb6de
LB
130/* HCCPARAMS2 - hcc_params2 - bitmasks */
131/* true: HC supports U3 entry Capability */
132#define HCC2_U3C(p) ((p) & (1 << 0))
133/* true: HC supports Configure endpoint command Max exit latency too large */
134#define HCC2_CMC(p) ((p) & (1 << 1))
135/* true: HC supports Force Save context Capability */
136#define HCC2_FSC(p) ((p) & (1 << 2))
137/* true: HC supports Compliance Transition Capability */
138#define HCC2_CTC(p) ((p) & (1 << 3))
139/* true: HC support Large ESIT payload Capability > 48k */
140#define HCC2_LEC(p) ((p) & (1 << 4))
141/* true: HC support Configuration Information Capability */
142#define HCC2_CIC(p) ((p) & (1 << 5))
143/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
144#define HCC2_ETC(p) ((p) & (1 << 6))
74c68741
SS
145
146/* Number of registers per port */
147#define NUM_PORT_REGS 4
148
b6e76371
MN
149#define PORTSC 0
150#define PORTPMSC 1
151#define PORTLI 2
152#define PORTHLPMC 3
153
74c68741
SS
154/**
155 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
156 * @command: USBCMD - xHC command register
157 * @status: USBSTS - xHC status register
158 * @page_size: This indicates the page size that the host controller
159 * supports. If bit n is set, the HC supports a page size
160 * of 2^(n+12), up to a 128MB page size.
161 * 4K is the minimum page size.
162 * @cmd_ring: CRP - 64-bit Command Ring Pointer
163 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
164 * @config_reg: CONFIG - Configure Register
165 * @port_status_base: PORTSCn - base address for Port Status and Control
166 * Each port has a Port Status and Control register,
167 * followed by a Port Power Management Status and Control
168 * register, a Port Link Info register, and a reserved
169 * register.
170 * @port_power_base: PORTPMSCn - base address for
171 * Port Power Management Status and Control
172 * @port_link_base: PORTLIn - base address for Port Link Info (current
173 * Link PM state and control) for USB 2.1 and USB 3.0
174 * devices.
175 */
176struct xhci_op_regs {
28ccd296
ME
177 __le32 command;
178 __le32 status;
179 __le32 page_size;
180 __le32 reserved1;
181 __le32 reserved2;
182 __le32 dev_notification;
183 __le64 cmd_ring;
74c68741 184 /* rsvd: offset 0x20-2F */
28ccd296
ME
185 __le32 reserved3[4];
186 __le64 dcbaa_ptr;
187 __le32 config_reg;
74c68741 188 /* rsvd: offset 0x3C-3FF */
28ccd296 189 __le32 reserved4[241];
74c68741 190 /* port 1 registers, which serve as a base address for other ports */
28ccd296
ME
191 __le32 port_status_base;
192 __le32 port_power_base;
193 __le32 port_link_base;
194 __le32 reserved5;
74c68741 195 /* registers for ports 2-255 */
28ccd296 196 __le32 reserved6[NUM_PORT_REGS*254];
98441973 197};
74c68741
SS
198
199/* USBCMD - USB command - command bitmasks */
200/* start/stop HC execution - do not write unless HC is halted*/
201#define CMD_RUN XHCI_CMD_RUN
202/* Reset HC - resets internal HC state machine and all registers (except
203 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
204 * The xHCI driver must reinitialize the xHC after setting this bit.
205 */
206#define CMD_RESET (1 << 1)
207/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
208#define CMD_EIE XHCI_CMD_EIE
209/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
210#define CMD_HSEIE XHCI_CMD_HSEIE
211/* bits 4:6 are reserved (and should be preserved on writes). */
212/* light reset (port status stays unchanged) - reset completed when this is 0 */
213#define CMD_LRESET (1 << 7)
5535b1d5 214/* host controller save/restore state. */
74c68741
SS
215#define CMD_CSS (1 << 8)
216#define CMD_CRS (1 << 9)
217/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
218#define CMD_EWE XHCI_CMD_EWE
219/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
220 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
221 * '0' means the xHC can power it off if all ports are in the disconnect,
222 * disabled, or powered-off state.
223 */
224#define CMD_PM_INDEX (1 << 11)
2f6d3b65
MN
225/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
226#define CMD_ETE (1 << 14)
227/* bits 15:31 are reserved (and should be preserved on writes). */
74c68741 228
4e833c0b 229/* IMAN - Interrupt Management Register */
f8264340
DT
230#define IMAN_IE (1 << 1)
231#define IMAN_IP (1 << 0)
4e833c0b 232
74c68741
SS
233/* USBSTS - USB status - status bitmasks */
234/* HC not running - set to 1 when run/stop bit is cleared. */
235#define STS_HALT XHCI_STS_HALT
236/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
237#define STS_FATAL (1 << 2)
238/* event interrupt - clear this prior to clearing any IP flags in IR set*/
239#define STS_EINT (1 << 3)
240/* port change detect */
241#define STS_PORT (1 << 4)
242/* bits 5:7 reserved and zeroed */
243/* save state status - '1' means xHC is saving state */
244#define STS_SAVE (1 << 8)
245/* restore state status - '1' means xHC is restoring state */
246#define STS_RESTORE (1 << 9)
247/* true: save or restore error */
248#define STS_SRE (1 << 10)
249/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
250#define STS_CNR XHCI_STS_CNR
251/* true: internal Host Controller Error - SW needs to reset and reinitialize */
252#define STS_HCE (1 << 12)
253/* bits 13:31 reserved and should be preserved */
254
255/*
256 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
257 * Generate a device notification event when the HC sees a transaction with a
258 * notification type that matches a bit set in this bit field.
259 */
260#define DEV_NOTE_MASK (0xffff)
5a6c2f3f 261#define ENABLE_DEV_NOTE(x) (1 << (x))
74c68741
SS
262/* Most of the device notification types should only be used for debug.
263 * SW does need to pay attention to function wake notifications.
264 */
265#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
266
0ebbab37
SS
267/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
268/* bit 0 is the command ring cycle state */
269/* stop ring operation after completion of the currently executing command */
270#define CMD_RING_PAUSE (1 << 1)
271/* stop ring immediately - abort the currently executing command */
272#define CMD_RING_ABORT (1 << 2)
273/* true: command ring is running */
274#define CMD_RING_RUNNING (1 << 3)
275/* bits 4:5 reserved and should be preserved */
276/* Command Ring pointer - bit mask for the lower 32 bits. */
8e595a5d 277#define CMD_RING_RSVD_BITS (0x3f)
0ebbab37 278
74c68741
SS
279/* CONFIG - Configure Register - config_reg bitmasks */
280/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
281#define MAX_DEVS(p) ((p) & 0xff)
04abb6de
LB
282/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
283#define CONFIG_U3E (1 << 8)
284/* bit 9: Configuration Information Enable, xhci 1.1 */
285#define CONFIG_CIE (1 << 9)
286/* bits 10:31 - reserved and should be preserved */
74c68741
SS
287
288/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
289/* true: device connected */
290#define PORT_CONNECT (1 << 0)
291/* true: port enabled */
292#define PORT_PE (1 << 1)
293/* bit 2 reserved and zeroed */
294/* true: port has an over-current condition */
295#define PORT_OC (1 << 3)
296/* true: port reset signaling asserted */
297#define PORT_RESET (1 << 4)
298/* Port Link State - bits 5:8
299 * A read gives the current link PM state of the port,
300 * a write with Link State Write Strobe set sets the link state.
301 */
be88fe4f
AX
302#define PORT_PLS_MASK (0xf << 5)
303#define XDEV_U0 (0x0 << 5)
7344ee32 304#define XDEV_U1 (0x1 << 5)
9574323c 305#define XDEV_U2 (0x2 << 5)
be88fe4f 306#define XDEV_U3 (0x3 << 5)
7344ee32
MN
307#define XDEV_DISABLED (0x4 << 5)
308#define XDEV_RXDETECT (0x5 << 5)
fac4271d 309#define XDEV_INACTIVE (0x6 << 5)
346e9973 310#define XDEV_POLLING (0x7 << 5)
7344ee32
MN
311#define XDEV_RECOVERY (0x8 << 5)
312#define XDEV_HOT_RESET (0x9 << 5)
313#define XDEV_COMP_MODE (0xa << 5)
314#define XDEV_TEST_MODE (0xb << 5)
be88fe4f 315#define XDEV_RESUME (0xf << 5)
7344ee32 316
74c68741
SS
317/* true: port has power (see HCC_PPC) */
318#define PORT_POWER (1 << 9)
319/* bits 10:13 indicate device speed:
320 * 0 - undefined speed - port hasn't be initialized by a reset yet
321 * 1 - full speed
322 * 2 - low speed
323 * 3 - high speed
324 * 4 - super speed
325 * 5-15 reserved
326 */
3ffbba95
SS
327#define DEV_SPEED_MASK (0xf << 10)
328#define XDEV_FS (0x1 << 10)
329#define XDEV_LS (0x2 << 10)
330#define XDEV_HS (0x3 << 10)
331#define XDEV_SS (0x4 << 10)
2338b9e4 332#define XDEV_SSP (0x5 << 10)
74c68741 333#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
3ffbba95
SS
334#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
335#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
336#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
337#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
2338b9e4
MN
338#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
339#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
395f5409 340#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
2338b9e4 341
3ffbba95
SS
342/* Bits 20:23 in the Slot Context are the speed for the device */
343#define SLOT_SPEED_FS (XDEV_FS << 10)
344#define SLOT_SPEED_LS (XDEV_LS << 10)
345#define SLOT_SPEED_HS (XDEV_HS << 10)
346#define SLOT_SPEED_SS (XDEV_SS << 10)
d7854041 347#define SLOT_SPEED_SSP (XDEV_SSP << 10)
74c68741
SS
348/* Port Indicator Control */
349#define PORT_LED_OFF (0 << 14)
350#define PORT_LED_AMBER (1 << 14)
351#define PORT_LED_GREEN (2 << 14)
352#define PORT_LED_MASK (3 << 14)
353/* Port Link State Write Strobe - set this when changing link state */
354#define PORT_LINK_STROBE (1 << 16)
355/* true: connect status change */
356#define PORT_CSC (1 << 17)
357/* true: port enable change */
358#define PORT_PEC (1 << 18)
359/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
360 * into an enabled state, and the device into the default state. A "warm" reset
361 * also resets the link, forcing the device through the link training sequence.
362 * SW can also look at the Port Reset register to see when warm reset is done.
363 */
364#define PORT_WRC (1 << 19)
365/* true: over-current change */
366#define PORT_OCC (1 << 20)
367/* true: reset change - 1 to 0 transition of PORT_RESET */
368#define PORT_RC (1 << 21)
369/* port link status change - set on some port link state transitions:
370 * Transition Reason
371 * ------------------------------------------------------------------------------
372 * - U3 to Resume Wakeup signaling from a device
373 * - Resume to Recovery to U0 USB 3.0 device resume
374 * - Resume to U0 USB 2.0 device resume
375 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
376 * - U3 to U0 Software resume of USB 2.0 device complete
377 * - U2 to U0 L1 resume of USB 2.1 device complete
378 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
379 * - U0 to disabled L1 entry error with USB 2.1 device
380 * - Any state to inactive Error on USB 3.0 port
381 */
382#define PORT_PLC (1 << 22)
383/* port configure error change - port failed to configure its link partner */
384#define PORT_CEC (1 << 23)
8bea2bd3
SL
385/* Cold Attach Status - xHC can set this bit to report device attached during
386 * Sx state. Warm port reset should be perfomed to clear this bit and move port
387 * to connected state.
388 */
389#define PORT_CAS (1 << 24)
74c68741
SS
390/* wake on connect (enable) */
391#define PORT_WKCONN_E (1 << 25)
392/* wake on disconnect (enable) */
393#define PORT_WKDISC_E (1 << 26)
394/* wake on over-current (enable) */
395#define PORT_WKOC_E (1 << 27)
396/* bits 28:29 reserved */
e1fd1dc8 397/* true: device is non-removable - for USB 3.0 roothub emulation */
74c68741
SS
398#define PORT_DEV_REMOVE (1 << 30)
399/* Initiate a warm port reset - complete when PORT_WRC is '1' */
400#define PORT_WR (1 << 31)
401
22e04870
DC
402/* We mark duplicate entries with -1 */
403#define DUPLICATE_ENTRY ((u8)(-1))
404
74c68741
SS
405/* Port Power Management Status and Control - port_power_base bitmasks */
406/* Inactivity timer value for transitions into U1, in microseconds.
407 * Timeout can be up to 127us. 0xFF means an infinite timeout.
408 */
409#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
797b0ca5 410#define PORT_U1_TIMEOUT_MASK 0xff
74c68741
SS
411/* Inactivity timer value for transitions into U2 */
412#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
797b0ca5 413#define PORT_U2_TIMEOUT_MASK (0xff << 8)
74c68741
SS
414/* Bits 24:31 for port testing */
415
9777e3ce 416/* USB2 Protocol PORTSPMSC */
9574323c
AX
417#define PORT_L1S_MASK 7
418#define PORT_L1S_SUCCESS 1
419#define PORT_RWE (1 << 3)
420#define PORT_HIRD(p) (((p) & 0xf) << 4)
65580b43 421#define PORT_HIRD_MASK (0xf << 4)
58e21f73 422#define PORT_L1DS_MASK (0xff << 8)
9574323c 423#define PORT_L1DS(p) (((p) & 0xff) << 8)
65580b43 424#define PORT_HLE (1 << 16)
0f1d832e 425#define PORT_TEST_MODE_SHIFT 28
74c68741 426
395f5409
MN
427/* USB3 Protocol PORTLI Port Link Information */
428#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
429#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
a558ccdc
MN
430
431/* USB2 Protocol PORTHLPMC */
432#define PORT_HIRDM(p)((p) & 3)
433#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
434#define PORT_BESLD(p)(((p) & 0xf) << 10)
435
436/* use 512 microseconds as USB2 LPM L1 default timeout. */
437#define XHCI_L1_TIMEOUT 512
438
439/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
440 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
441 * by other operating systems.
442 *
443 * XHCI 1.0 errata 8/14/12 Table 13 notes:
444 * "Software should choose xHC BESL/BESLD field values that do not violate a
445 * device's resume latency requirements,
446 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
447 * or not program values < '4' if BLC = '0' and a BESL device is attached.
448 */
449#define XHCI_DEFAULT_BESL 4
450
74c68741 451/**
98441973 452 * struct xhci_intr_reg - Interrupt Register Set
74c68741
SS
453 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
454 * interrupts and check for pending interrupts.
455 * @irq_control: IMOD - Interrupt Moderation Register.
456 * Used to throttle interrupts.
457 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
458 * @erst_base: ERST base address.
459 * @erst_dequeue: Event ring dequeue pointer.
460 *
461 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
462 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
463 * multiple segments of the same size. The HC places events on the ring and
464 * "updates the Cycle bit in the TRBs to indicate to software the current
465 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
466 * updates the dequeue pointer.
467 */
98441973 468struct xhci_intr_reg {
28ccd296
ME
469 __le32 irq_pending;
470 __le32 irq_control;
471 __le32 erst_size;
472 __le32 rsvd;
473 __le64 erst_base;
474 __le64 erst_dequeue;
98441973 475};
74c68741 476
66d4eadd 477/* irq_pending bitmasks */
74c68741 478#define ER_IRQ_PENDING(p) ((p) & 0x1)
66d4eadd 479/* bits 2:31 need to be preserved */
7f84eef0 480/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
66d4eadd
SS
481#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
482#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
483#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
484
485/* irq_control bitmasks */
486/* Minimum interval between interrupts (in 250ns intervals). The interval
487 * between interrupts will be longer if there are no events on the event ring.
488 * Default is 4000 (1 ms).
489 */
490#define ER_IRQ_INTERVAL_MASK (0xffff)
491/* Counter used to count down the time to the next interrupt - HW use only */
492#define ER_IRQ_COUNTER_MASK (0xffff << 16)
493
494/* erst_size bitmasks */
74c68741 495/* Preserve bits 16:31 of erst_size */
66d4eadd
SS
496#define ERST_SIZE_MASK (0xffff << 16)
497
498/* erst_dequeue bitmasks */
499/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
500 * where the current dequeue pointer lies. This is an optional HW hint.
501 */
502#define ERST_DESI_MASK (0x7)
503/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
504 * a work queue (or delayed service routine)?
505 */
506#define ERST_EHB (1 << 3)
0ebbab37 507#define ERST_PTR_MASK (0xf)
74c68741
SS
508
509/**
510 * struct xhci_run_regs
511 * @microframe_index:
512 * MFINDEX - current microframe number
513 *
514 * Section 5.5 Host Controller Runtime Registers:
515 * "Software should read and write these registers using only Dword (32 bit)
516 * or larger accesses"
517 */
518struct xhci_run_regs {
28ccd296
ME
519 __le32 microframe_index;
520 __le32 rsvd[7];
98441973
SS
521 struct xhci_intr_reg ir_set[128];
522};
74c68741 523
0ebbab37
SS
524/**
525 * struct doorbell_array
526 *
50d64676
MW
527 * Bits 0 - 7: Endpoint target
528 * Bits 8 - 15: RsvdZ
529 * Bits 16 - 31: Stream ID
530 *
0ebbab37
SS
531 * Section 5.6
532 */
533struct xhci_doorbell_array {
28ccd296 534 __le32 doorbell[256];
98441973 535};
0ebbab37 536
50d64676
MW
537#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
538#define DB_VALUE_HOST 0x00000000
0ebbab37 539
da6699ce
SS
540/**
541 * struct xhci_protocol_caps
542 * @revision: major revision, minor revision, capability ID,
543 * and next capability pointer.
544 * @name_string: Four ASCII characters to say which spec this xHC
545 * follows, typically "USB ".
546 * @port_info: Port offset, count, and protocol-defined information.
547 */
548struct xhci_protocol_caps {
549 u32 revision;
550 u32 name_string;
551 u32 port_info;
552};
553
554#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
47189098
MN
555#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
556#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
da6699ce
SS
557#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
558#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
559
47189098
MN
560#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
561#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
562#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
563#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
564#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
565#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
566
567#define PLT_MASK (0x03 << 6)
568#define PLT_SYM (0x00 << 6)
569#define PLT_ASYM_RX (0x02 << 6)
570#define PLT_ASYM_TX (0x03 << 6)
571
d115b048
JY
572/**
573 * struct xhci_container_ctx
574 * @type: Type of context. Used to calculated offsets to contained contexts.
575 * @size: Size of the context data
576 * @bytes: The raw context data given to HW
577 * @dma: dma address of the bytes
578 *
579 * Represents either a Device or Input context. Holds a pointer to the raw
580 * memory used for the context (bytes) and dma address of it (dma).
581 */
582struct xhci_container_ctx {
583 unsigned type;
584#define XHCI_CTX_TYPE_DEVICE 0x1
585#define XHCI_CTX_TYPE_INPUT 0x2
586
587 int size;
588
589 u8 *bytes;
590 dma_addr_t dma;
591};
592
a74588f9
SS
593/**
594 * struct xhci_slot_ctx
595 * @dev_info: Route string, device speed, hub info, and last valid endpoint
596 * @dev_info2: Max exit latency for device number, root hub port number
597 * @tt_info: tt_info is used to construct split transaction tokens
598 * @dev_state: slot state and device address
599 *
600 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
601 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
602 * reserved at the end of the slot context for HC internal use.
603 */
604struct xhci_slot_ctx {
28ccd296
ME
605 __le32 dev_info;
606 __le32 dev_info2;
607 __le32 tt_info;
608 __le32 dev_state;
a74588f9 609 /* offset 0x10 to 0x1f reserved for HC internal use */
28ccd296 610 __le32 reserved[4];
98441973 611};
a74588f9
SS
612
613/* dev_info bitmasks */
614/* Route String - 0:19 */
615#define ROUTE_STRING_MASK (0xfffff)
616/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
617#define DEV_SPEED (0xf << 20)
19a7d0d6 618#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
a74588f9
SS
619/* bit 24 reserved */
620/* Is this LS/FS device connected through a HS hub? - bit 25 */
621#define DEV_MTT (0x1 << 25)
622/* Set if the device is a hub - bit 26 */
623#define DEV_HUB (0x1 << 26)
624/* Index of the last valid endpoint context in this device context - 27:31 */
3ffbba95
SS
625#define LAST_CTX_MASK (0x1f << 27)
626#define LAST_CTX(p) ((p) << 27)
627#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
3ffbba95
SS
628#define SLOT_FLAG (1 << 0)
629#define EP0_FLAG (1 << 1)
a74588f9
SS
630
631/* dev_info2 bitmasks */
632/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
633#define MAX_EXIT (0xffff)
634/* Root hub port number that is needed to access the USB device */
3ffbba95 635#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
be88fe4f 636#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
ac1c1b7f
SS
637/* Maximum number of ports under a hub device */
638#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
19a7d0d6 639#define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
a74588f9
SS
640
641/* tt_info bitmasks */
642/*
643 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
644 * The Slot ID of the hub that isolates the high speed signaling from
645 * this low or full-speed device. '0' if attached to root hub port.
646 */
647#define TT_SLOT (0xff)
648/*
649 * The number of the downstream facing port of the high-speed hub
650 * '0' if the device is not low or full speed.
651 */
652#define TT_PORT (0xff << 8)
ac1c1b7f 653#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
19a7d0d6 654#define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
a74588f9
SS
655
656/* dev_state bitmasks */
657/* USB device address - assigned by the HC */
3ffbba95 658#define DEV_ADDR_MASK (0xff)
a74588f9
SS
659/* bits 8:26 reserved */
660/* Slot state */
661#define SLOT_STATE (0x1f << 27)
ae636747 662#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
a74588f9 663
e2b02177
ML
664#define SLOT_STATE_DISABLED 0
665#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
666#define SLOT_STATE_DEFAULT 1
667#define SLOT_STATE_ADDRESSED 2
668#define SLOT_STATE_CONFIGURED 3
a74588f9
SS
669
670/**
671 * struct xhci_ep_ctx
672 * @ep_info: endpoint state, streams, mult, and interval information.
673 * @ep_info2: information on endpoint type, max packet size, max burst size,
674 * error count, and whether the HC will force an event for all
675 * transactions.
3ffbba95
SS
676 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
677 * defines one stream, this points to the endpoint transfer ring.
678 * Otherwise, it points to a stream context array, which has a
679 * ring pointer for each flow.
680 * @tx_info:
681 * Average TRB lengths for the endpoint ring and
682 * max payload within an Endpoint Service Interval Time (ESIT).
a74588f9
SS
683 *
684 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
685 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
686 * reserved at the end of the endpoint context for HC internal use.
687 */
688struct xhci_ep_ctx {
28ccd296
ME
689 __le32 ep_info;
690 __le32 ep_info2;
691 __le64 deq;
692 __le32 tx_info;
a74588f9 693 /* offset 0x14 - 0x1f reserved for HC internal use */
28ccd296 694 __le32 reserved[3];
98441973 695};
a74588f9
SS
696
697/* ep_info bitmasks */
698/*
699 * Endpoint State - bits 0:2
700 * 0 - disabled
701 * 1 - running
702 * 2 - halted due to halt condition - ok to manipulate endpoint ring
703 * 3 - stopped
704 * 4 - TRB error
705 * 5-7 - reserved
706 */
d0e96f5a
SS
707#define EP_STATE_MASK (0xf)
708#define EP_STATE_DISABLED 0
709#define EP_STATE_RUNNING 1
710#define EP_STATE_HALTED 2
711#define EP_STATE_STOPPED 3
712#define EP_STATE_ERROR 4
5071e6b2
MN
713#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
714
a74588f9 715/* Mult - Max number of burtst within an interval, in EP companion desc. */
5a6c2f3f 716#define EP_MULT(p) (((p) & 0x3) << 8)
9af5d71d 717#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
a74588f9
SS
718/* bits 10:14 are Max Primary Streams */
719/* bit 15 is Linear Stream Array */
720/* Interval - period between requests to an endpoint - 125u increments. */
cf15c767
MN
721#define EP_INTERVAL(p) (((p) & 0xff) << 16)
722#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
723#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
724#define EP_MAXPSTREAMS_MASK (0x1f << 10)
725#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
726#define CTX_TO_EP_MAXPSTREAMS(p) (((p) & EP_MAXPSTREAMS_MASK) >> 10)
8df75f42
SS
727/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
728#define EP_HAS_LSA (1 << 15)
76a14d7b
MN
729/* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
730#define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff)
a74588f9
SS
731
732/* ep_info2 bitmasks */
733/*
734 * Force Event - generate transfer events for all TRBs for this endpoint
735 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
736 */
737#define FORCE_EVENT (0x1)
738#define ERROR_COUNT(p) (((p) & 0x3) << 1)
82d1009f 739#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
a74588f9
SS
740#define EP_TYPE(p) ((p) << 3)
741#define ISOC_OUT_EP 1
742#define BULK_OUT_EP 2
743#define INT_OUT_EP 3
744#define CTRL_EP 4
745#define ISOC_IN_EP 5
746#define BULK_IN_EP 6
747#define INT_IN_EP 7
748/* bit 6 reserved */
749/* bit 7 is Host Initiate Disable - for disabling stream selection */
750#define MAX_BURST(p) (((p)&0xff) << 8)
9af5d71d 751#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
a74588f9 752#define MAX_PACKET(p) (((p)&0xffff) << 16)
2d3f1fac
SS
753#define MAX_PACKET_MASK (0xffff << 16)
754#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
a74588f9 755
9238f25d 756/* tx_info bitmasks */
def4e6f7
MN
757#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
758#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
8ef8a9f5 759#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
9af5d71d 760#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
9238f25d 761
bf161e85
SS
762/* deq bitmasks */
763#define EP_CTX_CYCLE_MASK (1 << 0)
9aad95e2 764#define SCTX_DEQ_MASK (~0xfL)
bf161e85 765
a74588f9
SS
766
767/**
d115b048
JY
768 * struct xhci_input_control_context
769 * Input control context; see section 6.2.5.
a74588f9
SS
770 *
771 * @drop_context: set the bit of the endpoint context you want to disable
772 * @add_context: set the bit of the endpoint context you want to enable
773 */
d115b048 774struct xhci_input_control_ctx {
28ccd296
ME
775 __le32 drop_flags;
776 __le32 add_flags;
777 __le32 rsvd2[6];
98441973 778};
a74588f9 779
9af5d71d
SS
780#define EP_IS_ADDED(ctrl_ctx, i) \
781 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
782#define EP_IS_DROPPED(ctrl_ctx, i) \
783 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
784
913a8a34
SS
785/* Represents everything that is needed to issue a command on the command ring.
786 * It's useful to pre-allocate these for commands that cannot fail due to
787 * out-of-memory errors, like freeing streams.
788 */
789struct xhci_command {
790 /* Input context for changing device state */
791 struct xhci_container_ctx *in_ctx;
792 u32 status;
c2d3d49b 793 int slot_id;
913a8a34
SS
794 /* If completion is null, no one is waiting on this command
795 * and the structure can be freed after the command completes.
796 */
797 struct completion *completion;
798 union xhci_trb *command_trb;
799 struct list_head cmd_list;
800};
801
a74588f9
SS
802/* drop context bitmasks */
803#define DROP_EP(x) (0x1 << x)
804/* add context bitmasks */
805#define ADD_EP(x) (0x1 << x)
806
8df75f42
SS
807struct xhci_stream_ctx {
808 /* 64-bit stream ring address, cycle state, and stream type */
28ccd296 809 __le64 stream_ring;
8df75f42 810 /* offset 0x14 - 0x1f reserved for HC internal use */
28ccd296 811 __le32 reserved[2];
8df75f42
SS
812};
813
814/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
63a67a72 815#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
8df75f42
SS
816/* Secondary stream array type, dequeue pointer is to a transfer ring */
817#define SCT_SEC_TR 0
818/* Primary stream array type, dequeue pointer is to a transfer ring */
819#define SCT_PRI_TR 1
820/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
821#define SCT_SSA_8 2
822#define SCT_SSA_16 3
823#define SCT_SSA_32 4
824#define SCT_SSA_64 5
825#define SCT_SSA_128 6
826#define SCT_SSA_256 7
827
828/* Assume no secondary streams for now */
829struct xhci_stream_info {
830 struct xhci_ring **stream_rings;
831 /* Number of streams, including stream 0 (which drivers can't use) */
832 unsigned int num_streams;
833 /* The stream context array may be bigger than
834 * the number of streams the driver asked for
835 */
836 struct xhci_stream_ctx *stream_ctx_array;
837 unsigned int num_stream_ctxs;
838 dma_addr_t ctx_array_dma;
839 /* For mapping physical TRB addresses to segments in stream rings */
840 struct radix_tree_root trb_address_map;
841 struct xhci_command *free_streams_command;
842};
843
844#define SMALL_STREAM_ARRAY_SIZE 256
845#define MEDIUM_STREAM_ARRAY_SIZE 1024
846
9af5d71d
SS
847/* Some Intel xHCI host controllers need software to keep track of the bus
848 * bandwidth. Keep track of endpoint info here. Each root port is allocated
849 * the full bus bandwidth. We must also treat TTs (including each port under a
850 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
851 * (DMI) also limits the total bandwidth (across all domains) that can be used.
852 */
853struct xhci_bw_info {
170c0263 854 /* ep_interval is zero-based */
9af5d71d 855 unsigned int ep_interval;
170c0263 856 /* mult and num_packets are one-based */
9af5d71d
SS
857 unsigned int mult;
858 unsigned int num_packets;
859 unsigned int max_packet_size;
860 unsigned int max_esit_payload;
861 unsigned int type;
862};
863
c29eea62
SS
864/* "Block" sizes in bytes the hardware uses for different device speeds.
865 * The logic in this part of the hardware limits the number of bits the hardware
866 * can use, so must represent bandwidth in a less precise manner to mimic what
867 * the scheduler hardware computes.
868 */
869#define FS_BLOCK 1
870#define HS_BLOCK 4
871#define SS_BLOCK 16
872#define DMI_BLOCK 32
873
874/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
875 * with each byte transferred. SuperSpeed devices have an initial overhead to
876 * set up bursts. These are in blocks, see above. LS overhead has already been
877 * translated into FS blocks.
878 */
879#define DMI_OVERHEAD 8
880#define DMI_OVERHEAD_BURST 4
881#define SS_OVERHEAD 8
882#define SS_OVERHEAD_BURST 32
883#define HS_OVERHEAD 26
884#define FS_OVERHEAD 20
885#define LS_OVERHEAD 128
886/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
887 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
888 * of overhead associated with split transfers crossing microframe boundaries.
889 * 31 blocks is pure protocol overhead.
890 */
891#define TT_HS_OVERHEAD (31 + 94)
892#define TT_DMI_OVERHEAD (25 + 12)
893
894/* Bandwidth limits in blocks */
895#define FS_BW_LIMIT 1285
896#define TT_BW_LIMIT 1320
897#define HS_BW_LIMIT 1607
898#define SS_BW_LIMIT_IN 3906
899#define DMI_BW_LIMIT_IN 3906
900#define SS_BW_LIMIT_OUT 3906
901#define DMI_BW_LIMIT_OUT 3906
902
903/* Percentage of bus bandwidth reserved for non-periodic transfers */
904#define FS_BW_RESERVED 10
905#define HS_BW_RESERVED 20
2b698999 906#define SS_BW_RESERVED 10
c29eea62 907
63a0d9ab
SS
908struct xhci_virt_ep {
909 struct xhci_ring *ring;
8df75f42
SS
910 /* Related to endpoints that are configured to use stream IDs only */
911 struct xhci_stream_info *stream_info;
63a0d9ab
SS
912 /* Temporary storage in case the configure endpoint command fails and we
913 * have to restore the device state to the previous state
914 */
915 struct xhci_ring *new_ring;
916 unsigned int ep_state;
917#define SET_DEQ_PENDING (1 << 0)
678539cf 918#define EP_HALTED (1 << 1) /* For stall handling */
9983a5fc 919#define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
8df75f42
SS
920/* Transitioning the endpoint to using streams, don't enqueue URBs */
921#define EP_GETTING_STREAMS (1 << 3)
922#define EP_HAS_STREAMS (1 << 4)
923/* Transitioning the endpoint to not using streams, don't enqueue URBs */
924#define EP_GETTING_NO_STREAMS (1 << 5)
63a0d9ab
SS
925 /* ---- Related to URB cancellation ---- */
926 struct list_head cancelled_td_list;
6f5165cf
SS
927 /* Watchdog timer for stop endpoint command to cancel URBs */
928 struct timer_list stop_cmd_timer;
6f5165cf 929 struct xhci_hcd *xhci;
bf161e85
SS
930 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
931 * command. We'll need to update the ring's dequeue segment and dequeue
932 * pointer after the command completes.
933 */
934 struct xhci_segment *queued_deq_seg;
935 union xhci_trb *queued_deq_ptr;
d18240db
AX
936 /*
937 * Sometimes the xHC can not process isochronous endpoint ring quickly
938 * enough, and it will miss some isoc tds on the ring and generate
939 * a Missed Service Error Event.
940 * Set skip flag when receive a Missed Service Error Event and
941 * process the missed tds on the endpoint ring.
942 */
943 bool skip;
2e27980e 944 /* Bandwidth checking storage */
9af5d71d 945 struct xhci_bw_info bw_info;
2e27980e 946 struct list_head bw_endpoint_list;
79b8094f
LB
947 /* Isoch Frame ID checking storage */
948 int next_frame_id;
2f6d3b65
MN
949 /* Use new Isoch TRB layout needed for extended TBC support */
950 bool use_extended_tbc;
63a0d9ab
SS
951};
952
839c817c
SS
953enum xhci_overhead_type {
954 LS_OVERHEAD_TYPE = 0,
955 FS_OVERHEAD_TYPE,
956 HS_OVERHEAD_TYPE,
957};
958
959struct xhci_interval_bw {
960 unsigned int num_packets;
2e27980e
SS
961 /* Sorted by max packet size.
962 * Head of the list is the greatest max packet size.
963 */
964 struct list_head endpoints;
839c817c
SS
965 /* How many endpoints of each speed are present. */
966 unsigned int overhead[3];
967};
968
969#define XHCI_MAX_INTERVAL 16
970
971struct xhci_interval_bw_table {
972 unsigned int interval0_esit_payload;
973 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
c29eea62
SS
974 /* Includes reserved bandwidth for async endpoints */
975 unsigned int bw_used;
2b698999
SS
976 unsigned int ss_bw_in;
977 unsigned int ss_bw_out;
839c817c
SS
978};
979
980
3ffbba95 981struct xhci_virt_device {
64927730 982 struct usb_device *udev;
3ffbba95
SS
983 /*
984 * Commands to the hardware are passed an "input context" that
985 * tells the hardware what to change in its data structures.
986 * The hardware will return changes in an "output context" that
987 * software must allocate for the hardware. We need to keep
988 * track of input and output contexts separately because
989 * these commands might fail and we don't trust the hardware.
990 */
d115b048 991 struct xhci_container_ctx *out_ctx;
3ffbba95 992 /* Used for addressing devices and configuration changes */
d115b048 993 struct xhci_container_ctx *in_ctx;
63a0d9ab 994 struct xhci_virt_ep eps[31];
fe30182c 995 u8 fake_port;
66381755 996 u8 real_port;
839c817c
SS
997 struct xhci_interval_bw_table *bw_table;
998 struct xhci_tt_bw_info *tt_info;
3b3db026
SS
999 /* The current max exit latency for the enabled USB3 link states. */
1000 u16 current_mel;
02b6fdc2
LB
1001 /* Used for the debugfs interfaces. */
1002 void *debugfs_private;
839c817c
SS
1003};
1004
1005/*
1006 * For each roothub, keep track of the bandwidth information for each periodic
1007 * interval.
1008 *
1009 * If a high speed hub is attached to the roothub, each TT associated with that
1010 * hub is a separate bandwidth domain. The interval information for the
1011 * endpoints on the devices under that TT will appear in the TT structure.
1012 */
1013struct xhci_root_port_bw_info {
1014 struct list_head tts;
1015 unsigned int num_active_tts;
1016 struct xhci_interval_bw_table bw_table;
1017};
1018
1019struct xhci_tt_bw_info {
1020 struct list_head tt_list;
1021 int slot_id;
1022 int ttport;
1023 struct xhci_interval_bw_table bw_table;
1024 int active_eps;
3ffbba95
SS
1025};
1026
1027
a74588f9
SS
1028/**
1029 * struct xhci_device_context_array
1030 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1031 */
1032struct xhci_device_context_array {
1033 /* 64-bit device addresses; we only write 32-bit addresses */
28ccd296 1034 __le64 dev_context_ptrs[MAX_HC_SLOTS];
a74588f9
SS
1035 /* private xHCD pointers */
1036 dma_addr_t dma;
98441973 1037};
a74588f9
SS
1038/* TODO: write function to set the 64-bit device DMA address */
1039/*
1040 * TODO: change this to be dynamically sized at HC mem init time since the HC
1041 * might not be able to handle the maximum number of devices possible.
1042 */
1043
1044
0ebbab37
SS
1045struct xhci_transfer_event {
1046 /* 64-bit buffer address, or immediate data */
28ccd296
ME
1047 __le64 buffer;
1048 __le32 transfer_len;
0ebbab37 1049 /* This field is interpreted differently based on the type of TRB */
28ccd296 1050 __le32 flags;
98441973 1051};
0ebbab37 1052
1c11a172
VG
1053/* Transfer event TRB length bit mask */
1054/* bits 0:23 */
1055#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1056
d0e96f5a
SS
1057/** Transfer Event bit fields **/
1058#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1059
0ebbab37
SS
1060/* Completion Code - only applicable for some types of TRBs */
1061#define COMP_CODE_MASK (0xff << 24)
1062#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
0b7c105a
FB
1063#define COMP_INVALID 0
1064#define COMP_SUCCESS 1
1065#define COMP_DATA_BUFFER_ERROR 2
1066#define COMP_BABBLE_DETECTED_ERROR 3
1067#define COMP_USB_TRANSACTION_ERROR 4
1068#define COMP_TRB_ERROR 5
1069#define COMP_STALL_ERROR 6
1070#define COMP_RESOURCE_ERROR 7
1071#define COMP_BANDWIDTH_ERROR 8
1072#define COMP_NO_SLOTS_AVAILABLE_ERROR 9
1073#define COMP_INVALID_STREAM_TYPE_ERROR 10
1074#define COMP_SLOT_NOT_ENABLED_ERROR 11
1075#define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
1076#define COMP_SHORT_PACKET 13
1077#define COMP_RING_UNDERRUN 14
1078#define COMP_RING_OVERRUN 15
1079#define COMP_VF_EVENT_RING_FULL_ERROR 16
1080#define COMP_PARAMETER_ERROR 17
1081#define COMP_BANDWIDTH_OVERRUN_ERROR 18
1082#define COMP_CONTEXT_STATE_ERROR 19
1083#define COMP_NO_PING_RESPONSE_ERROR 20
1084#define COMP_EVENT_RING_FULL_ERROR 21
1085#define COMP_INCOMPATIBLE_DEVICE_ERROR 22
1086#define COMP_MISSED_SERVICE_ERROR 23
1087#define COMP_COMMAND_RING_STOPPED 24
1088#define COMP_COMMAND_ABORTED 25
1089#define COMP_STOPPED 26
1090#define COMP_STOPPED_LENGTH_INVALID 27
1091#define COMP_STOPPED_SHORT_PACKET 28
1092#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
1093#define COMP_ISOCH_BUFFER_OVERRUN 31
1094#define COMP_EVENT_LOST_ERROR 32
1095#define COMP_UNDEFINED_ERROR 33
1096#define COMP_INVALID_STREAM_ID_ERROR 34
1097#define COMP_SECONDARY_BANDWIDTH_ERROR 35
1098#define COMP_SPLIT_TRANSACTION_ERROR 36
0ebbab37 1099
ed6d643b
FB
1100static inline const char *xhci_trb_comp_code_string(u8 status)
1101{
1102 switch (status) {
1103 case COMP_INVALID:
1104 return "Invalid";
1105 case COMP_SUCCESS:
1106 return "Success";
1107 case COMP_DATA_BUFFER_ERROR:
1108 return "Data Buffer Error";
1109 case COMP_BABBLE_DETECTED_ERROR:
1110 return "Babble Detected";
1111 case COMP_USB_TRANSACTION_ERROR:
1112 return "USB Transaction Error";
1113 case COMP_TRB_ERROR:
1114 return "TRB Error";
1115 case COMP_STALL_ERROR:
1116 return "Stall Error";
1117 case COMP_RESOURCE_ERROR:
1118 return "Resource Error";
1119 case COMP_BANDWIDTH_ERROR:
1120 return "Bandwidth Error";
1121 case COMP_NO_SLOTS_AVAILABLE_ERROR:
1122 return "No Slots Available Error";
1123 case COMP_INVALID_STREAM_TYPE_ERROR:
1124 return "Invalid Stream Type Error";
1125 case COMP_SLOT_NOT_ENABLED_ERROR:
1126 return "Slot Not Enabled Error";
1127 case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1128 return "Endpoint Not Enabled Error";
1129 case COMP_SHORT_PACKET:
1130 return "Short Packet";
1131 case COMP_RING_UNDERRUN:
1132 return "Ring Underrun";
1133 case COMP_RING_OVERRUN:
1134 return "Ring Overrun";
1135 case COMP_VF_EVENT_RING_FULL_ERROR:
1136 return "VF Event Ring Full Error";
1137 case COMP_PARAMETER_ERROR:
1138 return "Parameter Error";
1139 case COMP_BANDWIDTH_OVERRUN_ERROR:
1140 return "Bandwidth Overrun Error";
1141 case COMP_CONTEXT_STATE_ERROR:
1142 return "Context State Error";
1143 case COMP_NO_PING_RESPONSE_ERROR:
1144 return "No Ping Response Error";
1145 case COMP_EVENT_RING_FULL_ERROR:
1146 return "Event Ring Full Error";
1147 case COMP_INCOMPATIBLE_DEVICE_ERROR:
1148 return "Incompatible Device Error";
1149 case COMP_MISSED_SERVICE_ERROR:
1150 return "Missed Service Error";
1151 case COMP_COMMAND_RING_STOPPED:
1152 return "Command Ring Stopped";
1153 case COMP_COMMAND_ABORTED:
1154 return "Command Aborted";
1155 case COMP_STOPPED:
1156 return "Stopped";
1157 case COMP_STOPPED_LENGTH_INVALID:
1158 return "Stopped - Length Invalid";
1159 case COMP_STOPPED_SHORT_PACKET:
1160 return "Stopped - Short Packet";
1161 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1162 return "Max Exit Latency Too Large Error";
1163 case COMP_ISOCH_BUFFER_OVERRUN:
1164 return "Isoch Buffer Overrun";
1165 case COMP_EVENT_LOST_ERROR:
1166 return "Event Lost Error";
1167 case COMP_UNDEFINED_ERROR:
1168 return "Undefined Error";
1169 case COMP_INVALID_STREAM_ID_ERROR:
1170 return "Invalid Stream ID Error";
1171 case COMP_SECONDARY_BANDWIDTH_ERROR:
1172 return "Secondary Bandwidth Error";
1173 case COMP_SPLIT_TRANSACTION_ERROR:
1174 return "Split Transaction Error";
1175 default:
1176 return "Unknown!!";
1177 }
1178}
1179
0ebbab37
SS
1180struct xhci_link_trb {
1181 /* 64-bit segment pointer*/
28ccd296
ME
1182 __le64 segment_ptr;
1183 __le32 intr_target;
1184 __le32 control;
98441973 1185};
0ebbab37
SS
1186
1187/* control bitfields */
1188#define LINK_TOGGLE (0x1<<1)
1189
7f84eef0
SS
1190/* Command completion event TRB */
1191struct xhci_event_cmd {
1192 /* Pointer to command TRB, or the value passed by the event data trb */
28ccd296
ME
1193 __le64 cmd_trb;
1194 __le32 status;
1195 __le32 flags;
98441973 1196};
0ebbab37 1197
3ffbba95 1198/* flags bitmasks */
48fc7dbd
DW
1199
1200/* Address device - disable SetAddress */
1201#define TRB_BSR (1<<9)
a37c3f76
FB
1202
1203/* Configure Endpoint - Deconfigure */
1204#define TRB_DC (1<<9)
1205
1206/* Stop Ring - Transfer State Preserve */
1207#define TRB_TSP (1<<9)
1208
21749148
MN
1209enum xhci_ep_reset_type {
1210 EP_HARD_RESET,
1211 EP_SOFT_RESET,
1212};
1213
a37c3f76
FB
1214/* Force Event */
1215#define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
1216#define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
1217
1218/* Set Latency Tolerance Value */
1219#define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
1220
1221/* Get Port Bandwidth */
1222#define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
1223
1224/* Force Header */
1225#define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
1226#define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
1227
48fc7dbd
DW
1228enum xhci_setup_dev {
1229 SETUP_CONTEXT_ONLY,
1230 SETUP_CONTEXT_ADDRESS,
1231};
1232
3ffbba95
SS
1233/* bits 16:23 are the virtual function ID */
1234/* bits 24:31 are the slot ID */
1235#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1236#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
0ebbab37 1237
ae636747
SS
1238/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1239#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1240#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1241
be88fe4f
AX
1242#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1243#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1244#define LAST_EP_INDEX 30
1245
95241dbd 1246/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
e9df17eb
SS
1247#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1248#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
95241dbd 1249#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
e9df17eb 1250
a37c3f76
FB
1251/* Link TRB specific fields */
1252#define TRB_TC (1<<1)
ae636747 1253
0f2a7930
SS
1254/* Port Status Change Event TRB fields */
1255/* Port ID - bits 31:24 */
1256#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1257
a37c3f76
FB
1258#define EVENT_DATA (1 << 2)
1259
0ebbab37
SS
1260/* Normal TRB fields */
1261/* transfer_len bitmasks - bits 0:16 */
1262#define TRB_LEN(p) ((p) & 0x1ffff)
c840d6ce
MN
1263/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1264#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
a37c3f76 1265#define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
2f6d3b65
MN
1266/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1267#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
0ebbab37
SS
1268/* Interrupter Target - which MSI-X vector to target the completion event at */
1269#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1270#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
2f6d3b65 1271/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
5cd43e33 1272#define TRB_TBC(p) (((p) & 0x3) << 7)
b61d378f 1273#define TRB_TLBPC(p) (((p) & 0xf) << 16)
0ebbab37
SS
1274
1275/* Cycle bit - indicates TRB ownership by HC or HCD */
1276#define TRB_CYCLE (1<<0)
1277/*
1278 * Force next event data TRB to be evaluated before task switch.
1279 * Used to pass OS data back after a TD completes.
1280 */
1281#define TRB_ENT (1<<1)
1282/* Interrupt on short packet */
1283#define TRB_ISP (1<<2)
1284/* Set PCIe no snoop attribute */
1285#define TRB_NO_SNOOP (1<<3)
1286/* Chain multiple TRBs into a TD */
1287#define TRB_CHAIN (1<<4)
1288/* Interrupt on completion */
1289#define TRB_IOC (1<<5)
1290/* The buffer pointer contains immediate data */
1291#define TRB_IDT (1<<6)
1292
ad106f29
AX
1293/* Block Event Interrupt */
1294#define TRB_BEI (1<<9)
0ebbab37
SS
1295
1296/* Control transfer TRB specific fields */
1297#define TRB_DIR_IN (1<<16)
b83cdc8f
AX
1298#define TRB_TX_TYPE(p) ((p) << 16)
1299#define TRB_DATA_OUT 2
1300#define TRB_DATA_IN 3
0ebbab37 1301
04e51901
AX
1302/* Isochronous TRB specific fields */
1303#define TRB_SIA (1<<31)
79b8094f 1304#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
04e51901 1305
7f84eef0 1306struct xhci_generic_trb {
28ccd296 1307 __le32 field[4];
98441973 1308};
7f84eef0
SS
1309
1310union xhci_trb {
1311 struct xhci_link_trb link;
1312 struct xhci_transfer_event trans_event;
1313 struct xhci_event_cmd event_cmd;
1314 struct xhci_generic_trb generic;
1315};
1316
0ebbab37
SS
1317/* TRB bit mask */
1318#define TRB_TYPE_BITMASK (0xfc00)
1319#define TRB_TYPE(p) ((p) << 10)
0238634d 1320#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
0ebbab37
SS
1321/* TRB type IDs */
1322/* bulk, interrupt, isoc scatter/gather, and control data stage */
1323#define TRB_NORMAL 1
1324/* setup stage for control transfers */
1325#define TRB_SETUP 2
1326/* data stage for control transfers */
1327#define TRB_DATA 3
1328/* status stage for control transfers */
1329#define TRB_STATUS 4
1330/* isoc transfers */
1331#define TRB_ISOC 5
1332/* TRB for linking ring segments */
1333#define TRB_LINK 6
1334#define TRB_EVENT_DATA 7
1335/* Transfer Ring No-op (not for the command ring) */
1336#define TRB_TR_NOOP 8
1337/* Command TRBs */
1338/* Enable Slot Command */
1339#define TRB_ENABLE_SLOT 9
1340/* Disable Slot Command */
1341#define TRB_DISABLE_SLOT 10
1342/* Address Device Command */
1343#define TRB_ADDR_DEV 11
1344/* Configure Endpoint Command */
1345#define TRB_CONFIG_EP 12
1346/* Evaluate Context Command */
1347#define TRB_EVAL_CONTEXT 13
a1587d97
SS
1348/* Reset Endpoint Command */
1349#define TRB_RESET_EP 14
0ebbab37
SS
1350/* Stop Transfer Ring Command */
1351#define TRB_STOP_RING 15
1352/* Set Transfer Ring Dequeue Pointer Command */
1353#define TRB_SET_DEQ 16
1354/* Reset Device Command */
1355#define TRB_RESET_DEV 17
1356/* Force Event Command (opt) */
1357#define TRB_FORCE_EVENT 18
1358/* Negotiate Bandwidth Command (opt) */
1359#define TRB_NEG_BANDWIDTH 19
1360/* Set Latency Tolerance Value Command (opt) */
1361#define TRB_SET_LT 20
1362/* Get port bandwidth Command */
1363#define TRB_GET_BW 21
1364/* Force Header Command - generate a transaction or link management packet */
1365#define TRB_FORCE_HEADER 22
1366/* No-op Command - not for transfer rings */
1367#define TRB_CMD_NOOP 23
1368/* TRB IDs 24-31 reserved */
1369/* Event TRBS */
1370/* Transfer Event */
1371#define TRB_TRANSFER 32
1372/* Command Completion Event */
1373#define TRB_COMPLETION 33
1374/* Port Status Change Event */
1375#define TRB_PORT_STATUS 34
1376/* Bandwidth Request Event (opt) */
1377#define TRB_BANDWIDTH_EVENT 35
1378/* Doorbell Event (opt) */
1379#define TRB_DOORBELL 36
1380/* Host Controller Event */
1381#define TRB_HC_EVENT 37
1382/* Device Notification Event - device sent function wake notification */
1383#define TRB_DEV_NOTE 38
1384/* MFINDEX Wrap Event - microframe counter wrapped */
1385#define TRB_MFINDEX_WRAP 39
1386/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1387
0238634d
SS
1388/* Nec vendor-specific command completion event. */
1389#define TRB_NEC_CMD_COMP 48
1390/* Get NEC firmware revision. */
1391#define TRB_NEC_GET_FW 49
1392
a37c3f76
FB
1393static inline const char *xhci_trb_type_string(u8 type)
1394{
1395 switch (type) {
1396 case TRB_NORMAL:
1397 return "Normal";
1398 case TRB_SETUP:
1399 return "Setup Stage";
1400 case TRB_DATA:
1401 return "Data Stage";
1402 case TRB_STATUS:
1403 return "Status Stage";
1404 case TRB_ISOC:
1405 return "Isoch";
1406 case TRB_LINK:
1407 return "Link";
1408 case TRB_EVENT_DATA:
1409 return "Event Data";
1410 case TRB_TR_NOOP:
1411 return "No-Op";
1412 case TRB_ENABLE_SLOT:
1413 return "Enable Slot Command";
1414 case TRB_DISABLE_SLOT:
1415 return "Disable Slot Command";
1416 case TRB_ADDR_DEV:
1417 return "Address Device Command";
1418 case TRB_CONFIG_EP:
1419 return "Configure Endpoint Command";
1420 case TRB_EVAL_CONTEXT:
1421 return "Evaluate Context Command";
1422 case TRB_RESET_EP:
1423 return "Reset Endpoint Command";
1424 case TRB_STOP_RING:
1425 return "Stop Ring Command";
1426 case TRB_SET_DEQ:
1427 return "Set TR Dequeue Pointer Command";
1428 case TRB_RESET_DEV:
1429 return "Reset Device Command";
1430 case TRB_FORCE_EVENT:
1431 return "Force Event Command";
1432 case TRB_NEG_BANDWIDTH:
1433 return "Negotiate Bandwidth Command";
1434 case TRB_SET_LT:
1435 return "Set Latency Tolerance Value Command";
1436 case TRB_GET_BW:
1437 return "Get Port Bandwidth Command";
1438 case TRB_FORCE_HEADER:
1439 return "Force Header Command";
1440 case TRB_CMD_NOOP:
1441 return "No-Op Command";
1442 case TRB_TRANSFER:
1443 return "Transfer Event";
1444 case TRB_COMPLETION:
1445 return "Command Completion Event";
1446 case TRB_PORT_STATUS:
1447 return "Port Status Change Event";
1448 case TRB_BANDWIDTH_EVENT:
1449 return "Bandwidth Request Event";
1450 case TRB_DOORBELL:
1451 return "Doorbell Event";
1452 case TRB_HC_EVENT:
1453 return "Host Controller Event";
1454 case TRB_DEV_NOTE:
1455 return "Device Notification Event";
1456 case TRB_MFINDEX_WRAP:
1457 return "MFINDEX Wrap Event";
1458 case TRB_NEC_CMD_COMP:
1459 return "NEC Command Completion Event";
1460 case TRB_NEC_GET_FW:
1461 return "NET Get Firmware Revision Command";
1462 default:
1463 return "UNKNOWN";
1464 }
1465}
1466
f5960b69
ME
1467#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1468/* Above, but for __le32 types -- can avoid work by swapping constants: */
1469#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1470 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1471#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1472 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1473
0238634d
SS
1474#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1475#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1476
0ebbab37
SS
1477/*
1478 * TRBS_PER_SEGMENT must be a multiple of 4,
1479 * since the command ring is 64-byte aligned.
1480 * It must also be greater than 16.
1481 */
18cc2f4c 1482#define TRBS_PER_SEGMENT 256
913a8a34
SS
1483/* Allow two commands + a link TRB, along with any reserved command TRBs */
1484#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
eb8ccd2b
DH
1485#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1486#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
b10de142
SS
1487/* TRB buffer pointers can't cross 64KB boundaries */
1488#define TRB_MAX_BUFF_SHIFT 16
1489#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
d2510342
AI
1490/* How much data is left before the 64KB boundary? */
1491#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1492 (addr & (TRB_MAX_BUFF_SIZE - 1)))
0ebbab37
SS
1493
1494struct xhci_segment {
1495 union xhci_trb *trbs;
1496 /* private to HCD */
1497 struct xhci_segment *next;
1498 dma_addr_t dma;
f9c589e1
MN
1499 /* Max packet sized bounce buffer for td-fragmant alignment */
1500 dma_addr_t bounce_dma;
1501 void *bounce_buf;
1502 unsigned int bounce_offs;
1503 unsigned int bounce_len;
98441973 1504};
0ebbab37 1505
ae636747
SS
1506struct xhci_td {
1507 struct list_head td_list;
1508 struct list_head cancelled_td_list;
1509 struct urb *urb;
1510 struct xhci_segment *start_seg;
1511 union xhci_trb *first_trb;
1512 union xhci_trb *last_trb;
f9c589e1 1513 struct xhci_segment *bounce_seg;
45ba2154
AM
1514 /* actual_length of the URB has already been set */
1515 bool urb_length_set;
ae636747
SS
1516};
1517
6e4468b9
EF
1518/* xHCI command default timeout value */
1519#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1520
b92cc66c
EF
1521/* command descriptor */
1522struct xhci_cd {
b92cc66c
EF
1523 struct xhci_command *command;
1524 union xhci_trb *cmd_trb;
1525};
1526
ac9d8fe7
SS
1527struct xhci_dequeue_state {
1528 struct xhci_segment *new_deq_seg;
1529 union xhci_trb *new_deq_ptr;
1530 int new_cycle_state;
8790736d 1531 unsigned int stream_id;
ac9d8fe7
SS
1532};
1533
3b72fca0
AX
1534enum xhci_ring_type {
1535 TYPE_CTRL = 0,
1536 TYPE_ISOC,
1537 TYPE_BULK,
1538 TYPE_INTR,
1539 TYPE_STREAM,
1540 TYPE_COMMAND,
1541 TYPE_EVENT,
1542};
1543
a37c3f76
FB
1544static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1545{
1546 switch (type) {
1547 case TYPE_CTRL:
1548 return "CTRL";
1549 case TYPE_ISOC:
1550 return "ISOC";
1551 case TYPE_BULK:
1552 return "BULK";
1553 case TYPE_INTR:
1554 return "INTR";
1555 case TYPE_STREAM:
1556 return "STREAM";
1557 case TYPE_COMMAND:
1558 return "CMD";
1559 case TYPE_EVENT:
1560 return "EVENT";
1561 }
1562
1563 return "UNKNOWN";
1564}
1565
0ebbab37
SS
1566struct xhci_ring {
1567 struct xhci_segment *first_seg;
3fe4fe08 1568 struct xhci_segment *last_seg;
0ebbab37 1569 union xhci_trb *enqueue;
7f84eef0 1570 struct xhci_segment *enq_seg;
0ebbab37 1571 union xhci_trb *dequeue;
7f84eef0 1572 struct xhci_segment *deq_seg;
d0e96f5a 1573 struct list_head td_list;
0ebbab37
SS
1574 /*
1575 * Write the cycle state into the TRB cycle field to give ownership of
1576 * the TRB to the host controller (if we are the producer), or to check
1577 * if we own the TRB (if we are the consumer). See section 4.9.1.
1578 */
1579 u32 cycle_state;
e9df17eb 1580 unsigned int stream_id;
3fe4fe08 1581 unsigned int num_segs;
b008df60
AX
1582 unsigned int num_trbs_free;
1583 unsigned int num_trbs_free_temp;
f9c589e1 1584 unsigned int bounce_buf_len;
3b72fca0 1585 enum xhci_ring_type type;
ad808333 1586 bool last_td_was_short;
15341303 1587 struct radix_tree_root *trb_address_map;
0ebbab37
SS
1588};
1589
1590struct xhci_erst_entry {
1591 /* 64-bit event ring segment address */
28ccd296
ME
1592 __le64 seg_addr;
1593 __le32 seg_size;
0ebbab37 1594 /* Set to zero */
28ccd296 1595 __le32 rsvd;
98441973 1596};
0ebbab37
SS
1597
1598struct xhci_erst {
1599 struct xhci_erst_entry *entries;
1600 unsigned int num_entries;
1601 /* xhci->event_ring keeps track of segment dma addresses */
1602 dma_addr_t erst_dma_addr;
1603 /* Num entries the ERST can contain */
1604 unsigned int erst_size;
1605};
1606
254c80a3
JY
1607struct xhci_scratchpad {
1608 u64 *sp_array;
1609 dma_addr_t sp_dma;
1610 void **sp_buffers;
254c80a3
JY
1611};
1612
8e51adcc 1613struct urb_priv {
9ef7fbbb
MN
1614 int num_tds;
1615 int num_tds_done;
7e64b037 1616 struct xhci_td td[0];
8e51adcc
AX
1617};
1618
0ebbab37
SS
1619/*
1620 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1621 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1622 * meaning 64 ring segments.
1623 * Initial allocated size of the ERST, in number of entries */
1624#define ERST_NUM_SEGS 1
1625/* Initial allocated size of the ERST, in number of entries */
1626#define ERST_SIZE 64
1627/* Initial number of event segment rings allocated */
1628#define ERST_ENTRIES 1
7f84eef0
SS
1629/* Poll every 60 seconds */
1630#define POLL_TIMEOUT 60
6f5165cf
SS
1631/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1632#define XHCI_STOP_EP_CMD_TIMEOUT 5
0ebbab37
SS
1633/* XXX: Make these module parameters */
1634
5535b1d5
AX
1635struct s3_save {
1636 u32 command;
1637 u32 dev_nt;
1638 u64 dcbaa_ptr;
1639 u32 config_reg;
1640 u32 irq_pending;
1641 u32 irq_control;
1642 u32 erst_size;
1643 u64 erst_base;
1644 u64 erst_dequeue;
1645};
74c68741 1646
9574323c
AX
1647/* Use for lpm */
1648struct dev_info {
1649 u32 dev_id;
1650 struct list_head list;
1651};
1652
20b67cf5
SS
1653struct xhci_bus_state {
1654 unsigned long bus_suspended;
1655 unsigned long next_statechange;
1656
1657 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1658 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1659 u32 port_c_suspend;
1660 u32 suspended_ports;
4ee823b8 1661 u32 port_remote_wakeup;
20b67cf5 1662 unsigned long resume_done[USB_MAXCHILDREN];
f370b996
AX
1663 /* which ports have started to resume */
1664 unsigned long resuming_ports;
8b3d4570
SS
1665 /* Which ports are waiting on RExit to U0 transition. */
1666 unsigned long rexit_ports;
1667 struct completion rexit_done[USB_MAXCHILDREN];
20b67cf5
SS
1668};
1669
8b3d4570
SS
1670
1671/*
1672 * It can take up to 20 ms to transition from RExit to U0 on the
1673 * Intel Lynx Point LP xHCI host.
1674 */
6153d5d7 1675#define XHCI_MAX_REXIT_TIMEOUT_MS 20
8b3d4570 1676
20b67cf5
SS
1677static inline unsigned int hcd_index(struct usb_hcd *hcd)
1678{
5a838a13 1679 if (hcd->speed >= HCD_USB3)
f6ff0ac8
SS
1680 return 0;
1681 else
1682 return 1;
20b67cf5
SS
1683}
1684
47189098
MN
1685struct xhci_hub {
1686 u8 maj_rev;
1687 u8 min_rev;
1688 u32 *psi; /* array of protocol speed ID entries */
1689 u8 psi_count;
1690 u8 psi_uid_count;
1691};
1692
05103114 1693/* There is one xhci_hcd structure per controller */
74c68741 1694struct xhci_hcd {
b02d0ed6 1695 struct usb_hcd *main_hcd;
f6ff0ac8 1696 struct usb_hcd *shared_hcd;
74c68741
SS
1697 /* glue to PCI and HCD framework */
1698 struct xhci_cap_regs __iomem *cap_regs;
1699 struct xhci_op_regs __iomem *op_regs;
1700 struct xhci_run_regs __iomem *run_regs;
0ebbab37 1701 struct xhci_doorbell_array __iomem *dba;
66d4eadd 1702 /* Our HCD's current interrupter register set */
98441973 1703 struct xhci_intr_reg __iomem *ir_set;
74c68741
SS
1704
1705 /* Cached register copies of read-only HC data */
1706 __u32 hcs_params1;
1707 __u32 hcs_params2;
1708 __u32 hcs_params3;
1709 __u32 hcc_params;
04abb6de 1710 __u32 hcc_params2;
74c68741
SS
1711
1712 spinlock_t lock;
1713
1714 /* packed release number */
1715 u8 sbrn;
1716 u16 hci_version;
1717 u8 max_slots;
1718 u8 max_interrupters;
1719 u8 max_ports;
1720 u8 isoc_threshold;
1721 int event_ring_max;
66d4eadd 1722 /* 4KB min, 128MB max */
74c68741 1723 int page_size;
66d4eadd
SS
1724 /* Valid values are 12 to 20, inclusive */
1725 int page_shift;
43b86af8 1726 /* msi-x vectors */
66d4eadd 1727 int msix_count;
4718c177
GC
1728 /* optional clock */
1729 struct clk *clk;
0ebbab37 1730 /* data structures */
a74588f9 1731 struct xhci_device_context_array *dcbaa;
0ebbab37 1732 struct xhci_ring *cmd_ring;
c181bc5b
EF
1733 unsigned int cmd_ring_state;
1734#define CMD_RING_STATE_RUNNING (1 << 0)
1735#define CMD_RING_STATE_ABORTED (1 << 1)
1736#define CMD_RING_STATE_STOPPED (1 << 2)
c9aa1a2d 1737 struct list_head cmd_list;
913a8a34 1738 unsigned int cmd_ring_reserved_trbs;
cb4d5ce5 1739 struct delayed_work cmd_timer;
1c111b6c 1740 struct completion cmd_ring_stop_completion;
c311e391 1741 struct xhci_command *current_cmd;
0ebbab37
SS
1742 struct xhci_ring *event_ring;
1743 struct xhci_erst erst;
254c80a3
JY
1744 /* Scratchpad */
1745 struct xhci_scratchpad *scratchpad;
9574323c
AX
1746 /* Store LPM test failed devices' information */
1747 struct list_head lpm_failed_devs;
254c80a3 1748
3ffbba95 1749 /* slot enabling and address device helpers */
a00918d0
CB
1750 /* these are not thread safe so use mutex */
1751 struct mutex mutex;
dbc33303
SS
1752 /* For USB 3.0 LPM enable/disable. */
1753 struct xhci_command *lpm_command;
3ffbba95
SS
1754 /* Internal mirror of the HW's dcbaa */
1755 struct xhci_virt_device *devs[MAX_HC_SLOTS];
839c817c
SS
1756 /* For keeping track of bandwidth domains per roothub. */
1757 struct xhci_root_port_bw_info *rh_bw;
0ebbab37
SS
1758
1759 /* DMA pools */
1760 struct dma_pool *device_pool;
1761 struct dma_pool *segment_pool;
8df75f42
SS
1762 struct dma_pool *small_streams_pool;
1763 struct dma_pool *medium_streams_pool;
7f84eef0 1764
6f5165cf
SS
1765 /* Host controller watchdog timer structures */
1766 unsigned int xhc_state;
9777e3ce 1767
9777e3ce 1768 u32 command;
5535b1d5 1769 struct s3_save s3;
6f5165cf
SS
1770/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1771 *
1772 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1773 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1774 * that sees this status (other than the timer that set it) should stop touching
1775 * hardware immediately. Interrupt handlers should return immediately when
1776 * they see this status (any time they drop and re-acquire xhci->lock).
1777 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1778 * putting the TD on the canceled list, etc.
1779 *
1780 * There are no reports of xHCI host controllers that display this issue.
1781 */
1782#define XHCI_STATE_DYING (1 << 0)
c6cc27c7 1783#define XHCI_STATE_HALTED (1 << 1)
98d74f9c 1784#define XHCI_STATE_REMOVING (1 << 2)
45d29576
MZ
1785 unsigned long long quirks;
1786#define XHCI_LINK_TRB_QUIRK BIT_ULL(0)
1787#define XHCI_RESET_EP_QUIRK BIT_ULL(1)
1788#define XHCI_NEC_HOST BIT_ULL(2)
1789#define XHCI_AMD_PLL_FIX BIT_ULL(3)
1790#define XHCI_SPURIOUS_SUCCESS BIT_ULL(4)
2cf95c18
SS
1791/*
1792 * Certain Intel host controllers have a limit to the number of endpoint
1793 * contexts they can handle. Ideally, they would signal that they can't handle
1794 * anymore endpoint contexts by returning a Resource Error for the Configure
1795 * Endpoint command, but they don't. Instead they expect software to keep track
1796 * of the number of active endpoints for them, across configure endpoint
1797 * commands, reset device commands, disable slot commands, and address device
1798 * commands.
1799 */
45d29576
MZ
1800#define XHCI_EP_LIMIT_QUIRK BIT_ULL(5)
1801#define XHCI_BROKEN_MSI BIT_ULL(6)
1802#define XHCI_RESET_ON_RESUME BIT_ULL(7)
1803#define XHCI_SW_BW_CHECKING BIT_ULL(8)
1804#define XHCI_AMD_0x96_HOST BIT_ULL(9)
1805#define XHCI_TRUST_TX_LENGTH BIT_ULL(10)
1806#define XHCI_LPM_SUPPORT BIT_ULL(11)
1807#define XHCI_INTEL_HOST BIT_ULL(12)
1808#define XHCI_SPURIOUS_REBOOT BIT_ULL(13)
1809#define XHCI_COMP_MODE_QUIRK BIT_ULL(14)
1810#define XHCI_AVOID_BEI BIT_ULL(15)
1811#define XHCI_PLAT BIT_ULL(16)
1812#define XHCI_SLOW_SUSPEND BIT_ULL(17)
1813#define XHCI_SPURIOUS_WAKEUP BIT_ULL(18)
8f873c1f 1814/* For controllers with a broken beyond repair streams implementation */
45d29576
MZ
1815#define XHCI_BROKEN_STREAMS BIT_ULL(19)
1816#define XHCI_PME_STUCK_QUIRK BIT_ULL(20)
1817#define XHCI_MTK_HOST BIT_ULL(21)
1818#define XHCI_SSIC_PORT_UNUSED BIT_ULL(22)
1819#define XHCI_NO_64BIT_SUPPORT BIT_ULL(23)
1820#define XHCI_MISSING_CAS BIT_ULL(24)
41135de1 1821/* For controller with a broken Port Disable implementation */
45d29576
MZ
1822#define XHCI_BROKEN_PORT_PED BIT_ULL(25)
1823#define XHCI_LIMIT_ENDPOINT_INTERVAL_7 BIT_ULL(26)
1824#define XHCI_U2_DISABLE_WAKE BIT_ULL(27)
1825#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL BIT_ULL(28)
1826#define XHCI_HW_LPM_DISABLE BIT_ULL(29)
1827#define XHCI_SUSPEND_DELAY BIT_ULL(30)
6a089ef9 1828#define XHCI_SNPS_BROKEN_SUSPEND BIT_ULL(35)
41135de1 1829
2cf95c18
SS
1830 unsigned int num_active_eps;
1831 unsigned int limit_active_eps;
f6ff0ac8
SS
1832 /* There are two roothubs to keep track of bus suspend info for */
1833 struct xhci_bus_state bus_state[2];
da6699ce
SS
1834 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1835 u8 *port_array;
1836 /* Array of pointers to USB 3.0 PORTSC registers */
28ccd296 1837 __le32 __iomem **usb3_ports;
da6699ce
SS
1838 unsigned int num_usb3_ports;
1839 /* Array of pointers to USB 2.0 PORTSC registers */
28ccd296 1840 __le32 __iomem **usb2_ports;
47189098
MN
1841 struct xhci_hub usb2_rhub;
1842 struct xhci_hub usb3_rhub;
da6699ce 1843 unsigned int num_usb2_ports;
fc71ff75
AX
1844 /* support xHCI 0.96 spec USB2 software LPM */
1845 unsigned sw_lpm_support:1;
1846 /* support xHCI 1.0 spec USB2 hardware LPM */
1847 unsigned hw_lpm_support:1;
b630d4b9
MN
1848 /* cached usb2 extened protocol capabilites */
1849 u32 *ext_caps;
1850 unsigned int num_ext_caps;
71c731a2
AC
1851 /* Compliance Mode Recovery Data */
1852 struct timer_list comp_mode_recovery_timer;
1853 u32 port_status_u0;
0f1d832e 1854 u16 test_mode;
71c731a2
AC
1855/* Compliance Mode Timer Triggered every 2 seconds */
1856#define COMP_MODE_RCVRY_MSECS 2000
79a17ddf 1857
02b6fdc2
LB
1858 struct dentry *debugfs_root;
1859 struct dentry *debugfs_slots;
1860 struct list_head regset_list;
1861
b6c33de0 1862 void *dbc;
79a17ddf
YS
1863 /* platform-specific data -- must come last */
1864 unsigned long priv[0] __aligned(sizeof(s64));
6a089ef9
SS
1865 /* Broken Suspend flag for SNPS Suspend resume issue */
1866 u8 broken_suspend;
74c68741
SS
1867};
1868
cd33a321
RQ
1869/* Platform specific overrides to generic XHCI hc_driver ops */
1870struct xhci_driver_overrides {
1871 size_t extra_priv_size;
1872 int (*reset)(struct usb_hcd *hcd);
1873 int (*start)(struct usb_hcd *hcd);
1874};
1875
79b8094f
LB
1876#define XHCI_CFC_DELAY 10
1877
74c68741
SS
1878/* convert between an HCD pointer and the corresponding EHCI_HCD */
1879static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1880{
cd33a321
RQ
1881 struct usb_hcd *primary_hcd;
1882
1883 if (usb_hcd_is_primary_hcd(hcd))
1884 primary_hcd = hcd;
1885 else
1886 primary_hcd = hcd->primary_hcd;
1887
1888 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
74c68741
SS
1889}
1890
1891static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1892{
b02d0ed6 1893 return xhci->main_hcd;
74c68741
SS
1894}
1895
74c68741 1896#define xhci_dbg(xhci, fmt, args...) \
b2497509 1897 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
74c68741
SS
1898#define xhci_err(xhci, fmt, args...) \
1899 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1900#define xhci_warn(xhci, fmt, args...) \
1901 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
8202ce2e
SS
1902#define xhci_warn_ratelimited(xhci, fmt, args...) \
1903 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
99705092
HG
1904#define xhci_info(xhci, fmt, args...) \
1905 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
74c68741 1906
477632df
SS
1907/*
1908 * Registers should always be accessed with double word or quad word accesses.
1909 *
1910 * Some xHCI implementations may support 64-bit address pointers. Registers
1911 * with 64-bit address pointers should be written to with dword accesses by
1912 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1913 * xHCI implementations that do not support 64-bit address pointers will ignore
1914 * the high dword, and write order is irrelevant.
1915 */
f7b2e403
SS
1916static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1917 __le64 __iomem *regs)
1918{
5990e5dd 1919 return lo_hi_readq(regs);
f7b2e403 1920}
477632df
SS
1921static inline void xhci_write_64(struct xhci_hcd *xhci,
1922 const u64 val, __le64 __iomem *regs)
1923{
5990e5dd 1924 lo_hi_writeq(val, regs);
477632df
SS
1925}
1926
b0567b3f
SS
1927static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1928{
d7826599 1929 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
b0567b3f
SS
1930}
1931
66d4eadd 1932/* xHCI debugging */
09ece30e 1933void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
66d4eadd 1934void xhci_print_registers(struct xhci_hcd *xhci);
0ebbab37
SS
1935void xhci_dbg_regs(struct xhci_hcd *xhci);
1936void xhci_print_run_regs(struct xhci_hcd *xhci);
0ebbab37
SS
1937void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1938void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
9c9a7dbf 1939char *xhci_get_slot_state(struct xhci_hcd *xhci,
2a8f82c4 1940 struct xhci_container_ctx *ctx);
84a99f6f
XR
1941void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1942 const char *fmt, ...);
66d4eadd 1943
3dbda77e 1944/* xHCI memory management */
66d4eadd
SS
1945void xhci_mem_cleanup(struct xhci_hcd *xhci);
1946int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
3ffbba95
SS
1947void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1948int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1949int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
2d1ee590
SS
1950void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1951 struct usb_device *udev);
d0e96f5a 1952unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
01c5f447 1953unsigned int xhci_get_endpoint_address(unsigned int ep_index);
ac9d8fe7 1954unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
f94e0186 1955void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
2e27980e
SS
1956void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1957 struct xhci_virt_device *virt_dev,
1958 int old_active_eps);
9af5d71d
SS
1959void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1960void xhci_update_bw_info(struct xhci_hcd *xhci,
1961 struct xhci_container_ctx *in_ctx,
1962 struct xhci_input_control_ctx *ctrl_ctx,
1963 struct xhci_virt_device *virt_dev);
f2217e8e 1964void xhci_endpoint_copy(struct xhci_hcd *xhci,
913a8a34
SS
1965 struct xhci_container_ctx *in_ctx,
1966 struct xhci_container_ctx *out_ctx,
1967 unsigned int ep_index);
1968void xhci_slot_copy(struct xhci_hcd *xhci,
1969 struct xhci_container_ctx *in_ctx,
1970 struct xhci_container_ctx *out_ctx);
f88ba78d
SS
1971int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1972 struct usb_device *udev, struct usb_host_endpoint *ep,
1973 gfp_t mem_flags);
45347807
LB
1974struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
1975 unsigned int num_segs, unsigned int cycle_state,
1976 enum xhci_ring_type type, unsigned int max_packet, gfp_t flags);
f94e0186 1977void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
8dfec614 1978int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
45347807
LB
1979 unsigned int num_trbs, gfp_t flags);
1980int xhci_alloc_erst(struct xhci_hcd *xhci,
1981 struct xhci_ring *evt_ring,
1982 struct xhci_erst *erst,
1983 gfp_t flags);
1984void xhci_free_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
c5628a2a 1985void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
412566bd
SS
1986 struct xhci_virt_device *virt_dev,
1987 unsigned int ep_index);
8df75f42
SS
1988struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1989 unsigned int num_stream_ctxs,
f9c589e1
MN
1990 unsigned int num_streams,
1991 unsigned int max_packet, gfp_t flags);
8df75f42
SS
1992void xhci_free_stream_info(struct xhci_hcd *xhci,
1993 struct xhci_stream_info *stream_info);
1994void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1995 struct xhci_ep_ctx *ep_ctx,
1996 struct xhci_stream_info *stream_info);
4daf9df5 1997void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
8df75f42 1998 struct xhci_virt_ep *ep);
2cf95c18
SS
1999void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2000 struct xhci_virt_device *virt_dev, bool drop_control_ep);
e9df17eb
SS
2001struct xhci_ring *xhci_dma_to_transfer_ring(
2002 struct xhci_virt_ep *ep,
2003 u64 address);
e9df17eb
SS
2004struct xhci_ring *xhci_stream_id_to_ring(
2005 struct xhci_virt_device *dev,
2006 unsigned int ep_index,
2007 unsigned int stream_id);
913a8a34 2008struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
a1d78c16
SS
2009 bool allocate_in_ctx, bool allocate_completion,
2010 gfp_t mem_flags);
4daf9df5 2011void xhci_urb_free_priv(struct urb_priv *urb_priv);
913a8a34
SS
2012void xhci_free_command(struct xhci_hcd *xhci,
2013 struct xhci_command *command);
45347807
LB
2014struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
2015 int type, gfp_t flags);
2016void xhci_free_container_ctx(struct xhci_hcd *xhci,
2017 struct xhci_container_ctx *ctx);
66d4eadd 2018
66d4eadd 2019/* xHCI host controller glue */
552e0c4f 2020typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
dc0b177c 2021int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
4f0f0bae 2022void xhci_quiesce(struct xhci_hcd *xhci);
66d4eadd 2023int xhci_halt(struct xhci_hcd *xhci);
26bba5c7 2024int xhci_start(struct xhci_hcd *xhci);
66d4eadd 2025int xhci_reset(struct xhci_hcd *xhci);
66d4eadd 2026int xhci_run(struct usb_hcd *hcd);
552e0c4f 2027int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
cd33a321
RQ
2028void xhci_init_driver(struct hc_driver *drv,
2029 const struct xhci_driver_overrides *over);
cd3f1790 2030int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
436a3890 2031
a1377e53 2032int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
5535b1d5 2033int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
436a3890 2034
7f84eef0 2035irqreturn_t xhci_irq(struct usb_hcd *hcd);
851ec164 2036irqreturn_t xhci_msi_irq(int irq, void *hcd);
3ffbba95 2037int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
839c817c
SS
2038int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2039 struct xhci_virt_device *virt_dev,
2040 struct usb_device *hdev,
2041 struct usb_tt *tt, gfp_t mem_flags);
7f84eef0
SS
2042
2043/* xHCI ring, segment, TRB, and TD functions */
23e3be11 2044dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
cffb9be8
HG
2045struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2046 struct xhci_segment *start_seg, union xhci_trb *start_trb,
2047 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
b45b5069 2048int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
23e3be11 2049void xhci_ring_cmd_db(struct xhci_hcd *xhci);
ddba5cd0
MN
2050int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2051 u32 trb_type, u32 slot_id);
2052int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2053 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2054int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d 2055 u32 field1, u32 field2, u32 field3, u32 field4);
ddba5cd0
MN
2056int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2057 int slot_id, unsigned int ep_index, int suspend);
23e3be11
SS
2058int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2059 int slot_id, unsigned int ep_index);
2060int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2061 int slot_id, unsigned int ep_index);
624defa1
SS
2062int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2063 int slot_id, unsigned int ep_index);
04e51901
AX
2064int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2065 struct urb *urb, int slot_id, unsigned int ep_index);
ddba5cd0
MN
2066int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2067 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2068 bool command_must_succeed);
2069int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2070 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2071int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
21749148
MN
2072 int slot_id, unsigned int ep_index,
2073 enum xhci_ep_reset_type reset_type);
ddba5cd0
MN
2074int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2075 u32 slot_id);
c92bcfa7
SS
2076void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
2077 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
2078 unsigned int stream_id, struct xhci_td *cur_td,
2079 struct xhci_dequeue_state *state);
c92bcfa7 2080void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab
SS
2081 unsigned int slot_id, unsigned int ep_index,
2082 struct xhci_dequeue_state *deq_state);
d36374fd
MN
2083void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
2084 unsigned int stream_id, struct xhci_td *td);
66a45503 2085void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
cb4d5ce5 2086void xhci_handle_command_timeout(struct work_struct *work);
c311e391 2087
be88fe4f
AX
2088void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2089 unsigned int ep_index, unsigned int stream_id);
c9aa1a2d 2090void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
45347807
LB
2091void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring);
2092unsigned int count_trbs(u64 addr, u64 len);
66d4eadd 2093
0f2a7930 2094/* xHCI roothub code */
c9682dff
AX
2095void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2096 int port_id, u32 link_state);
d2f52c9e
AX
2097void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2098 int port_id, u32 port_bit);
0f2a7930
SS
2099int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2100 char *buf, u16 wLength);
2101int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
3f5eb141 2102int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
d9f11ba9 2103void xhci_hc_died(struct xhci_hcd *xhci);
436a3890
SS
2104
2105#ifdef CONFIG_PM
9777e3ce
AX
2106int xhci_bus_suspend(struct usb_hcd *hcd);
2107int xhci_bus_resume(struct usb_hcd *hcd);
436a3890
SS
2108#else
2109#define xhci_bus_suspend NULL
2110#define xhci_bus_resume NULL
2111#endif /* CONFIG_PM */
2112
56192531 2113u32 xhci_port_state_to_neutral(u32 state);
5233630f
SS
2114int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2115 u16 port);
56192531 2116void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
0f2a7930 2117
d115b048 2118/* xHCI contexts */
4daf9df5 2119struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
d115b048
JY
2120struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2121struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2122
75b040ec
AI
2123struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2124 unsigned int slot_id, unsigned int ep_index,
2125 unsigned int stream_id);
02b6fdc2 2126
75b040ec
AI
2127static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2128 struct urb *urb)
2129{
2130 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2131 xhci_get_endpoint_index(&urb->ep->desc),
2132 urb->stream_id);
2133}
2134
52407729
FB
2135static inline char *xhci_slot_state_string(u32 state)
2136{
2137 switch (state) {
2138 case SLOT_STATE_ENABLED:
2139 return "enabled/disabled";
2140 case SLOT_STATE_DEFAULT:
2141 return "default";
2142 case SLOT_STATE_ADDRESSED:
2143 return "addressed";
2144 case SLOT_STATE_CONFIGURED:
2145 return "configured";
2146 default:
2147 return "reserved";
2148 }
2149}
2150
a37c3f76
FB
2151static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
2152 u32 field3)
2153{
2154 static char str[256];
2155 int type = TRB_FIELD_TO_TYPE(field3);
2156
2157 switch (type) {
2158 case TRB_LINK:
2159 sprintf(str,
96d9a6eb
LB
2160 "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2161 field1, field0, GET_INTR_TARGET(field2),
d2561626 2162 xhci_trb_type_string(type),
96d9a6eb
LB
2163 field3 & TRB_IOC ? 'I' : 'i',
2164 field3 & TRB_CHAIN ? 'C' : 'c',
2165 field3 & TRB_TC ? 'T' : 't',
a37c3f76
FB
2166 field3 & TRB_CYCLE ? 'C' : 'c');
2167 break;
2168 case TRB_TRANSFER:
2169 case TRB_COMPLETION:
2170 case TRB_PORT_STATUS:
2171 case TRB_BANDWIDTH_EVENT:
2172 case TRB_DOORBELL:
2173 case TRB_HC_EVENT:
2174 case TRB_DEV_NOTE:
2175 case TRB_MFINDEX_WRAP:
2176 sprintf(str,
2177 "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2178 field1, field0,
2179 xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2180 EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2181 /* Macro decrements 1, maybe it shouldn't?!? */
2182 TRB_TO_EP_INDEX(field3) + 1,
d2561626 2183 xhci_trb_type_string(type),
a37c3f76
FB
2184 field3 & EVENT_DATA ? 'E' : 'e',
2185 field3 & TRB_CYCLE ? 'C' : 'c');
2186
2187 break;
2188 case TRB_SETUP:
5d062aba
FB
2189 sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2190 field0 & 0xff,
2191 (field0 & 0xff00) >> 8,
2192 (field0 & 0xff000000) >> 24,
2193 (field0 & 0xff0000) >> 16,
2194 (field1 & 0xff00) >> 8,
2195 field1 & 0xff,
2196 (field1 & 0xff000000) >> 16 |
2197 (field1 & 0xff0000) >> 16,
2198 TRB_LEN(field2), GET_TD_SIZE(field2),
2199 GET_INTR_TARGET(field2),
d2561626 2200 xhci_trb_type_string(type),
5d062aba
FB
2201 field3 & TRB_IDT ? 'I' : 'i',
2202 field3 & TRB_IOC ? 'I' : 'i',
2203 field3 & TRB_CYCLE ? 'C' : 'c');
a37c3f76 2204 break;
a37c3f76 2205 case TRB_DATA:
5d062aba
FB
2206 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2207 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2208 GET_INTR_TARGET(field2),
d2561626 2209 xhci_trb_type_string(type),
5d062aba
FB
2210 field3 & TRB_IDT ? 'I' : 'i',
2211 field3 & TRB_IOC ? 'I' : 'i',
2212 field3 & TRB_CHAIN ? 'C' : 'c',
2213 field3 & TRB_NO_SNOOP ? 'S' : 's',
2214 field3 & TRB_ISP ? 'I' : 'i',
2215 field3 & TRB_ENT ? 'E' : 'e',
2216 field3 & TRB_CYCLE ? 'C' : 'c');
2217 break;
a37c3f76 2218 case TRB_STATUS:
5d062aba
FB
2219 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2220 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2221 GET_INTR_TARGET(field2),
d2561626 2222 xhci_trb_type_string(type),
5d062aba
FB
2223 field3 & TRB_IOC ? 'I' : 'i',
2224 field3 & TRB_CHAIN ? 'C' : 'c',
2225 field3 & TRB_ENT ? 'E' : 'e',
2226 field3 & TRB_CYCLE ? 'C' : 'c');
2227 break;
2228 case TRB_NORMAL:
a37c3f76
FB
2229 case TRB_ISOC:
2230 case TRB_EVENT_DATA:
2231 case TRB_TR_NOOP:
2232 sprintf(str,
2233 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2234 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2235 GET_INTR_TARGET(field2),
d2561626 2236 xhci_trb_type_string(type),
a37c3f76
FB
2237 field3 & TRB_BEI ? 'B' : 'b',
2238 field3 & TRB_IDT ? 'I' : 'i',
2239 field3 & TRB_IOC ? 'I' : 'i',
2240 field3 & TRB_CHAIN ? 'C' : 'c',
2241 field3 & TRB_NO_SNOOP ? 'S' : 's',
2242 field3 & TRB_ISP ? 'I' : 'i',
2243 field3 & TRB_ENT ? 'E' : 'e',
2244 field3 & TRB_CYCLE ? 'C' : 'c');
2245 break;
2246
2247 case TRB_CMD_NOOP:
2248 case TRB_ENABLE_SLOT:
2249 sprintf(str,
2250 "%s: flags %c",
d2561626 2251 xhci_trb_type_string(type),
a37c3f76
FB
2252 field3 & TRB_CYCLE ? 'C' : 'c');
2253 break;
2254 case TRB_DISABLE_SLOT:
2255 case TRB_NEG_BANDWIDTH:
2256 sprintf(str,
2257 "%s: slot %d flags %c",
d2561626 2258 xhci_trb_type_string(type),
a37c3f76
FB
2259 TRB_TO_SLOT_ID(field3),
2260 field3 & TRB_CYCLE ? 'C' : 'c');
2261 break;
2262 case TRB_ADDR_DEV:
2263 sprintf(str,
2264 "%s: ctx %08x%08x slot %d flags %c:%c",
d2561626 2265 xhci_trb_type_string(type),
a37c3f76
FB
2266 field1, field0,
2267 TRB_TO_SLOT_ID(field3),
2268 field3 & TRB_BSR ? 'B' : 'b',
2269 field3 & TRB_CYCLE ? 'C' : 'c');
2270 break;
2271 case TRB_CONFIG_EP:
2272 sprintf(str,
2273 "%s: ctx %08x%08x slot %d flags %c:%c",
d2561626 2274 xhci_trb_type_string(type),
a37c3f76
FB
2275 field1, field0,
2276 TRB_TO_SLOT_ID(field3),
2277 field3 & TRB_DC ? 'D' : 'd',
2278 field3 & TRB_CYCLE ? 'C' : 'c');
2279 break;
2280 case TRB_EVAL_CONTEXT:
2281 sprintf(str,
2282 "%s: ctx %08x%08x slot %d flags %c",
d2561626 2283 xhci_trb_type_string(type),
a37c3f76
FB
2284 field1, field0,
2285 TRB_TO_SLOT_ID(field3),
2286 field3 & TRB_CYCLE ? 'C' : 'c');
2287 break;
2288 case TRB_RESET_EP:
2289 sprintf(str,
2290 "%s: ctx %08x%08x slot %d ep %d flags %c",
d2561626 2291 xhci_trb_type_string(type),
a37c3f76
FB
2292 field1, field0,
2293 TRB_TO_SLOT_ID(field3),
2294 /* Macro decrements 1, maybe it shouldn't?!? */
2295 TRB_TO_EP_INDEX(field3) + 1,
2296 field3 & TRB_CYCLE ? 'C' : 'c');
2297 break;
2298 case TRB_STOP_RING:
2299 sprintf(str,
2300 "%s: slot %d sp %d ep %d flags %c",
d2561626 2301 xhci_trb_type_string(type),
a37c3f76
FB
2302 TRB_TO_SLOT_ID(field3),
2303 TRB_TO_SUSPEND_PORT(field3),
2304 /* Macro decrements 1, maybe it shouldn't?!? */
2305 TRB_TO_EP_INDEX(field3) + 1,
2306 field3 & TRB_CYCLE ? 'C' : 'c');
2307 break;
2308 case TRB_SET_DEQ:
2309 sprintf(str,
2310 "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
d2561626 2311 xhci_trb_type_string(type),
a37c3f76
FB
2312 field1, field0,
2313 TRB_TO_STREAM_ID(field2),
2314 TRB_TO_SLOT_ID(field3),
2315 /* Macro decrements 1, maybe it shouldn't?!? */
2316 TRB_TO_EP_INDEX(field3) + 1,
2317 field3 & TRB_CYCLE ? 'C' : 'c');
2318 break;
2319 case TRB_RESET_DEV:
2320 sprintf(str,
2321 "%s: slot %d flags %c",
d2561626 2322 xhci_trb_type_string(type),
a37c3f76
FB
2323 TRB_TO_SLOT_ID(field3),
2324 field3 & TRB_CYCLE ? 'C' : 'c');
2325 break;
2326 case TRB_FORCE_EVENT:
2327 sprintf(str,
2328 "%s: event %08x%08x vf intr %d vf id %d flags %c",
d2561626 2329 xhci_trb_type_string(type),
a37c3f76
FB
2330 field1, field0,
2331 TRB_TO_VF_INTR_TARGET(field2),
2332 TRB_TO_VF_ID(field3),
2333 field3 & TRB_CYCLE ? 'C' : 'c');
2334 break;
2335 case TRB_SET_LT:
2336 sprintf(str,
2337 "%s: belt %d flags %c",
d2561626 2338 xhci_trb_type_string(type),
a37c3f76
FB
2339 TRB_TO_BELT(field3),
2340 field3 & TRB_CYCLE ? 'C' : 'c');
2341 break;
2342 case TRB_GET_BW:
2343 sprintf(str,
2344 "%s: ctx %08x%08x slot %d speed %d flags %c",
d2561626 2345 xhci_trb_type_string(type),
a37c3f76
FB
2346 field1, field0,
2347 TRB_TO_SLOT_ID(field3),
2348 TRB_TO_DEV_SPEED(field3),
2349 field3 & TRB_CYCLE ? 'C' : 'c');
2350 break;
2351 case TRB_FORCE_HEADER:
2352 sprintf(str,
2353 "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
d2561626 2354 xhci_trb_type_string(type),
a37c3f76
FB
2355 field2, field1, field0 & 0xffffffe0,
2356 TRB_TO_PACKET_TYPE(field0),
2357 TRB_TO_ROOTHUB_PORT(field3),
2358 field3 & TRB_CYCLE ? 'C' : 'c');
2359 break;
2360 default:
2361 sprintf(str,
2362 "type '%s' -> raw %08x %08x %08x %08x",
d2561626 2363 xhci_trb_type_string(type),
a37c3f76
FB
2364 field0, field1, field2, field3);
2365 }
2366
2367 return str;
2368}
2369
19a7d0d6
FB
2370static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
2371 u32 tt_info, u32 state)
2372{
2373 static char str[1024];
2374 u32 speed;
2375 u32 hub;
2376 u32 mtt;
2377 int ret = 0;
2378
2379 speed = info & DEV_SPEED;
2380 hub = info & DEV_HUB;
2381 mtt = info & DEV_MTT;
2382
2383 ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2384 info & ROUTE_STRING_MASK,
2385 ({ char *s;
2386 switch (speed) {
2387 case SLOT_SPEED_FS:
2388 s = "full-speed";
2389 break;
2390 case SLOT_SPEED_LS:
2391 s = "low-speed";
2392 break;
2393 case SLOT_SPEED_HS:
2394 s = "high-speed";
2395 break;
2396 case SLOT_SPEED_SS:
2397 s = "super-speed";
2398 break;
2399 case SLOT_SPEED_SSP:
2400 s = "super-speed plus";
2401 break;
2402 default:
2403 s = "UNKNOWN speed";
2404 } s; }),
2405 mtt ? " multi-TT" : "",
2406 hub ? " Hub" : "",
2407 (info & LAST_CTX_MASK) >> 27,
2408 info2 & MAX_EXIT,
2409 DEVINFO_TO_ROOT_HUB_PORT(info2),
2410 DEVINFO_TO_MAX_PORTS(info2));
2411
2412 ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2413 tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2414 GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2415 state & DEV_ADDR_MASK,
2416 xhci_slot_state_string(GET_SLOT_STATE(state)));
2417
2418 return str;
2419}
2420
2e77a825
MN
2421
2422static inline const char *xhci_portsc_link_state_string(u32 portsc)
2423{
2424 switch (portsc & PORT_PLS_MASK) {
2425 case XDEV_U0:
2426 return "U0";
2427 case XDEV_U1:
2428 return "U1";
2429 case XDEV_U2:
2430 return "U2";
2431 case XDEV_U3:
2432 return "U3";
2433 case XDEV_DISABLED:
2434 return "Disabled";
2435 case XDEV_RXDETECT:
2436 return "RxDetect";
2437 case XDEV_INACTIVE:
2438 return "Inactive";
2439 case XDEV_POLLING:
2440 return "Polling";
2441 case XDEV_RECOVERY:
2442 return "Recovery";
2443 case XDEV_HOT_RESET:
2444 return "Hot Reset";
2445 case XDEV_COMP_MODE:
2446 return "Compliance mode";
2447 case XDEV_TEST_MODE:
2448 return "Test mode";
2449 case XDEV_RESUME:
2450 return "Resume";
2451 default:
2452 break;
2453 }
2454 return "Unknown";
2455}
2456
2457static inline const char *xhci_decode_portsc(u32 portsc)
2458{
2459 static char str[256];
2460 int ret;
2461
8f114877 2462 ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
2e77a825
MN
2463 portsc & PORT_POWER ? "Powered" : "Powered-off",
2464 portsc & PORT_CONNECT ? "Connected" : "Not-connected",
2465 portsc & PORT_PE ? "Enabled" : "Disabled",
8f114877
MN
2466 xhci_portsc_link_state_string(portsc),
2467 DEV_PORT_SPEED(portsc));
2e77a825
MN
2468
2469 if (portsc & PORT_OC)
2470 ret += sprintf(str + ret, "OverCurrent ");
2471 if (portsc & PORT_RESET)
2472 ret += sprintf(str + ret, "In-Reset ");
2473
2474 ret += sprintf(str + ret, "Change: ");
2475 if (portsc & PORT_CSC)
2476 ret += sprintf(str + ret, "CSC ");
2477 if (portsc & PORT_PEC)
2478 ret += sprintf(str + ret, "PEC ");
2479 if (portsc & PORT_WRC)
2480 ret += sprintf(str + ret, "WRC ");
2481 if (portsc & PORT_OCC)
2482 ret += sprintf(str + ret, "OCC ");
2483 if (portsc & PORT_RC)
2484 ret += sprintf(str + ret, "PRC ");
2485 if (portsc & PORT_PLC)
2486 ret += sprintf(str + ret, "PLC ");
2487 if (portsc & PORT_CEC)
2488 ret += sprintf(str + ret, "CEC ");
2489 if (portsc & PORT_CAS)
2490 ret += sprintf(str + ret, "CAS ");
2491
2492 ret += sprintf(str + ret, "Wake: ");
2493 if (portsc & PORT_WKCONN_E)
2494 ret += sprintf(str + ret, "WCE ");
2495 if (portsc & PORT_WKDISC_E)
2496 ret += sprintf(str + ret, "WDE ");
2497 if (portsc & PORT_WKOC_E)
2498 ret += sprintf(str + ret, "WOE ");
2499
2500 return str;
2501}
2502
19a7d0d6
FB
2503static inline const char *xhci_ep_state_string(u8 state)
2504{
2505 switch (state) {
2506 case EP_STATE_DISABLED:
2507 return "disabled";
2508 case EP_STATE_RUNNING:
2509 return "running";
2510 case EP_STATE_HALTED:
2511 return "halted";
2512 case EP_STATE_STOPPED:
2513 return "stopped";
2514 case EP_STATE_ERROR:
2515 return "error";
2516 default:
2517 return "INVALID";
2518 }
2519}
2520
2521static inline const char *xhci_ep_type_string(u8 type)
2522{
2523 switch (type) {
2524 case ISOC_OUT_EP:
2525 return "Isoc OUT";
2526 case BULK_OUT_EP:
2527 return "Bulk OUT";
2528 case INT_OUT_EP:
2529 return "Int OUT";
2530 case CTRL_EP:
2531 return "Ctrl";
2532 case ISOC_IN_EP:
2533 return "Isoc IN";
2534 case BULK_IN_EP:
2535 return "Bulk IN";
2536 case INT_IN_EP:
2537 return "Int IN";
2538 default:
2539 return "INVALID";
2540 }
2541}
2542
2543static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
2544 u32 tx_info)
2545{
2546 static char str[1024];
2547 int ret;
2548
2549 u32 esit;
2550 u16 maxp;
2551 u16 avg;
2552
2553 u8 max_pstr;
2554 u8 ep_state;
2555 u8 interval;
2556 u8 ep_type;
2557 u8 burst;
2558 u8 cerr;
2559 u8 mult;
cf15c767
MN
2560
2561 bool lsa;
2562 bool hid;
19a7d0d6 2563
76a14d7b
MN
2564 esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2565 CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
19a7d0d6
FB
2566
2567 ep_state = info & EP_STATE_MASK;
cf15c767 2568 max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
19a7d0d6
FB
2569 interval = CTX_TO_EP_INTERVAL(info);
2570 mult = CTX_TO_EP_MULT(info) + 1;
cf15c767 2571 lsa = !!(info & EP_HAS_LSA);
19a7d0d6
FB
2572
2573 cerr = (info2 & (3 << 1)) >> 1;
2574 ep_type = CTX_TO_EP_TYPE(info2);
cf15c767 2575 hid = !!(info2 & (1 << 7));
19a7d0d6
FB
2576 burst = CTX_TO_MAX_BURST(info2);
2577 maxp = MAX_PACKET_DECODED(info2);
2578
2579 avg = EP_AVG_TRB_LENGTH(tx_info);
2580
2581 ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2582 xhci_ep_state_string(ep_state), mult,
2583 max_pstr, lsa ? "LSA " : "");
2584
2585 ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2586 (1 << interval) * 125, esit, cerr);
2587
2588 ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2589 xhci_ep_type_string(ep_type), hid ? "HID" : "",
2590 burst, maxp, deq);
2591
2592 ret += sprintf(str + ret, "avg trb len %d", avg);
2593
2594 return str;
2595}
a37c3f76 2596
74c68741 2597#endif /* __LINUX_XHCI_HCD_H */