]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/usb/host/xhci.h
USB: Support for bandwidth allocation.
[mirror_ubuntu-bionic-kernel.git] / drivers / usb / host / xhci.h
CommitLineData
74c68741
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __LINUX_XHCI_HCD_H
24#define __LINUX_XHCI_HCD_H
25
26#include <linux/usb.h>
7f84eef0 27#include <linux/timer.h>
74c68741
SS
28
29#include "../core/hcd.h"
30/* Code sharing between pci-quirks and xhci hcd */
31#include "xhci-ext-caps.h"
32
33/* xHCI PCI Configuration Registers */
34#define XHCI_SBRN_OFFSET (0x60)
35
66d4eadd
SS
36/* Max number of USB devices for any host controller - limit in section 6.1 */
37#define MAX_HC_SLOTS 256
0f2a7930
SS
38/* Section 5.3.3 - MaxPorts */
39#define MAX_HC_PORTS 127
66d4eadd 40
74c68741
SS
41/*
42 * xHCI register interface.
43 * This corresponds to the eXtensible Host Controller Interface (xHCI)
44 * Revision 0.95 specification
45 *
46 * Registers should always be accessed with double word or quad word accesses.
47 *
48 * Some xHCI implementations may support 64-bit address pointers. Registers
49 * with 64-bit address pointers should be written to with dword accesses by
50 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
51 * xHCI implementations that do not support 64-bit address pointers will ignore
52 * the high dword, and write order is irrelevant.
53 */
54
55/**
56 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
57 * @hc_capbase: length of the capabilities register and HC version number
58 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
59 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
60 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
61 * @hcc_params: HCCPARAMS - Capability Parameters
62 * @db_off: DBOFF - Doorbell array offset
63 * @run_regs_off: RTSOFF - Runtime register space offset
64 */
65struct xhci_cap_regs {
66 u32 hc_capbase;
67 u32 hcs_params1;
68 u32 hcs_params2;
69 u32 hcs_params3;
70 u32 hcc_params;
71 u32 db_off;
72 u32 run_regs_off;
73 /* Reserved up to (CAPLENGTH - 0x1C) */
74} __attribute__ ((packed));
75
76/* hc_capbase bitmasks */
77/* bits 7:0 - how long is the Capabilities register */
78#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
79/* bits 31:16 */
80#define HC_VERSION(p) (((p) >> 16) & 0xffff)
81
82/* HCSPARAMS1 - hcs_params1 - bitmasks */
83/* bits 0:7, Max Device Slots */
84#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
85#define HCS_SLOTS_MASK 0xff
86/* bits 8:18, Max Interrupters */
87#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
88/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
89#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
90
91/* HCSPARAMS2 - hcs_params2 - bitmasks */
92/* bits 0:3, frames or uframes that SW needs to queue transactions
93 * ahead of the HW to meet periodic deadlines */
94#define HCS_IST(p) (((p) >> 0) & 0xf)
95/* bits 4:7, max number of Event Ring segments */
96#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
97/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
98/* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
99
100/* HCSPARAMS3 - hcs_params3 - bitmasks */
101/* bits 0:7, Max U1 to U0 latency for the roothub ports */
102#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103/* bits 16:31, Max U2 to U0 latency for the roothub ports */
104#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
105
106/* HCCPARAMS - hcc_params - bitmasks */
107/* true: HC can use 64-bit address pointers */
108#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109/* true: HC can do bandwidth negotiation */
110#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111/* true: HC uses 64-byte Device Context structures
112 * FIXME 64-byte context structures aren't supported yet.
113 */
114#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115/* true: HC has port power switches */
116#define HCC_PPC(p) ((p) & (1 << 3))
117/* true: HC has port indicators */
118#define HCS_INDICATOR(p) ((p) & (1 << 4))
119/* true: HC has Light HC Reset Capability */
120#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121/* true: HC supports latency tolerance messaging */
122#define HCC_LTC(p) ((p) & (1 << 6))
123/* true: no secondary Stream ID Support */
124#define HCC_NSS(p) ((p) & (1 << 7))
125/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
126#define HCC_MAX_PSA (1 << ((((p) >> 12) & 0xf) + 1))
127/* Extended Capabilities pointer from PCI base - section 5.3.6 */
128#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
129
130/* db_off bitmask - bits 0:1 reserved */
131#define DBOFF_MASK (~0x3)
132
133/* run_regs_off bitmask - bits 0:4 reserved */
134#define RTSOFF_MASK (~0x1f)
135
136
137/* Number of registers per port */
138#define NUM_PORT_REGS 4
139
140/**
141 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
142 * @command: USBCMD - xHC command register
143 * @status: USBSTS - xHC status register
144 * @page_size: This indicates the page size that the host controller
145 * supports. If bit n is set, the HC supports a page size
146 * of 2^(n+12), up to a 128MB page size.
147 * 4K is the minimum page size.
148 * @cmd_ring: CRP - 64-bit Command Ring Pointer
149 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
150 * @config_reg: CONFIG - Configure Register
151 * @port_status_base: PORTSCn - base address for Port Status and Control
152 * Each port has a Port Status and Control register,
153 * followed by a Port Power Management Status and Control
154 * register, a Port Link Info register, and a reserved
155 * register.
156 * @port_power_base: PORTPMSCn - base address for
157 * Port Power Management Status and Control
158 * @port_link_base: PORTLIn - base address for Port Link Info (current
159 * Link PM state and control) for USB 2.1 and USB 3.0
160 * devices.
161 */
162struct xhci_op_regs {
163 u32 command;
164 u32 status;
165 u32 page_size;
166 u32 reserved1;
167 u32 reserved2;
168 u32 dev_notification;
169 u32 cmd_ring[2];
170 /* rsvd: offset 0x20-2F */
171 u32 reserved3[4];
172 u32 dcbaa_ptr[2];
173 u32 config_reg;
174 /* rsvd: offset 0x3C-3FF */
175 u32 reserved4[241];
176 /* port 1 registers, which serve as a base address for other ports */
177 u32 port_status_base;
178 u32 port_power_base;
179 u32 port_link_base;
180 u32 reserved5;
181 /* registers for ports 2-255 */
182 u32 reserved6[NUM_PORT_REGS*254];
183} __attribute__ ((packed));
184
185/* USBCMD - USB command - command bitmasks */
186/* start/stop HC execution - do not write unless HC is halted*/
187#define CMD_RUN XHCI_CMD_RUN
188/* Reset HC - resets internal HC state machine and all registers (except
189 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
190 * The xHCI driver must reinitialize the xHC after setting this bit.
191 */
192#define CMD_RESET (1 << 1)
193/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
194#define CMD_EIE XHCI_CMD_EIE
195/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
196#define CMD_HSEIE XHCI_CMD_HSEIE
197/* bits 4:6 are reserved (and should be preserved on writes). */
198/* light reset (port status stays unchanged) - reset completed when this is 0 */
199#define CMD_LRESET (1 << 7)
200/* FIXME: ignoring host controller save/restore state for now. */
201#define CMD_CSS (1 << 8)
202#define CMD_CRS (1 << 9)
203/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
204#define CMD_EWE XHCI_CMD_EWE
205/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
206 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
207 * '0' means the xHC can power it off if all ports are in the disconnect,
208 * disabled, or powered-off state.
209 */
210#define CMD_PM_INDEX (1 << 11)
211/* bits 12:31 are reserved (and should be preserved on writes). */
212
213/* USBSTS - USB status - status bitmasks */
214/* HC not running - set to 1 when run/stop bit is cleared. */
215#define STS_HALT XHCI_STS_HALT
216/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
217#define STS_FATAL (1 << 2)
218/* event interrupt - clear this prior to clearing any IP flags in IR set*/
219#define STS_EINT (1 << 3)
220/* port change detect */
221#define STS_PORT (1 << 4)
222/* bits 5:7 reserved and zeroed */
223/* save state status - '1' means xHC is saving state */
224#define STS_SAVE (1 << 8)
225/* restore state status - '1' means xHC is restoring state */
226#define STS_RESTORE (1 << 9)
227/* true: save or restore error */
228#define STS_SRE (1 << 10)
229/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
230#define STS_CNR XHCI_STS_CNR
231/* true: internal Host Controller Error - SW needs to reset and reinitialize */
232#define STS_HCE (1 << 12)
233/* bits 13:31 reserved and should be preserved */
234
235/*
236 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
237 * Generate a device notification event when the HC sees a transaction with a
238 * notification type that matches a bit set in this bit field.
239 */
240#define DEV_NOTE_MASK (0xffff)
241#define ENABLE_DEV_NOTE(x) (1 << x)
242/* Most of the device notification types should only be used for debug.
243 * SW does need to pay attention to function wake notifications.
244 */
245#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
246
0ebbab37
SS
247/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
248/* bit 0 is the command ring cycle state */
249/* stop ring operation after completion of the currently executing command */
250#define CMD_RING_PAUSE (1 << 1)
251/* stop ring immediately - abort the currently executing command */
252#define CMD_RING_ABORT (1 << 2)
253/* true: command ring is running */
254#define CMD_RING_RUNNING (1 << 3)
255/* bits 4:5 reserved and should be preserved */
256/* Command Ring pointer - bit mask for the lower 32 bits. */
257#define CMD_RING_ADDR_MASK (0xffffffc0)
258
74c68741
SS
259/* CONFIG - Configure Register - config_reg bitmasks */
260/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
261#define MAX_DEVS(p) ((p) & 0xff)
262/* bits 8:31 - reserved and should be preserved */
263
264/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
265/* true: device connected */
266#define PORT_CONNECT (1 << 0)
267/* true: port enabled */
268#define PORT_PE (1 << 1)
269/* bit 2 reserved and zeroed */
270/* true: port has an over-current condition */
271#define PORT_OC (1 << 3)
272/* true: port reset signaling asserted */
273#define PORT_RESET (1 << 4)
274/* Port Link State - bits 5:8
275 * A read gives the current link PM state of the port,
276 * a write with Link State Write Strobe set sets the link state.
277 */
278/* true: port has power (see HCC_PPC) */
279#define PORT_POWER (1 << 9)
280/* bits 10:13 indicate device speed:
281 * 0 - undefined speed - port hasn't be initialized by a reset yet
282 * 1 - full speed
283 * 2 - low speed
284 * 3 - high speed
285 * 4 - super speed
286 * 5-15 reserved
287 */
3ffbba95
SS
288#define DEV_SPEED_MASK (0xf << 10)
289#define XDEV_FS (0x1 << 10)
290#define XDEV_LS (0x2 << 10)
291#define XDEV_HS (0x3 << 10)
292#define XDEV_SS (0x4 << 10)
74c68741 293#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
3ffbba95
SS
294#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
295#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
296#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
297#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
298/* Bits 20:23 in the Slot Context are the speed for the device */
299#define SLOT_SPEED_FS (XDEV_FS << 10)
300#define SLOT_SPEED_LS (XDEV_LS << 10)
301#define SLOT_SPEED_HS (XDEV_HS << 10)
302#define SLOT_SPEED_SS (XDEV_SS << 10)
74c68741
SS
303/* Port Indicator Control */
304#define PORT_LED_OFF (0 << 14)
305#define PORT_LED_AMBER (1 << 14)
306#define PORT_LED_GREEN (2 << 14)
307#define PORT_LED_MASK (3 << 14)
308/* Port Link State Write Strobe - set this when changing link state */
309#define PORT_LINK_STROBE (1 << 16)
310/* true: connect status change */
311#define PORT_CSC (1 << 17)
312/* true: port enable change */
313#define PORT_PEC (1 << 18)
314/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
315 * into an enabled state, and the device into the default state. A "warm" reset
316 * also resets the link, forcing the device through the link training sequence.
317 * SW can also look at the Port Reset register to see when warm reset is done.
318 */
319#define PORT_WRC (1 << 19)
320/* true: over-current change */
321#define PORT_OCC (1 << 20)
322/* true: reset change - 1 to 0 transition of PORT_RESET */
323#define PORT_RC (1 << 21)
324/* port link status change - set on some port link state transitions:
325 * Transition Reason
326 * ------------------------------------------------------------------------------
327 * - U3 to Resume Wakeup signaling from a device
328 * - Resume to Recovery to U0 USB 3.0 device resume
329 * - Resume to U0 USB 2.0 device resume
330 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
331 * - U3 to U0 Software resume of USB 2.0 device complete
332 * - U2 to U0 L1 resume of USB 2.1 device complete
333 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
334 * - U0 to disabled L1 entry error with USB 2.1 device
335 * - Any state to inactive Error on USB 3.0 port
336 */
337#define PORT_PLC (1 << 22)
338/* port configure error change - port failed to configure its link partner */
339#define PORT_CEC (1 << 23)
340/* bit 24 reserved */
341/* wake on connect (enable) */
342#define PORT_WKCONN_E (1 << 25)
343/* wake on disconnect (enable) */
344#define PORT_WKDISC_E (1 << 26)
345/* wake on over-current (enable) */
346#define PORT_WKOC_E (1 << 27)
347/* bits 28:29 reserved */
348/* true: device is removable - for USB 3.0 roothub emulation */
349#define PORT_DEV_REMOVE (1 << 30)
350/* Initiate a warm port reset - complete when PORT_WRC is '1' */
351#define PORT_WR (1 << 31)
352
353/* Port Power Management Status and Control - port_power_base bitmasks */
354/* Inactivity timer value for transitions into U1, in microseconds.
355 * Timeout can be up to 127us. 0xFF means an infinite timeout.
356 */
357#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
358/* Inactivity timer value for transitions into U2 */
359#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
360/* Bits 24:31 for port testing */
361
362
363/**
364 * struct intr_reg - Interrupt Register Set
365 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
366 * interrupts and check for pending interrupts.
367 * @irq_control: IMOD - Interrupt Moderation Register.
368 * Used to throttle interrupts.
369 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
370 * @erst_base: ERST base address.
371 * @erst_dequeue: Event ring dequeue pointer.
372 *
373 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
374 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
375 * multiple segments of the same size. The HC places events on the ring and
376 * "updates the Cycle bit in the TRBs to indicate to software the current
377 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
378 * updates the dequeue pointer.
379 */
380struct intr_reg {
381 u32 irq_pending;
382 u32 irq_control;
383 u32 erst_size;
384 u32 rsvd;
385 u32 erst_base[2];
386 u32 erst_dequeue[2];
387} __attribute__ ((packed));
388
66d4eadd 389/* irq_pending bitmasks */
74c68741 390#define ER_IRQ_PENDING(p) ((p) & 0x1)
66d4eadd 391/* bits 2:31 need to be preserved */
7f84eef0 392/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
66d4eadd
SS
393#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
394#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
395#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
396
397/* irq_control bitmasks */
398/* Minimum interval between interrupts (in 250ns intervals). The interval
399 * between interrupts will be longer if there are no events on the event ring.
400 * Default is 4000 (1 ms).
401 */
402#define ER_IRQ_INTERVAL_MASK (0xffff)
403/* Counter used to count down the time to the next interrupt - HW use only */
404#define ER_IRQ_COUNTER_MASK (0xffff << 16)
405
406/* erst_size bitmasks */
74c68741 407/* Preserve bits 16:31 of erst_size */
66d4eadd
SS
408#define ERST_SIZE_MASK (0xffff << 16)
409
410/* erst_dequeue bitmasks */
411/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
412 * where the current dequeue pointer lies. This is an optional HW hint.
413 */
414#define ERST_DESI_MASK (0x7)
415/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
416 * a work queue (or delayed service routine)?
417 */
418#define ERST_EHB (1 << 3)
0ebbab37 419#define ERST_PTR_MASK (0xf)
74c68741
SS
420
421/**
422 * struct xhci_run_regs
423 * @microframe_index:
424 * MFINDEX - current microframe number
425 *
426 * Section 5.5 Host Controller Runtime Registers:
427 * "Software should read and write these registers using only Dword (32 bit)
428 * or larger accesses"
429 */
430struct xhci_run_regs {
431 u32 microframe_index;
432 u32 rsvd[7];
433 struct intr_reg ir_set[128];
434} __attribute__ ((packed));
435
0ebbab37
SS
436/**
437 * struct doorbell_array
438 *
439 * Section 5.6
440 */
441struct xhci_doorbell_array {
442 u32 doorbell[256];
443} __attribute__ ((packed));
444
445#define DB_TARGET_MASK 0xFFFFFF00
446#define DB_STREAM_ID_MASK 0x0000FFFF
447#define DB_TARGET_HOST 0x0
448#define DB_STREAM_ID_HOST 0x0
449#define DB_MASK (0xff << 8)
450
d0e96f5a
SS
451/* Endpoint Target - bits 0:7 */
452#define EPI_TO_DB(p) (((p) + 1) & 0xff)
453
0ebbab37 454
a74588f9
SS
455/**
456 * struct xhci_slot_ctx
457 * @dev_info: Route string, device speed, hub info, and last valid endpoint
458 * @dev_info2: Max exit latency for device number, root hub port number
459 * @tt_info: tt_info is used to construct split transaction tokens
460 * @dev_state: slot state and device address
461 *
462 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
463 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
464 * reserved at the end of the slot context for HC internal use.
465 */
466struct xhci_slot_ctx {
467 u32 dev_info;
468 u32 dev_info2;
469 u32 tt_info;
470 u32 dev_state;
471 /* offset 0x10 to 0x1f reserved for HC internal use */
472 u32 reserved[4];
473} __attribute__ ((packed));
474
475/* dev_info bitmasks */
476/* Route String - 0:19 */
477#define ROUTE_STRING_MASK (0xfffff)
478/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
479#define DEV_SPEED (0xf << 20)
480/* bit 24 reserved */
481/* Is this LS/FS device connected through a HS hub? - bit 25 */
482#define DEV_MTT (0x1 << 25)
483/* Set if the device is a hub - bit 26 */
484#define DEV_HUB (0x1 << 26)
485/* Index of the last valid endpoint context in this device context - 27:31 */
3ffbba95
SS
486#define LAST_CTX_MASK (0x1f << 27)
487#define LAST_CTX(p) ((p) << 27)
488#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
489/* Plus one for the slot context flag */
490#define EPI_TO_FLAG(p) (1 << ((p) + 1))
491#define SLOT_FLAG (1 << 0)
492#define EP0_FLAG (1 << 1)
a74588f9
SS
493
494/* dev_info2 bitmasks */
495/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
496#define MAX_EXIT (0xffff)
497/* Root hub port number that is needed to access the USB device */
3ffbba95 498#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
a74588f9
SS
499
500/* tt_info bitmasks */
501/*
502 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
503 * The Slot ID of the hub that isolates the high speed signaling from
504 * this low or full-speed device. '0' if attached to root hub port.
505 */
506#define TT_SLOT (0xff)
507/*
508 * The number of the downstream facing port of the high-speed hub
509 * '0' if the device is not low or full speed.
510 */
511#define TT_PORT (0xff << 8)
512
513/* dev_state bitmasks */
514/* USB device address - assigned by the HC */
3ffbba95 515#define DEV_ADDR_MASK (0xff)
a74588f9
SS
516/* bits 8:26 reserved */
517/* Slot state */
518#define SLOT_STATE (0x1f << 27)
519
520
521/**
522 * struct xhci_ep_ctx
523 * @ep_info: endpoint state, streams, mult, and interval information.
524 * @ep_info2: information on endpoint type, max packet size, max burst size,
525 * error count, and whether the HC will force an event for all
526 * transactions.
3ffbba95
SS
527 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
528 * defines one stream, this points to the endpoint transfer ring.
529 * Otherwise, it points to a stream context array, which has a
530 * ring pointer for each flow.
531 * @tx_info:
532 * Average TRB lengths for the endpoint ring and
533 * max payload within an Endpoint Service Interval Time (ESIT).
a74588f9
SS
534 *
535 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
536 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
537 * reserved at the end of the endpoint context for HC internal use.
538 */
539struct xhci_ep_ctx {
540 u32 ep_info;
541 u32 ep_info2;
3ffbba95
SS
542 u32 deq[2];
543 u32 tx_info;
a74588f9 544 /* offset 0x14 - 0x1f reserved for HC internal use */
3ffbba95 545 u32 reserved[3];
a74588f9
SS
546} __attribute__ ((packed));
547
548/* ep_info bitmasks */
549/*
550 * Endpoint State - bits 0:2
551 * 0 - disabled
552 * 1 - running
553 * 2 - halted due to halt condition - ok to manipulate endpoint ring
554 * 3 - stopped
555 * 4 - TRB error
556 * 5-7 - reserved
557 */
d0e96f5a
SS
558#define EP_STATE_MASK (0xf)
559#define EP_STATE_DISABLED 0
560#define EP_STATE_RUNNING 1
561#define EP_STATE_HALTED 2
562#define EP_STATE_STOPPED 3
563#define EP_STATE_ERROR 4
a74588f9
SS
564/* Mult - Max number of burtst within an interval, in EP companion desc. */
565#define EP_MULT(p) ((p & 0x3) << 8)
566/* bits 10:14 are Max Primary Streams */
567/* bit 15 is Linear Stream Array */
568/* Interval - period between requests to an endpoint - 125u increments. */
d0e96f5a 569#define EP_INTERVAL (0xff << 16)
a74588f9
SS
570
571/* ep_info2 bitmasks */
572/*
573 * Force Event - generate transfer events for all TRBs for this endpoint
574 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
575 */
576#define FORCE_EVENT (0x1)
577#define ERROR_COUNT(p) (((p) & 0x3) << 1)
578#define EP_TYPE(p) ((p) << 3)
579#define ISOC_OUT_EP 1
580#define BULK_OUT_EP 2
581#define INT_OUT_EP 3
582#define CTRL_EP 4
583#define ISOC_IN_EP 5
584#define BULK_IN_EP 6
585#define INT_IN_EP 7
586/* bit 6 reserved */
587/* bit 7 is Host Initiate Disable - for disabling stream selection */
588#define MAX_BURST(p) (((p)&0xff) << 8)
589#define MAX_PACKET(p) (((p)&0xffff) << 16)
590
591
592/**
593 * struct xhci_device_control
594 * Input/Output context; see section 6.2.5.
595 *
596 * @drop_context: set the bit of the endpoint context you want to disable
597 * @add_context: set the bit of the endpoint context you want to enable
598 */
599struct xhci_device_control {
600 u32 drop_flags;
601 u32 add_flags;
602 u32 rsvd[6];
603 struct xhci_slot_ctx slot;
604 struct xhci_ep_ctx ep[31];
605} __attribute__ ((packed));
606
607/* drop context bitmasks */
608#define DROP_EP(x) (0x1 << x)
609/* add context bitmasks */
610#define ADD_EP(x) (0x1 << x)
611
612
3ffbba95
SS
613struct xhci_virt_device {
614 /*
615 * Commands to the hardware are passed an "input context" that
616 * tells the hardware what to change in its data structures.
617 * The hardware will return changes in an "output context" that
618 * software must allocate for the hardware. We need to keep
619 * track of input and output contexts separately because
620 * these commands might fail and we don't trust the hardware.
621 */
622 struct xhci_device_control *out_ctx;
623 dma_addr_t out_ctx_dma;
624 /* Used for addressing devices and configuration changes */
625 struct xhci_device_control *in_ctx;
626 dma_addr_t in_ctx_dma;
627 /* FIXME when stream support is added */
628 struct xhci_ring *ep_rings[31];
3ffbba95
SS
629 /* Status of the last command issued for this device */
630 u32 cmd_status;
631};
632
633
a74588f9
SS
634/**
635 * struct xhci_device_context_array
636 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
637 */
638struct xhci_device_context_array {
639 /* 64-bit device addresses; we only write 32-bit addresses */
640 u32 dev_context_ptrs[2*MAX_HC_SLOTS];
641 /* private xHCD pointers */
642 dma_addr_t dma;
643} __attribute__ ((packed));
644/* TODO: write function to set the 64-bit device DMA address */
645/*
646 * TODO: change this to be dynamically sized at HC mem init time since the HC
647 * might not be able to handle the maximum number of devices possible.
648 */
649
650
651struct xhci_stream_ctx {
652 /* 64-bit stream ring address, cycle state, and stream type */
653 u32 stream_ring[2];
654 /* offset 0x14 - 0x1f reserved for HC internal use */
655 u32 reserved[2];
656} __attribute__ ((packed));
657
658
0ebbab37
SS
659struct xhci_transfer_event {
660 /* 64-bit buffer address, or immediate data */
661 u32 buffer[2];
662 u32 transfer_len;
663 /* This field is interpreted differently based on the type of TRB */
664 u32 flags;
665} __attribute__ ((packed));
666
d0e96f5a
SS
667/** Transfer Event bit fields **/
668#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
669
0ebbab37
SS
670/* Completion Code - only applicable for some types of TRBs */
671#define COMP_CODE_MASK (0xff << 24)
672#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
673#define COMP_SUCCESS 1
674/* Data Buffer Error */
675#define COMP_DB_ERR 2
676/* Babble Detected Error */
677#define COMP_BABBLE 3
678/* USB Transaction Error */
679#define COMP_TX_ERR 4
680/* TRB Error - some TRB field is invalid */
681#define COMP_TRB_ERR 5
682/* Stall Error - USB device is stalled */
683#define COMP_STALL 6
684/* Resource Error - HC doesn't have memory for that device configuration */
685#define COMP_ENOMEM 7
686/* Bandwidth Error - not enough room in schedule for this dev config */
687#define COMP_BW_ERR 8
688/* No Slots Available Error - HC ran out of device slots */
689#define COMP_ENOSLOTS 9
690/* Invalid Stream Type Error */
691#define COMP_STREAM_ERR 10
692/* Slot Not Enabled Error - doorbell rung for disabled device slot */
693#define COMP_EBADSLT 11
694/* Endpoint Not Enabled Error */
695#define COMP_EBADEP 12
696/* Short Packet */
697#define COMP_SHORT_TX 13
698/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
699#define COMP_UNDERRUN 14
700/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
701#define COMP_OVERRUN 15
702/* Virtual Function Event Ring Full Error */
703#define COMP_VF_FULL 16
704/* Parameter Error - Context parameter is invalid */
705#define COMP_EINVAL 17
706/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
707#define COMP_BW_OVER 18
708/* Context State Error - illegal context state transition requested */
709#define COMP_CTX_STATE 19
710/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
711#define COMP_PING_ERR 20
712/* Event Ring is full */
713#define COMP_ER_FULL 21
714/* Missed Service Error - HC couldn't service an isoc ep within interval */
715#define COMP_MISSED_INT 23
716/* Successfully stopped command ring */
717#define COMP_CMD_STOP 24
718/* Successfully aborted current command and stopped command ring */
719#define COMP_CMD_ABORT 25
720/* Stopped - transfer was terminated by a stop endpoint command */
721#define COMP_STOP 26
722/* Same as COMP_EP_STOPPED, but the transfered length in the event is invalid */
723#define COMP_STOP_INVAL 27
724/* Control Abort Error - Debug Capability - control pipe aborted */
725#define COMP_DBG_ABORT 28
726/* TRB type 29 and 30 reserved */
727/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
728#define COMP_BUFF_OVER 31
729/* Event Lost Error - xHC has an "internal event overrun condition" */
730#define COMP_ISSUES 32
731/* Undefined Error - reported when other error codes don't apply */
732#define COMP_UNKNOWN 33
733/* Invalid Stream ID Error */
734#define COMP_STRID_ERR 34
735/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
736/* FIXME - check for this */
737#define COMP_2ND_BW_ERR 35
738/* Split Transaction Error */
739#define COMP_SPLIT_ERR 36
740
741struct xhci_link_trb {
742 /* 64-bit segment pointer*/
743 u32 segment_ptr[2];
744 u32 intr_target;
745 u32 control;
746} __attribute__ ((packed));
747
748/* control bitfields */
749#define LINK_TOGGLE (0x1<<1)
750
7f84eef0
SS
751/* Command completion event TRB */
752struct xhci_event_cmd {
753 /* Pointer to command TRB, or the value passed by the event data trb */
754 u32 cmd_trb[2];
755 u32 status;
756 u32 flags;
757} __attribute__ ((packed));
0ebbab37 758
3ffbba95
SS
759/* flags bitmasks */
760/* bits 16:23 are the virtual function ID */
761/* bits 24:31 are the slot ID */
762#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
763#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
0ebbab37 764
0f2a7930
SS
765/* Port Status Change Event TRB fields */
766/* Port ID - bits 31:24 */
767#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
768
0ebbab37
SS
769/* Normal TRB fields */
770/* transfer_len bitmasks - bits 0:16 */
771#define TRB_LEN(p) ((p) & 0x1ffff)
772/* TD size - number of bytes remaining in the TD (including this TRB):
773 * bits 17 - 21. Shift the number of bytes by 10. */
774#define TD_REMAINDER(p) ((((p) >> 10) & 0x1f) << 17)
775/* Interrupter Target - which MSI-X vector to target the completion event at */
776#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
777#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
778
779/* Cycle bit - indicates TRB ownership by HC or HCD */
780#define TRB_CYCLE (1<<0)
781/*
782 * Force next event data TRB to be evaluated before task switch.
783 * Used to pass OS data back after a TD completes.
784 */
785#define TRB_ENT (1<<1)
786/* Interrupt on short packet */
787#define TRB_ISP (1<<2)
788/* Set PCIe no snoop attribute */
789#define TRB_NO_SNOOP (1<<3)
790/* Chain multiple TRBs into a TD */
791#define TRB_CHAIN (1<<4)
792/* Interrupt on completion */
793#define TRB_IOC (1<<5)
794/* The buffer pointer contains immediate data */
795#define TRB_IDT (1<<6)
796
797
798/* Control transfer TRB specific fields */
799#define TRB_DIR_IN (1<<16)
800
7f84eef0
SS
801struct xhci_generic_trb {
802 u32 field[4];
803} __attribute__ ((packed));
804
805union xhci_trb {
806 struct xhci_link_trb link;
807 struct xhci_transfer_event trans_event;
808 struct xhci_event_cmd event_cmd;
809 struct xhci_generic_trb generic;
810};
811
0ebbab37
SS
812/* TRB bit mask */
813#define TRB_TYPE_BITMASK (0xfc00)
814#define TRB_TYPE(p) ((p) << 10)
815/* TRB type IDs */
816/* bulk, interrupt, isoc scatter/gather, and control data stage */
817#define TRB_NORMAL 1
818/* setup stage for control transfers */
819#define TRB_SETUP 2
820/* data stage for control transfers */
821#define TRB_DATA 3
822/* status stage for control transfers */
823#define TRB_STATUS 4
824/* isoc transfers */
825#define TRB_ISOC 5
826/* TRB for linking ring segments */
827#define TRB_LINK 6
828#define TRB_EVENT_DATA 7
829/* Transfer Ring No-op (not for the command ring) */
830#define TRB_TR_NOOP 8
831/* Command TRBs */
832/* Enable Slot Command */
833#define TRB_ENABLE_SLOT 9
834/* Disable Slot Command */
835#define TRB_DISABLE_SLOT 10
836/* Address Device Command */
837#define TRB_ADDR_DEV 11
838/* Configure Endpoint Command */
839#define TRB_CONFIG_EP 12
840/* Evaluate Context Command */
841#define TRB_EVAL_CONTEXT 13
842/* Reset Transfer Ring Command */
843#define TRB_RESET_RING 14
844/* Stop Transfer Ring Command */
845#define TRB_STOP_RING 15
846/* Set Transfer Ring Dequeue Pointer Command */
847#define TRB_SET_DEQ 16
848/* Reset Device Command */
849#define TRB_RESET_DEV 17
850/* Force Event Command (opt) */
851#define TRB_FORCE_EVENT 18
852/* Negotiate Bandwidth Command (opt) */
853#define TRB_NEG_BANDWIDTH 19
854/* Set Latency Tolerance Value Command (opt) */
855#define TRB_SET_LT 20
856/* Get port bandwidth Command */
857#define TRB_GET_BW 21
858/* Force Header Command - generate a transaction or link management packet */
859#define TRB_FORCE_HEADER 22
860/* No-op Command - not for transfer rings */
861#define TRB_CMD_NOOP 23
862/* TRB IDs 24-31 reserved */
863/* Event TRBS */
864/* Transfer Event */
865#define TRB_TRANSFER 32
866/* Command Completion Event */
867#define TRB_COMPLETION 33
868/* Port Status Change Event */
869#define TRB_PORT_STATUS 34
870/* Bandwidth Request Event (opt) */
871#define TRB_BANDWIDTH_EVENT 35
872/* Doorbell Event (opt) */
873#define TRB_DOORBELL 36
874/* Host Controller Event */
875#define TRB_HC_EVENT 37
876/* Device Notification Event - device sent function wake notification */
877#define TRB_DEV_NOTE 38
878/* MFINDEX Wrap Event - microframe counter wrapped */
879#define TRB_MFINDEX_WRAP 39
880/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
881
882/*
883 * TRBS_PER_SEGMENT must be a multiple of 4,
884 * since the command ring is 64-byte aligned.
885 * It must also be greater than 16.
886 */
887#define TRBS_PER_SEGMENT 64
888#define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
889
d0e96f5a
SS
890struct xhci_td {
891 struct list_head td_list;
892 struct urb *urb;
893 union xhci_trb *last_trb;
894};
895
0ebbab37
SS
896struct xhci_segment {
897 union xhci_trb *trbs;
898 /* private to HCD */
899 struct xhci_segment *next;
900 dma_addr_t dma;
901} __attribute__ ((packed));
902
903struct xhci_ring {
904 struct xhci_segment *first_seg;
905 union xhci_trb *enqueue;
7f84eef0
SS
906 struct xhci_segment *enq_seg;
907 unsigned int enq_updates;
0ebbab37 908 union xhci_trb *dequeue;
7f84eef0
SS
909 struct xhci_segment *deq_seg;
910 unsigned int deq_updates;
d0e96f5a 911 struct list_head td_list;
0ebbab37
SS
912 /*
913 * Write the cycle state into the TRB cycle field to give ownership of
914 * the TRB to the host controller (if we are the producer), or to check
915 * if we own the TRB (if we are the consumer). See section 4.9.1.
916 */
917 u32 cycle_state;
918};
919
920struct xhci_erst_entry {
921 /* 64-bit event ring segment address */
922 u32 seg_addr[2];
923 u32 seg_size;
924 /* Set to zero */
925 u32 rsvd;
926} __attribute__ ((packed));
927
928struct xhci_erst {
929 struct xhci_erst_entry *entries;
930 unsigned int num_entries;
931 /* xhci->event_ring keeps track of segment dma addresses */
932 dma_addr_t erst_dma_addr;
933 /* Num entries the ERST can contain */
934 unsigned int erst_size;
935};
936
937/*
938 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
939 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
940 * meaning 64 ring segments.
941 * Initial allocated size of the ERST, in number of entries */
942#define ERST_NUM_SEGS 1
943/* Initial allocated size of the ERST, in number of entries */
944#define ERST_SIZE 64
945/* Initial number of event segment rings allocated */
946#define ERST_ENTRIES 1
7f84eef0
SS
947/* Poll every 60 seconds */
948#define POLL_TIMEOUT 60
0ebbab37
SS
949/* XXX: Make these module parameters */
950
74c68741
SS
951
952/* There is one ehci_hci structure per controller */
953struct xhci_hcd {
954 /* glue to PCI and HCD framework */
955 struct xhci_cap_regs __iomem *cap_regs;
956 struct xhci_op_regs __iomem *op_regs;
957 struct xhci_run_regs __iomem *run_regs;
0ebbab37 958 struct xhci_doorbell_array __iomem *dba;
66d4eadd
SS
959 /* Our HCD's current interrupter register set */
960 struct intr_reg __iomem *ir_set;
74c68741
SS
961
962 /* Cached register copies of read-only HC data */
963 __u32 hcs_params1;
964 __u32 hcs_params2;
965 __u32 hcs_params3;
966 __u32 hcc_params;
967
968 spinlock_t lock;
969
970 /* packed release number */
971 u8 sbrn;
972 u16 hci_version;
973 u8 max_slots;
974 u8 max_interrupters;
975 u8 max_ports;
976 u8 isoc_threshold;
977 int event_ring_max;
978 int addr_64;
66d4eadd 979 /* 4KB min, 128MB max */
74c68741 980 int page_size;
66d4eadd
SS
981 /* Valid values are 12 to 20, inclusive */
982 int page_shift;
983 /* only one MSI vector for now, but might need more later */
984 int msix_count;
985 struct msix_entry *msix_entries;
0ebbab37 986 /* data structures */
a74588f9 987 struct xhci_device_context_array *dcbaa;
0ebbab37
SS
988 struct xhci_ring *cmd_ring;
989 struct xhci_ring *event_ring;
990 struct xhci_erst erst;
3ffbba95
SS
991 /* slot enabling and address device helpers */
992 struct completion addr_dev;
993 int slot_id;
994 /* Internal mirror of the HW's dcbaa */
995 struct xhci_virt_device *devs[MAX_HC_SLOTS];
0ebbab37
SS
996
997 /* DMA pools */
998 struct dma_pool *device_pool;
999 struct dma_pool *segment_pool;
7f84eef0
SS
1000
1001#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1002 /* Poll the rings - for debugging */
1003 struct timer_list event_ring_timer;
1004 int zombie;
1005#endif
1006 /* Statistics */
1007 int noops_submitted;
1008 int noops_handled;
1009 int error_bitmask;
74c68741
SS
1010};
1011
7f84eef0
SS
1012/* For testing purposes */
1013#define NUM_TEST_NOOPS 0
1014
74c68741
SS
1015/* convert between an HCD pointer and the corresponding EHCI_HCD */
1016static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1017{
1018 return (struct xhci_hcd *) (hcd->hcd_priv);
1019}
1020
1021static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1022{
1023 return container_of((void *) xhci, struct usb_hcd, hcd_priv);
1024}
1025
1026#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1027#define XHCI_DEBUG 1
1028#else
1029#define XHCI_DEBUG 0
1030#endif
1031
1032#define xhci_dbg(xhci, fmt, args...) \
1033 do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1034#define xhci_info(xhci, fmt, args...) \
1035 do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1036#define xhci_err(xhci, fmt, args...) \
1037 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1038#define xhci_warn(xhci, fmt, args...) \
1039 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1040
1041/* TODO: copied from ehci.h - can be refactored? */
1042/* xHCI spec says all registers are little endian */
1043static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
1044 __u32 __iomem *regs)
1045{
1046 return readl(regs);
1047}
1048static inline void xhci_writel(const struct xhci_hcd *xhci,
1049 const unsigned int val, __u32 __iomem *regs)
1050{
1051 if (!in_interrupt())
1052 xhci_dbg(xhci, "`MEM_WRITE_DWORD(3'b000, 32'h%0x, 32'h%0x, 4'hf);\n",
1053 (unsigned int) regs, val);
1054 writel(val, regs);
1055}
1056
66d4eadd
SS
1057/* xHCI debugging */
1058void xhci_print_ir_set(struct xhci_hcd *xhci, struct intr_reg *ir_set, int set_num);
1059void xhci_print_registers(struct xhci_hcd *xhci);
0ebbab37
SS
1060void xhci_dbg_regs(struct xhci_hcd *xhci);
1061void xhci_print_run_regs(struct xhci_hcd *xhci);
d0e96f5a
SS
1062void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1063void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
7f84eef0 1064void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
0ebbab37
SS
1065void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1066void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1067void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
7f84eef0 1068void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
3ffbba95 1069void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_device_control *ctx, dma_addr_t dma, unsigned int last_ep);
66d4eadd
SS
1070
1071/* xHCI memory managment */
1072void xhci_mem_cleanup(struct xhci_hcd *xhci);
1073int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
3ffbba95
SS
1074void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1075int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1076int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
d0e96f5a 1077unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
66d4eadd
SS
1078
1079#ifdef CONFIG_PCI
1080/* xHCI PCI glue */
1081int xhci_register_pci(void);
1082void xhci_unregister_pci(void);
1083#endif
1084
1085/* xHCI host controller glue */
1086int xhci_halt(struct xhci_hcd *xhci);
1087int xhci_reset(struct xhci_hcd *xhci);
1088int xhci_init(struct usb_hcd *hcd);
1089int xhci_run(struct usb_hcd *hcd);
1090void xhci_stop(struct usb_hcd *hcd);
1091void xhci_shutdown(struct usb_hcd *hcd);
1092int xhci_get_frame(struct usb_hcd *hcd);
7f84eef0 1093irqreturn_t xhci_irq(struct usb_hcd *hcd);
3ffbba95
SS
1094int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1095void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
1096int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
d0e96f5a
SS
1097int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1098int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
7f84eef0
SS
1099
1100/* xHCI ring, segment, TRB, and TD functions */
1101dma_addr_t trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
1102void ring_cmd_db(struct xhci_hcd *xhci);
1103void *setup_one_noop(struct xhci_hcd *xhci);
1104void handle_event(struct xhci_hcd *xhci);
1105void set_hc_event_deq(struct xhci_hcd *xhci);
3ffbba95
SS
1106int queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
1107int queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr, u32 slot_id);
d0e96f5a 1108int queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb, int slot_id, unsigned int ep_index);
66d4eadd 1109
0f2a7930
SS
1110/* xHCI roothub code */
1111int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1112 char *buf, u16 wLength);
1113int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
1114
74c68741 1115#endif /* __LINUX_XHCI_HCD_H */