]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci.h
usb: host: xhci: combine event TRB completion debugging messages
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci.h
CommitLineData
45ba2154 1
74c68741
SS
2/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#ifndef __LINUX_XHCI_HCD_H
25#define __LINUX_XHCI_HCD_H
26
27#include <linux/usb.h>
7f84eef0 28#include <linux/timer.h>
8e595a5d 29#include <linux/kernel.h>
27729aad 30#include <linux/usb/hcd.h>
9cf5c095 31#include <linux/io-64-nonatomic-lo-hi.h>
5990e5dd 32
74c68741
SS
33/* Code sharing between pci-quirks and xhci hcd */
34#include "xhci-ext-caps.h"
c41136b0 35#include "pci-quirks.h"
74c68741
SS
36
37/* xHCI PCI Configuration Registers */
38#define XHCI_SBRN_OFFSET (0x60)
39
66d4eadd
SS
40/* Max number of USB devices for any host controller - limit in section 6.1 */
41#define MAX_HC_SLOTS 256
0f2a7930
SS
42/* Section 5.3.3 - MaxPorts */
43#define MAX_HC_PORTS 127
66d4eadd 44
74c68741
SS
45/*
46 * xHCI register interface.
47 * This corresponds to the eXtensible Host Controller Interface (xHCI)
48 * Revision 0.95 specification
74c68741
SS
49 */
50
51/**
52 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
53 * @hc_capbase: length of the capabilities register and HC version number
54 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
55 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
56 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
57 * @hcc_params: HCCPARAMS - Capability Parameters
58 * @db_off: DBOFF - Doorbell array offset
59 * @run_regs_off: RTSOFF - Runtime register space offset
04abb6de 60 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
74c68741
SS
61 */
62struct xhci_cap_regs {
28ccd296
ME
63 __le32 hc_capbase;
64 __le32 hcs_params1;
65 __le32 hcs_params2;
66 __le32 hcs_params3;
67 __le32 hcc_params;
68 __le32 db_off;
69 __le32 run_regs_off;
04abb6de 70 __le32 hcc_params2; /* xhci 1.1 */
74c68741 71 /* Reserved up to (CAPLENGTH - 0x1C) */
98441973 72};
74c68741
SS
73
74/* hc_capbase bitmasks */
75/* bits 7:0 - how long is the Capabilities register */
76#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
77/* bits 31:16 */
78#define HC_VERSION(p) (((p) >> 16) & 0xffff)
79
80/* HCSPARAMS1 - hcs_params1 - bitmasks */
81/* bits 0:7, Max Device Slots */
82#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
83#define HCS_SLOTS_MASK 0xff
84/* bits 8:18, Max Interrupters */
85#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
86/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
87#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
88
89/* HCSPARAMS2 - hcs_params2 - bitmasks */
90/* bits 0:3, frames or uframes that SW needs to queue transactions
91 * ahead of the HW to meet periodic deadlines */
92#define HCS_IST(p) (((p) >> 0) & 0xf)
93/* bits 4:7, max number of Event Ring segments */
94#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
6596a926 95/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
74c68741 96/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
6596a926
MN
97/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
98#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
74c68741
SS
99
100/* HCSPARAMS3 - hcs_params3 - bitmasks */
101/* bits 0:7, Max U1 to U0 latency for the roothub ports */
102#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103/* bits 16:31, Max U2 to U0 latency for the roothub ports */
104#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
105
106/* HCCPARAMS - hcc_params - bitmasks */
107/* true: HC can use 64-bit address pointers */
108#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109/* true: HC can do bandwidth negotiation */
110#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111/* true: HC uses 64-byte Device Context structures
112 * FIXME 64-byte context structures aren't supported yet.
113 */
114#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115/* true: HC has port power switches */
116#define HCC_PPC(p) ((p) & (1 << 3))
117/* true: HC has port indicators */
118#define HCS_INDICATOR(p) ((p) & (1 << 4))
119/* true: HC has Light HC Reset Capability */
120#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121/* true: HC supports latency tolerance messaging */
122#define HCC_LTC(p) ((p) & (1 << 6))
123/* true: no secondary Stream ID Support */
124#define HCC_NSS(p) ((p) & (1 << 7))
40a3b775
LB
125/* true: HC supports Stopped - Short Packet */
126#define HCC_SPC(p) ((p) & (1 << 9))
79b8094f
LB
127/* true: HC has Contiguous Frame ID Capability */
128#define HCC_CFC(p) ((p) & (1 << 11))
74c68741 129/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
8df75f42 130#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
74c68741
SS
131/* Extended Capabilities pointer from PCI base - section 5.3.6 */
132#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
133
134/* db_off bitmask - bits 0:1 reserved */
135#define DBOFF_MASK (~0x3)
136
137/* run_regs_off bitmask - bits 0:4 reserved */
138#define RTSOFF_MASK (~0x1f)
139
04abb6de
LB
140/* HCCPARAMS2 - hcc_params2 - bitmasks */
141/* true: HC supports U3 entry Capability */
142#define HCC2_U3C(p) ((p) & (1 << 0))
143/* true: HC supports Configure endpoint command Max exit latency too large */
144#define HCC2_CMC(p) ((p) & (1 << 1))
145/* true: HC supports Force Save context Capability */
146#define HCC2_FSC(p) ((p) & (1 << 2))
147/* true: HC supports Compliance Transition Capability */
148#define HCC2_CTC(p) ((p) & (1 << 3))
149/* true: HC support Large ESIT payload Capability > 48k */
150#define HCC2_LEC(p) ((p) & (1 << 4))
151/* true: HC support Configuration Information Capability */
152#define HCC2_CIC(p) ((p) & (1 << 5))
153/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
154#define HCC2_ETC(p) ((p) & (1 << 6))
74c68741
SS
155
156/* Number of registers per port */
157#define NUM_PORT_REGS 4
158
b6e76371
MN
159#define PORTSC 0
160#define PORTPMSC 1
161#define PORTLI 2
162#define PORTHLPMC 3
163
74c68741
SS
164/**
165 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
166 * @command: USBCMD - xHC command register
167 * @status: USBSTS - xHC status register
168 * @page_size: This indicates the page size that the host controller
169 * supports. If bit n is set, the HC supports a page size
170 * of 2^(n+12), up to a 128MB page size.
171 * 4K is the minimum page size.
172 * @cmd_ring: CRP - 64-bit Command Ring Pointer
173 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
174 * @config_reg: CONFIG - Configure Register
175 * @port_status_base: PORTSCn - base address for Port Status and Control
176 * Each port has a Port Status and Control register,
177 * followed by a Port Power Management Status and Control
178 * register, a Port Link Info register, and a reserved
179 * register.
180 * @port_power_base: PORTPMSCn - base address for
181 * Port Power Management Status and Control
182 * @port_link_base: PORTLIn - base address for Port Link Info (current
183 * Link PM state and control) for USB 2.1 and USB 3.0
184 * devices.
185 */
186struct xhci_op_regs {
28ccd296
ME
187 __le32 command;
188 __le32 status;
189 __le32 page_size;
190 __le32 reserved1;
191 __le32 reserved2;
192 __le32 dev_notification;
193 __le64 cmd_ring;
74c68741 194 /* rsvd: offset 0x20-2F */
28ccd296
ME
195 __le32 reserved3[4];
196 __le64 dcbaa_ptr;
197 __le32 config_reg;
74c68741 198 /* rsvd: offset 0x3C-3FF */
28ccd296 199 __le32 reserved4[241];
74c68741 200 /* port 1 registers, which serve as a base address for other ports */
28ccd296
ME
201 __le32 port_status_base;
202 __le32 port_power_base;
203 __le32 port_link_base;
204 __le32 reserved5;
74c68741 205 /* registers for ports 2-255 */
28ccd296 206 __le32 reserved6[NUM_PORT_REGS*254];
98441973 207};
74c68741
SS
208
209/* USBCMD - USB command - command bitmasks */
210/* start/stop HC execution - do not write unless HC is halted*/
211#define CMD_RUN XHCI_CMD_RUN
212/* Reset HC - resets internal HC state machine and all registers (except
213 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
214 * The xHCI driver must reinitialize the xHC after setting this bit.
215 */
216#define CMD_RESET (1 << 1)
217/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
218#define CMD_EIE XHCI_CMD_EIE
219/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
220#define CMD_HSEIE XHCI_CMD_HSEIE
221/* bits 4:6 are reserved (and should be preserved on writes). */
222/* light reset (port status stays unchanged) - reset completed when this is 0 */
223#define CMD_LRESET (1 << 7)
5535b1d5 224/* host controller save/restore state. */
74c68741
SS
225#define CMD_CSS (1 << 8)
226#define CMD_CRS (1 << 9)
227/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
228#define CMD_EWE XHCI_CMD_EWE
229/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
230 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
231 * '0' means the xHC can power it off if all ports are in the disconnect,
232 * disabled, or powered-off state.
233 */
234#define CMD_PM_INDEX (1 << 11)
2f6d3b65
MN
235/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
236#define CMD_ETE (1 << 14)
237/* bits 15:31 are reserved (and should be preserved on writes). */
74c68741 238
4e833c0b 239/* IMAN - Interrupt Management Register */
f8264340
DT
240#define IMAN_IE (1 << 1)
241#define IMAN_IP (1 << 0)
4e833c0b 242
74c68741
SS
243/* USBSTS - USB status - status bitmasks */
244/* HC not running - set to 1 when run/stop bit is cleared. */
245#define STS_HALT XHCI_STS_HALT
246/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
247#define STS_FATAL (1 << 2)
248/* event interrupt - clear this prior to clearing any IP flags in IR set*/
249#define STS_EINT (1 << 3)
250/* port change detect */
251#define STS_PORT (1 << 4)
252/* bits 5:7 reserved and zeroed */
253/* save state status - '1' means xHC is saving state */
254#define STS_SAVE (1 << 8)
255/* restore state status - '1' means xHC is restoring state */
256#define STS_RESTORE (1 << 9)
257/* true: save or restore error */
258#define STS_SRE (1 << 10)
259/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
260#define STS_CNR XHCI_STS_CNR
261/* true: internal Host Controller Error - SW needs to reset and reinitialize */
262#define STS_HCE (1 << 12)
263/* bits 13:31 reserved and should be preserved */
264
265/*
266 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
267 * Generate a device notification event when the HC sees a transaction with a
268 * notification type that matches a bit set in this bit field.
269 */
270#define DEV_NOTE_MASK (0xffff)
5a6c2f3f 271#define ENABLE_DEV_NOTE(x) (1 << (x))
74c68741
SS
272/* Most of the device notification types should only be used for debug.
273 * SW does need to pay attention to function wake notifications.
274 */
275#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
276
0ebbab37
SS
277/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
278/* bit 0 is the command ring cycle state */
279/* stop ring operation after completion of the currently executing command */
280#define CMD_RING_PAUSE (1 << 1)
281/* stop ring immediately - abort the currently executing command */
282#define CMD_RING_ABORT (1 << 2)
283/* true: command ring is running */
284#define CMD_RING_RUNNING (1 << 3)
285/* bits 4:5 reserved and should be preserved */
286/* Command Ring pointer - bit mask for the lower 32 bits. */
8e595a5d 287#define CMD_RING_RSVD_BITS (0x3f)
0ebbab37 288
74c68741
SS
289/* CONFIG - Configure Register - config_reg bitmasks */
290/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
291#define MAX_DEVS(p) ((p) & 0xff)
04abb6de
LB
292/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
293#define CONFIG_U3E (1 << 8)
294/* bit 9: Configuration Information Enable, xhci 1.1 */
295#define CONFIG_CIE (1 << 9)
296/* bits 10:31 - reserved and should be preserved */
74c68741
SS
297
298/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
299/* true: device connected */
300#define PORT_CONNECT (1 << 0)
301/* true: port enabled */
302#define PORT_PE (1 << 1)
303/* bit 2 reserved and zeroed */
304/* true: port has an over-current condition */
305#define PORT_OC (1 << 3)
306/* true: port reset signaling asserted */
307#define PORT_RESET (1 << 4)
308/* Port Link State - bits 5:8
309 * A read gives the current link PM state of the port,
310 * a write with Link State Write Strobe set sets the link state.
311 */
be88fe4f
AX
312#define PORT_PLS_MASK (0xf << 5)
313#define XDEV_U0 (0x0 << 5)
9574323c 314#define XDEV_U2 (0x2 << 5)
be88fe4f 315#define XDEV_U3 (0x3 << 5)
fac4271d 316#define XDEV_INACTIVE (0x6 << 5)
346e9973
MN
317#define XDEV_POLLING (0x7 << 5)
318#define XDEV_COMP_MODE (0xa << 5)
be88fe4f 319#define XDEV_RESUME (0xf << 5)
74c68741
SS
320/* true: port has power (see HCC_PPC) */
321#define PORT_POWER (1 << 9)
322/* bits 10:13 indicate device speed:
323 * 0 - undefined speed - port hasn't be initialized by a reset yet
324 * 1 - full speed
325 * 2 - low speed
326 * 3 - high speed
327 * 4 - super speed
328 * 5-15 reserved
329 */
3ffbba95
SS
330#define DEV_SPEED_MASK (0xf << 10)
331#define XDEV_FS (0x1 << 10)
332#define XDEV_LS (0x2 << 10)
333#define XDEV_HS (0x3 << 10)
334#define XDEV_SS (0x4 << 10)
2338b9e4 335#define XDEV_SSP (0x5 << 10)
74c68741 336#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
3ffbba95
SS
337#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
338#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
339#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
340#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
2338b9e4
MN
341#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
342#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
395f5409 343#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
2338b9e4 344
3ffbba95
SS
345/* Bits 20:23 in the Slot Context are the speed for the device */
346#define SLOT_SPEED_FS (XDEV_FS << 10)
347#define SLOT_SPEED_LS (XDEV_LS << 10)
348#define SLOT_SPEED_HS (XDEV_HS << 10)
349#define SLOT_SPEED_SS (XDEV_SS << 10)
d7854041 350#define SLOT_SPEED_SSP (XDEV_SSP << 10)
74c68741
SS
351/* Port Indicator Control */
352#define PORT_LED_OFF (0 << 14)
353#define PORT_LED_AMBER (1 << 14)
354#define PORT_LED_GREEN (2 << 14)
355#define PORT_LED_MASK (3 << 14)
356/* Port Link State Write Strobe - set this when changing link state */
357#define PORT_LINK_STROBE (1 << 16)
358/* true: connect status change */
359#define PORT_CSC (1 << 17)
360/* true: port enable change */
361#define PORT_PEC (1 << 18)
362/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
363 * into an enabled state, and the device into the default state. A "warm" reset
364 * also resets the link, forcing the device through the link training sequence.
365 * SW can also look at the Port Reset register to see when warm reset is done.
366 */
367#define PORT_WRC (1 << 19)
368/* true: over-current change */
369#define PORT_OCC (1 << 20)
370/* true: reset change - 1 to 0 transition of PORT_RESET */
371#define PORT_RC (1 << 21)
372/* port link status change - set on some port link state transitions:
373 * Transition Reason
374 * ------------------------------------------------------------------------------
375 * - U3 to Resume Wakeup signaling from a device
376 * - Resume to Recovery to U0 USB 3.0 device resume
377 * - Resume to U0 USB 2.0 device resume
378 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
379 * - U3 to U0 Software resume of USB 2.0 device complete
380 * - U2 to U0 L1 resume of USB 2.1 device complete
381 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
382 * - U0 to disabled L1 entry error with USB 2.1 device
383 * - Any state to inactive Error on USB 3.0 port
384 */
385#define PORT_PLC (1 << 22)
386/* port configure error change - port failed to configure its link partner */
387#define PORT_CEC (1 << 23)
8bea2bd3
SL
388/* Cold Attach Status - xHC can set this bit to report device attached during
389 * Sx state. Warm port reset should be perfomed to clear this bit and move port
390 * to connected state.
391 */
392#define PORT_CAS (1 << 24)
74c68741
SS
393/* wake on connect (enable) */
394#define PORT_WKCONN_E (1 << 25)
395/* wake on disconnect (enable) */
396#define PORT_WKDISC_E (1 << 26)
397/* wake on over-current (enable) */
398#define PORT_WKOC_E (1 << 27)
399/* bits 28:29 reserved */
e1fd1dc8 400/* true: device is non-removable - for USB 3.0 roothub emulation */
74c68741
SS
401#define PORT_DEV_REMOVE (1 << 30)
402/* Initiate a warm port reset - complete when PORT_WRC is '1' */
403#define PORT_WR (1 << 31)
404
22e04870
DC
405/* We mark duplicate entries with -1 */
406#define DUPLICATE_ENTRY ((u8)(-1))
407
74c68741
SS
408/* Port Power Management Status and Control - port_power_base bitmasks */
409/* Inactivity timer value for transitions into U1, in microseconds.
410 * Timeout can be up to 127us. 0xFF means an infinite timeout.
411 */
412#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
797b0ca5 413#define PORT_U1_TIMEOUT_MASK 0xff
74c68741
SS
414/* Inactivity timer value for transitions into U2 */
415#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
797b0ca5 416#define PORT_U2_TIMEOUT_MASK (0xff << 8)
74c68741
SS
417/* Bits 24:31 for port testing */
418
9777e3ce 419/* USB2 Protocol PORTSPMSC */
9574323c
AX
420#define PORT_L1S_MASK 7
421#define PORT_L1S_SUCCESS 1
422#define PORT_RWE (1 << 3)
423#define PORT_HIRD(p) (((p) & 0xf) << 4)
65580b43 424#define PORT_HIRD_MASK (0xf << 4)
58e21f73 425#define PORT_L1DS_MASK (0xff << 8)
9574323c 426#define PORT_L1DS(p) (((p) & 0xff) << 8)
65580b43 427#define PORT_HLE (1 << 16)
74c68741 428
395f5409
MN
429/* USB3 Protocol PORTLI Port Link Information */
430#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
431#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
a558ccdc
MN
432
433/* USB2 Protocol PORTHLPMC */
434#define PORT_HIRDM(p)((p) & 3)
435#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
436#define PORT_BESLD(p)(((p) & 0xf) << 10)
437
438/* use 512 microseconds as USB2 LPM L1 default timeout. */
439#define XHCI_L1_TIMEOUT 512
440
441/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
442 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
443 * by other operating systems.
444 *
445 * XHCI 1.0 errata 8/14/12 Table 13 notes:
446 * "Software should choose xHC BESL/BESLD field values that do not violate a
447 * device's resume latency requirements,
448 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
449 * or not program values < '4' if BLC = '0' and a BESL device is attached.
450 */
451#define XHCI_DEFAULT_BESL 4
452
74c68741 453/**
98441973 454 * struct xhci_intr_reg - Interrupt Register Set
74c68741
SS
455 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
456 * interrupts and check for pending interrupts.
457 * @irq_control: IMOD - Interrupt Moderation Register.
458 * Used to throttle interrupts.
459 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
460 * @erst_base: ERST base address.
461 * @erst_dequeue: Event ring dequeue pointer.
462 *
463 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
464 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
465 * multiple segments of the same size. The HC places events on the ring and
466 * "updates the Cycle bit in the TRBs to indicate to software the current
467 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
468 * updates the dequeue pointer.
469 */
98441973 470struct xhci_intr_reg {
28ccd296
ME
471 __le32 irq_pending;
472 __le32 irq_control;
473 __le32 erst_size;
474 __le32 rsvd;
475 __le64 erst_base;
476 __le64 erst_dequeue;
98441973 477};
74c68741 478
66d4eadd 479/* irq_pending bitmasks */
74c68741 480#define ER_IRQ_PENDING(p) ((p) & 0x1)
66d4eadd 481/* bits 2:31 need to be preserved */
7f84eef0 482/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
66d4eadd
SS
483#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
484#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
485#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
486
487/* irq_control bitmasks */
488/* Minimum interval between interrupts (in 250ns intervals). The interval
489 * between interrupts will be longer if there are no events on the event ring.
490 * Default is 4000 (1 ms).
491 */
492#define ER_IRQ_INTERVAL_MASK (0xffff)
493/* Counter used to count down the time to the next interrupt - HW use only */
494#define ER_IRQ_COUNTER_MASK (0xffff << 16)
495
496/* erst_size bitmasks */
74c68741 497/* Preserve bits 16:31 of erst_size */
66d4eadd
SS
498#define ERST_SIZE_MASK (0xffff << 16)
499
500/* erst_dequeue bitmasks */
501/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
502 * where the current dequeue pointer lies. This is an optional HW hint.
503 */
504#define ERST_DESI_MASK (0x7)
505/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
506 * a work queue (or delayed service routine)?
507 */
508#define ERST_EHB (1 << 3)
0ebbab37 509#define ERST_PTR_MASK (0xf)
74c68741
SS
510
511/**
512 * struct xhci_run_regs
513 * @microframe_index:
514 * MFINDEX - current microframe number
515 *
516 * Section 5.5 Host Controller Runtime Registers:
517 * "Software should read and write these registers using only Dword (32 bit)
518 * or larger accesses"
519 */
520struct xhci_run_regs {
28ccd296
ME
521 __le32 microframe_index;
522 __le32 rsvd[7];
98441973
SS
523 struct xhci_intr_reg ir_set[128];
524};
74c68741 525
0ebbab37
SS
526/**
527 * struct doorbell_array
528 *
50d64676
MW
529 * Bits 0 - 7: Endpoint target
530 * Bits 8 - 15: RsvdZ
531 * Bits 16 - 31: Stream ID
532 *
0ebbab37
SS
533 * Section 5.6
534 */
535struct xhci_doorbell_array {
28ccd296 536 __le32 doorbell[256];
98441973 537};
0ebbab37 538
50d64676
MW
539#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
540#define DB_VALUE_HOST 0x00000000
0ebbab37 541
da6699ce
SS
542/**
543 * struct xhci_protocol_caps
544 * @revision: major revision, minor revision, capability ID,
545 * and next capability pointer.
546 * @name_string: Four ASCII characters to say which spec this xHC
547 * follows, typically "USB ".
548 * @port_info: Port offset, count, and protocol-defined information.
549 */
550struct xhci_protocol_caps {
551 u32 revision;
552 u32 name_string;
553 u32 port_info;
554};
555
556#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
47189098
MN
557#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
558#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
da6699ce
SS
559#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
560#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
561
47189098
MN
562#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
563#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
564#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
565#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
566#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
567#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
568
569#define PLT_MASK (0x03 << 6)
570#define PLT_SYM (0x00 << 6)
571#define PLT_ASYM_RX (0x02 << 6)
572#define PLT_ASYM_TX (0x03 << 6)
573
d115b048
JY
574/**
575 * struct xhci_container_ctx
576 * @type: Type of context. Used to calculated offsets to contained contexts.
577 * @size: Size of the context data
578 * @bytes: The raw context data given to HW
579 * @dma: dma address of the bytes
580 *
581 * Represents either a Device or Input context. Holds a pointer to the raw
582 * memory used for the context (bytes) and dma address of it (dma).
583 */
584struct xhci_container_ctx {
585 unsigned type;
586#define XHCI_CTX_TYPE_DEVICE 0x1
587#define XHCI_CTX_TYPE_INPUT 0x2
588
589 int size;
590
591 u8 *bytes;
592 dma_addr_t dma;
593};
594
a74588f9
SS
595/**
596 * struct xhci_slot_ctx
597 * @dev_info: Route string, device speed, hub info, and last valid endpoint
598 * @dev_info2: Max exit latency for device number, root hub port number
599 * @tt_info: tt_info is used to construct split transaction tokens
600 * @dev_state: slot state and device address
601 *
602 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
603 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
604 * reserved at the end of the slot context for HC internal use.
605 */
606struct xhci_slot_ctx {
28ccd296
ME
607 __le32 dev_info;
608 __le32 dev_info2;
609 __le32 tt_info;
610 __le32 dev_state;
a74588f9 611 /* offset 0x10 to 0x1f reserved for HC internal use */
28ccd296 612 __le32 reserved[4];
98441973 613};
a74588f9
SS
614
615/* dev_info bitmasks */
616/* Route String - 0:19 */
617#define ROUTE_STRING_MASK (0xfffff)
618/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
619#define DEV_SPEED (0xf << 20)
620/* bit 24 reserved */
621/* Is this LS/FS device connected through a HS hub? - bit 25 */
622#define DEV_MTT (0x1 << 25)
623/* Set if the device is a hub - bit 26 */
624#define DEV_HUB (0x1 << 26)
625/* Index of the last valid endpoint context in this device context - 27:31 */
3ffbba95
SS
626#define LAST_CTX_MASK (0x1f << 27)
627#define LAST_CTX(p) ((p) << 27)
628#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
3ffbba95
SS
629#define SLOT_FLAG (1 << 0)
630#define EP0_FLAG (1 << 1)
a74588f9
SS
631
632/* dev_info2 bitmasks */
633/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
634#define MAX_EXIT (0xffff)
635/* Root hub port number that is needed to access the USB device */
3ffbba95 636#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
be88fe4f 637#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
ac1c1b7f
SS
638/* Maximum number of ports under a hub device */
639#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
a74588f9
SS
640
641/* tt_info bitmasks */
642/*
643 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
644 * The Slot ID of the hub that isolates the high speed signaling from
645 * this low or full-speed device. '0' if attached to root hub port.
646 */
647#define TT_SLOT (0xff)
648/*
649 * The number of the downstream facing port of the high-speed hub
650 * '0' if the device is not low or full speed.
651 */
652#define TT_PORT (0xff << 8)
ac1c1b7f 653#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
a74588f9
SS
654
655/* dev_state bitmasks */
656/* USB device address - assigned by the HC */
3ffbba95 657#define DEV_ADDR_MASK (0xff)
a74588f9
SS
658/* bits 8:26 reserved */
659/* Slot state */
660#define SLOT_STATE (0x1f << 27)
ae636747 661#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
a74588f9 662
e2b02177
ML
663#define SLOT_STATE_DISABLED 0
664#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
665#define SLOT_STATE_DEFAULT 1
666#define SLOT_STATE_ADDRESSED 2
667#define SLOT_STATE_CONFIGURED 3
a74588f9
SS
668
669/**
670 * struct xhci_ep_ctx
671 * @ep_info: endpoint state, streams, mult, and interval information.
672 * @ep_info2: information on endpoint type, max packet size, max burst size,
673 * error count, and whether the HC will force an event for all
674 * transactions.
3ffbba95
SS
675 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
676 * defines one stream, this points to the endpoint transfer ring.
677 * Otherwise, it points to a stream context array, which has a
678 * ring pointer for each flow.
679 * @tx_info:
680 * Average TRB lengths for the endpoint ring and
681 * max payload within an Endpoint Service Interval Time (ESIT).
a74588f9
SS
682 *
683 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
684 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
685 * reserved at the end of the endpoint context for HC internal use.
686 */
687struct xhci_ep_ctx {
28ccd296
ME
688 __le32 ep_info;
689 __le32 ep_info2;
690 __le64 deq;
691 __le32 tx_info;
a74588f9 692 /* offset 0x14 - 0x1f reserved for HC internal use */
28ccd296 693 __le32 reserved[3];
98441973 694};
a74588f9
SS
695
696/* ep_info bitmasks */
697/*
698 * Endpoint State - bits 0:2
699 * 0 - disabled
700 * 1 - running
701 * 2 - halted due to halt condition - ok to manipulate endpoint ring
702 * 3 - stopped
703 * 4 - TRB error
704 * 5-7 - reserved
705 */
d0e96f5a
SS
706#define EP_STATE_MASK (0xf)
707#define EP_STATE_DISABLED 0
708#define EP_STATE_RUNNING 1
709#define EP_STATE_HALTED 2
710#define EP_STATE_STOPPED 3
711#define EP_STATE_ERROR 4
5071e6b2
MN
712#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
713
a74588f9 714/* Mult - Max number of burtst within an interval, in EP companion desc. */
5a6c2f3f 715#define EP_MULT(p) (((p) & 0x3) << 8)
9af5d71d 716#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
a74588f9
SS
717/* bits 10:14 are Max Primary Streams */
718/* bit 15 is Linear Stream Array */
719/* Interval - period between requests to an endpoint - 125u increments. */
5a6c2f3f 720#define EP_INTERVAL(p) (((p) & 0xff) << 16)
624defa1 721#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
9af5d71d 722#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
8df75f42
SS
723#define EP_MAXPSTREAMS_MASK (0x1f << 10)
724#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
725/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
726#define EP_HAS_LSA (1 << 15)
a74588f9
SS
727
728/* ep_info2 bitmasks */
729/*
730 * Force Event - generate transfer events for all TRBs for this endpoint
731 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
732 */
733#define FORCE_EVENT (0x1)
734#define ERROR_COUNT(p) (((p) & 0x3) << 1)
82d1009f 735#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
a74588f9
SS
736#define EP_TYPE(p) ((p) << 3)
737#define ISOC_OUT_EP 1
738#define BULK_OUT_EP 2
739#define INT_OUT_EP 3
740#define CTRL_EP 4
741#define ISOC_IN_EP 5
742#define BULK_IN_EP 6
743#define INT_IN_EP 7
744/* bit 6 reserved */
745/* bit 7 is Host Initiate Disable - for disabling stream selection */
746#define MAX_BURST(p) (((p)&0xff) << 8)
9af5d71d 747#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
a74588f9 748#define MAX_PACKET(p) (((p)&0xffff) << 16)
2d3f1fac
SS
749#define MAX_PACKET_MASK (0xffff << 16)
750#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
a74588f9 751
9238f25d 752/* tx_info bitmasks */
def4e6f7
MN
753#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
754#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
8ef8a9f5 755#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
9af5d71d 756#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
9238f25d 757
bf161e85
SS
758/* deq bitmasks */
759#define EP_CTX_CYCLE_MASK (1 << 0)
9aad95e2 760#define SCTX_DEQ_MASK (~0xfL)
bf161e85 761
a74588f9
SS
762
763/**
d115b048
JY
764 * struct xhci_input_control_context
765 * Input control context; see section 6.2.5.
a74588f9
SS
766 *
767 * @drop_context: set the bit of the endpoint context you want to disable
768 * @add_context: set the bit of the endpoint context you want to enable
769 */
d115b048 770struct xhci_input_control_ctx {
28ccd296
ME
771 __le32 drop_flags;
772 __le32 add_flags;
773 __le32 rsvd2[6];
98441973 774};
a74588f9 775
9af5d71d
SS
776#define EP_IS_ADDED(ctrl_ctx, i) \
777 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
778#define EP_IS_DROPPED(ctrl_ctx, i) \
779 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
780
913a8a34
SS
781/* Represents everything that is needed to issue a command on the command ring.
782 * It's useful to pre-allocate these for commands that cannot fail due to
783 * out-of-memory errors, like freeing streams.
784 */
785struct xhci_command {
786 /* Input context for changing device state */
787 struct xhci_container_ctx *in_ctx;
788 u32 status;
c2d3d49b 789 int slot_id;
913a8a34
SS
790 /* If completion is null, no one is waiting on this command
791 * and the structure can be freed after the command completes.
792 */
793 struct completion *completion;
794 union xhci_trb *command_trb;
795 struct list_head cmd_list;
796};
797
a74588f9
SS
798/* drop context bitmasks */
799#define DROP_EP(x) (0x1 << x)
800/* add context bitmasks */
801#define ADD_EP(x) (0x1 << x)
802
8df75f42
SS
803struct xhci_stream_ctx {
804 /* 64-bit stream ring address, cycle state, and stream type */
28ccd296 805 __le64 stream_ring;
8df75f42 806 /* offset 0x14 - 0x1f reserved for HC internal use */
28ccd296 807 __le32 reserved[2];
8df75f42
SS
808};
809
810/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
63a67a72 811#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
8df75f42
SS
812/* Secondary stream array type, dequeue pointer is to a transfer ring */
813#define SCT_SEC_TR 0
814/* Primary stream array type, dequeue pointer is to a transfer ring */
815#define SCT_PRI_TR 1
816/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
817#define SCT_SSA_8 2
818#define SCT_SSA_16 3
819#define SCT_SSA_32 4
820#define SCT_SSA_64 5
821#define SCT_SSA_128 6
822#define SCT_SSA_256 7
823
824/* Assume no secondary streams for now */
825struct xhci_stream_info {
826 struct xhci_ring **stream_rings;
827 /* Number of streams, including stream 0 (which drivers can't use) */
828 unsigned int num_streams;
829 /* The stream context array may be bigger than
830 * the number of streams the driver asked for
831 */
832 struct xhci_stream_ctx *stream_ctx_array;
833 unsigned int num_stream_ctxs;
834 dma_addr_t ctx_array_dma;
835 /* For mapping physical TRB addresses to segments in stream rings */
836 struct radix_tree_root trb_address_map;
837 struct xhci_command *free_streams_command;
838};
839
840#define SMALL_STREAM_ARRAY_SIZE 256
841#define MEDIUM_STREAM_ARRAY_SIZE 1024
842
9af5d71d
SS
843/* Some Intel xHCI host controllers need software to keep track of the bus
844 * bandwidth. Keep track of endpoint info here. Each root port is allocated
845 * the full bus bandwidth. We must also treat TTs (including each port under a
846 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
847 * (DMI) also limits the total bandwidth (across all domains) that can be used.
848 */
849struct xhci_bw_info {
170c0263 850 /* ep_interval is zero-based */
9af5d71d 851 unsigned int ep_interval;
170c0263 852 /* mult and num_packets are one-based */
9af5d71d
SS
853 unsigned int mult;
854 unsigned int num_packets;
855 unsigned int max_packet_size;
856 unsigned int max_esit_payload;
857 unsigned int type;
858};
859
c29eea62
SS
860/* "Block" sizes in bytes the hardware uses for different device speeds.
861 * The logic in this part of the hardware limits the number of bits the hardware
862 * can use, so must represent bandwidth in a less precise manner to mimic what
863 * the scheduler hardware computes.
864 */
865#define FS_BLOCK 1
866#define HS_BLOCK 4
867#define SS_BLOCK 16
868#define DMI_BLOCK 32
869
870/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
871 * with each byte transferred. SuperSpeed devices have an initial overhead to
872 * set up bursts. These are in blocks, see above. LS overhead has already been
873 * translated into FS blocks.
874 */
875#define DMI_OVERHEAD 8
876#define DMI_OVERHEAD_BURST 4
877#define SS_OVERHEAD 8
878#define SS_OVERHEAD_BURST 32
879#define HS_OVERHEAD 26
880#define FS_OVERHEAD 20
881#define LS_OVERHEAD 128
882/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
883 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
884 * of overhead associated with split transfers crossing microframe boundaries.
885 * 31 blocks is pure protocol overhead.
886 */
887#define TT_HS_OVERHEAD (31 + 94)
888#define TT_DMI_OVERHEAD (25 + 12)
889
890/* Bandwidth limits in blocks */
891#define FS_BW_LIMIT 1285
892#define TT_BW_LIMIT 1320
893#define HS_BW_LIMIT 1607
894#define SS_BW_LIMIT_IN 3906
895#define DMI_BW_LIMIT_IN 3906
896#define SS_BW_LIMIT_OUT 3906
897#define DMI_BW_LIMIT_OUT 3906
898
899/* Percentage of bus bandwidth reserved for non-periodic transfers */
900#define FS_BW_RESERVED 10
901#define HS_BW_RESERVED 20
2b698999 902#define SS_BW_RESERVED 10
c29eea62 903
63a0d9ab
SS
904struct xhci_virt_ep {
905 struct xhci_ring *ring;
8df75f42
SS
906 /* Related to endpoints that are configured to use stream IDs only */
907 struct xhci_stream_info *stream_info;
63a0d9ab
SS
908 /* Temporary storage in case the configure endpoint command fails and we
909 * have to restore the device state to the previous state
910 */
911 struct xhci_ring *new_ring;
912 unsigned int ep_state;
913#define SET_DEQ_PENDING (1 << 0)
678539cf 914#define EP_HALTED (1 << 1) /* For stall handling */
9983a5fc 915#define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
8df75f42
SS
916/* Transitioning the endpoint to using streams, don't enqueue URBs */
917#define EP_GETTING_STREAMS (1 << 3)
918#define EP_HAS_STREAMS (1 << 4)
919/* Transitioning the endpoint to not using streams, don't enqueue URBs */
920#define EP_GETTING_NO_STREAMS (1 << 5)
63a0d9ab
SS
921 /* ---- Related to URB cancellation ---- */
922 struct list_head cancelled_td_list;
63a0d9ab 923 struct xhci_td *stopped_td;
e9df17eb 924 unsigned int stopped_stream;
6f5165cf
SS
925 /* Watchdog timer for stop endpoint command to cancel URBs */
926 struct timer_list stop_cmd_timer;
6f5165cf 927 struct xhci_hcd *xhci;
bf161e85
SS
928 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
929 * command. We'll need to update the ring's dequeue segment and dequeue
930 * pointer after the command completes.
931 */
932 struct xhci_segment *queued_deq_seg;
933 union xhci_trb *queued_deq_ptr;
d18240db
AX
934 /*
935 * Sometimes the xHC can not process isochronous endpoint ring quickly
936 * enough, and it will miss some isoc tds on the ring and generate
937 * a Missed Service Error Event.
938 * Set skip flag when receive a Missed Service Error Event and
939 * process the missed tds on the endpoint ring.
940 */
941 bool skip;
2e27980e 942 /* Bandwidth checking storage */
9af5d71d 943 struct xhci_bw_info bw_info;
2e27980e 944 struct list_head bw_endpoint_list;
79b8094f
LB
945 /* Isoch Frame ID checking storage */
946 int next_frame_id;
2f6d3b65
MN
947 /* Use new Isoch TRB layout needed for extended TBC support */
948 bool use_extended_tbc;
63a0d9ab
SS
949};
950
839c817c
SS
951enum xhci_overhead_type {
952 LS_OVERHEAD_TYPE = 0,
953 FS_OVERHEAD_TYPE,
954 HS_OVERHEAD_TYPE,
955};
956
957struct xhci_interval_bw {
958 unsigned int num_packets;
2e27980e
SS
959 /* Sorted by max packet size.
960 * Head of the list is the greatest max packet size.
961 */
962 struct list_head endpoints;
839c817c
SS
963 /* How many endpoints of each speed are present. */
964 unsigned int overhead[3];
965};
966
967#define XHCI_MAX_INTERVAL 16
968
969struct xhci_interval_bw_table {
970 unsigned int interval0_esit_payload;
971 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
c29eea62
SS
972 /* Includes reserved bandwidth for async endpoints */
973 unsigned int bw_used;
2b698999
SS
974 unsigned int ss_bw_in;
975 unsigned int ss_bw_out;
839c817c
SS
976};
977
978
3ffbba95 979struct xhci_virt_device {
64927730 980 struct usb_device *udev;
3ffbba95
SS
981 /*
982 * Commands to the hardware are passed an "input context" that
983 * tells the hardware what to change in its data structures.
984 * The hardware will return changes in an "output context" that
985 * software must allocate for the hardware. We need to keep
986 * track of input and output contexts separately because
987 * these commands might fail and we don't trust the hardware.
988 */
d115b048 989 struct xhci_container_ctx *out_ctx;
3ffbba95 990 /* Used for addressing devices and configuration changes */
d115b048 991 struct xhci_container_ctx *in_ctx;
74f9fe21
SS
992 /* Rings saved to ensure old alt settings can be re-instated */
993 struct xhci_ring **ring_cache;
994 int num_rings_cached;
995#define XHCI_MAX_RINGS_CACHED 31
63a0d9ab 996 struct xhci_virt_ep eps[31];
fe30182c 997 u8 fake_port;
66381755 998 u8 real_port;
839c817c
SS
999 struct xhci_interval_bw_table *bw_table;
1000 struct xhci_tt_bw_info *tt_info;
3b3db026
SS
1001 /* The current max exit latency for the enabled USB3 link states. */
1002 u16 current_mel;
839c817c
SS
1003};
1004
1005/*
1006 * For each roothub, keep track of the bandwidth information for each periodic
1007 * interval.
1008 *
1009 * If a high speed hub is attached to the roothub, each TT associated with that
1010 * hub is a separate bandwidth domain. The interval information for the
1011 * endpoints on the devices under that TT will appear in the TT structure.
1012 */
1013struct xhci_root_port_bw_info {
1014 struct list_head tts;
1015 unsigned int num_active_tts;
1016 struct xhci_interval_bw_table bw_table;
1017};
1018
1019struct xhci_tt_bw_info {
1020 struct list_head tt_list;
1021 int slot_id;
1022 int ttport;
1023 struct xhci_interval_bw_table bw_table;
1024 int active_eps;
3ffbba95
SS
1025};
1026
1027
a74588f9
SS
1028/**
1029 * struct xhci_device_context_array
1030 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1031 */
1032struct xhci_device_context_array {
1033 /* 64-bit device addresses; we only write 32-bit addresses */
28ccd296 1034 __le64 dev_context_ptrs[MAX_HC_SLOTS];
a74588f9
SS
1035 /* private xHCD pointers */
1036 dma_addr_t dma;
98441973 1037};
a74588f9
SS
1038/* TODO: write function to set the 64-bit device DMA address */
1039/*
1040 * TODO: change this to be dynamically sized at HC mem init time since the HC
1041 * might not be able to handle the maximum number of devices possible.
1042 */
1043
1044
0ebbab37
SS
1045struct xhci_transfer_event {
1046 /* 64-bit buffer address, or immediate data */
28ccd296
ME
1047 __le64 buffer;
1048 __le32 transfer_len;
0ebbab37 1049 /* This field is interpreted differently based on the type of TRB */
28ccd296 1050 __le32 flags;
98441973 1051};
0ebbab37 1052
1c11a172
VG
1053/* Transfer event TRB length bit mask */
1054/* bits 0:23 */
1055#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1056
d0e96f5a
SS
1057/** Transfer Event bit fields **/
1058#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1059
0ebbab37
SS
1060/* Completion Code - only applicable for some types of TRBs */
1061#define COMP_CODE_MASK (0xff << 24)
1062#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
0b7c105a
FB
1063#define COMP_INVALID 0
1064#define COMP_SUCCESS 1
1065#define COMP_DATA_BUFFER_ERROR 2
1066#define COMP_BABBLE_DETECTED_ERROR 3
1067#define COMP_USB_TRANSACTION_ERROR 4
1068#define COMP_TRB_ERROR 5
1069#define COMP_STALL_ERROR 6
1070#define COMP_RESOURCE_ERROR 7
1071#define COMP_BANDWIDTH_ERROR 8
1072#define COMP_NO_SLOTS_AVAILABLE_ERROR 9
1073#define COMP_INVALID_STREAM_TYPE_ERROR 10
1074#define COMP_SLOT_NOT_ENABLED_ERROR 11
1075#define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
1076#define COMP_SHORT_PACKET 13
1077#define COMP_RING_UNDERRUN 14
1078#define COMP_RING_OVERRUN 15
1079#define COMP_VF_EVENT_RING_FULL_ERROR 16
1080#define COMP_PARAMETER_ERROR 17
1081#define COMP_BANDWIDTH_OVERRUN_ERROR 18
1082#define COMP_CONTEXT_STATE_ERROR 19
1083#define COMP_NO_PING_RESPONSE_ERROR 20
1084#define COMP_EVENT_RING_FULL_ERROR 21
1085#define COMP_INCOMPATIBLE_DEVICE_ERROR 22
1086#define COMP_MISSED_SERVICE_ERROR 23
1087#define COMP_COMMAND_RING_STOPPED 24
1088#define COMP_COMMAND_ABORTED 25
1089#define COMP_STOPPED 26
1090#define COMP_STOPPED_LENGTH_INVALID 27
1091#define COMP_STOPPED_SHORT_PACKET 28
1092#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
1093#define COMP_ISOCH_BUFFER_OVERRUN 31
1094#define COMP_EVENT_LOST_ERROR 32
1095#define COMP_UNDEFINED_ERROR 33
1096#define COMP_INVALID_STREAM_ID_ERROR 34
1097#define COMP_SECONDARY_BANDWIDTH_ERROR 35
1098#define COMP_SPLIT_TRANSACTION_ERROR 36
0ebbab37 1099
ed6d643b
FB
1100static inline const char *xhci_trb_comp_code_string(u8 status)
1101{
1102 switch (status) {
1103 case COMP_INVALID:
1104 return "Invalid";
1105 case COMP_SUCCESS:
1106 return "Success";
1107 case COMP_DATA_BUFFER_ERROR:
1108 return "Data Buffer Error";
1109 case COMP_BABBLE_DETECTED_ERROR:
1110 return "Babble Detected";
1111 case COMP_USB_TRANSACTION_ERROR:
1112 return "USB Transaction Error";
1113 case COMP_TRB_ERROR:
1114 return "TRB Error";
1115 case COMP_STALL_ERROR:
1116 return "Stall Error";
1117 case COMP_RESOURCE_ERROR:
1118 return "Resource Error";
1119 case COMP_BANDWIDTH_ERROR:
1120 return "Bandwidth Error";
1121 case COMP_NO_SLOTS_AVAILABLE_ERROR:
1122 return "No Slots Available Error";
1123 case COMP_INVALID_STREAM_TYPE_ERROR:
1124 return "Invalid Stream Type Error";
1125 case COMP_SLOT_NOT_ENABLED_ERROR:
1126 return "Slot Not Enabled Error";
1127 case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1128 return "Endpoint Not Enabled Error";
1129 case COMP_SHORT_PACKET:
1130 return "Short Packet";
1131 case COMP_RING_UNDERRUN:
1132 return "Ring Underrun";
1133 case COMP_RING_OVERRUN:
1134 return "Ring Overrun";
1135 case COMP_VF_EVENT_RING_FULL_ERROR:
1136 return "VF Event Ring Full Error";
1137 case COMP_PARAMETER_ERROR:
1138 return "Parameter Error";
1139 case COMP_BANDWIDTH_OVERRUN_ERROR:
1140 return "Bandwidth Overrun Error";
1141 case COMP_CONTEXT_STATE_ERROR:
1142 return "Context State Error";
1143 case COMP_NO_PING_RESPONSE_ERROR:
1144 return "No Ping Response Error";
1145 case COMP_EVENT_RING_FULL_ERROR:
1146 return "Event Ring Full Error";
1147 case COMP_INCOMPATIBLE_DEVICE_ERROR:
1148 return "Incompatible Device Error";
1149 case COMP_MISSED_SERVICE_ERROR:
1150 return "Missed Service Error";
1151 case COMP_COMMAND_RING_STOPPED:
1152 return "Command Ring Stopped";
1153 case COMP_COMMAND_ABORTED:
1154 return "Command Aborted";
1155 case COMP_STOPPED:
1156 return "Stopped";
1157 case COMP_STOPPED_LENGTH_INVALID:
1158 return "Stopped - Length Invalid";
1159 case COMP_STOPPED_SHORT_PACKET:
1160 return "Stopped - Short Packet";
1161 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1162 return "Max Exit Latency Too Large Error";
1163 case COMP_ISOCH_BUFFER_OVERRUN:
1164 return "Isoch Buffer Overrun";
1165 case COMP_EVENT_LOST_ERROR:
1166 return "Event Lost Error";
1167 case COMP_UNDEFINED_ERROR:
1168 return "Undefined Error";
1169 case COMP_INVALID_STREAM_ID_ERROR:
1170 return "Invalid Stream ID Error";
1171 case COMP_SECONDARY_BANDWIDTH_ERROR:
1172 return "Secondary Bandwidth Error";
1173 case COMP_SPLIT_TRANSACTION_ERROR:
1174 return "Split Transaction Error";
1175 default:
1176 return "Unknown!!";
1177 }
1178}
1179
0ebbab37
SS
1180struct xhci_link_trb {
1181 /* 64-bit segment pointer*/
28ccd296
ME
1182 __le64 segment_ptr;
1183 __le32 intr_target;
1184 __le32 control;
98441973 1185};
0ebbab37
SS
1186
1187/* control bitfields */
1188#define LINK_TOGGLE (0x1<<1)
1189
7f84eef0
SS
1190/* Command completion event TRB */
1191struct xhci_event_cmd {
1192 /* Pointer to command TRB, or the value passed by the event data trb */
28ccd296
ME
1193 __le64 cmd_trb;
1194 __le32 status;
1195 __le32 flags;
98441973 1196};
0ebbab37 1197
3ffbba95 1198/* flags bitmasks */
48fc7dbd
DW
1199
1200/* Address device - disable SetAddress */
1201#define TRB_BSR (1<<9)
1202enum xhci_setup_dev {
1203 SETUP_CONTEXT_ONLY,
1204 SETUP_CONTEXT_ADDRESS,
1205};
1206
3ffbba95
SS
1207/* bits 16:23 are the virtual function ID */
1208/* bits 24:31 are the slot ID */
1209#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1210#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
0ebbab37 1211
ae636747
SS
1212/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1213#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1214#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1215
be88fe4f
AX
1216#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1217#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1218#define LAST_EP_INDEX 30
1219
95241dbd 1220/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
e9df17eb
SS
1221#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1222#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
95241dbd 1223#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
e9df17eb 1224
ae636747 1225
0f2a7930
SS
1226/* Port Status Change Event TRB fields */
1227/* Port ID - bits 31:24 */
1228#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1229
0ebbab37
SS
1230/* Normal TRB fields */
1231/* transfer_len bitmasks - bits 0:16 */
1232#define TRB_LEN(p) ((p) & 0x1ffff)
c840d6ce
MN
1233/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1234#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
2f6d3b65
MN
1235/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1236#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
0ebbab37
SS
1237/* Interrupter Target - which MSI-X vector to target the completion event at */
1238#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1239#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
2f6d3b65 1240/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
5cd43e33 1241#define TRB_TBC(p) (((p) & 0x3) << 7)
b61d378f 1242#define TRB_TLBPC(p) (((p) & 0xf) << 16)
0ebbab37
SS
1243
1244/* Cycle bit - indicates TRB ownership by HC or HCD */
1245#define TRB_CYCLE (1<<0)
1246/*
1247 * Force next event data TRB to be evaluated before task switch.
1248 * Used to pass OS data back after a TD completes.
1249 */
1250#define TRB_ENT (1<<1)
1251/* Interrupt on short packet */
1252#define TRB_ISP (1<<2)
1253/* Set PCIe no snoop attribute */
1254#define TRB_NO_SNOOP (1<<3)
1255/* Chain multiple TRBs into a TD */
1256#define TRB_CHAIN (1<<4)
1257/* Interrupt on completion */
1258#define TRB_IOC (1<<5)
1259/* The buffer pointer contains immediate data */
1260#define TRB_IDT (1<<6)
1261
ad106f29
AX
1262/* Block Event Interrupt */
1263#define TRB_BEI (1<<9)
0ebbab37
SS
1264
1265/* Control transfer TRB specific fields */
1266#define TRB_DIR_IN (1<<16)
b83cdc8f
AX
1267#define TRB_TX_TYPE(p) ((p) << 16)
1268#define TRB_DATA_OUT 2
1269#define TRB_DATA_IN 3
0ebbab37 1270
04e51901
AX
1271/* Isochronous TRB specific fields */
1272#define TRB_SIA (1<<31)
79b8094f 1273#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
04e51901 1274
7f84eef0 1275struct xhci_generic_trb {
28ccd296 1276 __le32 field[4];
98441973 1277};
7f84eef0
SS
1278
1279union xhci_trb {
1280 struct xhci_link_trb link;
1281 struct xhci_transfer_event trans_event;
1282 struct xhci_event_cmd event_cmd;
1283 struct xhci_generic_trb generic;
1284};
1285
0ebbab37
SS
1286/* TRB bit mask */
1287#define TRB_TYPE_BITMASK (0xfc00)
1288#define TRB_TYPE(p) ((p) << 10)
0238634d 1289#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
0ebbab37
SS
1290/* TRB type IDs */
1291/* bulk, interrupt, isoc scatter/gather, and control data stage */
1292#define TRB_NORMAL 1
1293/* setup stage for control transfers */
1294#define TRB_SETUP 2
1295/* data stage for control transfers */
1296#define TRB_DATA 3
1297/* status stage for control transfers */
1298#define TRB_STATUS 4
1299/* isoc transfers */
1300#define TRB_ISOC 5
1301/* TRB for linking ring segments */
1302#define TRB_LINK 6
1303#define TRB_EVENT_DATA 7
1304/* Transfer Ring No-op (not for the command ring) */
1305#define TRB_TR_NOOP 8
1306/* Command TRBs */
1307/* Enable Slot Command */
1308#define TRB_ENABLE_SLOT 9
1309/* Disable Slot Command */
1310#define TRB_DISABLE_SLOT 10
1311/* Address Device Command */
1312#define TRB_ADDR_DEV 11
1313/* Configure Endpoint Command */
1314#define TRB_CONFIG_EP 12
1315/* Evaluate Context Command */
1316#define TRB_EVAL_CONTEXT 13
a1587d97
SS
1317/* Reset Endpoint Command */
1318#define TRB_RESET_EP 14
0ebbab37
SS
1319/* Stop Transfer Ring Command */
1320#define TRB_STOP_RING 15
1321/* Set Transfer Ring Dequeue Pointer Command */
1322#define TRB_SET_DEQ 16
1323/* Reset Device Command */
1324#define TRB_RESET_DEV 17
1325/* Force Event Command (opt) */
1326#define TRB_FORCE_EVENT 18
1327/* Negotiate Bandwidth Command (opt) */
1328#define TRB_NEG_BANDWIDTH 19
1329/* Set Latency Tolerance Value Command (opt) */
1330#define TRB_SET_LT 20
1331/* Get port bandwidth Command */
1332#define TRB_GET_BW 21
1333/* Force Header Command - generate a transaction or link management packet */
1334#define TRB_FORCE_HEADER 22
1335/* No-op Command - not for transfer rings */
1336#define TRB_CMD_NOOP 23
1337/* TRB IDs 24-31 reserved */
1338/* Event TRBS */
1339/* Transfer Event */
1340#define TRB_TRANSFER 32
1341/* Command Completion Event */
1342#define TRB_COMPLETION 33
1343/* Port Status Change Event */
1344#define TRB_PORT_STATUS 34
1345/* Bandwidth Request Event (opt) */
1346#define TRB_BANDWIDTH_EVENT 35
1347/* Doorbell Event (opt) */
1348#define TRB_DOORBELL 36
1349/* Host Controller Event */
1350#define TRB_HC_EVENT 37
1351/* Device Notification Event - device sent function wake notification */
1352#define TRB_DEV_NOTE 38
1353/* MFINDEX Wrap Event - microframe counter wrapped */
1354#define TRB_MFINDEX_WRAP 39
1355/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1356
0238634d
SS
1357/* Nec vendor-specific command completion event. */
1358#define TRB_NEC_CMD_COMP 48
1359/* Get NEC firmware revision. */
1360#define TRB_NEC_GET_FW 49
1361
f5960b69
ME
1362#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1363/* Above, but for __le32 types -- can avoid work by swapping constants: */
1364#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1365 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1366#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1367 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1368
0238634d
SS
1369#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1370#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1371
0ebbab37
SS
1372/*
1373 * TRBS_PER_SEGMENT must be a multiple of 4,
1374 * since the command ring is 64-byte aligned.
1375 * It must also be greater than 16.
1376 */
18cc2f4c 1377#define TRBS_PER_SEGMENT 256
913a8a34
SS
1378/* Allow two commands + a link TRB, along with any reserved command TRBs */
1379#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
eb8ccd2b
DH
1380#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1381#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
b10de142
SS
1382/* TRB buffer pointers can't cross 64KB boundaries */
1383#define TRB_MAX_BUFF_SHIFT 16
1384#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
d2510342
AI
1385/* How much data is left before the 64KB boundary? */
1386#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1387 (addr & (TRB_MAX_BUFF_SIZE - 1)))
0ebbab37
SS
1388
1389struct xhci_segment {
1390 union xhci_trb *trbs;
1391 /* private to HCD */
1392 struct xhci_segment *next;
1393 dma_addr_t dma;
f9c589e1
MN
1394 /* Max packet sized bounce buffer for td-fragmant alignment */
1395 dma_addr_t bounce_dma;
1396 void *bounce_buf;
1397 unsigned int bounce_offs;
1398 unsigned int bounce_len;
98441973 1399};
0ebbab37 1400
ae636747
SS
1401struct xhci_td {
1402 struct list_head td_list;
1403 struct list_head cancelled_td_list;
1404 struct urb *urb;
1405 struct xhci_segment *start_seg;
1406 union xhci_trb *first_trb;
1407 union xhci_trb *last_trb;
f9c589e1 1408 struct xhci_segment *bounce_seg;
45ba2154
AM
1409 /* actual_length of the URB has already been set */
1410 bool urb_length_set;
ae636747
SS
1411};
1412
6e4468b9
EF
1413/* xHCI command default timeout value */
1414#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1415
b92cc66c
EF
1416/* command descriptor */
1417struct xhci_cd {
b92cc66c
EF
1418 struct xhci_command *command;
1419 union xhci_trb *cmd_trb;
1420};
1421
ac9d8fe7
SS
1422struct xhci_dequeue_state {
1423 struct xhci_segment *new_deq_seg;
1424 union xhci_trb *new_deq_ptr;
1425 int new_cycle_state;
1426};
1427
3b72fca0
AX
1428enum xhci_ring_type {
1429 TYPE_CTRL = 0,
1430 TYPE_ISOC,
1431 TYPE_BULK,
1432 TYPE_INTR,
1433 TYPE_STREAM,
1434 TYPE_COMMAND,
1435 TYPE_EVENT,
1436};
1437
0ebbab37
SS
1438struct xhci_ring {
1439 struct xhci_segment *first_seg;
3fe4fe08 1440 struct xhci_segment *last_seg;
0ebbab37 1441 union xhci_trb *enqueue;
7f84eef0
SS
1442 struct xhci_segment *enq_seg;
1443 unsigned int enq_updates;
0ebbab37 1444 union xhci_trb *dequeue;
7f84eef0
SS
1445 struct xhci_segment *deq_seg;
1446 unsigned int deq_updates;
d0e96f5a 1447 struct list_head td_list;
0ebbab37
SS
1448 /*
1449 * Write the cycle state into the TRB cycle field to give ownership of
1450 * the TRB to the host controller (if we are the producer), or to check
1451 * if we own the TRB (if we are the consumer). See section 4.9.1.
1452 */
1453 u32 cycle_state;
e9df17eb 1454 unsigned int stream_id;
3fe4fe08 1455 unsigned int num_segs;
b008df60
AX
1456 unsigned int num_trbs_free;
1457 unsigned int num_trbs_free_temp;
f9c589e1 1458 unsigned int bounce_buf_len;
3b72fca0 1459 enum xhci_ring_type type;
ad808333 1460 bool last_td_was_short;
15341303 1461 struct radix_tree_root *trb_address_map;
0ebbab37
SS
1462};
1463
1464struct xhci_erst_entry {
1465 /* 64-bit event ring segment address */
28ccd296
ME
1466 __le64 seg_addr;
1467 __le32 seg_size;
0ebbab37 1468 /* Set to zero */
28ccd296 1469 __le32 rsvd;
98441973 1470};
0ebbab37
SS
1471
1472struct xhci_erst {
1473 struct xhci_erst_entry *entries;
1474 unsigned int num_entries;
1475 /* xhci->event_ring keeps track of segment dma addresses */
1476 dma_addr_t erst_dma_addr;
1477 /* Num entries the ERST can contain */
1478 unsigned int erst_size;
1479};
1480
254c80a3
JY
1481struct xhci_scratchpad {
1482 u64 *sp_array;
1483 dma_addr_t sp_dma;
1484 void **sp_buffers;
1485 dma_addr_t *sp_dma_buffers;
1486};
1487
8e51adcc
AX
1488struct urb_priv {
1489 int length;
1490 int td_cnt;
1491 struct xhci_td *td[0];
1492};
1493
0ebbab37
SS
1494/*
1495 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1496 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1497 * meaning 64 ring segments.
1498 * Initial allocated size of the ERST, in number of entries */
1499#define ERST_NUM_SEGS 1
1500/* Initial allocated size of the ERST, in number of entries */
1501#define ERST_SIZE 64
1502/* Initial number of event segment rings allocated */
1503#define ERST_ENTRIES 1
7f84eef0
SS
1504/* Poll every 60 seconds */
1505#define POLL_TIMEOUT 60
6f5165cf
SS
1506/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1507#define XHCI_STOP_EP_CMD_TIMEOUT 5
0ebbab37
SS
1508/* XXX: Make these module parameters */
1509
5535b1d5
AX
1510struct s3_save {
1511 u32 command;
1512 u32 dev_nt;
1513 u64 dcbaa_ptr;
1514 u32 config_reg;
1515 u32 irq_pending;
1516 u32 irq_control;
1517 u32 erst_size;
1518 u64 erst_base;
1519 u64 erst_dequeue;
1520};
74c68741 1521
9574323c
AX
1522/* Use for lpm */
1523struct dev_info {
1524 u32 dev_id;
1525 struct list_head list;
1526};
1527
20b67cf5
SS
1528struct xhci_bus_state {
1529 unsigned long bus_suspended;
1530 unsigned long next_statechange;
1531
1532 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1533 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1534 u32 port_c_suspend;
1535 u32 suspended_ports;
4ee823b8 1536 u32 port_remote_wakeup;
20b67cf5 1537 unsigned long resume_done[USB_MAXCHILDREN];
f370b996
AX
1538 /* which ports have started to resume */
1539 unsigned long resuming_ports;
8b3d4570
SS
1540 /* Which ports are waiting on RExit to U0 transition. */
1541 unsigned long rexit_ports;
1542 struct completion rexit_done[USB_MAXCHILDREN];
20b67cf5
SS
1543};
1544
8b3d4570
SS
1545
1546/*
1547 * It can take up to 20 ms to transition from RExit to U0 on the
1548 * Intel Lynx Point LP xHCI host.
1549 */
1550#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1551
20b67cf5
SS
1552static inline unsigned int hcd_index(struct usb_hcd *hcd)
1553{
f6ff0ac8
SS
1554 if (hcd->speed == HCD_USB3)
1555 return 0;
1556 else
1557 return 1;
20b67cf5
SS
1558}
1559
47189098
MN
1560struct xhci_hub {
1561 u8 maj_rev;
1562 u8 min_rev;
1563 u32 *psi; /* array of protocol speed ID entries */
1564 u8 psi_count;
1565 u8 psi_uid_count;
1566};
1567
05103114 1568/* There is one xhci_hcd structure per controller */
74c68741 1569struct xhci_hcd {
b02d0ed6 1570 struct usb_hcd *main_hcd;
f6ff0ac8 1571 struct usb_hcd *shared_hcd;
74c68741
SS
1572 /* glue to PCI and HCD framework */
1573 struct xhci_cap_regs __iomem *cap_regs;
1574 struct xhci_op_regs __iomem *op_regs;
1575 struct xhci_run_regs __iomem *run_regs;
0ebbab37 1576 struct xhci_doorbell_array __iomem *dba;
66d4eadd 1577 /* Our HCD's current interrupter register set */
98441973 1578 struct xhci_intr_reg __iomem *ir_set;
74c68741
SS
1579
1580 /* Cached register copies of read-only HC data */
1581 __u32 hcs_params1;
1582 __u32 hcs_params2;
1583 __u32 hcs_params3;
1584 __u32 hcc_params;
04abb6de 1585 __u32 hcc_params2;
74c68741
SS
1586
1587 spinlock_t lock;
1588
1589 /* packed release number */
1590 u8 sbrn;
1591 u16 hci_version;
1592 u8 max_slots;
1593 u8 max_interrupters;
1594 u8 max_ports;
1595 u8 isoc_threshold;
1596 int event_ring_max;
66d4eadd 1597 /* 4KB min, 128MB max */
74c68741 1598 int page_size;
66d4eadd
SS
1599 /* Valid values are 12 to 20, inclusive */
1600 int page_shift;
43b86af8 1601 /* msi-x vectors */
66d4eadd
SS
1602 int msix_count;
1603 struct msix_entry *msix_entries;
4718c177
GC
1604 /* optional clock */
1605 struct clk *clk;
0ebbab37 1606 /* data structures */
a74588f9 1607 struct xhci_device_context_array *dcbaa;
0ebbab37 1608 struct xhci_ring *cmd_ring;
c181bc5b
EF
1609 unsigned int cmd_ring_state;
1610#define CMD_RING_STATE_RUNNING (1 << 0)
1611#define CMD_RING_STATE_ABORTED (1 << 1)
1612#define CMD_RING_STATE_STOPPED (1 << 2)
c9aa1a2d 1613 struct list_head cmd_list;
913a8a34 1614 unsigned int cmd_ring_reserved_trbs;
cb4d5ce5 1615 struct delayed_work cmd_timer;
1c111b6c 1616 struct completion cmd_ring_stop_completion;
c311e391 1617 struct xhci_command *current_cmd;
0ebbab37
SS
1618 struct xhci_ring *event_ring;
1619 struct xhci_erst erst;
254c80a3
JY
1620 /* Scratchpad */
1621 struct xhci_scratchpad *scratchpad;
9574323c
AX
1622 /* Store LPM test failed devices' information */
1623 struct list_head lpm_failed_devs;
254c80a3 1624
3ffbba95 1625 /* slot enabling and address device helpers */
a00918d0
CB
1626 /* these are not thread safe so use mutex */
1627 struct mutex mutex;
dbc33303
SS
1628 /* For USB 3.0 LPM enable/disable. */
1629 struct xhci_command *lpm_command;
3ffbba95
SS
1630 /* Internal mirror of the HW's dcbaa */
1631 struct xhci_virt_device *devs[MAX_HC_SLOTS];
839c817c
SS
1632 /* For keeping track of bandwidth domains per roothub. */
1633 struct xhci_root_port_bw_info *rh_bw;
0ebbab37
SS
1634
1635 /* DMA pools */
1636 struct dma_pool *device_pool;
1637 struct dma_pool *segment_pool;
8df75f42
SS
1638 struct dma_pool *small_streams_pool;
1639 struct dma_pool *medium_streams_pool;
7f84eef0 1640
6f5165cf
SS
1641 /* Host controller watchdog timer structures */
1642 unsigned int xhc_state;
9777e3ce 1643
9777e3ce 1644 u32 command;
5535b1d5 1645 struct s3_save s3;
6f5165cf
SS
1646/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1647 *
1648 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1649 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1650 * that sees this status (other than the timer that set it) should stop touching
1651 * hardware immediately. Interrupt handlers should return immediately when
1652 * they see this status (any time they drop and re-acquire xhci->lock).
1653 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1654 * putting the TD on the canceled list, etc.
1655 *
1656 * There are no reports of xHCI host controllers that display this issue.
1657 */
1658#define XHCI_STATE_DYING (1 << 0)
c6cc27c7 1659#define XHCI_STATE_HALTED (1 << 1)
98d74f9c 1660#define XHCI_STATE_REMOVING (1 << 2)
b0567b3f
SS
1661 unsigned int quirks;
1662#define XHCI_LINK_TRB_QUIRK (1 << 0)
ac9d8fe7 1663#define XHCI_RESET_EP_QUIRK (1 << 1)
0238634d 1664#define XHCI_NEC_HOST (1 << 2)
c41136b0 1665#define XHCI_AMD_PLL_FIX (1 << 3)
ad808333 1666#define XHCI_SPURIOUS_SUCCESS (1 << 4)
2cf95c18
SS
1667/*
1668 * Certain Intel host controllers have a limit to the number of endpoint
1669 * contexts they can handle. Ideally, they would signal that they can't handle
1670 * anymore endpoint contexts by returning a Resource Error for the Configure
1671 * Endpoint command, but they don't. Instead they expect software to keep track
1672 * of the number of active endpoints for them, across configure endpoint
1673 * commands, reset device commands, disable slot commands, and address device
1674 * commands.
1675 */
1676#define XHCI_EP_LIMIT_QUIRK (1 << 5)
f5182b41 1677#define XHCI_BROKEN_MSI (1 << 6)
c877b3b2 1678#define XHCI_RESET_ON_RESUME (1 << 7)
c29eea62 1679#define XHCI_SW_BW_CHECKING (1 << 8)
7e393a83 1680#define XHCI_AMD_0x96_HOST (1 << 9)
1530bbc6 1681#define XHCI_TRUST_TX_LENGTH (1 << 10)
3b3db026 1682#define XHCI_LPM_SUPPORT (1 << 11)
e3567d2c 1683#define XHCI_INTEL_HOST (1 << 12)
e95829f4 1684#define XHCI_SPURIOUS_REBOOT (1 << 13)
71c731a2 1685#define XHCI_COMP_MODE_QUIRK (1 << 14)
80fab3b2 1686#define XHCI_AVOID_BEI (1 << 15)
52fb6125 1687#define XHCI_PLAT (1 << 16)
455f5892 1688#define XHCI_SLOW_SUSPEND (1 << 17)
638298dc 1689#define XHCI_SPURIOUS_WAKEUP (1 << 18)
8f873c1f
HG
1690/* For controllers with a broken beyond repair streams implementation */
1691#define XHCI_BROKEN_STREAMS (1 << 19)
b8cb91e0 1692#define XHCI_PME_STUCK_QUIRK (1 << 20)
0cbd4b34 1693#define XHCI_MTK_HOST (1 << 21)
7e70cbff 1694#define XHCI_SSIC_PORT_UNUSED (1 << 22)
0a380be8 1695#define XHCI_NO_64BIT_SUPPORT (1 << 23)
346e9973 1696#define XHCI_MISSING_CAS (1 << 24)
41135de1
FB
1697/* For controller with a broken Port Disable implementation */
1698#define XHCI_BROKEN_PORT_PED (1 << 25)
1699
2cf95c18
SS
1700 unsigned int num_active_eps;
1701 unsigned int limit_active_eps;
f6ff0ac8
SS
1702 /* There are two roothubs to keep track of bus suspend info for */
1703 struct xhci_bus_state bus_state[2];
da6699ce
SS
1704 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1705 u8 *port_array;
1706 /* Array of pointers to USB 3.0 PORTSC registers */
28ccd296 1707 __le32 __iomem **usb3_ports;
da6699ce
SS
1708 unsigned int num_usb3_ports;
1709 /* Array of pointers to USB 2.0 PORTSC registers */
28ccd296 1710 __le32 __iomem **usb2_ports;
47189098
MN
1711 struct xhci_hub usb2_rhub;
1712 struct xhci_hub usb3_rhub;
da6699ce 1713 unsigned int num_usb2_ports;
fc71ff75
AX
1714 /* support xHCI 0.96 spec USB2 software LPM */
1715 unsigned sw_lpm_support:1;
1716 /* support xHCI 1.0 spec USB2 hardware LPM */
1717 unsigned hw_lpm_support:1;
b630d4b9
MN
1718 /* cached usb2 extened protocol capabilites */
1719 u32 *ext_caps;
1720 unsigned int num_ext_caps;
71c731a2
AC
1721 /* Compliance Mode Recovery Data */
1722 struct timer_list comp_mode_recovery_timer;
1723 u32 port_status_u0;
1724/* Compliance Mode Timer Triggered every 2 seconds */
1725#define COMP_MODE_RCVRY_MSECS 2000
79a17ddf
YS
1726
1727 /* platform-specific data -- must come last */
1728 unsigned long priv[0] __aligned(sizeof(s64));
74c68741
SS
1729};
1730
cd33a321
RQ
1731/* Platform specific overrides to generic XHCI hc_driver ops */
1732struct xhci_driver_overrides {
1733 size_t extra_priv_size;
1734 int (*reset)(struct usb_hcd *hcd);
1735 int (*start)(struct usb_hcd *hcd);
1736};
1737
79b8094f
LB
1738#define XHCI_CFC_DELAY 10
1739
74c68741
SS
1740/* convert between an HCD pointer and the corresponding EHCI_HCD */
1741static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1742{
cd33a321
RQ
1743 struct usb_hcd *primary_hcd;
1744
1745 if (usb_hcd_is_primary_hcd(hcd))
1746 primary_hcd = hcd;
1747 else
1748 primary_hcd = hcd->primary_hcd;
1749
1750 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
74c68741
SS
1751}
1752
1753static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1754{
b02d0ed6 1755 return xhci->main_hcd;
74c68741
SS
1756}
1757
74c68741 1758#define xhci_dbg(xhci, fmt, args...) \
b2497509 1759 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
74c68741
SS
1760#define xhci_err(xhci, fmt, args...) \
1761 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1762#define xhci_warn(xhci, fmt, args...) \
1763 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
8202ce2e
SS
1764#define xhci_warn_ratelimited(xhci, fmt, args...) \
1765 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
99705092
HG
1766#define xhci_info(xhci, fmt, args...) \
1767 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
74c68741 1768
477632df
SS
1769/*
1770 * Registers should always be accessed with double word or quad word accesses.
1771 *
1772 * Some xHCI implementations may support 64-bit address pointers. Registers
1773 * with 64-bit address pointers should be written to with dword accesses by
1774 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1775 * xHCI implementations that do not support 64-bit address pointers will ignore
1776 * the high dword, and write order is irrelevant.
1777 */
f7b2e403
SS
1778static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1779 __le64 __iomem *regs)
1780{
5990e5dd 1781 return lo_hi_readq(regs);
f7b2e403 1782}
477632df
SS
1783static inline void xhci_write_64(struct xhci_hcd *xhci,
1784 const u64 val, __le64 __iomem *regs)
1785{
5990e5dd 1786 lo_hi_writeq(val, regs);
477632df
SS
1787}
1788
b0567b3f
SS
1789static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1790{
d7826599 1791 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
b0567b3f
SS
1792}
1793
66d4eadd 1794/* xHCI debugging */
09ece30e 1795void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
66d4eadd 1796void xhci_print_registers(struct xhci_hcd *xhci);
0ebbab37
SS
1797void xhci_dbg_regs(struct xhci_hcd *xhci);
1798void xhci_print_run_regs(struct xhci_hcd *xhci);
d0e96f5a
SS
1799void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1800void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
7f84eef0 1801void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
0ebbab37
SS
1802void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1803void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1804void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
7f84eef0 1805void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
d115b048 1806void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
9c9a7dbf 1807char *xhci_get_slot_state(struct xhci_hcd *xhci,
2a8f82c4 1808 struct xhci_container_ctx *ctx);
e9df17eb
SS
1809void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1810 unsigned int slot_id, unsigned int ep_index,
1811 struct xhci_virt_ep *ep);
84a99f6f
XR
1812void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1813 const char *fmt, ...);
66d4eadd 1814
3dbda77e 1815/* xHCI memory management */
66d4eadd
SS
1816void xhci_mem_cleanup(struct xhci_hcd *xhci);
1817int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
3ffbba95
SS
1818void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1819int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1820int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
2d1ee590
SS
1821void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1822 struct usb_device *udev);
d0e96f5a 1823unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
01c5f447 1824unsigned int xhci_get_endpoint_address(unsigned int ep_index);
f94e0186 1825unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
ac9d8fe7
SS
1826unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1827unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
f94e0186 1828void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
2e27980e
SS
1829void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1830 struct xhci_bw_info *ep_bw,
1831 struct xhci_interval_bw_table *bw_table,
1832 struct usb_device *udev,
1833 struct xhci_virt_ep *virt_ep,
1834 struct xhci_tt_bw_info *tt_info);
1835void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1836 struct xhci_virt_device *virt_dev,
1837 int old_active_eps);
9af5d71d
SS
1838void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1839void xhci_update_bw_info(struct xhci_hcd *xhci,
1840 struct xhci_container_ctx *in_ctx,
1841 struct xhci_input_control_ctx *ctrl_ctx,
1842 struct xhci_virt_device *virt_dev);
f2217e8e 1843void xhci_endpoint_copy(struct xhci_hcd *xhci,
913a8a34
SS
1844 struct xhci_container_ctx *in_ctx,
1845 struct xhci_container_ctx *out_ctx,
1846 unsigned int ep_index);
1847void xhci_slot_copy(struct xhci_hcd *xhci,
1848 struct xhci_container_ctx *in_ctx,
1849 struct xhci_container_ctx *out_ctx);
f88ba78d
SS
1850int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1851 struct usb_device *udev, struct usb_host_endpoint *ep,
1852 gfp_t mem_flags);
f94e0186 1853void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
8dfec614
AX
1854int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1855 unsigned int num_trbs, gfp_t flags);
412566bd
SS
1856void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1857 struct xhci_virt_device *virt_dev,
1858 unsigned int ep_index);
8df75f42
SS
1859struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1860 unsigned int num_stream_ctxs,
f9c589e1
MN
1861 unsigned int num_streams,
1862 unsigned int max_packet, gfp_t flags);
8df75f42
SS
1863void xhci_free_stream_info(struct xhci_hcd *xhci,
1864 struct xhci_stream_info *stream_info);
1865void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1866 struct xhci_ep_ctx *ep_ctx,
1867 struct xhci_stream_info *stream_info);
4daf9df5 1868void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
8df75f42 1869 struct xhci_virt_ep *ep);
2cf95c18
SS
1870void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1871 struct xhci_virt_device *virt_dev, bool drop_control_ep);
e9df17eb
SS
1872struct xhci_ring *xhci_dma_to_transfer_ring(
1873 struct xhci_virt_ep *ep,
1874 u64 address);
e9df17eb
SS
1875struct xhci_ring *xhci_stream_id_to_ring(
1876 struct xhci_virt_device *dev,
1877 unsigned int ep_index,
1878 unsigned int stream_id);
913a8a34 1879struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
a1d78c16
SS
1880 bool allocate_in_ctx, bool allocate_completion,
1881 gfp_t mem_flags);
4daf9df5 1882void xhci_urb_free_priv(struct urb_priv *urb_priv);
913a8a34
SS
1883void xhci_free_command(struct xhci_hcd *xhci,
1884 struct xhci_command *command);
66d4eadd 1885
66d4eadd 1886/* xHCI host controller glue */
552e0c4f 1887typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
dc0b177c 1888int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
4f0f0bae 1889void xhci_quiesce(struct xhci_hcd *xhci);
66d4eadd
SS
1890int xhci_halt(struct xhci_hcd *xhci);
1891int xhci_reset(struct xhci_hcd *xhci);
1892int xhci_init(struct usb_hcd *hcd);
1893int xhci_run(struct usb_hcd *hcd);
1894void xhci_stop(struct usb_hcd *hcd);
1895void xhci_shutdown(struct usb_hcd *hcd);
552e0c4f 1896int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
cd33a321
RQ
1897void xhci_init_driver(struct hc_driver *drv,
1898 const struct xhci_driver_overrides *over);
436a3890
SS
1899
1900#ifdef CONFIG_PM
a1377e53 1901int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
5535b1d5 1902int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
436a3890
SS
1903#else
1904#define xhci_suspend NULL
1905#define xhci_resume NULL
1906#endif
1907
66d4eadd 1908int xhci_get_frame(struct usb_hcd *hcd);
7f84eef0 1909irqreturn_t xhci_irq(struct usb_hcd *hcd);
851ec164 1910irqreturn_t xhci_msi_irq(int irq, void *hcd);
3ffbba95
SS
1911int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1912void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
839c817c
SS
1913int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1914 struct xhci_virt_device *virt_dev,
1915 struct usb_device *hdev,
1916 struct usb_tt *tt, gfp_t mem_flags);
8df75f42
SS
1917int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1918 struct usb_host_endpoint **eps, unsigned int num_eps,
1919 unsigned int num_streams, gfp_t mem_flags);
1920int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1921 struct usb_host_endpoint **eps, unsigned int num_eps,
1922 gfp_t mem_flags);
3ffbba95 1923int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
48fc7dbd 1924int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
9574323c 1925int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
65580b43
AX
1926int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1927 struct usb_device *udev, int enable);
ac1c1b7f
SS
1928int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1929 struct usb_tt *tt, gfp_t mem_flags);
d0e96f5a
SS
1930int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1931int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
f94e0186
SS
1932int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1933int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
a1587d97 1934void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
f0615c45 1935int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
f94e0186
SS
1936int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1937void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
7f84eef0
SS
1938
1939/* xHCI ring, segment, TRB, and TD functions */
23e3be11 1940dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
cffb9be8
HG
1941struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1942 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1943 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
b45b5069 1944int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
23e3be11 1945void xhci_ring_cmd_db(struct xhci_hcd *xhci);
ddba5cd0
MN
1946int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1947 u32 trb_type, u32 slot_id);
1948int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1949 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1950int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d 1951 u32 field1, u32 field2, u32 field3, u32 field4);
ddba5cd0
MN
1952int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1953 int slot_id, unsigned int ep_index, int suspend);
23e3be11
SS
1954int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1955 int slot_id, unsigned int ep_index);
1956int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1957 int slot_id, unsigned int ep_index);
624defa1
SS
1958int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1959 int slot_id, unsigned int ep_index);
04e51901
AX
1960int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1961 struct urb *urb, int slot_id, unsigned int ep_index);
ddba5cd0
MN
1962int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1963 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1964 bool command_must_succeed);
1965int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1966 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1967int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1968 int slot_id, unsigned int ep_index);
1969int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1970 u32 slot_id);
c92bcfa7
SS
1971void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1972 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
1973 unsigned int stream_id, struct xhci_td *cur_td,
1974 struct xhci_dequeue_state *state);
c92bcfa7 1975void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab 1976 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1977 unsigned int stream_id,
63a0d9ab 1978 struct xhci_dequeue_state *deq_state);
82d1009f 1979void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
d97b4f8d 1980 unsigned int ep_index, struct xhci_td *td);
ac9d8fe7
SS
1981void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1982 unsigned int slot_id, unsigned int ep_index,
1983 struct xhci_dequeue_state *deq_state);
6f5165cf 1984void xhci_stop_endpoint_command_watchdog(unsigned long arg);
cb4d5ce5 1985void xhci_handle_command_timeout(struct work_struct *work);
c311e391 1986
be88fe4f
AX
1987void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1988 unsigned int ep_index, unsigned int stream_id);
c9aa1a2d 1989void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
66d4eadd 1990
0f2a7930 1991/* xHCI roothub code */
c9682dff
AX
1992void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1993 int port_id, u32 link_state);
3b3db026
SS
1994int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1995 struct usb_device *udev, enum usb3_link_state state);
1996int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1997 struct usb_device *udev, enum usb3_link_state state);
d2f52c9e
AX
1998void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1999 int port_id, u32 port_bit);
0f2a7930
SS
2000int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2001 char *buf, u16 wLength);
2002int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
3f5eb141 2003int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
436a3890
SS
2004
2005#ifdef CONFIG_PM
9777e3ce
AX
2006int xhci_bus_suspend(struct usb_hcd *hcd);
2007int xhci_bus_resume(struct usb_hcd *hcd);
436a3890
SS
2008#else
2009#define xhci_bus_suspend NULL
2010#define xhci_bus_resume NULL
2011#endif /* CONFIG_PM */
2012
56192531 2013u32 xhci_port_state_to_neutral(u32 state);
5233630f
SS
2014int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2015 u16 port);
56192531 2016void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
0f2a7930 2017
d115b048 2018/* xHCI contexts */
4daf9df5 2019struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
d115b048
JY
2020struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2021struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2022
75b040ec
AI
2023struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2024 unsigned int slot_id, unsigned int ep_index,
2025 unsigned int stream_id);
2026static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2027 struct urb *urb)
2028{
2029 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2030 xhci_get_endpoint_index(&urb->ep->desc),
2031 urb->stream_id);
2032}
2033
74c68741 2034#endif /* __LINUX_XHCI_HCD_H */