]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/video/fbdev/omap2/dss/dss.c
OMAPDSS: Add functions for external control of PLL
[mirror_ubuntu-focal-kernel.git] / drivers / video / fbdev / omap2 / dss / dss.c
CommitLineData
559d6701
TV
1/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
2ecef246 26#include <linux/module.h>
559d6701 27#include <linux/io.h>
a8a35931 28#include <linux/export.h>
559d6701
TV
29#include <linux/err.h>
30#include <linux/delay.h>
559d6701
TV
31#include <linux/seq_file.h>
32#include <linux/clk.h>
24e6289c 33#include <linux/platform_device.h>
4fbafaf3 34#include <linux/pm_runtime.h>
185bae10 35#include <linux/gfp.h>
33366d0e 36#include <linux/sizes.h>
be40eecf
TV
37#include <linux/mfd/syscon.h>
38#include <linux/regmap.h>
2ecef246 39#include <linux/of.h>
559d6701 40
a0b38cc4 41#include <video/omapdss.h>
2c799cef 42
559d6701 43#include "dss.h"
6ec549e5 44#include "dss_features.h"
559d6701 45
559d6701
TV
46#define DSS_SZ_REGS SZ_512
47
48struct dss_reg {
49 u16 idx;
50};
51
52#define DSS_REG(idx) ((const struct dss_reg) { idx })
53
54#define DSS_REVISION DSS_REG(0x0000)
55#define DSS_SYSCONFIG DSS_REG(0x0010)
56#define DSS_SYSSTATUS DSS_REG(0x0014)
559d6701
TV
57#define DSS_CONTROL DSS_REG(0x0040)
58#define DSS_SDI_CONTROL DSS_REG(0x0044)
59#define DSS_PLL_CONTROL DSS_REG(0x0048)
60#define DSS_SDI_STATUS DSS_REG(0x005C)
61
62#define REG_GET(idx, start, end) \
63 FLD_GET(dss_read_reg(idx), start, end)
64
65#define REG_FLD_MOD(idx, val, start, end) \
66 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
67
852f0838
TV
68static int dss_runtime_get(void);
69static void dss_runtime_put(void);
70
185bae10
CM
71struct dss_features {
72 u8 fck_div_max;
73 u8 dss_fck_multiplier;
64ad846f 74 const char *parent_clk_name;
234f9a22 75 const enum omap_display_type *ports;
387ce9f2 76 int num_ports;
064c2a47 77 int (*dpi_select_source)(int port, enum omap_channel channel);
185bae10
CM
78};
79
559d6701 80static struct {
96c401bc 81 struct platform_device *pdev;
559d6701 82 void __iomem *base;
be40eecf
TV
83 struct regmap *syscon_pll_ctrl;
84 u32 syscon_pll_ctrl_offset;
4fbafaf3 85
64ad846f 86 struct clk *parent_clk;
4fbafaf3 87 struct clk *dss_clk;
5aaee69d 88 unsigned long dss_clk_rate;
559d6701
TV
89
90 unsigned long cache_req_pck;
91 unsigned long cache_prate;
559d6701
TV
92 struct dispc_clock_info cache_dispc_cinfo;
93
5a8b572d 94 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
89a35e51
AT
95 enum omap_dss_clk_source dispc_clk_source;
96 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
2f18c4d8 97
69f06054 98 bool ctx_valid;
559d6701 99 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
185bae10
CM
100
101 const struct dss_features *feat;
559d6701
TV
102} dss;
103
235e7dba 104static const char * const dss_generic_clk_source_names[] = {
89a35e51
AT
105 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
106 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
107 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
901e5fe5
TV
108 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
109 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
067a57e4
AT
110};
111
559d6701
TV
112static inline void dss_write_reg(const struct dss_reg idx, u32 val)
113{
114 __raw_writel(val, dss.base + idx.idx);
115}
116
117static inline u32 dss_read_reg(const struct dss_reg idx)
118{
119 return __raw_readl(dss.base + idx.idx);
120}
121
122#define SR(reg) \
123 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
124#define RR(reg) \
125 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
126
4fbafaf3 127static void dss_save_context(void)
559d6701 128{
4fbafaf3 129 DSSDBG("dss_save_context\n");
559d6701 130
559d6701
TV
131 SR(CONTROL);
132
6ec549e5
TV
133 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
134 OMAP_DISPLAY_TYPE_SDI) {
135 SR(SDI_CONTROL);
136 SR(PLL_CONTROL);
137 }
69f06054
TV
138
139 dss.ctx_valid = true;
140
141 DSSDBG("context saved\n");
559d6701
TV
142}
143
4fbafaf3 144static void dss_restore_context(void)
559d6701 145{
4fbafaf3 146 DSSDBG("dss_restore_context\n");
559d6701 147
69f06054
TV
148 if (!dss.ctx_valid)
149 return;
150
559d6701
TV
151 RR(CONTROL);
152
6ec549e5
TV
153 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
154 OMAP_DISPLAY_TYPE_SDI) {
155 RR(SDI_CONTROL);
156 RR(PLL_CONTROL);
157 }
69f06054
TV
158
159 DSSDBG("context restored\n");
559d6701
TV
160}
161
162#undef SR
163#undef RR
164
be40eecf
TV
165void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
166{
167 unsigned shift;
168 unsigned val;
169
170 if (!dss.syscon_pll_ctrl)
171 return;
172
173 val = !enable;
174
175 switch (pll_id) {
176 case DSS_PLL_VIDEO1:
177 shift = 0;
178 break;
179 case DSS_PLL_VIDEO2:
180 shift = 1;
181 break;
182 case DSS_PLL_HDMI:
183 shift = 2;
184 break;
185 default:
186 DSSERR("illegal DSS PLL ID %d\n", pll_id);
187 return;
188 }
189
190 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
191 1 << shift, val << shift);
192}
193
194void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
195 enum omap_channel channel)
196{
197 unsigned shift, val;
198
199 if (!dss.syscon_pll_ctrl)
200 return;
201
202 switch (channel) {
203 case OMAP_DSS_CHANNEL_LCD:
204 shift = 3;
205
206 switch (pll_id) {
207 case DSS_PLL_VIDEO1:
208 val = 0; break;
209 case DSS_PLL_HDMI:
210 val = 1; break;
211 default:
212 DSSERR("error in PLL mux config for LCD\n");
213 return;
214 }
215
216 break;
217 case OMAP_DSS_CHANNEL_LCD2:
218 shift = 5;
219
220 switch (pll_id) {
221 case DSS_PLL_VIDEO1:
222 val = 0; break;
223 case DSS_PLL_VIDEO2:
224 val = 1; break;
225 case DSS_PLL_HDMI:
226 val = 2; break;
227 default:
228 DSSERR("error in PLL mux config for LCD2\n");
229 return;
230 }
231
232 break;
233 case OMAP_DSS_CHANNEL_LCD3:
234 shift = 7;
235
236 switch (pll_id) {
237 case DSS_PLL_VIDEO1:
238 val = 1; break;
239 case DSS_PLL_VIDEO2:
240 val = 0; break;
241 case DSS_PLL_HDMI:
242 val = 2; break;
243 default:
244 DSSERR("error in PLL mux config for LCD3\n");
245 return;
246 }
247
248 break;
249 default:
250 DSSERR("error in PLL mux config\n");
251 return;
252 }
253
254 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
255 0x3 << shift, val << shift);
256}
257
889b4fd7 258void dss_sdi_init(int datapairs)
559d6701
TV
259{
260 u32 l;
261
262 BUG_ON(datapairs > 3 || datapairs < 1);
263
264 l = dss_read_reg(DSS_SDI_CONTROL);
265 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
266 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
267 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
268 dss_write_reg(DSS_SDI_CONTROL, l);
269
270 l = dss_read_reg(DSS_PLL_CONTROL);
271 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
272 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
273 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
274 dss_write_reg(DSS_PLL_CONTROL, l);
275}
276
277int dss_sdi_enable(void)
278{
279 unsigned long timeout;
280
281 dispc_pck_free_enable(1);
282
283 /* Reset SDI PLL */
284 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
285 udelay(1); /* wait 2x PCLK */
286
287 /* Lock SDI PLL */
288 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
289
290 /* Waiting for PLL lock request to complete */
291 timeout = jiffies + msecs_to_jiffies(500);
292 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
293 if (time_after_eq(jiffies, timeout)) {
294 DSSERR("PLL lock request timed out\n");
295 goto err1;
296 }
297 }
298
299 /* Clearing PLL_GO bit */
300 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
301
302 /* Waiting for PLL to lock */
303 timeout = jiffies + msecs_to_jiffies(500);
304 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
305 if (time_after_eq(jiffies, timeout)) {
306 DSSERR("PLL lock timed out\n");
307 goto err1;
308 }
309 }
310
311 dispc_lcd_enable_signal(1);
312
313 /* Waiting for SDI reset to complete */
314 timeout = jiffies + msecs_to_jiffies(500);
315 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
316 if (time_after_eq(jiffies, timeout)) {
317 DSSERR("SDI reset timed out\n");
318 goto err2;
319 }
320 }
321
322 return 0;
323
324 err2:
325 dispc_lcd_enable_signal(0);
326 err1:
327 /* Reset SDI PLL */
328 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
329
330 dispc_pck_free_enable(0);
331
332 return -ETIMEDOUT;
333}
334
335void dss_sdi_disable(void)
336{
337 dispc_lcd_enable_signal(0);
338
339 dispc_pck_free_enable(0);
340
341 /* Reset SDI PLL */
342 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
343}
344
89a35e51 345const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
067a57e4 346{
235e7dba 347 return dss_generic_clk_source_names[clk_src];
067a57e4
AT
348}
349
559d6701
TV
350void dss_dump_clocks(struct seq_file *s)
351{
0acf659f
TV
352 const char *fclk_name, *fclk_real_name;
353 unsigned long fclk_rate;
559d6701 354
4fbafaf3
TV
355 if (dss_runtime_get())
356 return;
559d6701 357
559d6701
TV
358 seq_printf(s, "- DSS -\n");
359
89a35e51
AT
360 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
361 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
4fbafaf3 362 fclk_rate = clk_get_rate(dss.dss_clk);
559d6701 363
9c15d762
TV
364 seq_printf(s, "%s (%s) = %lu\n",
365 fclk_name, fclk_real_name,
366 fclk_rate);
559d6701 367
4fbafaf3 368 dss_runtime_put();
559d6701
TV
369}
370
e40402cf 371static void dss_dump_regs(struct seq_file *s)
559d6701
TV
372{
373#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
374
4fbafaf3
TV
375 if (dss_runtime_get())
376 return;
559d6701
TV
377
378 DUMPREG(DSS_REVISION);
379 DUMPREG(DSS_SYSCONFIG);
380 DUMPREG(DSS_SYSSTATUS);
559d6701 381 DUMPREG(DSS_CONTROL);
6ec549e5
TV
382
383 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
384 OMAP_DISPLAY_TYPE_SDI) {
385 DUMPREG(DSS_SDI_CONTROL);
386 DUMPREG(DSS_PLL_CONTROL);
387 DUMPREG(DSS_SDI_STATUS);
388 }
559d6701 389
4fbafaf3 390 dss_runtime_put();
559d6701
TV
391#undef DUMPREG
392}
393
a5b8399f 394static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
2f18c4d8
TV
395{
396 int b;
ea75159e 397 u8 start, end;
2f18c4d8 398
66534e8e 399 switch (clk_src) {
89a35e51 400 case OMAP_DSS_CLK_SRC_FCK:
66534e8e
AT
401 b = 0;
402 break;
89a35e51 403 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
66534e8e 404 b = 1;
66534e8e 405 break;
5a8b572d
AT
406 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
407 b = 2;
5a8b572d 408 break;
66534e8e
AT
409 default:
410 BUG();
c6eee968 411 return;
66534e8e 412 }
e406f907 413
ea75159e
AT
414 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
415
416 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
2f18c4d8
TV
417
418 dss.dispc_clk_source = clk_src;
419}
420
5a8b572d
AT
421void dss_select_dsi_clk_source(int dsi_module,
422 enum omap_dss_clk_source clk_src)
559d6701 423{
a2e5d827 424 int b, pos;
2f18c4d8 425
66534e8e 426 switch (clk_src) {
89a35e51 427 case OMAP_DSS_CLK_SRC_FCK:
66534e8e
AT
428 b = 0;
429 break;
89a35e51 430 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
5a8b572d 431 BUG_ON(dsi_module != 0);
66534e8e 432 b = 1;
66534e8e 433 break;
5a8b572d
AT
434 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
435 BUG_ON(dsi_module != 1);
436 b = 1;
5a8b572d 437 break;
66534e8e
AT
438 default:
439 BUG();
c6eee968 440 return;
66534e8e 441 }
e406f907 442
a2e5d827
AT
443 pos = dsi_module == 0 ? 1 : 10;
444 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
2f18c4d8 445
5a8b572d 446 dss.dsi_clk_source[dsi_module] = clk_src;
559d6701
TV
447}
448
ea75159e 449void dss_select_lcd_clk_source(enum omap_channel channel,
89a35e51 450 enum omap_dss_clk_source clk_src)
ea75159e
AT
451{
452 int b, ix, pos;
453
a5b8399f
TV
454 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
455 dss_select_dispc_clk_source(clk_src);
ea75159e 456 return;
a5b8399f 457 }
ea75159e
AT
458
459 switch (clk_src) {
89a35e51 460 case OMAP_DSS_CLK_SRC_FCK:
ea75159e
AT
461 b = 0;
462 break;
89a35e51 463 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
ea75159e
AT
464 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
465 b = 1;
ea75159e 466 break;
5a8b572d 467 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
e86d456a
CM
468 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
469 channel != OMAP_DSS_CHANNEL_LCD3);
5a8b572d 470 b = 1;
5a8b572d 471 break;
ea75159e
AT
472 default:
473 BUG();
c6eee968 474 return;
ea75159e
AT
475 }
476
e86d456a
CM
477 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
478 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
ea75159e
AT
479 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
480
e86d456a
CM
481 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
482 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
ea75159e
AT
483 dss.lcd_clk_source[ix] = clk_src;
484}
485
89a35e51 486enum omap_dss_clk_source dss_get_dispc_clk_source(void)
559d6701 487{
2f18c4d8 488 return dss.dispc_clk_source;
559d6701
TV
489}
490
5a8b572d 491enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
559d6701 492{
5a8b572d 493 return dss.dsi_clk_source[dsi_module];
559d6701
TV
494}
495
89a35e51 496enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
ea75159e 497{
89976f29 498 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
e86d456a
CM
499 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
500 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
89976f29
AT
501 return dss.lcd_clk_source[ix];
502 } else {
503 /* LCD_CLK source is the same as DISPC_FCLK source for
504 * OMAP2 and OMAP3 */
505 return dss.dispc_clk_source;
506 }
ea75159e
AT
507}
508
688af02d
TV
509bool dss_div_calc(unsigned long pck, unsigned long fck_min,
510 dss_div_calc_func func, void *data)
43417823
TV
511{
512 int fckd, fckd_start, fckd_stop;
513 unsigned long fck;
514 unsigned long fck_hw_max;
515 unsigned long fckd_hw_max;
516 unsigned long prate;
648a55e1 517 unsigned m;
43417823 518
fc1fe6e7
TV
519 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
520
64ad846f 521 if (dss.parent_clk == NULL) {
fc1fe6e7
TV
522 unsigned pckd;
523
524 pckd = fck_hw_max / pck;
525
526 fck = pck * pckd;
527
528 fck = clk_round_rate(dss.dss_clk, fck);
529
d0f58bd3 530 return func(fck, data);
43417823
TV
531 }
532
43417823
TV
533 fckd_hw_max = dss.feat->fck_div_max;
534
648a55e1 535 m = dss.feat->dss_fck_multiplier;
ada9443f 536 prate = clk_get_rate(dss.parent_clk);
43417823
TV
537
538 fck_min = fck_min ? fck_min : 1;
539
648a55e1
TV
540 fckd_start = min(prate * m / fck_min, fckd_hw_max);
541 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
43417823
TV
542
543 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
d0e224f9 544 fck = DIV_ROUND_UP(prate, fckd) * m;
43417823 545
d0f58bd3 546 if (func(fck, data))
43417823
TV
547 return true;
548 }
549
550 return false;
551}
552
d0f58bd3 553int dss_set_fck_rate(unsigned long rate)
559d6701 554{
ada9443f 555 int r;
559d6701 556
ada9443f 557 DSSDBG("set fck to %lu\n", rate);
559d6701 558
ada9443f
TV
559 r = clk_set_rate(dss.dss_clk, rate);
560 if (r)
561 return r;
559d6701 562
5aaee69d
TV
563 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
564
d0f58bd3 565 WARN_ONCE(dss.dss_clk_rate != rate,
648a55e1 566 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
d0f58bd3 567 rate);
559d6701
TV
568
569 return 0;
570}
571
5aaee69d
TV
572unsigned long dss_get_dispc_clk_rate(void)
573{
574 return dss.dss_clk_rate;
575}
576
13a1a2b2
TV
577static int dss_setup_default_clock(void)
578{
579 unsigned long max_dss_fck, prate;
d0f58bd3 580 unsigned long fck;
13a1a2b2 581 unsigned fck_div;
13a1a2b2
TV
582 int r;
583
13a1a2b2
TV
584 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
585
fc1fe6e7
TV
586 if (dss.parent_clk == NULL) {
587 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
588 } else {
589 prate = clk_get_rate(dss.parent_clk);
13a1a2b2 590
fc1fe6e7
TV
591 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
592 max_dss_fck);
d0e224f9 593 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
fc1fe6e7 594 }
13a1a2b2 595
d0f58bd3 596 r = dss_set_fck_rate(fck);
13a1a2b2
TV
597 if (r)
598 return r;
599
600 return 0;
601}
602
559d6701
TV
603void dss_set_venc_output(enum omap_dss_venc_type type)
604{
605 int l = 0;
606
607 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
608 l = 0;
609 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
610 l = 1;
611 else
612 BUG();
613
614 /* venc out selection. 0 = comp, 1 = svideo */
615 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
616}
617
618void dss_set_dac_pwrdn_bgz(bool enable)
619{
620 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
621}
622
8aa2eed1 623void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
7ed024aa 624{
8aa2eed1
RN
625 enum omap_display_type dp;
626 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
627
628 /* Complain about invalid selections */
629 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
630 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
631
632 /* Select only if we have options */
633 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
634 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
7ed024aa
M
635}
636
4a61e267
TV
637enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
638{
639 enum omap_display_type displays;
640
641 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
642 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
643 return DSS_VENC_TV_CLK;
644
8aa2eed1
RN
645 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
646 return DSS_HDMI_M_PCLK;
647
4a61e267
TV
648 return REG_GET(DSS_CONTROL, 15, 15);
649}
650
064c2a47 651static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
de09e455
TV
652{
653 if (channel != OMAP_DSS_CHANNEL_LCD)
654 return -EINVAL;
655
656 return 0;
657}
658
064c2a47 659static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
de09e455
TV
660{
661 int val;
662
663 switch (channel) {
664 case OMAP_DSS_CHANNEL_LCD2:
665 val = 0;
666 break;
667 case OMAP_DSS_CHANNEL_DIGIT:
668 val = 1;
669 break;
670 default:
671 return -EINVAL;
672 }
673
674 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
675
676 return 0;
677}
678
064c2a47 679static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
de09e455
TV
680{
681 int val;
682
683 switch (channel) {
684 case OMAP_DSS_CHANNEL_LCD:
685 val = 1;
686 break;
687 case OMAP_DSS_CHANNEL_LCD2:
688 val = 2;
689 break;
690 case OMAP_DSS_CHANNEL_LCD3:
691 val = 3;
692 break;
693 case OMAP_DSS_CHANNEL_DIGIT:
694 val = 0;
695 break;
696 default:
697 return -EINVAL;
698 }
699
700 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
701
702 return 0;
703}
704
6d817880
TV
705static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
706{
707 switch (port) {
708 case 0:
709 return dss_dpi_select_source_omap5(port, channel);
710 case 1:
711 if (channel != OMAP_DSS_CHANNEL_LCD2)
712 return -EINVAL;
713 break;
714 case 2:
715 if (channel != OMAP_DSS_CHANNEL_LCD3)
716 return -EINVAL;
717 break;
718 default:
719 return -EINVAL;
720 }
721
722 return 0;
723}
724
064c2a47 725int dss_dpi_select_source(int port, enum omap_channel channel)
de09e455 726{
064c2a47 727 return dss.feat->dpi_select_source(port, channel);
de09e455
TV
728}
729
8b9cb3a8
SG
730static int dss_get_clocks(void)
731{
4fbafaf3 732 struct clk *clk;
8b9cb3a8 733
b2c9c8ee 734 clk = devm_clk_get(&dss.pdev->dev, "fck");
4fbafaf3
TV
735 if (IS_ERR(clk)) {
736 DSSERR("can't get clock fck\n");
b2c9c8ee 737 return PTR_ERR(clk);
a1a0dcca 738 }
8b9cb3a8 739
4fbafaf3 740 dss.dss_clk = clk;
8b9cb3a8 741
64ad846f
TV
742 if (dss.feat->parent_clk_name) {
743 clk = clk_get(NULL, dss.feat->parent_clk_name);
8ad9375f 744 if (IS_ERR(clk)) {
64ad846f 745 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
b2c9c8ee 746 return PTR_ERR(clk);
8ad9375f
AK
747 }
748 } else {
749 clk = NULL;
94c042ce
TV
750 }
751
64ad846f 752 dss.parent_clk = clk;
94c042ce 753
8b9cb3a8 754 return 0;
8b9cb3a8
SG
755}
756
757static void dss_put_clocks(void)
758{
64ad846f
TV
759 if (dss.parent_clk)
760 clk_put(dss.parent_clk);
8b9cb3a8
SG
761}
762
852f0838 763static int dss_runtime_get(void)
8b9cb3a8 764{
4fbafaf3 765 int r;
8b9cb3a8 766
4fbafaf3 767 DSSDBG("dss_runtime_get\n");
8b9cb3a8 768
4fbafaf3
TV
769 r = pm_runtime_get_sync(&dss.pdev->dev);
770 WARN_ON(r < 0);
771 return r < 0 ? r : 0;
8b9cb3a8
SG
772}
773
852f0838 774static void dss_runtime_put(void)
8b9cb3a8 775{
4fbafaf3 776 int r;
8b9cb3a8 777
4fbafaf3 778 DSSDBG("dss_runtime_put\n");
8b9cb3a8 779
0eaf9f52 780 r = pm_runtime_put_sync(&dss.pdev->dev);
5be3aebd 781 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
8b9cb3a8
SG
782}
783
8b9cb3a8 784/* DEBUGFS */
1b3bcb33 785#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
8b9cb3a8
SG
786void dss_debug_dump_clocks(struct seq_file *s)
787{
8b9cb3a8
SG
788 dss_dump_clocks(s);
789 dispc_dump_clocks(s);
790#ifdef CONFIG_OMAP2_DSS_DSI
791 dsi_dump_clocks(s);
792#endif
793}
794#endif
795
387ce9f2 796
234f9a22 797static const enum omap_display_type omap2plus_ports[] = {
387ce9f2
AT
798 OMAP_DISPLAY_TYPE_DPI,
799};
800
234f9a22 801static const enum omap_display_type omap34xx_ports[] = {
387ce9f2
AT
802 OMAP_DISPLAY_TYPE_DPI,
803 OMAP_DISPLAY_TYPE_SDI,
804};
805
6d817880
TV
806static const enum omap_display_type dra7xx_ports[] = {
807 OMAP_DISPLAY_TYPE_DPI,
808 OMAP_DISPLAY_TYPE_DPI,
809 OMAP_DISPLAY_TYPE_DPI,
810};
811
84273a95 812static const struct dss_features omap24xx_dss_feats __initconst = {
6e555e27
TV
813 /*
814 * fck div max is really 16, but the divider range has gaps. The range
815 * from 1 to 6 has no gaps, so let's use that as a max.
816 */
817 .fck_div_max = 6,
84273a95 818 .dss_fck_multiplier = 2,
ada9443f 819 .parent_clk_name = "core_ck",
de09e455 820 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
387ce9f2
AT
821 .ports = omap2plus_ports,
822 .num_ports = ARRAY_SIZE(omap2plus_ports),
84273a95
TV
823};
824
825static const struct dss_features omap34xx_dss_feats __initconst = {
826 .fck_div_max = 16,
827 .dss_fck_multiplier = 2,
ada9443f 828 .parent_clk_name = "dpll4_ck",
de09e455 829 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
387ce9f2
AT
830 .ports = omap34xx_ports,
831 .num_ports = ARRAY_SIZE(omap34xx_ports),
84273a95
TV
832};
833
834static const struct dss_features omap3630_dss_feats __initconst = {
835 .fck_div_max = 32,
836 .dss_fck_multiplier = 1,
ada9443f 837 .parent_clk_name = "dpll4_ck",
de09e455 838 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
387ce9f2
AT
839 .ports = omap2plus_ports,
840 .num_ports = ARRAY_SIZE(omap2plus_ports),
84273a95
TV
841};
842
843static const struct dss_features omap44xx_dss_feats __initconst = {
844 .fck_div_max = 32,
845 .dss_fck_multiplier = 1,
ada9443f 846 .parent_clk_name = "dpll_per_x2_ck",
de09e455 847 .dpi_select_source = &dss_dpi_select_source_omap4,
387ce9f2
AT
848 .ports = omap2plus_ports,
849 .num_ports = ARRAY_SIZE(omap2plus_ports),
84273a95
TV
850};
851
852static const struct dss_features omap54xx_dss_feats __initconst = {
853 .fck_div_max = 64,
854 .dss_fck_multiplier = 1,
ada9443f 855 .parent_clk_name = "dpll_per_x2_ck",
de09e455 856 .dpi_select_source = &dss_dpi_select_source_omap5,
387ce9f2
AT
857 .ports = omap2plus_ports,
858 .num_ports = ARRAY_SIZE(omap2plus_ports),
84273a95
TV
859};
860
d6279d4a
SP
861static const struct dss_features am43xx_dss_feats __initconst = {
862 .fck_div_max = 0,
863 .dss_fck_multiplier = 0,
864 .parent_clk_name = NULL,
865 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
387ce9f2
AT
866 .ports = omap2plus_ports,
867 .num_ports = ARRAY_SIZE(omap2plus_ports),
d6279d4a
SP
868};
869
6d817880
TV
870static const struct dss_features dra7xx_dss_feats __initconst = {
871 .fck_div_max = 64,
872 .dss_fck_multiplier = 1,
873 .parent_clk_name = "dpll_per_x2_ck",
874 .dpi_select_source = &dss_dpi_select_source_dra7xx,
875 .ports = dra7xx_ports,
876 .num_ports = ARRAY_SIZE(dra7xx_ports),
877};
878
bd81ed08 879static int __init dss_init_features(struct platform_device *pdev)
185bae10
CM
880{
881 const struct dss_features *src;
882 struct dss_features *dst;
883
bd81ed08 884 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
185bae10 885 if (!dst) {
bd81ed08 886 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
185bae10
CM
887 return -ENOMEM;
888 }
889
b2c7d54f 890 switch (omapdss_get_version()) {
bd81ed08 891 case OMAPDSS_VER_OMAP24xx:
185bae10 892 src = &omap24xx_dss_feats;
bd81ed08
TV
893 break;
894
895 case OMAPDSS_VER_OMAP34xx_ES1:
896 case OMAPDSS_VER_OMAP34xx_ES3:
897 case OMAPDSS_VER_AM35xx:
185bae10 898 src = &omap34xx_dss_feats;
bd81ed08
TV
899 break;
900
901 case OMAPDSS_VER_OMAP3630:
185bae10 902 src = &omap3630_dss_feats;
bd81ed08
TV
903 break;
904
905 case OMAPDSS_VER_OMAP4430_ES1:
906 case OMAPDSS_VER_OMAP4430_ES2:
907 case OMAPDSS_VER_OMAP4:
185bae10 908 src = &omap44xx_dss_feats;
bd81ed08
TV
909 break;
910
911 case OMAPDSS_VER_OMAP5:
23362832 912 src = &omap54xx_dss_feats;
bd81ed08
TV
913 break;
914
d6279d4a
SP
915 case OMAPDSS_VER_AM43xx:
916 src = &am43xx_dss_feats;
917 break;
918
6d817880
TV
919 case OMAPDSS_VER_DRA7xx:
920 src = &dra7xx_dss_feats;
921 break;
922
bd81ed08 923 default:
185bae10 924 return -ENODEV;
bd81ed08 925 }
185bae10
CM
926
927 memcpy(dst, src, sizeof(*dst));
928 dss.feat = dst;
929
930 return 0;
931}
932
5f0bc7a9 933static int __init dss_init_ports(struct platform_device *pdev)
2ecef246
TV
934{
935 struct device_node *parent = pdev->dev.of_node;
936 struct device_node *port;
937 int r;
938
939 if (parent == NULL)
940 return 0;
941
942 port = omapdss_of_get_next_port(parent, NULL);
00592772 943 if (!port)
2ecef246 944 return 0;
2ecef246 945
387ce9f2
AT
946 if (dss.feat->num_ports == 0)
947 return 0;
948
2ecef246 949 do {
387ce9f2 950 enum omap_display_type port_type;
2ecef246
TV
951 u32 reg;
952
953 r = of_property_read_u32(port, "reg", &reg);
954 if (r)
955 reg = 0;
956
387ce9f2
AT
957 if (reg >= dss.feat->num_ports)
958 continue;
2ecef246 959
387ce9f2 960 port_type = dss.feat->ports[reg];
2ecef246 961
387ce9f2
AT
962 switch (port_type) {
963 case OMAP_DISPLAY_TYPE_DPI:
964 dpi_init_port(pdev, port);
965 break;
966 case OMAP_DISPLAY_TYPE_SDI:
967 sdi_init_port(pdev, port);
968 break;
969 default:
970 break;
971 }
2ecef246
TV
972 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
973
974 return 0;
975}
976
2ac6a1aa 977static void __exit dss_uninit_ports(struct platform_device *pdev)
2ecef246 978{
80eb6751
AT
979 struct device_node *parent = pdev->dev.of_node;
980 struct device_node *port;
981
982 if (parent == NULL)
983 return;
984
985 port = omapdss_of_get_next_port(parent, NULL);
986 if (!port)
987 return;
988
387ce9f2
AT
989 if (dss.feat->num_ports == 0)
990 return;
2ecef246 991
387ce9f2
AT
992 do {
993 enum omap_display_type port_type;
994 u32 reg;
995 int r;
996
997 r = of_property_read_u32(port, "reg", &reg);
998 if (r)
999 reg = 0;
1000
1001 if (reg >= dss.feat->num_ports)
1002 continue;
1003
1004 port_type = dss.feat->ports[reg];
1005
1006 switch (port_type) {
1007 case OMAP_DISPLAY_TYPE_DPI:
1008 dpi_uninit_port(port);
1009 break;
1010 case OMAP_DISPLAY_TYPE_SDI:
1011 sdi_uninit_port(port);
1012 break;
1013 default:
1014 break;
1015 }
1016 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
2ecef246
TV
1017}
1018
96c401bc 1019/* DSS HW IP initialisation */
6e7e8f06 1020static int __init omap_dsshw_probe(struct platform_device *pdev)
96c401bc 1021{
b98482ed 1022 struct resource *dss_mem;
be40eecf 1023 struct device_node *np = pdev->dev.of_node;
b98482ed 1024 u32 rev;
96c401bc 1025 int r;
96c401bc
SG
1026
1027 dss.pdev = pdev;
1028
bd81ed08 1029 r = dss_init_features(dss.pdev);
185bae10
CM
1030 if (r)
1031 return r;
1032
b98482ed
TV
1033 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1034 if (!dss_mem) {
1035 DSSERR("can't get IORESOURCE_MEM DSS\n");
cd3b3449 1036 return -EINVAL;
b98482ed 1037 }
cd3b3449 1038
6e2a14d2
JL
1039 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
1040 resource_size(dss_mem));
b98482ed
TV
1041 if (!dss.base) {
1042 DSSERR("can't ioremap DSS\n");
cd3b3449 1043 return -ENOMEM;
b98482ed
TV
1044 }
1045
8b9cb3a8
SG
1046 r = dss_get_clocks();
1047 if (r)
cd3b3449 1048 return r;
8b9cb3a8 1049
13a1a2b2
TV
1050 r = dss_setup_default_clock();
1051 if (r)
1052 goto err_setup_clocks;
1053
4fbafaf3 1054 pm_runtime_enable(&pdev->dev);
b98482ed 1055
4fbafaf3
TV
1056 r = dss_runtime_get();
1057 if (r)
1058 goto err_runtime_get;
b98482ed 1059
5aaee69d
TV
1060 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1061
b98482ed
TV
1062 /* Select DPLL */
1063 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1064
a5b8399f
TV
1065 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
1066
b98482ed
TV
1067#ifdef CONFIG_OMAP2_DSS_VENC
1068 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1069 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1070 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1071#endif
1072 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1073 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1074 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
1075 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
1076 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
96c401bc 1077
2ecef246
TV
1078 dss_init_ports(pdev);
1079
be40eecf
TV
1080 if (np && of_property_read_bool(np, "syscon-pll-ctrl")) {
1081 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1082 "syscon-pll-ctrl");
1083 if (IS_ERR(dss.syscon_pll_ctrl)) {
1084 dev_err(&pdev->dev,
1085 "failed to get syscon-pll-ctrl regmap\n");
1086 return PTR_ERR(dss.syscon_pll_ctrl);
1087 }
1088
1089 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1090 &dss.syscon_pll_ctrl_offset)) {
1091 dev_err(&pdev->dev,
1092 "failed to get syscon-pll-ctrl offset\n");
1093 return -EINVAL;
1094 }
1095 }
1096
b98482ed
TV
1097 rev = dss_read_reg(DSS_REVISION);
1098 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
1099 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1100
4fbafaf3 1101 dss_runtime_put();
b98482ed 1102
e40402cf
TV
1103 dss_debugfs_create_file("dss", dss_dump_regs);
1104
8b9cb3a8 1105 return 0;
a57dd4fe 1106
4fbafaf3
TV
1107err_runtime_get:
1108 pm_runtime_disable(&pdev->dev);
13a1a2b2 1109err_setup_clocks:
8b9cb3a8 1110 dss_put_clocks();
96c401bc
SG
1111 return r;
1112}
1113
6e7e8f06 1114static int __exit omap_dsshw_remove(struct platform_device *pdev)
96c401bc 1115{
2ac6a1aa 1116 dss_uninit_ports(pdev);
2ecef246 1117
4fbafaf3 1118 pm_runtime_disable(&pdev->dev);
8b9cb3a8
SG
1119
1120 dss_put_clocks();
b98482ed 1121
96c401bc
SG
1122 return 0;
1123}
1124
4fbafaf3
TV
1125static int dss_runtime_suspend(struct device *dev)
1126{
1127 dss_save_context();
a8081d31 1128 dss_set_min_bus_tput(dev, 0);
4fbafaf3
TV
1129 return 0;
1130}
1131
1132static int dss_runtime_resume(struct device *dev)
1133{
a8081d31
TV
1134 int r;
1135 /*
1136 * Set an arbitrarily high tput request to ensure OPP100.
1137 * What we should really do is to make a request to stay in OPP100,
1138 * without any tput requirements, but that is not currently possible
1139 * via the PM layer.
1140 */
1141
1142 r = dss_set_min_bus_tput(dev, 1000000000);
1143 if (r)
1144 return r;
1145
39020710 1146 dss_restore_context();
4fbafaf3
TV
1147 return 0;
1148}
1149
1150static const struct dev_pm_ops dss_pm_ops = {
1151 .runtime_suspend = dss_runtime_suspend,
1152 .runtime_resume = dss_runtime_resume,
1153};
1154
2ecef246
TV
1155static const struct of_device_id dss_of_match[] = {
1156 { .compatible = "ti,omap2-dss", },
1157 { .compatible = "ti,omap3-dss", },
1158 { .compatible = "ti,omap4-dss", },
2e7e6b68 1159 { .compatible = "ti,omap5-dss", },
6d817880 1160 { .compatible = "ti,dra7-dss", },
2ecef246
TV
1161 {},
1162};
1163
1164MODULE_DEVICE_TABLE(of, dss_of_match);
1165
96c401bc 1166static struct platform_driver omap_dsshw_driver = {
6e7e8f06 1167 .remove = __exit_p(omap_dsshw_remove),
96c401bc
SG
1168 .driver = {
1169 .name = "omapdss_dss",
4fbafaf3 1170 .pm = &dss_pm_ops,
2ecef246 1171 .of_match_table = dss_of_match,
422ccbd5 1172 .suppress_bind_attrs = true,
96c401bc
SG
1173 },
1174};
1175
6e7e8f06 1176int __init dss_init_platform_driver(void)
96c401bc 1177{
11436e1d 1178 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
96c401bc
SG
1179}
1180
1181void dss_uninit_platform_driver(void)
1182{
04c742c3 1183 platform_driver_unregister(&omap_dsshw_driver);
96c401bc 1184}