]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/video/omap2/dss/dss.c
OMAP2PLUS: DSS2: Cleanup clock source related code
[mirror_ubuntu-focal-kernel.git] / drivers / video / omap2 / dss / dss.c
CommitLineData
559d6701
TV
1/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
27#include <linux/err.h>
28#include <linux/delay.h>
559d6701
TV
29#include <linux/seq_file.h>
30#include <linux/clk.h>
31
32#include <plat/display.h>
8b9cb3a8 33#include <plat/clock.h>
559d6701 34#include "dss.h"
6ec549e5 35#include "dss_features.h"
559d6701 36
559d6701
TV
37#define DSS_SZ_REGS SZ_512
38
39struct dss_reg {
40 u16 idx;
41};
42
43#define DSS_REG(idx) ((const struct dss_reg) { idx })
44
45#define DSS_REVISION DSS_REG(0x0000)
46#define DSS_SYSCONFIG DSS_REG(0x0010)
47#define DSS_SYSSTATUS DSS_REG(0x0014)
48#define DSS_IRQSTATUS DSS_REG(0x0018)
49#define DSS_CONTROL DSS_REG(0x0040)
50#define DSS_SDI_CONTROL DSS_REG(0x0044)
51#define DSS_PLL_CONTROL DSS_REG(0x0048)
52#define DSS_SDI_STATUS DSS_REG(0x005C)
53
54#define REG_GET(idx, start, end) \
55 FLD_GET(dss_read_reg(idx), start, end)
56
57#define REG_FLD_MOD(idx, val, start, end) \
58 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
59
60static struct {
96c401bc 61 struct platform_device *pdev;
559d6701 62 void __iomem *base;
8b9cb3a8 63 int ctx_id;
559d6701
TV
64
65 struct clk *dpll4_m4_ck;
8b9cb3a8 66 struct clk *dss_ick;
c7642f67
AT
67 struct clk *dss_fck;
68 struct clk *dss_sys_clk;
69 struct clk *dss_tv_fck;
70 struct clk *dss_video_fck;
8b9cb3a8 71 unsigned num_clks_enabled;
559d6701
TV
72
73 unsigned long cache_req_pck;
74 unsigned long cache_prate;
75 struct dss_clock_info cache_dss_cinfo;
76 struct dispc_clock_info cache_dispc_cinfo;
77
2f18c4d8
TV
78 enum dss_clk_source dsi_clk_source;
79 enum dss_clk_source dispc_clk_source;
80
559d6701
TV
81 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
82} dss;
83
067a57e4
AT
84static const struct dss_clk_source_name dss_generic_clk_source_names[] = {
85 { DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, "DSI_PLL_HSDIV_DISPC" },
86 { DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, "DSI_PLL_HSDIV_DSI" },
87 { DSS_CLK_SRC_FCK, "DSS_FCK" },
88};
89
8b9cb3a8
SG
90static void dss_clk_enable_all_no_ctx(void);
91static void dss_clk_disable_all_no_ctx(void);
92static void dss_clk_enable_no_ctx(enum dss_clock clks);
93static void dss_clk_disable_no_ctx(enum dss_clock clks);
94
559d6701
TV
95static int _omap_dss_wait_reset(void);
96
97static inline void dss_write_reg(const struct dss_reg idx, u32 val)
98{
99 __raw_writel(val, dss.base + idx.idx);
100}
101
102static inline u32 dss_read_reg(const struct dss_reg idx)
103{
104 return __raw_readl(dss.base + idx.idx);
105}
106
107#define SR(reg) \
108 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
109#define RR(reg) \
110 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
111
112void dss_save_context(void)
113{
114 if (cpu_is_omap24xx())
115 return;
116
117 SR(SYSCONFIG);
118 SR(CONTROL);
119
6ec549e5
TV
120 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
121 OMAP_DISPLAY_TYPE_SDI) {
122 SR(SDI_CONTROL);
123 SR(PLL_CONTROL);
124 }
559d6701
TV
125}
126
127void dss_restore_context(void)
128{
129 if (_omap_dss_wait_reset())
130 DSSERR("DSS not coming out of reset after sleep\n");
131
132 RR(SYSCONFIG);
133 RR(CONTROL);
134
6ec549e5
TV
135 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
136 OMAP_DISPLAY_TYPE_SDI) {
137 RR(SDI_CONTROL);
138 RR(PLL_CONTROL);
139 }
559d6701
TV
140}
141
142#undef SR
143#undef RR
144
145void dss_sdi_init(u8 datapairs)
146{
147 u32 l;
148
149 BUG_ON(datapairs > 3 || datapairs < 1);
150
151 l = dss_read_reg(DSS_SDI_CONTROL);
152 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
153 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
154 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
155 dss_write_reg(DSS_SDI_CONTROL, l);
156
157 l = dss_read_reg(DSS_PLL_CONTROL);
158 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
159 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
160 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
161 dss_write_reg(DSS_PLL_CONTROL, l);
162}
163
164int dss_sdi_enable(void)
165{
166 unsigned long timeout;
167
168 dispc_pck_free_enable(1);
169
170 /* Reset SDI PLL */
171 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
172 udelay(1); /* wait 2x PCLK */
173
174 /* Lock SDI PLL */
175 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
176
177 /* Waiting for PLL lock request to complete */
178 timeout = jiffies + msecs_to_jiffies(500);
179 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
180 if (time_after_eq(jiffies, timeout)) {
181 DSSERR("PLL lock request timed out\n");
182 goto err1;
183 }
184 }
185
186 /* Clearing PLL_GO bit */
187 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
188
189 /* Waiting for PLL to lock */
190 timeout = jiffies + msecs_to_jiffies(500);
191 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
192 if (time_after_eq(jiffies, timeout)) {
193 DSSERR("PLL lock timed out\n");
194 goto err1;
195 }
196 }
197
198 dispc_lcd_enable_signal(1);
199
200 /* Waiting for SDI reset to complete */
201 timeout = jiffies + msecs_to_jiffies(500);
202 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
203 if (time_after_eq(jiffies, timeout)) {
204 DSSERR("SDI reset timed out\n");
205 goto err2;
206 }
207 }
208
209 return 0;
210
211 err2:
212 dispc_lcd_enable_signal(0);
213 err1:
214 /* Reset SDI PLL */
215 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
216
217 dispc_pck_free_enable(0);
218
219 return -ETIMEDOUT;
220}
221
222void dss_sdi_disable(void)
223{
224 dispc_lcd_enable_signal(0);
225
226 dispc_pck_free_enable(0);
227
228 /* Reset SDI PLL */
229 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
230}
231
067a57e4
AT
232const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src)
233{
234 return dss_generic_clk_source_names[clk_src].clksrc_name;
235}
236
559d6701
TV
237void dss_dump_clocks(struct seq_file *s)
238{
239 unsigned long dpll4_ck_rate;
240 unsigned long dpll4_m4_ck_rate;
241
6af9cd14 242 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
559d6701
TV
243
244 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
245 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
246
247 seq_printf(s, "- DSS -\n");
248
249 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
250
ac01bb7e 251 if (cpu_is_omap3630())
067a57e4
AT
252 seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
253 dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK),
254 dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK),
ac01bb7e
K
255 dpll4_ck_rate,
256 dpll4_ck_rate / dpll4_m4_ck_rate,
6af9cd14 257 dss_clk_get_rate(DSS_CLK_FCK));
ac01bb7e 258 else
067a57e4
AT
259 seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
260 dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK),
261 dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK),
559d6701
TV
262 dpll4_ck_rate,
263 dpll4_ck_rate / dpll4_m4_ck_rate,
6af9cd14 264 dss_clk_get_rate(DSS_CLK_FCK));
559d6701 265
6af9cd14 266 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
559d6701
TV
267}
268
269void dss_dump_regs(struct seq_file *s)
270{
271#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
272
6af9cd14 273 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
559d6701
TV
274
275 DUMPREG(DSS_REVISION);
276 DUMPREG(DSS_SYSCONFIG);
277 DUMPREG(DSS_SYSSTATUS);
278 DUMPREG(DSS_IRQSTATUS);
279 DUMPREG(DSS_CONTROL);
6ec549e5
TV
280
281 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
282 OMAP_DISPLAY_TYPE_SDI) {
283 DUMPREG(DSS_SDI_CONTROL);
284 DUMPREG(DSS_PLL_CONTROL);
285 DUMPREG(DSS_SDI_STATUS);
286 }
559d6701 287
6af9cd14 288 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
559d6701
TV
289#undef DUMPREG
290}
291
2f18c4d8
TV
292void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
293{
294 int b;
295
66534e8e
AT
296 switch (clk_src) {
297 case DSS_CLK_SRC_FCK:
298 b = 0;
299 break;
300 case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
301 b = 1;
1bb47835 302 dsi_wait_pll_hsdiv_dispc_active();
66534e8e
AT
303 break;
304 default:
305 BUG();
306 }
e406f907 307
2f18c4d8
TV
308 REG_FLD_MOD(DSS_CONTROL, b, 0, 0); /* DISPC_CLK_SWITCH */
309
310 dss.dispc_clk_source = clk_src;
311}
312
313void dss_select_dsi_clk_source(enum dss_clk_source clk_src)
559d6701 314{
2f18c4d8
TV
315 int b;
316
66534e8e
AT
317 switch (clk_src) {
318 case DSS_CLK_SRC_FCK:
319 b = 0;
320 break;
321 case DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
322 b = 1;
1bb47835 323 dsi_wait_pll_hsdiv_dsi_active();
66534e8e
AT
324 break;
325 default:
326 BUG();
327 }
e406f907 328
2f18c4d8
TV
329 REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
330
331 dss.dsi_clk_source = clk_src;
559d6701
TV
332}
333
2f18c4d8 334enum dss_clk_source dss_get_dispc_clk_source(void)
559d6701 335{
2f18c4d8 336 return dss.dispc_clk_source;
559d6701
TV
337}
338
2f18c4d8 339enum dss_clk_source dss_get_dsi_clk_source(void)
559d6701 340{
2f18c4d8 341 return dss.dsi_clk_source;
559d6701
TV
342}
343
344/* calculate clock rates using dividers in cinfo */
345int dss_calc_clock_rates(struct dss_clock_info *cinfo)
346{
347 unsigned long prate;
348
ac01bb7e
K
349 if (cinfo->fck_div > (cpu_is_omap3630() ? 32 : 16) ||
350 cinfo->fck_div == 0)
559d6701
TV
351 return -EINVAL;
352
353 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
354
355 cinfo->fck = prate / cinfo->fck_div;
356
357 return 0;
358}
359
360int dss_set_clock_div(struct dss_clock_info *cinfo)
361{
362 unsigned long prate;
363 int r;
364
365 if (cpu_is_omap34xx()) {
366 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
367 DSSDBG("dpll4_m4 = %ld\n", prate);
368
369 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
370 if (r)
371 return r;
372 }
373
374 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
375
376 return 0;
377}
378
379int dss_get_clock_div(struct dss_clock_info *cinfo)
380{
6af9cd14 381 cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
559d6701
TV
382
383 if (cpu_is_omap34xx()) {
384 unsigned long prate;
385 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
ac01bb7e
K
386 if (cpu_is_omap3630())
387 cinfo->fck_div = prate / (cinfo->fck);
388 else
389 cinfo->fck_div = prate / (cinfo->fck / 2);
559d6701
TV
390 } else {
391 cinfo->fck_div = 0;
392 }
393
394 return 0;
395}
396
397unsigned long dss_get_dpll4_rate(void)
398{
399 if (cpu_is_omap34xx())
400 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
401 else
402 return 0;
403}
404
405int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
406 struct dss_clock_info *dss_cinfo,
407 struct dispc_clock_info *dispc_cinfo)
408{
409 unsigned long prate;
410 struct dss_clock_info best_dss;
411 struct dispc_clock_info best_dispc;
412
819d807c 413 unsigned long fck, max_dss_fck;
559d6701
TV
414
415 u16 fck_div;
416
417 int match = 0;
418 int min_fck_per_pck;
419
420 prate = dss_get_dpll4_rate();
421
819d807c
AT
422 max_dss_fck = dss_feat_get_max_dss_fck();
423
6af9cd14 424 fck = dss_clk_get_rate(DSS_CLK_FCK);
559d6701
TV
425 if (req_pck == dss.cache_req_pck &&
426 ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
427 dss.cache_dss_cinfo.fck == fck)) {
428 DSSDBG("dispc clock info found from cache.\n");
429 *dss_cinfo = dss.cache_dss_cinfo;
430 *dispc_cinfo = dss.cache_dispc_cinfo;
431 return 0;
432 }
433
434 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
435
436 if (min_fck_per_pck &&
819d807c 437 req_pck * min_fck_per_pck > max_dss_fck) {
559d6701
TV
438 DSSERR("Requested pixel clock not possible with the current "
439 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
440 "the constraint off.\n");
441 min_fck_per_pck = 0;
442 }
443
444retry:
445 memset(&best_dss, 0, sizeof(best_dss));
446 memset(&best_dispc, 0, sizeof(best_dispc));
447
448 if (cpu_is_omap24xx()) {
449 struct dispc_clock_info cur_dispc;
450 /* XXX can we change the clock on omap2? */
6af9cd14 451 fck = dss_clk_get_rate(DSS_CLK_FCK);
559d6701
TV
452 fck_div = 1;
453
454 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
455 match = 1;
456
457 best_dss.fck = fck;
458 best_dss.fck_div = fck_div;
459
460 best_dispc = cur_dispc;
461
462 goto found;
463 } else if (cpu_is_omap34xx()) {
ac01bb7e
K
464 for (fck_div = (cpu_is_omap3630() ? 32 : 16);
465 fck_div > 0; --fck_div) {
559d6701
TV
466 struct dispc_clock_info cur_dispc;
467
ac01bb7e
K
468 if (cpu_is_omap3630())
469 fck = prate / fck_div;
470 else
471 fck = prate / fck_div * 2;
559d6701 472
819d807c 473 if (fck > max_dss_fck)
559d6701
TV
474 continue;
475
476 if (min_fck_per_pck &&
477 fck < req_pck * min_fck_per_pck)
478 continue;
479
480 match = 1;
481
482 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
483
484 if (abs(cur_dispc.pck - req_pck) <
485 abs(best_dispc.pck - req_pck)) {
486
487 best_dss.fck = fck;
488 best_dss.fck_div = fck_div;
489
490 best_dispc = cur_dispc;
491
492 if (cur_dispc.pck == req_pck)
493 goto found;
494 }
495 }
496 } else {
497 BUG();
498 }
499
500found:
501 if (!match) {
502 if (min_fck_per_pck) {
503 DSSERR("Could not find suitable clock settings.\n"
504 "Turning FCK/PCK constraint off and"
505 "trying again.\n");
506 min_fck_per_pck = 0;
507 goto retry;
508 }
509
510 DSSERR("Could not find suitable clock settings.\n");
511
512 return -EINVAL;
513 }
514
515 if (dss_cinfo)
516 *dss_cinfo = best_dss;
517 if (dispc_cinfo)
518 *dispc_cinfo = best_dispc;
519
520 dss.cache_req_pck = req_pck;
521 dss.cache_prate = prate;
522 dss.cache_dss_cinfo = best_dss;
523 dss.cache_dispc_cinfo = best_dispc;
524
525 return 0;
526}
527
559d6701
TV
528static int _omap_dss_wait_reset(void)
529{
24be78b3 530 int t = 0;
559d6701
TV
531
532 while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
24be78b3 533 if (++t > 1000) {
559d6701
TV
534 DSSERR("soft reset failed\n");
535 return -ENODEV;
536 }
24be78b3 537 udelay(1);
559d6701
TV
538 }
539
540 return 0;
541}
542
543static int _omap_dss_reset(void)
544{
545 /* Soft reset */
546 REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
547 return _omap_dss_wait_reset();
548}
549
550void dss_set_venc_output(enum omap_dss_venc_type type)
551{
552 int l = 0;
553
554 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
555 l = 0;
556 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
557 l = 1;
558 else
559 BUG();
560
561 /* venc out selection. 0 = comp, 1 = svideo */
562 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
563}
564
565void dss_set_dac_pwrdn_bgz(bool enable)
566{
567 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
568}
569
42c9dee8 570static int dss_init(void)
559d6701
TV
571{
572 int r;
573 u32 rev;
ea9da36a 574 struct resource *dss_mem;
559d6701 575
ea9da36a
SG
576 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
577 if (!dss_mem) {
578 DSSERR("can't get IORESOURCE_MEM DSS\n");
579 r = -EINVAL;
580 goto fail0;
581 }
582 dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
559d6701
TV
583 if (!dss.base) {
584 DSSERR("can't ioremap DSS\n");
585 r = -ENOMEM;
586 goto fail0;
587 }
588
42c9dee8
TV
589 /* disable LCD and DIGIT output. This seems to fix the synclost
590 * problem that we get, if the bootloader starts the DSS and
591 * the kernel resets it */
592 omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
593
594 /* We need to wait here a bit, otherwise we sometimes start to
595 * get synclost errors, and after that only power cycle will
596 * restore DSS functionality. I have no idea why this happens.
597 * And we have to wait _before_ resetting the DSS, but after
598 * enabling clocks.
599 */
600 msleep(50);
601
602 _omap_dss_reset();
559d6701
TV
603
604 /* autoidle */
605 REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
606
607 /* Select DPLL */
608 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
609
610#ifdef CONFIG_OMAP2_DSS_VENC
611 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
612 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
613 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
614#endif
615
559d6701
TV
616 if (cpu_is_omap34xx()) {
617 dss.dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
618 if (IS_ERR(dss.dpll4_m4_ck)) {
619 DSSERR("Failed to get dpll4_m4_ck\n");
620 r = PTR_ERR(dss.dpll4_m4_ck);
affe360d 621 goto fail1;
559d6701
TV
622 }
623 }
624
88134fa1
AT
625 dss.dsi_clk_source = DSS_CLK_SRC_FCK;
626 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
ce619e1f 627
559d6701
TV
628 dss_save_context();
629
630 rev = dss_read_reg(DSS_REVISION);
631 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
632 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
633
634 return 0;
635
559d6701
TV
636fail1:
637 iounmap(dss.base);
638fail0:
639 return r;
640}
641
96c401bc 642static void dss_exit(void)
559d6701
TV
643{
644 if (cpu_is_omap34xx())
645 clk_put(dss.dpll4_m4_ck);
646
559d6701
TV
647 iounmap(dss.base);
648}
649
8b9cb3a8
SG
650/* CONTEXT */
651static int dss_get_ctx_id(void)
652{
653 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
654 int r;
655
656 if (!pdata->board_data->get_last_off_on_transaction_id)
657 return 0;
658 r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
659 if (r < 0) {
660 dev_err(&dss.pdev->dev, "getting transaction ID failed, "
661 "will force context restore\n");
662 r = -1;
663 }
664 return r;
665}
666
667int dss_need_ctx_restore(void)
668{
669 int id = dss_get_ctx_id();
670
671 if (id < 0 || id != dss.ctx_id) {
672 DSSDBG("ctx id %d -> id %d\n",
673 dss.ctx_id, id);
674 dss.ctx_id = id;
675 return 1;
676 } else {
677 return 0;
678 }
679}
680
681static void save_all_ctx(void)
682{
683 DSSDBG("save context\n");
684
6af9cd14 685 dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
8b9cb3a8
SG
686
687 dss_save_context();
688 dispc_save_context();
689#ifdef CONFIG_OMAP2_DSS_DSI
690 dsi_save_context();
691#endif
692
6af9cd14 693 dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
8b9cb3a8
SG
694}
695
696static void restore_all_ctx(void)
697{
698 DSSDBG("restore context\n");
699
700 dss_clk_enable_all_no_ctx();
701
702 dss_restore_context();
703 dispc_restore_context();
704#ifdef CONFIG_OMAP2_DSS_DSI
705 dsi_restore_context();
706#endif
707
708 dss_clk_disable_all_no_ctx();
709}
710
711static int dss_get_clock(struct clk **clock, const char *clk_name)
712{
713 struct clk *clk;
714
715 clk = clk_get(&dss.pdev->dev, clk_name);
716
717 if (IS_ERR(clk)) {
718 DSSERR("can't get clock %s", clk_name);
719 return PTR_ERR(clk);
720 }
721
722 *clock = clk;
723
724 DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
725
726 return 0;
727}
728
729static int dss_get_clocks(void)
730{
731 int r;
a1a0dcca 732 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
8b9cb3a8
SG
733
734 dss.dss_ick = NULL;
c7642f67
AT
735 dss.dss_fck = NULL;
736 dss.dss_sys_clk = NULL;
737 dss.dss_tv_fck = NULL;
738 dss.dss_video_fck = NULL;
8b9cb3a8
SG
739
740 r = dss_get_clock(&dss.dss_ick, "ick");
741 if (r)
742 goto err;
743
c7642f67 744 r = dss_get_clock(&dss.dss_fck, "fck");
8b9cb3a8
SG
745 if (r)
746 goto err;
747
a1a0dcca
SS
748 if (!pdata->opt_clock_available) {
749 r = -ENODEV;
8b9cb3a8 750 goto err;
a1a0dcca 751 }
8b9cb3a8 752
a1a0dcca
SS
753 if (pdata->opt_clock_available("sys_clk")) {
754 r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
755 if (r)
756 goto err;
757 }
8b9cb3a8 758
a1a0dcca
SS
759 if (pdata->opt_clock_available("tv_clk")) {
760 r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
761 if (r)
762 goto err;
763 }
764
765 if (pdata->opt_clock_available("video_clk")) {
766 r = dss_get_clock(&dss.dss_video_fck, "video_clk");
767 if (r)
768 goto err;
769 }
8b9cb3a8
SG
770
771 return 0;
772
773err:
774 if (dss.dss_ick)
775 clk_put(dss.dss_ick);
c7642f67
AT
776 if (dss.dss_fck)
777 clk_put(dss.dss_fck);
778 if (dss.dss_sys_clk)
779 clk_put(dss.dss_sys_clk);
780 if (dss.dss_tv_fck)
781 clk_put(dss.dss_tv_fck);
782 if (dss.dss_video_fck)
783 clk_put(dss.dss_video_fck);
8b9cb3a8
SG
784
785 return r;
786}
787
788static void dss_put_clocks(void)
789{
c7642f67
AT
790 if (dss.dss_video_fck)
791 clk_put(dss.dss_video_fck);
a1a0dcca
SS
792 if (dss.dss_tv_fck)
793 clk_put(dss.dss_tv_fck);
794 if (dss.dss_sys_clk)
795 clk_put(dss.dss_sys_clk);
c7642f67 796 clk_put(dss.dss_fck);
8b9cb3a8
SG
797 clk_put(dss.dss_ick);
798}
799
800unsigned long dss_clk_get_rate(enum dss_clock clk)
801{
802 switch (clk) {
803 case DSS_CLK_ICK:
804 return clk_get_rate(dss.dss_ick);
6af9cd14 805 case DSS_CLK_FCK:
c7642f67 806 return clk_get_rate(dss.dss_fck);
6af9cd14 807 case DSS_CLK_SYSCK:
c7642f67 808 return clk_get_rate(dss.dss_sys_clk);
6af9cd14 809 case DSS_CLK_TVFCK:
c7642f67 810 return clk_get_rate(dss.dss_tv_fck);
6af9cd14 811 case DSS_CLK_VIDFCK:
c7642f67 812 return clk_get_rate(dss.dss_video_fck);
8b9cb3a8
SG
813 }
814
815 BUG();
816 return 0;
817}
818
819static unsigned count_clk_bits(enum dss_clock clks)
820{
821 unsigned num_clks = 0;
822
823 if (clks & DSS_CLK_ICK)
824 ++num_clks;
6af9cd14 825 if (clks & DSS_CLK_FCK)
8b9cb3a8 826 ++num_clks;
6af9cd14 827 if (clks & DSS_CLK_SYSCK)
8b9cb3a8 828 ++num_clks;
6af9cd14 829 if (clks & DSS_CLK_TVFCK)
8b9cb3a8 830 ++num_clks;
6af9cd14 831 if (clks & DSS_CLK_VIDFCK)
8b9cb3a8
SG
832 ++num_clks;
833
834 return num_clks;
835}
836
837static void dss_clk_enable_no_ctx(enum dss_clock clks)
838{
839 unsigned num_clks = count_clk_bits(clks);
840
841 if (clks & DSS_CLK_ICK)
842 clk_enable(dss.dss_ick);
6af9cd14 843 if (clks & DSS_CLK_FCK)
c7642f67 844 clk_enable(dss.dss_fck);
a1a0dcca 845 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
c7642f67 846 clk_enable(dss.dss_sys_clk);
a1a0dcca 847 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
c7642f67 848 clk_enable(dss.dss_tv_fck);
a1a0dcca 849 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
c7642f67 850 clk_enable(dss.dss_video_fck);
8b9cb3a8
SG
851
852 dss.num_clks_enabled += num_clks;
853}
854
855void dss_clk_enable(enum dss_clock clks)
856{
857 bool check_ctx = dss.num_clks_enabled == 0;
858
859 dss_clk_enable_no_ctx(clks);
860
85604b0a
TV
861 /*
862 * HACK: On omap4 the registers may not be accessible right after
863 * enabling the clocks. At some point this will be handled by
864 * pm_runtime, but for the time begin this should make things work.
865 */
866 if (cpu_is_omap44xx() && check_ctx)
867 udelay(10);
868
8b9cb3a8
SG
869 if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
870 restore_all_ctx();
871}
872
873static void dss_clk_disable_no_ctx(enum dss_clock clks)
874{
875 unsigned num_clks = count_clk_bits(clks);
876
877 if (clks & DSS_CLK_ICK)
878 clk_disable(dss.dss_ick);
6af9cd14 879 if (clks & DSS_CLK_FCK)
c7642f67 880 clk_disable(dss.dss_fck);
a1a0dcca 881 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
c7642f67 882 clk_disable(dss.dss_sys_clk);
a1a0dcca 883 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
c7642f67 884 clk_disable(dss.dss_tv_fck);
a1a0dcca 885 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
c7642f67 886 clk_disable(dss.dss_video_fck);
8b9cb3a8
SG
887
888 dss.num_clks_enabled -= num_clks;
889}
890
891void dss_clk_disable(enum dss_clock clks)
892{
893 if (cpu_is_omap34xx()) {
894 unsigned num_clks = count_clk_bits(clks);
895
896 BUG_ON(dss.num_clks_enabled < num_clks);
897
898 if (dss.num_clks_enabled == num_clks)
899 save_all_ctx();
900 }
901
902 dss_clk_disable_no_ctx(clks);
903}
904
905static void dss_clk_enable_all_no_ctx(void)
906{
907 enum dss_clock clks;
908
6af9cd14 909 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
8b9cb3a8 910 if (cpu_is_omap34xx())
6af9cd14 911 clks |= DSS_CLK_VIDFCK;
8b9cb3a8
SG
912 dss_clk_enable_no_ctx(clks);
913}
914
915static void dss_clk_disable_all_no_ctx(void)
916{
917 enum dss_clock clks;
918
6af9cd14 919 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
8b9cb3a8 920 if (cpu_is_omap34xx())
6af9cd14 921 clks |= DSS_CLK_VIDFCK;
8b9cb3a8
SG
922 dss_clk_disable_no_ctx(clks);
923}
924
925#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
926/* CLOCKS */
927static void core_dump_clocks(struct seq_file *s)
928{
929 int i;
930 struct clk *clocks[5] = {
931 dss.dss_ick,
c7642f67
AT
932 dss.dss_fck,
933 dss.dss_sys_clk,
934 dss.dss_tv_fck,
935 dss.dss_video_fck
8b9cb3a8
SG
936 };
937
938 seq_printf(s, "- CORE -\n");
939
940 seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
941
942 for (i = 0; i < 5; i++) {
943 if (!clocks[i])
944 continue;
945 seq_printf(s, "%-15s\t%lu\t%d\n",
946 clocks[i]->name,
947 clk_get_rate(clocks[i]),
948 clocks[i]->usecount);
949 }
950}
951#endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
952
953/* DEBUGFS */
954#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
955void dss_debug_dump_clocks(struct seq_file *s)
956{
957 core_dump_clocks(s);
958 dss_dump_clocks(s);
959 dispc_dump_clocks(s);
960#ifdef CONFIG_OMAP2_DSS_DSI
961 dsi_dump_clocks(s);
962#endif
963}
964#endif
965
966
96c401bc
SG
967/* DSS HW IP initialisation */
968static int omap_dsshw_probe(struct platform_device *pdev)
969{
970 int r;
96c401bc
SG
971
972 dss.pdev = pdev;
973
8b9cb3a8
SG
974 r = dss_get_clocks();
975 if (r)
976 goto err_clocks;
977
978 dss_clk_enable_all_no_ctx();
979
980 dss.ctx_id = dss_get_ctx_id();
981 DSSDBG("initial ctx id %u\n", dss.ctx_id);
982
42c9dee8 983 r = dss_init();
96c401bc
SG
984 if (r) {
985 DSSERR("Failed to initialize DSS\n");
986 goto err_dss;
987 }
988
587b5e82
TV
989 r = dpi_init();
990 if (r) {
991 DSSERR("Failed to initialize DPI\n");
992 goto err_dpi;
993 }
994
995 r = sdi_init();
996 if (r) {
997 DSSERR("Failed to initialize SDI\n");
998 goto err_sdi;
999 }
1000
8b9cb3a8
SG
1001 dss_clk_disable_all_no_ctx();
1002 return 0;
587b5e82
TV
1003err_sdi:
1004 dpi_exit();
1005err_dpi:
1006 dss_exit();
8b9cb3a8
SG
1007err_dss:
1008 dss_clk_disable_all_no_ctx();
1009 dss_put_clocks();
1010err_clocks:
96c401bc
SG
1011 return r;
1012}
1013
1014static int omap_dsshw_remove(struct platform_device *pdev)
1015{
8b9cb3a8 1016
96c401bc
SG
1017 dss_exit();
1018
8b9cb3a8
SG
1019 /*
1020 * As part of hwmod changes, DSS is not the only controller of dss
1021 * clocks; hwmod framework itself will also enable clocks during hwmod
1022 * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
1023 * need to disable clocks if their usecounts > 1.
1024 */
1025 WARN_ON(dss.num_clks_enabled > 0);
1026
1027 dss_put_clocks();
96c401bc
SG
1028 return 0;
1029}
1030
1031static struct platform_driver omap_dsshw_driver = {
1032 .probe = omap_dsshw_probe,
1033 .remove = omap_dsshw_remove,
1034 .driver = {
1035 .name = "omapdss_dss",
1036 .owner = THIS_MODULE,
1037 },
1038};
1039
1040int dss_init_platform_driver(void)
1041{
1042 return platform_driver_register(&omap_dsshw_driver);
1043}
1044
1045void dss_uninit_platform_driver(void)
1046{
1047 return platform_driver_unregister(&omap_dsshw_driver);
1048}