]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/video/omap2/dss/dss.c
OMAPDSS: fix omap2 dss fck handling
[mirror_ubuntu-focal-kernel.git] / drivers / video / omap2 / dss / dss.c
CommitLineData
559d6701
TV
1/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
a8a35931 27#include <linux/export.h>
559d6701
TV
28#include <linux/err.h>
29#include <linux/delay.h>
559d6701
TV
30#include <linux/seq_file.h>
31#include <linux/clk.h>
24e6289c 32#include <linux/platform_device.h>
4fbafaf3 33#include <linux/pm_runtime.h>
185bae10 34#include <linux/gfp.h>
33366d0e 35#include <linux/sizes.h>
559d6701 36
a0b38cc4 37#include <video/omapdss.h>
2c799cef 38
559d6701 39#include "dss.h"
6ec549e5 40#include "dss_features.h"
559d6701 41
559d6701
TV
42#define DSS_SZ_REGS SZ_512
43
44struct dss_reg {
45 u16 idx;
46};
47
48#define DSS_REG(idx) ((const struct dss_reg) { idx })
49
50#define DSS_REVISION DSS_REG(0x0000)
51#define DSS_SYSCONFIG DSS_REG(0x0010)
52#define DSS_SYSSTATUS DSS_REG(0x0014)
559d6701
TV
53#define DSS_CONTROL DSS_REG(0x0040)
54#define DSS_SDI_CONTROL DSS_REG(0x0044)
55#define DSS_PLL_CONTROL DSS_REG(0x0048)
56#define DSS_SDI_STATUS DSS_REG(0x005C)
57
58#define REG_GET(idx, start, end) \
59 FLD_GET(dss_read_reg(idx), start, end)
60
61#define REG_FLD_MOD(idx, val, start, end) \
62 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
63
852f0838
TV
64static int dss_runtime_get(void);
65static void dss_runtime_put(void);
66
185bae10
CM
67struct dss_features {
68 u8 fck_div_max;
69 u8 dss_fck_multiplier;
70 const char *clk_name;
de09e455 71 int (*dpi_select_source)(enum omap_channel channel);
185bae10
CM
72};
73
559d6701 74static struct {
96c401bc 75 struct platform_device *pdev;
559d6701 76 void __iomem *base;
4fbafaf3 77
559d6701 78 struct clk *dpll4_m4_ck;
4fbafaf3 79 struct clk *dss_clk;
5aaee69d 80 unsigned long dss_clk_rate;
559d6701
TV
81
82 unsigned long cache_req_pck;
83 unsigned long cache_prate;
84 struct dss_clock_info cache_dss_cinfo;
85 struct dispc_clock_info cache_dispc_cinfo;
86
5a8b572d 87 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
89a35e51
AT
88 enum omap_dss_clk_source dispc_clk_source;
89 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
2f18c4d8 90
69f06054 91 bool ctx_valid;
559d6701 92 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
185bae10
CM
93
94 const struct dss_features *feat;
559d6701
TV
95} dss;
96
235e7dba 97static const char * const dss_generic_clk_source_names[] = {
89a35e51
AT
98 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
99 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
100 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
901e5fe5
TV
101 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
102 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
067a57e4
AT
103};
104
559d6701
TV
105static inline void dss_write_reg(const struct dss_reg idx, u32 val)
106{
107 __raw_writel(val, dss.base + idx.idx);
108}
109
110static inline u32 dss_read_reg(const struct dss_reg idx)
111{
112 return __raw_readl(dss.base + idx.idx);
113}
114
115#define SR(reg) \
116 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
117#define RR(reg) \
118 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
119
4fbafaf3 120static void dss_save_context(void)
559d6701 121{
4fbafaf3 122 DSSDBG("dss_save_context\n");
559d6701 123
559d6701
TV
124 SR(CONTROL);
125
6ec549e5
TV
126 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
127 OMAP_DISPLAY_TYPE_SDI) {
128 SR(SDI_CONTROL);
129 SR(PLL_CONTROL);
130 }
69f06054
TV
131
132 dss.ctx_valid = true;
133
134 DSSDBG("context saved\n");
559d6701
TV
135}
136
4fbafaf3 137static void dss_restore_context(void)
559d6701 138{
4fbafaf3 139 DSSDBG("dss_restore_context\n");
559d6701 140
69f06054
TV
141 if (!dss.ctx_valid)
142 return;
143
559d6701
TV
144 RR(CONTROL);
145
6ec549e5
TV
146 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
147 OMAP_DISPLAY_TYPE_SDI) {
148 RR(SDI_CONTROL);
149 RR(PLL_CONTROL);
150 }
69f06054
TV
151
152 DSSDBG("context restored\n");
559d6701
TV
153}
154
155#undef SR
156#undef RR
157
bdb736ab
AT
158int dss_get_ctx_loss_count(void)
159{
679852db
TV
160 struct platform_device *core_pdev = dss_get_core_pdev();
161 struct omap_dss_board_info *board_data = core_pdev->dev.platform_data;
bdb736ab
AT
162 int cnt;
163
164 if (!board_data->get_context_loss_count)
165 return -ENOENT;
166
167 cnt = board_data->get_context_loss_count(&dss.pdev->dev);
168
169 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
170
171 return cnt;
172}
173
889b4fd7 174void dss_sdi_init(int datapairs)
559d6701
TV
175{
176 u32 l;
177
178 BUG_ON(datapairs > 3 || datapairs < 1);
179
180 l = dss_read_reg(DSS_SDI_CONTROL);
181 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
182 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
183 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
184 dss_write_reg(DSS_SDI_CONTROL, l);
185
186 l = dss_read_reg(DSS_PLL_CONTROL);
187 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
188 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
189 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
190 dss_write_reg(DSS_PLL_CONTROL, l);
191}
192
193int dss_sdi_enable(void)
194{
195 unsigned long timeout;
196
197 dispc_pck_free_enable(1);
198
199 /* Reset SDI PLL */
200 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
201 udelay(1); /* wait 2x PCLK */
202
203 /* Lock SDI PLL */
204 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
205
206 /* Waiting for PLL lock request to complete */
207 timeout = jiffies + msecs_to_jiffies(500);
208 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
209 if (time_after_eq(jiffies, timeout)) {
210 DSSERR("PLL lock request timed out\n");
211 goto err1;
212 }
213 }
214
215 /* Clearing PLL_GO bit */
216 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
217
218 /* Waiting for PLL to lock */
219 timeout = jiffies + msecs_to_jiffies(500);
220 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
221 if (time_after_eq(jiffies, timeout)) {
222 DSSERR("PLL lock timed out\n");
223 goto err1;
224 }
225 }
226
227 dispc_lcd_enable_signal(1);
228
229 /* Waiting for SDI reset to complete */
230 timeout = jiffies + msecs_to_jiffies(500);
231 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
232 if (time_after_eq(jiffies, timeout)) {
233 DSSERR("SDI reset timed out\n");
234 goto err2;
235 }
236 }
237
238 return 0;
239
240 err2:
241 dispc_lcd_enable_signal(0);
242 err1:
243 /* Reset SDI PLL */
244 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
245
246 dispc_pck_free_enable(0);
247
248 return -ETIMEDOUT;
249}
250
251void dss_sdi_disable(void)
252{
253 dispc_lcd_enable_signal(0);
254
255 dispc_pck_free_enable(0);
256
257 /* Reset SDI PLL */
258 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
259}
260
89a35e51 261const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
067a57e4 262{
235e7dba 263 return dss_generic_clk_source_names[clk_src];
067a57e4
AT
264}
265
559d6701
TV
266void dss_dump_clocks(struct seq_file *s)
267{
268 unsigned long dpll4_ck_rate;
269 unsigned long dpll4_m4_ck_rate;
0acf659f
TV
270 const char *fclk_name, *fclk_real_name;
271 unsigned long fclk_rate;
559d6701 272
4fbafaf3
TV
273 if (dss_runtime_get())
274 return;
559d6701 275
559d6701
TV
276 seq_printf(s, "- DSS -\n");
277
89a35e51
AT
278 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
279 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
4fbafaf3 280 fclk_rate = clk_get_rate(dss.dss_clk);
559d6701 281
0acf659f
TV
282 if (dss.dpll4_m4_ck) {
283 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
284 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
285
286 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
287
185bae10
CM
288 seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
289 fclk_name, fclk_real_name, dpll4_ck_rate,
290 dpll4_ck_rate / dpll4_m4_ck_rate,
291 dss.feat->dss_fck_multiplier, fclk_rate);
0acf659f
TV
292 } else {
293 seq_printf(s, "%s (%s) = %lu\n",
294 fclk_name, fclk_real_name,
295 fclk_rate);
296 }
559d6701 297
4fbafaf3 298 dss_runtime_put();
559d6701
TV
299}
300
e40402cf 301static void dss_dump_regs(struct seq_file *s)
559d6701
TV
302{
303#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
304
4fbafaf3
TV
305 if (dss_runtime_get())
306 return;
559d6701
TV
307
308 DUMPREG(DSS_REVISION);
309 DUMPREG(DSS_SYSCONFIG);
310 DUMPREG(DSS_SYSSTATUS);
559d6701 311 DUMPREG(DSS_CONTROL);
6ec549e5
TV
312
313 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
314 OMAP_DISPLAY_TYPE_SDI) {
315 DUMPREG(DSS_SDI_CONTROL);
316 DUMPREG(DSS_PLL_CONTROL);
317 DUMPREG(DSS_SDI_STATUS);
318 }
559d6701 319
4fbafaf3 320 dss_runtime_put();
559d6701
TV
321#undef DUMPREG
322}
323
a5b8399f 324static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
2f18c4d8 325{
a72b64b9 326 struct platform_device *dsidev;
2f18c4d8 327 int b;
ea75159e 328 u8 start, end;
2f18c4d8 329
66534e8e 330 switch (clk_src) {
89a35e51 331 case OMAP_DSS_CLK_SRC_FCK:
66534e8e
AT
332 b = 0;
333 break;
89a35e51 334 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
66534e8e 335 b = 1;
a72b64b9
AT
336 dsidev = dsi_get_dsidev_from_id(0);
337 dsi_wait_pll_hsdiv_dispc_active(dsidev);
66534e8e 338 break;
5a8b572d
AT
339 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
340 b = 2;
341 dsidev = dsi_get_dsidev_from_id(1);
342 dsi_wait_pll_hsdiv_dispc_active(dsidev);
343 break;
66534e8e
AT
344 default:
345 BUG();
c6eee968 346 return;
66534e8e 347 }
e406f907 348
ea75159e
AT
349 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
350
351 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
2f18c4d8
TV
352
353 dss.dispc_clk_source = clk_src;
354}
355
5a8b572d
AT
356void dss_select_dsi_clk_source(int dsi_module,
357 enum omap_dss_clk_source clk_src)
559d6701 358{
a72b64b9 359 struct platform_device *dsidev;
a2e5d827 360 int b, pos;
2f18c4d8 361
66534e8e 362 switch (clk_src) {
89a35e51 363 case OMAP_DSS_CLK_SRC_FCK:
66534e8e
AT
364 b = 0;
365 break;
89a35e51 366 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
5a8b572d 367 BUG_ON(dsi_module != 0);
66534e8e 368 b = 1;
a72b64b9
AT
369 dsidev = dsi_get_dsidev_from_id(0);
370 dsi_wait_pll_hsdiv_dsi_active(dsidev);
66534e8e 371 break;
5a8b572d
AT
372 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
373 BUG_ON(dsi_module != 1);
374 b = 1;
375 dsidev = dsi_get_dsidev_from_id(1);
376 dsi_wait_pll_hsdiv_dsi_active(dsidev);
377 break;
66534e8e
AT
378 default:
379 BUG();
c6eee968 380 return;
66534e8e 381 }
e406f907 382
a2e5d827
AT
383 pos = dsi_module == 0 ? 1 : 10;
384 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
2f18c4d8 385
5a8b572d 386 dss.dsi_clk_source[dsi_module] = clk_src;
559d6701
TV
387}
388
ea75159e 389void dss_select_lcd_clk_source(enum omap_channel channel,
89a35e51 390 enum omap_dss_clk_source clk_src)
ea75159e 391{
a72b64b9 392 struct platform_device *dsidev;
ea75159e
AT
393 int b, ix, pos;
394
a5b8399f
TV
395 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
396 dss_select_dispc_clk_source(clk_src);
ea75159e 397 return;
a5b8399f 398 }
ea75159e
AT
399
400 switch (clk_src) {
89a35e51 401 case OMAP_DSS_CLK_SRC_FCK:
ea75159e
AT
402 b = 0;
403 break;
89a35e51 404 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
ea75159e
AT
405 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
406 b = 1;
a72b64b9
AT
407 dsidev = dsi_get_dsidev_from_id(0);
408 dsi_wait_pll_hsdiv_dispc_active(dsidev);
ea75159e 409 break;
5a8b572d 410 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
e86d456a
CM
411 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
412 channel != OMAP_DSS_CHANNEL_LCD3);
5a8b572d
AT
413 b = 1;
414 dsidev = dsi_get_dsidev_from_id(1);
415 dsi_wait_pll_hsdiv_dispc_active(dsidev);
416 break;
ea75159e
AT
417 default:
418 BUG();
c6eee968 419 return;
ea75159e
AT
420 }
421
e86d456a
CM
422 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
423 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
ea75159e
AT
424 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
425
e86d456a
CM
426 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
427 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
ea75159e
AT
428 dss.lcd_clk_source[ix] = clk_src;
429}
430
89a35e51 431enum omap_dss_clk_source dss_get_dispc_clk_source(void)
559d6701 432{
2f18c4d8 433 return dss.dispc_clk_source;
559d6701
TV
434}
435
5a8b572d 436enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
559d6701 437{
5a8b572d 438 return dss.dsi_clk_source[dsi_module];
559d6701
TV
439}
440
89a35e51 441enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
ea75159e 442{
89976f29 443 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
e86d456a
CM
444 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
445 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
89976f29
AT
446 return dss.lcd_clk_source[ix];
447 } else {
448 /* LCD_CLK source is the same as DISPC_FCLK source for
449 * OMAP2 and OMAP3 */
450 return dss.dispc_clk_source;
451 }
ea75159e
AT
452}
453
930b027e
TV
454/* calculate clock rates using dividers in cinfo */
455int dss_calc_clock_rates(struct dss_clock_info *cinfo)
456{
457 if (dss.dpll4_m4_ck) {
458 unsigned long prate;
459
460 if (cinfo->fck_div > dss.feat->fck_div_max ||
461 cinfo->fck_div == 0)
462 return -EINVAL;
463
464 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
465
466 cinfo->fck = prate / cinfo->fck_div *
467 dss.feat->dss_fck_multiplier;
468 } else {
469 if (cinfo->fck_div != 0)
470 return -EINVAL;
471 cinfo->fck = clk_get_rate(dss.dss_clk);
472 }
473
474 return 0;
475}
476
43417823
TV
477bool dss_div_calc(unsigned long fck_min, dss_div_calc_func func, void *data)
478{
479 int fckd, fckd_start, fckd_stop;
480 unsigned long fck;
481 unsigned long fck_hw_max;
482 unsigned long fckd_hw_max;
483 unsigned long prate;
648a55e1 484 unsigned m;
43417823
TV
485
486 if (dss.dpll4_m4_ck == NULL) {
43417823
TV
487 fck = clk_get_rate(dss.dss_clk);
488 fckd = 1;
489 return func(fckd, fck, data);
490 }
491
492 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
493 fckd_hw_max = dss.feat->fck_div_max;
494
648a55e1
TV
495 m = dss.feat->dss_fck_multiplier;
496 prate = dss_get_dpll4_rate();
43417823
TV
497
498 fck_min = fck_min ? fck_min : 1;
499
648a55e1
TV
500 fckd_start = min(prate * m / fck_min, fckd_hw_max);
501 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
43417823
TV
502
503 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
648a55e1 504 fck = prate / fckd * m;
43417823
TV
505
506 if (func(fckd, fck, data))
507 return true;
508 }
509
510 return false;
511}
512
559d6701
TV
513int dss_set_clock_div(struct dss_clock_info *cinfo)
514{
0acf659f
TV
515 if (dss.dpll4_m4_ck) {
516 unsigned long prate;
517 int r;
559d6701 518
559d6701
TV
519 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
520 DSSDBG("dpll4_m4 = %ld\n", prate);
521
648a55e1
TV
522 r = clk_set_rate(dss.dpll4_m4_ck,
523 DIV_ROUND_UP(prate, cinfo->fck_div));
559d6701
TV
524 if (r)
525 return r;
0acf659f
TV
526 } else {
527 if (cinfo->fck_div != 0)
528 return -EINVAL;
559d6701
TV
529 }
530
5aaee69d
TV
531 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
532
648a55e1
TV
533 WARN_ONCE(dss.dss_clk_rate != cinfo->fck,
534 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
535 cinfo->fck);
5aaee69d 536
559d6701
TV
537 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
538
539 return 0;
540}
541
559d6701
TV
542unsigned long dss_get_dpll4_rate(void)
543{
0acf659f 544 if (dss.dpll4_m4_ck)
559d6701
TV
545 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
546 else
547 return 0;
548}
549
5aaee69d
TV
550unsigned long dss_get_dispc_clk_rate(void)
551{
552 return dss.dss_clk_rate;
553}
554
13a1a2b2
TV
555static int dss_setup_default_clock(void)
556{
557 unsigned long max_dss_fck, prate;
558 unsigned fck_div;
559 struct dss_clock_info dss_cinfo = { 0 };
560 int r;
561
562 if (dss.dpll4_m4_ck == NULL)
563 return 0;
564
565 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
566
567 prate = dss_get_dpll4_rate();
568
569 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
570 max_dss_fck);
571
572 dss_cinfo.fck_div = fck_div;
573
574 r = dss_calc_clock_rates(&dss_cinfo);
575 if (r)
576 return r;
577
578 r = dss_set_clock_div(&dss_cinfo);
579 if (r)
580 return r;
581
582 return 0;
583}
584
559d6701
TV
585void dss_set_venc_output(enum omap_dss_venc_type type)
586{
587 int l = 0;
588
589 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
590 l = 0;
591 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
592 l = 1;
593 else
594 BUG();
595
596 /* venc out selection. 0 = comp, 1 = svideo */
597 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
598}
599
600void dss_set_dac_pwrdn_bgz(bool enable)
601{
602 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
603}
604
8aa2eed1 605void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
7ed024aa 606{
8aa2eed1
RN
607 enum omap_display_type dp;
608 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
609
610 /* Complain about invalid selections */
611 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
612 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
613
614 /* Select only if we have options */
615 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
616 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
7ed024aa
M
617}
618
4a61e267
TV
619enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
620{
621 enum omap_display_type displays;
622
623 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
624 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
625 return DSS_VENC_TV_CLK;
626
8aa2eed1
RN
627 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
628 return DSS_HDMI_M_PCLK;
629
4a61e267
TV
630 return REG_GET(DSS_CONTROL, 15, 15);
631}
632
de09e455
TV
633static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel)
634{
635 if (channel != OMAP_DSS_CHANNEL_LCD)
636 return -EINVAL;
637
638 return 0;
639}
640
641static int dss_dpi_select_source_omap4(enum omap_channel channel)
642{
643 int val;
644
645 switch (channel) {
646 case OMAP_DSS_CHANNEL_LCD2:
647 val = 0;
648 break;
649 case OMAP_DSS_CHANNEL_DIGIT:
650 val = 1;
651 break;
652 default:
653 return -EINVAL;
654 }
655
656 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
657
658 return 0;
659}
660
661static int dss_dpi_select_source_omap5(enum omap_channel channel)
662{
663 int val;
664
665 switch (channel) {
666 case OMAP_DSS_CHANNEL_LCD:
667 val = 1;
668 break;
669 case OMAP_DSS_CHANNEL_LCD2:
670 val = 2;
671 break;
672 case OMAP_DSS_CHANNEL_LCD3:
673 val = 3;
674 break;
675 case OMAP_DSS_CHANNEL_DIGIT:
676 val = 0;
677 break;
678 default:
679 return -EINVAL;
680 }
681
682 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
683
684 return 0;
685}
686
687int dss_dpi_select_source(enum omap_channel channel)
688{
689 return dss.feat->dpi_select_source(channel);
690}
691
8b9cb3a8
SG
692static int dss_get_clocks(void)
693{
4fbafaf3 694 struct clk *clk;
8b9cb3a8 695
b2c9c8ee 696 clk = devm_clk_get(&dss.pdev->dev, "fck");
4fbafaf3
TV
697 if (IS_ERR(clk)) {
698 DSSERR("can't get clock fck\n");
b2c9c8ee 699 return PTR_ERR(clk);
a1a0dcca 700 }
8b9cb3a8 701
4fbafaf3 702 dss.dss_clk = clk;
8b9cb3a8 703
8ad9375f
AK
704 if (dss.feat->clk_name) {
705 clk = clk_get(NULL, dss.feat->clk_name);
706 if (IS_ERR(clk)) {
707 DSSERR("Failed to get %s\n", dss.feat->clk_name);
b2c9c8ee 708 return PTR_ERR(clk);
8ad9375f
AK
709 }
710 } else {
711 clk = NULL;
94c042ce
TV
712 }
713
4fbafaf3 714 dss.dpll4_m4_ck = clk;
94c042ce 715
8b9cb3a8 716 return 0;
8b9cb3a8
SG
717}
718
719static void dss_put_clocks(void)
720{
94c042ce
TV
721 if (dss.dpll4_m4_ck)
722 clk_put(dss.dpll4_m4_ck);
8b9cb3a8
SG
723}
724
852f0838 725static int dss_runtime_get(void)
8b9cb3a8 726{
4fbafaf3 727 int r;
8b9cb3a8 728
4fbafaf3 729 DSSDBG("dss_runtime_get\n");
8b9cb3a8 730
4fbafaf3
TV
731 r = pm_runtime_get_sync(&dss.pdev->dev);
732 WARN_ON(r < 0);
733 return r < 0 ? r : 0;
8b9cb3a8
SG
734}
735
852f0838 736static void dss_runtime_put(void)
8b9cb3a8 737{
4fbafaf3 738 int r;
8b9cb3a8 739
4fbafaf3 740 DSSDBG("dss_runtime_put\n");
8b9cb3a8 741
0eaf9f52 742 r = pm_runtime_put_sync(&dss.pdev->dev);
5be3aebd 743 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
8b9cb3a8
SG
744}
745
8b9cb3a8 746/* DEBUGFS */
1b3bcb33 747#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
8b9cb3a8
SG
748void dss_debug_dump_clocks(struct seq_file *s)
749{
8b9cb3a8
SG
750 dss_dump_clocks(s);
751 dispc_dump_clocks(s);
752#ifdef CONFIG_OMAP2_DSS_DSI
753 dsi_dump_clocks(s);
754#endif
755}
756#endif
757
84273a95 758static const struct dss_features omap24xx_dss_feats __initconst = {
6e555e27
TV
759 /*
760 * fck div max is really 16, but the divider range has gaps. The range
761 * from 1 to 6 has no gaps, so let's use that as a max.
762 */
763 .fck_div_max = 6,
84273a95 764 .dss_fck_multiplier = 2,
6e555e27 765 .clk_name = "dss1_fck",
de09e455 766 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
84273a95
TV
767};
768
769static const struct dss_features omap34xx_dss_feats __initconst = {
770 .fck_div_max = 16,
771 .dss_fck_multiplier = 2,
772 .clk_name = "dpll4_m4_ck",
de09e455 773 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
84273a95
TV
774};
775
776static const struct dss_features omap3630_dss_feats __initconst = {
777 .fck_div_max = 32,
778 .dss_fck_multiplier = 1,
779 .clk_name = "dpll4_m4_ck",
de09e455 780 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
84273a95
TV
781};
782
783static const struct dss_features omap44xx_dss_feats __initconst = {
784 .fck_div_max = 32,
785 .dss_fck_multiplier = 1,
786 .clk_name = "dpll_per_m5x2_ck",
de09e455 787 .dpi_select_source = &dss_dpi_select_source_omap4,
84273a95
TV
788};
789
790static const struct dss_features omap54xx_dss_feats __initconst = {
791 .fck_div_max = 64,
792 .dss_fck_multiplier = 1,
793 .clk_name = "dpll_per_h12x2_ck",
de09e455 794 .dpi_select_source = &dss_dpi_select_source_omap5,
84273a95
TV
795};
796
bd81ed08 797static int __init dss_init_features(struct platform_device *pdev)
185bae10
CM
798{
799 const struct dss_features *src;
800 struct dss_features *dst;
801
bd81ed08 802 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
185bae10 803 if (!dst) {
bd81ed08 804 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
185bae10
CM
805 return -ENOMEM;
806 }
807
b2c7d54f 808 switch (omapdss_get_version()) {
bd81ed08 809 case OMAPDSS_VER_OMAP24xx:
185bae10 810 src = &omap24xx_dss_feats;
bd81ed08
TV
811 break;
812
813 case OMAPDSS_VER_OMAP34xx_ES1:
814 case OMAPDSS_VER_OMAP34xx_ES3:
815 case OMAPDSS_VER_AM35xx:
185bae10 816 src = &omap34xx_dss_feats;
bd81ed08
TV
817 break;
818
819 case OMAPDSS_VER_OMAP3630:
185bae10 820 src = &omap3630_dss_feats;
bd81ed08
TV
821 break;
822
823 case OMAPDSS_VER_OMAP4430_ES1:
824 case OMAPDSS_VER_OMAP4430_ES2:
825 case OMAPDSS_VER_OMAP4:
185bae10 826 src = &omap44xx_dss_feats;
bd81ed08
TV
827 break;
828
829 case OMAPDSS_VER_OMAP5:
23362832 830 src = &omap54xx_dss_feats;
bd81ed08
TV
831 break;
832
833 default:
185bae10 834 return -ENODEV;
bd81ed08 835 }
185bae10
CM
836
837 memcpy(dst, src, sizeof(*dst));
838 dss.feat = dst;
839
840 return 0;
841}
842
96c401bc 843/* DSS HW IP initialisation */
6e7e8f06 844static int __init omap_dsshw_probe(struct platform_device *pdev)
96c401bc 845{
b98482ed
TV
846 struct resource *dss_mem;
847 u32 rev;
96c401bc 848 int r;
96c401bc
SG
849
850 dss.pdev = pdev;
851
bd81ed08 852 r = dss_init_features(dss.pdev);
185bae10
CM
853 if (r)
854 return r;
855
b98482ed
TV
856 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
857 if (!dss_mem) {
858 DSSERR("can't get IORESOURCE_MEM DSS\n");
cd3b3449 859 return -EINVAL;
b98482ed 860 }
cd3b3449 861
6e2a14d2
JL
862 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
863 resource_size(dss_mem));
b98482ed
TV
864 if (!dss.base) {
865 DSSERR("can't ioremap DSS\n");
cd3b3449 866 return -ENOMEM;
b98482ed
TV
867 }
868
8b9cb3a8
SG
869 r = dss_get_clocks();
870 if (r)
cd3b3449 871 return r;
8b9cb3a8 872
13a1a2b2
TV
873 r = dss_setup_default_clock();
874 if (r)
875 goto err_setup_clocks;
876
4fbafaf3 877 pm_runtime_enable(&pdev->dev);
b98482ed 878
4fbafaf3
TV
879 r = dss_runtime_get();
880 if (r)
881 goto err_runtime_get;
b98482ed 882
5aaee69d
TV
883 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
884
b98482ed
TV
885 /* Select DPLL */
886 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
887
a5b8399f
TV
888 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
889
b98482ed
TV
890#ifdef CONFIG_OMAP2_DSS_VENC
891 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
892 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
893 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
894#endif
895 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
896 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
897 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
898 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
899 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
96c401bc 900
b98482ed
TV
901 rev = dss_read_reg(DSS_REVISION);
902 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
903 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
904
4fbafaf3 905 dss_runtime_put();
b98482ed 906
e40402cf
TV
907 dss_debugfs_create_file("dss", dss_dump_regs);
908
8b9cb3a8 909 return 0;
a57dd4fe 910
4fbafaf3
TV
911err_runtime_get:
912 pm_runtime_disable(&pdev->dev);
13a1a2b2 913err_setup_clocks:
8b9cb3a8 914 dss_put_clocks();
96c401bc
SG
915 return r;
916}
917
6e7e8f06 918static int __exit omap_dsshw_remove(struct platform_device *pdev)
96c401bc 919{
4fbafaf3 920 pm_runtime_disable(&pdev->dev);
8b9cb3a8
SG
921
922 dss_put_clocks();
b98482ed 923
96c401bc
SG
924 return 0;
925}
926
4fbafaf3
TV
927static int dss_runtime_suspend(struct device *dev)
928{
929 dss_save_context();
a8081d31 930 dss_set_min_bus_tput(dev, 0);
4fbafaf3
TV
931 return 0;
932}
933
934static int dss_runtime_resume(struct device *dev)
935{
a8081d31
TV
936 int r;
937 /*
938 * Set an arbitrarily high tput request to ensure OPP100.
939 * What we should really do is to make a request to stay in OPP100,
940 * without any tput requirements, but that is not currently possible
941 * via the PM layer.
942 */
943
944 r = dss_set_min_bus_tput(dev, 1000000000);
945 if (r)
946 return r;
947
39020710 948 dss_restore_context();
4fbafaf3
TV
949 return 0;
950}
951
952static const struct dev_pm_ops dss_pm_ops = {
953 .runtime_suspend = dss_runtime_suspend,
954 .runtime_resume = dss_runtime_resume,
955};
956
96c401bc 957static struct platform_driver omap_dsshw_driver = {
6e7e8f06 958 .remove = __exit_p(omap_dsshw_remove),
96c401bc
SG
959 .driver = {
960 .name = "omapdss_dss",
961 .owner = THIS_MODULE,
4fbafaf3 962 .pm = &dss_pm_ops,
96c401bc
SG
963 },
964};
965
6e7e8f06 966int __init dss_init_platform_driver(void)
96c401bc 967{
11436e1d 968 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
96c401bc
SG
969}
970
971void dss_uninit_platform_driver(void)
972{
04c742c3 973 platform_driver_unregister(&omap_dsshw_driver);
96c401bc 974}