]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/video/s3c2410fb.c
video: Add module.h to drivers/video files who really use it.
[mirror_ubuntu-zesty-kernel.git] / drivers / video / s3c2410fb.c
CommitLineData
6a0e4ec7
BD
1/* linux/drivers/video/s3c2410fb.c
2 * Copyright (c) 2004,2005 Arnaud Patard
3 * Copyright (c) 2004-2008 Ben Dooks
4 *
5 * S3C2410 LCD Framebuffer Driver
20fd5767
AP
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
10 *
6a0e4ec7
BD
11 * Driver based on skeletonfb.c, sa1100fb.c and others.
12*/
20fd5767
AP
13
14#include <linux/module.h>
15#include <linux/kernel.h>
0b2e9cb4 16#include <linux/err.h>
20fd5767
AP
17#include <linux/errno.h>
18#include <linux/string.h>
19#include <linux/mm.h>
20fd5767
AP
20#include <linux/slab.h>
21#include <linux/delay.h>
22#include <linux/fb.h>
23#include <linux/init.h>
24#include <linux/dma-mapping.h>
20fd5767 25#include <linux/interrupt.h>
d052d1be 26#include <linux/platform_device.h>
f8ce2547 27#include <linux/clk.h>
0dac6ecd 28#include <linux/cpufreq.h>
20fd5767
AP
29
30#include <asm/io.h>
20fd5767
AP
31#include <asm/div64.h>
32
33#include <asm/mach/map.h>
a09e64fb
RK
34#include <mach/regs-lcd.h>
35#include <mach/regs-gpio.h>
36#include <mach/fb.h>
20fd5767
AP
37
38#ifdef CONFIG_PM
39#include <linux/pm.h>
40#endif
41
42#include "s3c2410fb.h"
43
20fd5767
AP
44/* Debugging stuff */
45#ifdef CONFIG_FB_S3C2410_DEBUG
b0831941 46static int debug = 1;
20fd5767 47#else
b0831941 48static int debug = 0;
20fd5767
AP
49#endif
50
51#define dprintk(msg...) if (debug) { printk(KERN_DEBUG "s3c2410fb: " msg); }
52
53/* useful functions */
54
f62e770b
BD
55static int is_s3c2412(struct s3c2410fb_info *fbi)
56{
57 return (fbi->drv_type == DRV_S3C2412);
58}
59
20fd5767
AP
60/* s3c2410fb_set_lcdaddr
61 *
62 * initialise lcd controller address pointers
b0831941 63 */
110c1fa7 64static void s3c2410fb_set_lcdaddr(struct fb_info *info)
20fd5767 65{
20fd5767 66 unsigned long saddr1, saddr2, saddr3;
7ee0fe41
KH
67 struct s3c2410fb_info *fbi = info->par;
68 void __iomem *regs = fbi->io;
20fd5767 69
110c1fa7
KH
70 saddr1 = info->fix.smem_start >> 1;
71 saddr2 = info->fix.smem_start;
9fa7bc01 72 saddr2 += info->fix.line_length * info->var.yres;
b0831941 73 saddr2 >>= 1;
20fd5767 74
b0831941 75 saddr3 = S3C2410_OFFSIZE(0) |
9fa7bc01 76 S3C2410_PAGEWIDTH((info->fix.line_length / 2) & 0x3ff);
20fd5767
AP
77
78 dprintk("LCDSADDR1 = 0x%08lx\n", saddr1);
79 dprintk("LCDSADDR2 = 0x%08lx\n", saddr2);
80 dprintk("LCDSADDR3 = 0x%08lx\n", saddr3);
81
7ee0fe41
KH
82 writel(saddr1, regs + S3C2410_LCDSADDR1);
83 writel(saddr2, regs + S3C2410_LCDSADDR2);
84 writel(saddr3, regs + S3C2410_LCDSADDR3);
20fd5767
AP
85}
86
87/* s3c2410fb_calc_pixclk()
88 *
89 * calculate divisor for clk->pixclk
b0831941 90 */
20fd5767
AP
91static unsigned int s3c2410fb_calc_pixclk(struct s3c2410fb_info *fbi,
92 unsigned long pixclk)
93{
0dac6ecd 94 unsigned long clk = fbi->clk_rate;
20fd5767
AP
95 unsigned long long div;
96
9fa7bc01 97 /* pixclk is in picoseconds, our clock is in Hz
20fd5767
AP
98 *
99 * Hz -> picoseconds is / 10^-12
100 */
101
102 div = (unsigned long long)clk * pixclk;
9fa7bc01
KH
103 div >>= 12; /* div / 2^12 */
104 do_div(div, 625 * 625UL * 625); /* div / 5^12 */
20fd5767
AP
105
106 dprintk("pixclk %ld, divisor is %ld\n", pixclk, (long)div);
107 return div;
108}
109
110/*
111 * s3c2410fb_check_var():
112 * Get the video params out of 'var'. If a value doesn't fit, round it up,
113 * if it's too big, return -EINVAL.
114 *
115 */
116static int s3c2410fb_check_var(struct fb_var_screeninfo *var,
117 struct fb_info *info)
118{
119 struct s3c2410fb_info *fbi = info->par;
9fa7bc01 120 struct s3c2410fb_mach_info *mach_info = fbi->dev->platform_data;
09fe75f6 121 struct s3c2410fb_display *display = NULL;
e7076389
KH
122 struct s3c2410fb_display *default_display = mach_info->displays +
123 mach_info->default_display;
124 int type = default_display->type;
09fe75f6 125 unsigned i;
20fd5767
AP
126
127 dprintk("check_var(var=%p, info=%p)\n", var, info);
128
129 /* validate x/y resolution */
e7076389
KH
130 /* choose default mode if possible */
131 if (var->yres == default_display->yres &&
132 var->xres == default_display->xres &&
133 var->bits_per_pixel == default_display->bpp)
134 display = default_display;
135 else
136 for (i = 0; i < mach_info->num_displays; i++)
137 if (type == mach_info->displays[i].type &&
138 var->yres == mach_info->displays[i].yres &&
139 var->xres == mach_info->displays[i].xres &&
140 var->bits_per_pixel == mach_info->displays[i].bpp) {
141 display = mach_info->displays + i;
142 break;
143 }
20fd5767 144
09fe75f6
KH
145 if (!display) {
146 dprintk("wrong resolution or depth %dx%d at %d bpp\n",
147 var->xres, var->yres, var->bits_per_pixel);
148 return -EINVAL;
149 }
20fd5767 150
9939a481
KH
151 /* it is always the size as the display */
152 var->xres_virtual = display->xres;
153 var->yres_virtual = display->yres;
9fa7bc01
KH
154 var->height = display->height;
155 var->width = display->width;
9939a481
KH
156
157 /* copy lcd settings */
69816699 158 var->pixclock = display->pixclock;
9939a481
KH
159 var->left_margin = display->left_margin;
160 var->right_margin = display->right_margin;
9fa7bc01
KH
161 var->upper_margin = display->upper_margin;
162 var->lower_margin = display->lower_margin;
163 var->vsync_len = display->vsync_len;
164 var->hsync_len = display->hsync_len;
165
9fa7bc01
KH
166 fbi->regs.lcdcon5 = display->lcdcon5;
167 /* set display type */
36f31a70 168 fbi->regs.lcdcon1 = display->type;
9939a481 169
b0831941
KH
170 var->transp.offset = 0;
171 var->transp.length = 0;
20fd5767 172 /* set r/g/b positions */
357b819d 173 switch (var->bits_per_pixel) {
b0831941
KH
174 case 1:
175 case 2:
176 case 4:
177 var->red.offset = 0;
178 var->red.length = var->bits_per_pixel;
179 var->green = var->red;
180 var->blue = var->red;
181 break;
182 case 8:
09fe75f6 183 if (display->type != S3C2410_LCDCON1_TFT) {
b0831941
KH
184 /* 8 bpp 332 */
185 var->red.length = 3;
186 var->red.offset = 5;
187 var->green.length = 3;
188 var->green.offset = 2;
189 var->blue.length = 2;
357b819d 190 var->blue.offset = 0;
b0831941
KH
191 } else {
192 var->red.offset = 0;
357b819d 193 var->red.length = 8;
b0831941
KH
194 var->green = var->red;
195 var->blue = var->red;
196 }
197 break;
198 case 12:
199 /* 12 bpp 444 */
200 var->red.length = 4;
201 var->red.offset = 8;
202 var->green.length = 4;
203 var->green.offset = 4;
204 var->blue.length = 4;
205 var->blue.offset = 0;
206 break;
207
208 default:
209 case 16:
f28ef573 210 if (display->lcdcon5 & S3C2410_LCDCON5_FRM565) {
b0831941
KH
211 /* 16 bpp, 565 format */
212 var->red.offset = 11;
213 var->green.offset = 5;
357b819d 214 var->blue.offset = 0;
b0831941
KH
215 var->red.length = 5;
216 var->green.length = 6;
217 var->blue.length = 5;
218 } else {
219 /* 16 bpp, 5551 format */
220 var->red.offset = 11;
221 var->green.offset = 6;
222 var->blue.offset = 1;
223 var->red.length = 5;
224 var->green.length = 5;
225 var->blue.length = 5;
226 }
227 break;
93613b9f
KH
228 case 32:
229 /* 24 bpp 888 and 8 dummy */
b0831941
KH
230 var->red.length = 8;
231 var->red.offset = 16;
232 var->green.length = 8;
233 var->green.offset = 8;
234 var->blue.length = 8;
235 var->blue.offset = 0;
236 break;
357b819d 237 }
20fd5767
AP
238 return 0;
239}
240
9939a481 241/* s3c2410fb_calculate_stn_lcd_regs
20fd5767 242 *
9939a481 243 * calculate register values from var settings
b0831941 244 */
9939a481
KH
245static void s3c2410fb_calculate_stn_lcd_regs(const struct fb_info *info,
246 struct s3c2410fb_hw *regs)
20fd5767 247{
9939a481
KH
248 const struct s3c2410fb_info *fbi = info->par;
249 const struct fb_var_screeninfo *var = &info->var;
250 int type = regs->lcdcon1 & ~S3C2410_LCDCON1_TFT;
251 int hs = var->xres >> 2;
252 unsigned wdly = (var->left_margin >> 4) - 1;
93d11f5a 253 unsigned wlh = (var->hsync_len >> 4) - 1;
20fd5767 254
9939a481
KH
255 if (type != S3C2410_LCDCON1_STN4)
256 hs >>= 1;
357b819d 257
9939a481
KH
258 switch (var->bits_per_pixel) {
259 case 1:
260 regs->lcdcon1 |= S3C2410_LCDCON1_STN1BPP;
261 break;
262 case 2:
263 regs->lcdcon1 |= S3C2410_LCDCON1_STN2GREY;
264 break;
265 case 4:
266 regs->lcdcon1 |= S3C2410_LCDCON1_STN4GREY;
267 break;
268 case 8:
269 regs->lcdcon1 |= S3C2410_LCDCON1_STN8BPP;
270 hs *= 3;
271 break;
272 case 12:
273 regs->lcdcon1 |= S3C2410_LCDCON1_STN12BPP;
274 hs *= 3;
275 break;
20fd5767 276
9939a481
KH
277 default:
278 /* invalid pixel depth */
279 dev_err(fbi->dev, "invalid bpp %d\n",
280 var->bits_per_pixel);
281 }
282 /* update X/Y info */
9939a481
KH
283 dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
284 var->left_margin, var->right_margin, var->hsync_len);
20fd5767 285
3c9ffd05 286 regs->lcdcon2 = S3C2410_LCDCON2_LINEVAL(var->yres - 1);
20fd5767 287
9939a481
KH
288 if (wdly > 3)
289 wdly = 3;
20fd5767 290
93d11f5a
KH
291 if (wlh > 3)
292 wlh = 3;
293
9939a481
KH
294 regs->lcdcon3 = S3C2410_LCDCON3_WDLY(wdly) |
295 S3C2410_LCDCON3_LINEBLANK(var->right_margin / 8) |
296 S3C2410_LCDCON3_HOZVAL(hs - 1);
93d11f5a 297
e92e7395 298 regs->lcdcon4 = S3C2410_LCDCON4_WLH(wlh);
9939a481 299}
20fd5767 300
9939a481
KH
301/* s3c2410fb_calculate_tft_lcd_regs
302 *
303 * calculate register values from var settings
304 */
305static void s3c2410fb_calculate_tft_lcd_regs(const struct fb_info *info,
306 struct s3c2410fb_hw *regs)
307{
308 const struct s3c2410fb_info *fbi = info->par;
309 const struct fb_var_screeninfo *var = &info->var;
20fd5767 310
9939a481
KH
311 switch (var->bits_per_pixel) {
312 case 1:
313 regs->lcdcon1 |= S3C2410_LCDCON1_TFT1BPP;
314 break;
315 case 2:
316 regs->lcdcon1 |= S3C2410_LCDCON1_TFT2BPP;
b0831941 317 break;
9939a481
KH
318 case 4:
319 regs->lcdcon1 |= S3C2410_LCDCON1_TFT4BPP;
b0831941 320 break;
9939a481
KH
321 case 8:
322 regs->lcdcon1 |= S3C2410_LCDCON1_TFT8BPP;
93613b9f
KH
323 regs->lcdcon5 |= S3C2410_LCDCON5_BSWP |
324 S3C2410_LCDCON5_FRM565;
325 regs->lcdcon5 &= ~S3C2410_LCDCON5_HWSWP;
9939a481
KH
326 break;
327 case 16:
328 regs->lcdcon1 |= S3C2410_LCDCON1_TFT16BPP;
93613b9f
KH
329 regs->lcdcon5 &= ~S3C2410_LCDCON5_BSWP;
330 regs->lcdcon5 |= S3C2410_LCDCON5_HWSWP;
331 break;
332 case 32:
333 regs->lcdcon1 |= S3C2410_LCDCON1_TFT24BPP;
334 regs->lcdcon5 &= ~(S3C2410_LCDCON5_BSWP |
335 S3C2410_LCDCON5_HWSWP |
336 S3C2410_LCDCON5_BPP24BL);
b0831941 337 break;
9939a481
KH
338 default:
339 /* invalid pixel depth */
340 dev_err(fbi->dev, "invalid bpp %d\n",
341 var->bits_per_pixel);
357b819d 342 }
9939a481
KH
343 /* update X/Y info */
344 dprintk("setting vert: up=%d, low=%d, sync=%d\n",
345 var->upper_margin, var->lower_margin, var->vsync_len);
357b819d 346
9939a481
KH
347 dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
348 var->left_margin, var->right_margin, var->hsync_len);
357b819d 349
93d11f5a
KH
350 regs->lcdcon2 = S3C2410_LCDCON2_LINEVAL(var->yres - 1) |
351 S3C2410_LCDCON2_VBPD(var->upper_margin - 1) |
352 S3C2410_LCDCON2_VFPD(var->lower_margin - 1) |
353 S3C2410_LCDCON2_VSPW(var->vsync_len - 1);
9939a481
KH
354
355 regs->lcdcon3 = S3C2410_LCDCON3_HBPD(var->right_margin - 1) |
356 S3C2410_LCDCON3_HFPD(var->left_margin - 1) |
357 S3C2410_LCDCON3_HOZVAL(var->xres - 1);
93d11f5a 358
e92e7395 359 regs->lcdcon4 = S3C2410_LCDCON4_HSPW(var->hsync_len - 1);
9939a481
KH
360}
361
362/* s3c2410fb_activate_var
363 *
364 * activate (set) the controller from the given framebuffer
365 * information
366 */
367static void s3c2410fb_activate_var(struct fb_info *info)
368{
369 struct s3c2410fb_info *fbi = info->par;
7ee0fe41 370 void __iomem *regs = fbi->io;
9fa7bc01 371 int type = fbi->regs.lcdcon1 & S3C2410_LCDCON1_TFT;
9939a481 372 struct fb_var_screeninfo *var = &info->var;
360fa588
BD
373 int clkdiv;
374
375 clkdiv = DIV_ROUND_UP(s3c2410fb_calc_pixclk(fbi, var->pixclock), 2);
9939a481 376
5ae12170
HH
377 dprintk("%s: var->xres = %d\n", __func__, var->xres);
378 dprintk("%s: var->yres = %d\n", __func__, var->yres);
379 dprintk("%s: var->bpp = %d\n", __func__, var->bits_per_pixel);
20fd5767 380
69816699 381 if (type == S3C2410_LCDCON1_TFT) {
9939a481 382 s3c2410fb_calculate_tft_lcd_regs(info, &fbi->regs);
69816699
KH
383 --clkdiv;
384 if (clkdiv < 0)
385 clkdiv = 0;
386 } else {
9939a481 387 s3c2410fb_calculate_stn_lcd_regs(info, &fbi->regs);
69816699
KH
388 if (clkdiv < 2)
389 clkdiv = 2;
390 }
391
69816699 392 fbi->regs.lcdcon1 |= S3C2410_LCDCON1_CLKVAL(clkdiv);
9939a481 393
20fd5767
AP
394 /* write new registers */
395
396 dprintk("new register set:\n");
397 dprintk("lcdcon[1] = 0x%08lx\n", fbi->regs.lcdcon1);
398 dprintk("lcdcon[2] = 0x%08lx\n", fbi->regs.lcdcon2);
399 dprintk("lcdcon[3] = 0x%08lx\n", fbi->regs.lcdcon3);
400 dprintk("lcdcon[4] = 0x%08lx\n", fbi->regs.lcdcon4);
401 dprintk("lcdcon[5] = 0x%08lx\n", fbi->regs.lcdcon5);
402
7ee0fe41
KH
403 writel(fbi->regs.lcdcon1 & ~S3C2410_LCDCON1_ENVID,
404 regs + S3C2410_LCDCON1);
405 writel(fbi->regs.lcdcon2, regs + S3C2410_LCDCON2);
406 writel(fbi->regs.lcdcon3, regs + S3C2410_LCDCON3);
407 writel(fbi->regs.lcdcon4, regs + S3C2410_LCDCON4);
408 writel(fbi->regs.lcdcon5, regs + S3C2410_LCDCON5);
20fd5767
AP
409
410 /* set lcd address pointers */
110c1fa7 411 s3c2410fb_set_lcdaddr(info);
20fd5767 412
9fa7bc01 413 fbi->regs.lcdcon1 |= S3C2410_LCDCON1_ENVID,
7ee0fe41 414 writel(fbi->regs.lcdcon1, regs + S3C2410_LCDCON1);
20fd5767
AP
415}
416
20fd5767 417/*
b0831941 418 * s3c2410fb_set_par - Alters the hardware state.
20fd5767
AP
419 * @info: frame buffer structure that represents a single frame buffer
420 *
421 */
422static int s3c2410fb_set_par(struct fb_info *info)
423{
20fd5767
AP
424 struct fb_var_screeninfo *var = &info->var;
425
b0831941 426 switch (var->bits_per_pixel) {
93613b9f 427 case 32:
b0831941 428 case 16:
93613b9f 429 case 12:
b0831941
KH
430 info->fix.visual = FB_VISUAL_TRUECOLOR;
431 break;
432 case 1:
433 info->fix.visual = FB_VISUAL_MONO01;
434 break;
435 default:
436 info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
437 break;
357b819d 438 }
20fd5767 439
a1033604 440 info->fix.line_length = (var->xres_virtual * var->bits_per_pixel) / 8;
20fd5767
AP
441
442 /* activate this new configuration */
443
9939a481 444 s3c2410fb_activate_var(info);
20fd5767
AP
445 return 0;
446}
447
448static void schedule_palette_update(struct s3c2410fb_info *fbi,
449 unsigned int regno, unsigned int val)
450{
451 unsigned long flags;
452 unsigned long irqen;
f62e770b 453 void __iomem *irq_base = fbi->irq_base;
20fd5767
AP
454
455 local_irq_save(flags);
456
457 fbi->palette_buffer[regno] = val;
458
459 if (!fbi->palette_ready) {
460 fbi->palette_ready = 1;
461
462 /* enable IRQ */
f62e770b 463 irqen = readl(irq_base + S3C24XX_LCDINTMSK);
20fd5767 464 irqen &= ~S3C2410_LCDINT_FRSYNC;
f62e770b 465 writel(irqen, irq_base + S3C24XX_LCDINTMSK);
20fd5767
AP
466 }
467
468 local_irq_restore(flags);
469}
470
471/* from pxafb.c */
b0831941
KH
472static inline unsigned int chan_to_field(unsigned int chan,
473 struct fb_bitfield *bf)
20fd5767
AP
474{
475 chan &= 0xffff;
476 chan >>= 16 - bf->length;
477 return chan << bf->offset;
478}
479
480static int s3c2410fb_setcolreg(unsigned regno,
481 unsigned red, unsigned green, unsigned blue,
482 unsigned transp, struct fb_info *info)
483{
484 struct s3c2410fb_info *fbi = info->par;
7ee0fe41 485 void __iomem *regs = fbi->io;
20fd5767
AP
486 unsigned int val;
487
b0831941
KH
488 /* dprintk("setcol: regno=%d, rgb=%d,%d,%d\n",
489 regno, red, green, blue); */
20fd5767 490
b0831941 491 switch (info->fix.visual) {
20fd5767 492 case FB_VISUAL_TRUECOLOR:
b0831941 493 /* true-colour, use pseudo-palette */
20fd5767
AP
494
495 if (regno < 16) {
b0831941 496 u32 *pal = info->pseudo_palette;
20fd5767 497
b0831941
KH
498 val = chan_to_field(red, &info->var.red);
499 val |= chan_to_field(green, &info->var.green);
500 val |= chan_to_field(blue, &info->var.blue);
20fd5767
AP
501
502 pal[regno] = val;
503 }
504 break;
505
506 case FB_VISUAL_PSEUDOCOLOR:
507 if (regno < 256) {
508 /* currently assume RGB 5-6-5 mode */
509
9fa7bc01
KH
510 val = (red >> 0) & 0xf800;
511 val |= (green >> 5) & 0x07e0;
512 val |= (blue >> 11) & 0x001f;
20fd5767 513
7ee0fe41 514 writel(val, regs + S3C2410_TFTPAL(regno));
20fd5767
AP
515 schedule_palette_update(fbi, regno, val);
516 }
517
518 break;
519
520 default:
b0831941 521 return 1; /* unknown type */
20fd5767
AP
522 }
523
524 return 0;
525}
526
673b4600
BD
527/* s3c2410fb_lcd_enable
528 *
529 * shutdown the lcd controller
530 */
531static void s3c2410fb_lcd_enable(struct s3c2410fb_info *fbi, int enable)
532{
533 unsigned long flags;
534
535 local_irq_save(flags);
536
537 if (enable)
538 fbi->regs.lcdcon1 |= S3C2410_LCDCON1_ENVID;
539 else
540 fbi->regs.lcdcon1 &= ~S3C2410_LCDCON1_ENVID;
541
542 writel(fbi->regs.lcdcon1, fbi->io + S3C2410_LCDCON1);
543
544 local_irq_restore(flags);
545}
546
547
b0831941 548/*
20fd5767
AP
549 * s3c2410fb_blank
550 * @blank_mode: the blank mode we want.
551 * @info: frame buffer structure that represents a single frame buffer
552 *
553 * Blank the screen if blank_mode != 0, else unblank. Return 0 if
554 * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
555 * video mode which doesn't support it. Implements VESA suspend
556 * and powerdown modes on hardware that supports disabling hsync/vsync:
20fd5767
AP
557 *
558 * Returns negative errno on error, or zero on success.
559 *
560 */
561static int s3c2410fb_blank(int blank_mode, struct fb_info *info)
562{
7ee0fe41 563 struct s3c2410fb_info *fbi = info->par;
f62e770b 564 void __iomem *tpal_reg = fbi->io;
7ee0fe41 565
20fd5767
AP
566 dprintk("blank(mode=%d, info=%p)\n", blank_mode, info);
567
f62e770b
BD
568 tpal_reg += is_s3c2412(fbi) ? S3C2412_TPAL : S3C2410_TPAL;
569
673b4600
BD
570 if (blank_mode == FB_BLANK_POWERDOWN) {
571 s3c2410fb_lcd_enable(fbi, 0);
572 } else {
573 s3c2410fb_lcd_enable(fbi, 1);
574 }
575
20fd5767 576 if (blank_mode == FB_BLANK_UNBLANK)
f62e770b 577 writel(0x0, tpal_reg);
20fd5767
AP
578 else {
579 dprintk("setting TPAL to output 0x000000\n");
f62e770b 580 writel(S3C2410_TPAL_EN, tpal_reg);
20fd5767
AP
581 }
582
583 return 0;
584}
585
b0831941
KH
586static int s3c2410fb_debug_show(struct device *dev,
587 struct device_attribute *attr, char *buf)
20fd5767
AP
588{
589 return snprintf(buf, PAGE_SIZE, "%s\n", debug ? "on" : "off");
590}
9fa7bc01 591
b0831941
KH
592static int s3c2410fb_debug_store(struct device *dev,
593 struct device_attribute *attr,
594 const char *buf, size_t len)
20fd5767 595{
20fd5767
AP
596 if (len < 1)
597 return -EINVAL;
598
599 if (strnicmp(buf, "on", 2) == 0 ||
600 strnicmp(buf, "1", 1) == 0) {
601 debug = 1;
602 printk(KERN_DEBUG "s3c2410fb: Debug On");
603 } else if (strnicmp(buf, "off", 3) == 0 ||
604 strnicmp(buf, "0", 1) == 0) {
605 debug = 0;
606 printk(KERN_DEBUG "s3c2410fb: Debug Off");
607 } else {
608 return -EINVAL;
609 }
610
611 return len;
612}
613
b0831941 614static DEVICE_ATTR(debug, 0666, s3c2410fb_debug_show, s3c2410fb_debug_store);
20fd5767
AP
615
616static struct fb_ops s3c2410fb_ops = {
617 .owner = THIS_MODULE,
618 .fb_check_var = s3c2410fb_check_var,
619 .fb_set_par = s3c2410fb_set_par,
620 .fb_blank = s3c2410fb_blank,
621 .fb_setcolreg = s3c2410fb_setcolreg,
622 .fb_fillrect = cfb_fillrect,
623 .fb_copyarea = cfb_copyarea,
624 .fb_imageblit = cfb_imageblit,
20fd5767
AP
625};
626
20fd5767
AP
627/*
628 * s3c2410fb_map_video_memory():
629 * Allocates the DRAM memory for the frame buffer. This buffer is
630 * remapped into a non-cached, non-buffered, memory region to
631 * allow palette and pixel writes to occur without flushing the
632 * cache. Once this area is remapped, all virtual memory
633 * access to the video memory should occur at the new region.
634 */
a8ce4be7 635static int __devinit s3c2410fb_map_video_memory(struct fb_info *info)
20fd5767 636{
110c1fa7 637 struct s3c2410fb_info *fbi = info->par;
9fa7bc01
KH
638 dma_addr_t map_dma;
639 unsigned map_size = PAGE_ALIGN(info->fix.smem_len);
110c1fa7 640
38a02f56 641 dprintk("map_video_memory(fbi=%p) map_size %u\n", fbi, map_size);
20fd5767 642
9fa7bc01
KH
643 info->screen_base = dma_alloc_writecombine(fbi->dev, map_size,
644 &map_dma, GFP_KERNEL);
20fd5767 645
9fa7bc01 646 if (info->screen_base) {
20fd5767
AP
647 /* prevent initial garbage on screen */
648 dprintk("map_video_memory: clear %p:%08x\n",
9fa7bc01 649 info->screen_base, map_size);
c0d40335 650 memset(info->screen_base, 0x00, map_size);
20fd5767 651
9fa7bc01 652 info->fix.smem_start = map_dma;
20fd5767 653
9fa7bc01
KH
654 dprintk("map_video_memory: dma=%08lx cpu=%p size=%08x\n",
655 info->fix.smem_start, info->screen_base, map_size);
20fd5767
AP
656 }
657
9fa7bc01 658 return info->screen_base ? 0 : -ENOMEM;
20fd5767
AP
659}
660
9fa7bc01 661static inline void s3c2410fb_unmap_video_memory(struct fb_info *info)
20fd5767 662{
9fa7bc01
KH
663 struct s3c2410fb_info *fbi = info->par;
664
665 dma_free_writecombine(fbi->dev, PAGE_ALIGN(info->fix.smem_len),
666 info->screen_base, info->fix.smem_start);
20fd5767
AP
667}
668
669static inline void modify_gpio(void __iomem *reg,
670 unsigned long set, unsigned long mask)
671{
672 unsigned long tmp;
673
674 tmp = readl(reg) & ~mask;
675 writel(tmp | set, reg);
676}
677
20fd5767
AP
678/*
679 * s3c2410fb_init_registers - Initialise all LCD-related registers
680 */
110c1fa7 681static int s3c2410fb_init_registers(struct fb_info *info)
20fd5767 682{
110c1fa7 683 struct s3c2410fb_info *fbi = info->par;
9fa7bc01 684 struct s3c2410fb_mach_info *mach_info = fbi->dev->platform_data;
20fd5767 685 unsigned long flags;
aff39a85 686 void __iomem *regs = fbi->io;
f62e770b
BD
687 void __iomem *tpal;
688 void __iomem *lpcsel;
689
690 if (is_s3c2412(fbi)) {
691 tpal = regs + S3C2412_TPAL;
692 lpcsel = regs + S3C2412_TCONSEL;
693 } else {
694 tpal = regs + S3C2410_TPAL;
695 lpcsel = regs + S3C2410_LPCSEL;
696 }
20fd5767
AP
697
698 /* Initialise LCD with values from haret */
699
700 local_irq_save(flags);
701
702 /* modify the gpio(s) with interrupts set (bjd) */
703
704 modify_gpio(S3C2410_GPCUP, mach_info->gpcup, mach_info->gpcup_mask);
705 modify_gpio(S3C2410_GPCCON, mach_info->gpccon, mach_info->gpccon_mask);
706 modify_gpio(S3C2410_GPDUP, mach_info->gpdup, mach_info->gpdup_mask);
707 modify_gpio(S3C2410_GPDCON, mach_info->gpdcon, mach_info->gpdcon_mask);
708
709 local_irq_restore(flags);
710
20fd5767 711 dprintk("LPCSEL = 0x%08lx\n", mach_info->lpcsel);
f62e770b 712 writel(mach_info->lpcsel, lpcsel);
20fd5767 713
f62e770b 714 dprintk("replacing TPAL %08x\n", readl(tpal));
20fd5767
AP
715
716 /* ensure temporary palette disabled */
f62e770b 717 writel(0x00, tpal);
20fd5767 718
20fd5767
AP
719 return 0;
720}
721
722static void s3c2410fb_write_palette(struct s3c2410fb_info *fbi)
723{
724 unsigned int i;
aff39a85 725 void __iomem *regs = fbi->io;
20fd5767
AP
726
727 fbi->palette_ready = 0;
728
729 for (i = 0; i < 256; i++) {
b0831941
KH
730 unsigned long ent = fbi->palette_buffer[i];
731 if (ent == PALETTE_BUFF_CLEAR)
20fd5767
AP
732 continue;
733
aff39a85 734 writel(ent, regs + S3C2410_TFTPAL(i));
20fd5767
AP
735
736 /* it seems the only way to know exactly
737 * if the palette wrote ok, is to check
738 * to see if the value verifies ok
739 */
740
aff39a85 741 if (readw(regs + S3C2410_TFTPAL(i)) == ent)
20fd5767
AP
742 fbi->palette_buffer[i] = PALETTE_BUFF_CLEAR;
743 else
744 fbi->palette_ready = 1; /* retry */
745 }
746}
747
7d12e780 748static irqreturn_t s3c2410fb_irq(int irq, void *dev_id)
20fd5767
AP
749{
750 struct s3c2410fb_info *fbi = dev_id;
f62e770b
BD
751 void __iomem *irq_base = fbi->irq_base;
752 unsigned long lcdirq = readl(irq_base + S3C24XX_LCDINTPND);
20fd5767
AP
753
754 if (lcdirq & S3C2410_LCDINT_FRSYNC) {
755 if (fbi->palette_ready)
756 s3c2410fb_write_palette(fbi);
757
f62e770b
BD
758 writel(S3C2410_LCDINT_FRSYNC, irq_base + S3C24XX_LCDINTPND);
759 writel(S3C2410_LCDINT_FRSYNC, irq_base + S3C24XX_LCDSRCPND);
20fd5767
AP
760 }
761
762 return IRQ_HANDLED;
763}
764
0dac6ecd
BD
765#ifdef CONFIG_CPU_FREQ
766
767static int s3c2410fb_cpufreq_transition(struct notifier_block *nb,
768 unsigned long val, void *data)
769{
0dac6ecd
BD
770 struct s3c2410fb_info *info;
771 struct fb_info *fbinfo;
772 long delta_f;
773
774 info = container_of(nb, struct s3c2410fb_info, freq_transition);
775 fbinfo = platform_get_drvdata(to_platform_device(info->dev));
776
777 /* work out change, <0 for speed-up */
778 delta_f = info->clk_rate - clk_get_rate(info->clk);
779
780 if ((val == CPUFREQ_POSTCHANGE && delta_f > 0) ||
781 (val == CPUFREQ_PRECHANGE && delta_f < 0)) {
782 info->clk_rate = clk_get_rate(info->clk);
783 s3c2410fb_activate_var(fbinfo);
784 }
785
786 return 0;
787}
788
789static inline int s3c2410fb_cpufreq_register(struct s3c2410fb_info *info)
790{
791 info->freq_transition.notifier_call = s3c2410fb_cpufreq_transition;
792
793 return cpufreq_register_notifier(&info->freq_transition,
794 CPUFREQ_TRANSITION_NOTIFIER);
795}
796
797static inline void s3c2410fb_cpufreq_deregister(struct s3c2410fb_info *info)
798{
799 cpufreq_unregister_notifier(&info->freq_transition,
800 CPUFREQ_TRANSITION_NOTIFIER);
801}
802
803#else
804static inline int s3c2410fb_cpufreq_register(struct s3c2410fb_info *info)
805{
806 return 0;
807}
808
809static inline void s3c2410fb_cpufreq_deregister(struct s3c2410fb_info *info)
810{
811}
812#endif
813
814
b0831941 815static char driver_name[] = "s3c2410fb";
20fd5767 816
a8ce4be7 817static int __devinit s3c24xxfb_probe(struct platform_device *pdev,
f62e770b 818 enum s3c_drv_type drv_type)
20fd5767
AP
819{
820 struct s3c2410fb_info *info;
09fe75f6 821 struct s3c2410fb_display *display;
b0831941 822 struct fb_info *fbinfo;
9fa7bc01 823 struct s3c2410fb_mach_info *mach_info;
aff39a85 824 struct resource *res;
20fd5767
AP
825 int ret;
826 int irq;
827 int i;
aff39a85 828 int size;
6931a764 829 u32 lcdcon1;
20fd5767 830
3ae5eaec 831 mach_info = pdev->dev.platform_data;
20fd5767 832 if (mach_info == NULL) {
b0831941
KH
833 dev_err(&pdev->dev,
834 "no platform data for lcd, cannot attach\n");
20fd5767
AP
835 return -EINVAL;
836 }
837
e8973637
BD
838 if (mach_info->default_display >= mach_info->num_displays) {
839 dev_err(&pdev->dev, "default is %d but only %d displays\n",
840 mach_info->default_display, mach_info->num_displays);
841 return -EINVAL;
842 }
843
09fe75f6 844 display = mach_info->displays + mach_info->default_display;
20fd5767
AP
845
846 irq = platform_get_irq(pdev, 0);
847 if (irq < 0) {
3ae5eaec 848 dev_err(&pdev->dev, "no irq for device\n");
20fd5767
AP
849 return -ENOENT;
850 }
851
3ae5eaec 852 fbinfo = framebuffer_alloc(sizeof(struct s3c2410fb_info), &pdev->dev);
b0831941 853 if (!fbinfo)
20fd5767 854 return -ENOMEM;
20fd5767 855
9fa7bc01
KH
856 platform_set_drvdata(pdev, fbinfo);
857
20fd5767 858 info = fbinfo->par;
0187f221 859 info->dev = &pdev->dev;
f62e770b 860 info->drv_type = drv_type;
0187f221 861
aff39a85
BD
862 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
863 if (res == NULL) {
b0831941 864 dev_err(&pdev->dev, "failed to get memory registers\n");
aff39a85
BD
865 ret = -ENXIO;
866 goto dealloc_fb;
867 }
868
08f31538 869 size = resource_size(res);
aff39a85
BD
870 info->mem = request_mem_region(res->start, size, pdev->name);
871 if (info->mem == NULL) {
872 dev_err(&pdev->dev, "failed to get memory region\n");
873 ret = -ENOENT;
874 goto dealloc_fb;
875 }
876
877 info->io = ioremap(res->start, size);
878 if (info->io == NULL) {
879 dev_err(&pdev->dev, "ioremap() of registers failed\n");
880 ret = -ENXIO;
881 goto release_mem;
882 }
883
f62e770b
BD
884 info->irq_base = info->io + ((drv_type == DRV_S3C2412) ? S3C2412_LCDINTBASE : S3C2410_LCDINTBASE);
885
20fd5767
AP
886 dprintk("devinit\n");
887
888 strcpy(fbinfo->fix.id, driver_name);
889
9fa7bc01 890 /* Stop the video */
aff39a85
BD
891 lcdcon1 = readl(info->io + S3C2410_LCDCON1);
892 writel(lcdcon1 & ~S3C2410_LCDCON1_ENVID, info->io + S3C2410_LCDCON1);
6931a764 893
20fd5767
AP
894 fbinfo->fix.type = FB_TYPE_PACKED_PIXELS;
895 fbinfo->fix.type_aux = 0;
896 fbinfo->fix.xpanstep = 0;
897 fbinfo->fix.ypanstep = 0;
898 fbinfo->fix.ywrapstep = 0;
899 fbinfo->fix.accel = FB_ACCEL_NONE;
900
901 fbinfo->var.nonstd = 0;
902 fbinfo->var.activate = FB_ACTIVATE_NOW;
20fd5767
AP
903 fbinfo->var.accel_flags = 0;
904 fbinfo->var.vmode = FB_VMODE_NONINTERLACED;
905
906 fbinfo->fbops = &s3c2410fb_ops;
907 fbinfo->flags = FBINFO_FLAG_DEFAULT;
908 fbinfo->pseudo_palette = &info->pseudo_pal;
909
20fd5767
AP
910 for (i = 0; i < 256; i++)
911 info->palette_buffer[i] = PALETTE_BUFF_CLEAR;
912
f8798ccb 913 ret = request_irq(irq, s3c2410fb_irq, 0, pdev->name, info);
20fd5767 914 if (ret) {
3ae5eaec 915 dev_err(&pdev->dev, "cannot get irq %d - err %d\n", irq, ret);
20fd5767 916 ret = -EBUSY;
aff39a85 917 goto release_regs;
20fd5767
AP
918 }
919
920 info->clk = clk_get(NULL, "lcd");
0b2e9cb4 921 if (IS_ERR(info->clk)) {
20fd5767 922 printk(KERN_ERR "failed to get lcd clock source\n");
0b2e9cb4 923 ret = PTR_ERR(info->clk);
20fd5767
AP
924 goto release_irq;
925 }
926
20fd5767
AP
927 clk_enable(info->clk);
928 dprintk("got and enabled clock\n");
929
930 msleep(1);
931
0dac6ecd
BD
932 info->clk_rate = clk_get_rate(info->clk);
933
9fa7bc01
KH
934 /* find maximum required memory size for display */
935 for (i = 0; i < mach_info->num_displays; i++) {
936 unsigned long smem_len = mach_info->displays[i].xres;
937
938 smem_len *= mach_info->displays[i].yres;
939 smem_len *= mach_info->displays[i].bpp;
940 smem_len >>= 3;
941 if (fbinfo->fix.smem_len < smem_len)
942 fbinfo->fix.smem_len = smem_len;
943 }
944
20fd5767 945 /* Initialize video memory */
110c1fa7 946 ret = s3c2410fb_map_video_memory(fbinfo);
20fd5767 947 if (ret) {
b0831941 948 printk(KERN_ERR "Failed to allocate video RAM: %d\n", ret);
20fd5767
AP
949 ret = -ENOMEM;
950 goto release_clock;
951 }
aff39a85 952
20fd5767
AP
953 dprintk("got video memory\n");
954
9fa7bc01
KH
955 fbinfo->var.xres = display->xres;
956 fbinfo->var.yres = display->yres;
957 fbinfo->var.bits_per_pixel = display->bpp;
958
110c1fa7 959 s3c2410fb_init_registers(fbinfo);
20fd5767 960
b0831941 961 s3c2410fb_check_var(&fbinfo->var, fbinfo);
20fd5767 962
0dac6ecd
BD
963 ret = s3c2410fb_cpufreq_register(info);
964 if (ret < 0) {
965 dev_err(&pdev->dev, "Failed to register cpufreq\n");
966 goto free_video_memory;
967 }
968
20fd5767
AP
969 ret = register_framebuffer(fbinfo);
970 if (ret < 0) {
b0831941
KH
971 printk(KERN_ERR "Failed to register framebuffer device: %d\n",
972 ret);
0dac6ecd 973 goto free_cpufreq;
20fd5767
AP
974 }
975
976 /* create device files */
d585dfe8
BD
977 ret = device_create_file(&pdev->dev, &dev_attr_debug);
978 if (ret) {
979 printk(KERN_ERR "failed to add debug attribute\n");
980 }
20fd5767
AP
981
982 printk(KERN_INFO "fb%d: %s frame buffer device\n",
983 fbinfo->node, fbinfo->fix.id);
984
985 return 0;
986
0dac6ecd
BD
987 free_cpufreq:
988 s3c2410fb_cpufreq_deregister(info);
20fd5767 989free_video_memory:
9fa7bc01 990 s3c2410fb_unmap_video_memory(fbinfo);
20fd5767
AP
991release_clock:
992 clk_disable(info->clk);
20fd5767
AP
993 clk_put(info->clk);
994release_irq:
b0831941 995 free_irq(irq, info);
aff39a85
BD
996release_regs:
997 iounmap(info->io);
20fd5767 998release_mem:
08f31538 999 release_mem_region(res->start, size);
20fd5767 1000dealloc_fb:
9fa7bc01 1001 platform_set_drvdata(pdev, NULL);
20fd5767
AP
1002 framebuffer_release(fbinfo);
1003 return ret;
1004}
1005
c2e13037 1006static int __devinit s3c2410fb_probe(struct platform_device *pdev)
f62e770b
BD
1007{
1008 return s3c24xxfb_probe(pdev, DRV_S3C2410);
1009}
1010
c2e13037 1011static int __devinit s3c2412fb_probe(struct platform_device *pdev)
f62e770b
BD
1012{
1013 return s3c24xxfb_probe(pdev, DRV_S3C2412);
1014}
1015
20fd5767
AP
1016
1017/*
1018 * Cleanup
1019 */
a8ce4be7 1020static int __devexit s3c2410fb_remove(struct platform_device *pdev)
20fd5767 1021{
b0831941 1022 struct fb_info *fbinfo = platform_get_drvdata(pdev);
20fd5767
AP
1023 struct s3c2410fb_info *info = fbinfo->par;
1024 int irq;
1025
9fa7bc01 1026 unregister_framebuffer(fbinfo);
0dac6ecd 1027 s3c2410fb_cpufreq_deregister(info);
9fa7bc01 1028
673b4600 1029 s3c2410fb_lcd_enable(info, 0);
20fd5767
AP
1030 msleep(1);
1031
9fa7bc01 1032 s3c2410fb_unmap_video_memory(fbinfo);
20fd5767 1033
b0831941
KH
1034 if (info->clk) {
1035 clk_disable(info->clk);
1036 clk_put(info->clk);
1037 info->clk = NULL;
20fd5767
AP
1038 }
1039
1040 irq = platform_get_irq(pdev, 0);
b0831941 1041 free_irq(irq, info);
aff39a85 1042
9fa7bc01
KH
1043 iounmap(info->io);
1044
08f31538 1045 release_mem_region(info->mem->start, resource_size(info->mem));
9fa7bc01
KH
1046
1047 platform_set_drvdata(pdev, NULL);
1048 framebuffer_release(fbinfo);
20fd5767
AP
1049
1050 return 0;
1051}
1052
1053#ifdef CONFIG_PM
1054
1055/* suspend and resume support for the lcd controller */
3ae5eaec 1056static int s3c2410fb_suspend(struct platform_device *dev, pm_message_t state)
20fd5767 1057{
3ae5eaec 1058 struct fb_info *fbinfo = platform_get_drvdata(dev);
20fd5767
AP
1059 struct s3c2410fb_info *info = fbinfo->par;
1060
673b4600 1061 s3c2410fb_lcd_enable(info, 0);
20fd5767 1062
9480e307
RK
1063 /* sleep before disabling the clock, we need to ensure
1064 * the LCD DMA engine is not going to get back on the bus
1065 * before the clock goes off again (bjd) */
20fd5767 1066
9480e307
RK
1067 msleep(1);
1068 clk_disable(info->clk);
20fd5767
AP
1069
1070 return 0;
1071}
1072
3ae5eaec 1073static int s3c2410fb_resume(struct platform_device *dev)
20fd5767 1074{
3ae5eaec 1075 struct fb_info *fbinfo = platform_get_drvdata(dev);
20fd5767
AP
1076 struct s3c2410fb_info *info = fbinfo->par;
1077
9480e307
RK
1078 clk_enable(info->clk);
1079 msleep(1);
20fd5767 1080
f0466441 1081 s3c2410fb_init_registers(fbinfo);
20fd5767 1082
60f793de
DS
1083 /* re-activate our display after resume */
1084 s3c2410fb_activate_var(fbinfo);
1085 s3c2410fb_blank(FB_BLANK_UNBLANK, fbinfo);
1086
20fd5767
AP
1087 return 0;
1088}
1089
1090#else
1091#define s3c2410fb_suspend NULL
1092#define s3c2410fb_resume NULL
1093#endif
1094
3ae5eaec 1095static struct platform_driver s3c2410fb_driver = {
20fd5767 1096 .probe = s3c2410fb_probe,
a8ce4be7 1097 .remove = __devexit_p(s3c2410fb_remove),
20fd5767
AP
1098 .suspend = s3c2410fb_suspend,
1099 .resume = s3c2410fb_resume,
3ae5eaec
RK
1100 .driver = {
1101 .name = "s3c2410-lcd",
1102 .owner = THIS_MODULE,
1103 },
20fd5767
AP
1104};
1105
f62e770b
BD
1106static struct platform_driver s3c2412fb_driver = {
1107 .probe = s3c2412fb_probe,
a8ce4be7 1108 .remove = __devexit_p(s3c2410fb_remove),
f62e770b
BD
1109 .suspend = s3c2410fb_suspend,
1110 .resume = s3c2410fb_resume,
1111 .driver = {
1112 .name = "s3c2412-lcd",
1113 .owner = THIS_MODULE,
1114 },
1115};
1116
9fa7bc01 1117int __init s3c2410fb_init(void)
20fd5767 1118{
f62e770b
BD
1119 int ret = platform_driver_register(&s3c2410fb_driver);
1120
1121 if (ret == 0)
a419aef8 1122 ret = platform_driver_register(&s3c2412fb_driver);
f62e770b
BD
1123
1124 return ret;
20fd5767
AP
1125}
1126
1127static void __exit s3c2410fb_cleanup(void)
1128{
3ae5eaec 1129 platform_driver_unregister(&s3c2410fb_driver);
f62e770b 1130 platform_driver_unregister(&s3c2412fb_driver);
20fd5767
AP
1131}
1132
20fd5767
AP
1133module_init(s3c2410fb_init);
1134module_exit(s3c2410fb_cleanup);
1135
b0831941
KH
1136MODULE_AUTHOR("Arnaud Patard <arnaud.patard@rtp-net.org>, "
1137 "Ben Dooks <ben-linux@fluff.org>");
20fd5767
AP
1138MODULE_DESCRIPTION("Framebuffer driver for the s3c2410");
1139MODULE_LICENSE("GPL");
ee29420a
BD
1140MODULE_ALIAS("platform:s3c2410-lcd");
1141MODULE_ALIAS("platform:s3c2412-lcd");