]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/video/tridentfb.c
tridentfb: y-panning fixes
[mirror_ubuntu-zesty-kernel.git] / drivers / video / tridentfb.c
CommitLineData
1da177e4 1/*
49b1f4b4 2 * Frame buffer driver for Trident TGUI, Blade and Image series
1da177e4 3 *
245a2c2c 4 * Copyright 2001, 2002 - Jani Monoses <jani@iv.ro>
1da177e4
LT
5 *
6 *
7 * CREDITS:(in order of appearance)
245a2c2c
KH
8 * skeletonfb.c by Geert Uytterhoeven and other fb code in drivers/video
9 * Special thanks ;) to Mattia Crivellini <tia@mclink.it>
10 * much inspired by the XFree86 4.x Trident driver sources
11 * by Alan Hourihane the FreeVGA project
12 * Francesco Salvestrini <salvestrini@users.sf.net> XP support,
13 * code, suggestions
1da177e4 14 * TODO:
245a2c2c 15 * timing value tweaking so it looks good on every monitor in every mode
1da177e4
LT
16 */
17
1da177e4
LT
18#include <linux/module.h>
19#include <linux/fb.h>
20#include <linux/init.h>
21#include <linux/pci.h>
22
23#include <linux/delay.h>
10172ed6 24#include <video/vga.h>
1da177e4
LT
25#include <video/trident.h>
26
1da177e4 27struct tridentfb_par {
245a2c2c 28 void __iomem *io_virt; /* iospace virtual memory address */
ea8ee55c 29 u32 pseudo_pal[16];
122e8ad3 30 int chip_id;
6eed8e1e 31 int flatpanel;
d9cad04b
KH
32 void (*init_accel) (struct tridentfb_par *, int, int);
33 void (*wait_engine) (struct tridentfb_par *);
34 void (*fill_rect)
35 (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
36 void (*copy_rect)
37 (struct tridentfb_par *par, u32, u32, u32, u32, u32, u32);
5cf13845 38 unsigned char eng_oper; /* engine operation... */
1da177e4
LT
39};
40
1da177e4
LT
41static struct fb_ops tridentfb_ops;
42
1da177e4 43static struct fb_fix_screeninfo tridentfb_fix = {
245a2c2c 44 .id = "Trident",
1da177e4
LT
45 .type = FB_TYPE_PACKED_PIXELS,
46 .ypanstep = 1,
47 .visual = FB_VISUAL_PSEUDOCOLOR,
48 .accel = FB_ACCEL_NONE,
49};
50
1da177e4
LT
51/* defaults which are normally overriden by user values */
52
53/* video mode */
5cf13845 54static char *mode_option __devinitdata = "640x480-8@60";
6eed8e1e 55static int bpp __devinitdata = 8;
1da177e4 56
6eed8e1e 57static int noaccel __devinitdata;
1da177e4
LT
58
59static int center;
60static int stretch;
61
6eed8e1e
KH
62static int fp __devinitdata;
63static int crt __devinitdata;
1da177e4 64
6eed8e1e
KH
65static int memsize __devinitdata;
66static int memdiff __devinitdata;
1da177e4
LT
67static int nativex;
68
07f41e45
KH
69module_param(mode_option, charp, 0);
70MODULE_PARM_DESC(mode_option, "Initial video mode e.g. '648x480-8@60'");
9e3f0ca8
KH
71module_param_named(mode, mode_option, charp, 0);
72MODULE_PARM_DESC(mode, "Initial video mode e.g. '648x480-8@60' (deprecated)");
1da177e4
LT
73module_param(bpp, int, 0);
74module_param(center, int, 0);
75module_param(stretch, int, 0);
76module_param(noaccel, int, 0);
77module_param(memsize, int, 0);
78module_param(memdiff, int, 0);
79module_param(nativex, int, 0);
80module_param(fp, int, 0);
6eed8e1e 81MODULE_PARM_DESC(fp, "Define if flatpanel is connected");
1da177e4 82module_param(crt, int, 0);
6eed8e1e 83MODULE_PARM_DESC(crt, "Define if CRT is connected");
1da177e4 84
5cf13845 85static inline int is_oldclock(int id)
6bdf1035 86{
a0d92256
KH
87 return (id == TGUI9440) ||
88 (id == TGUI9660) ||
0e73a47f
KH
89 (id == CYBER9320);
90}
91
5cf13845 92static inline int is_oldprotect(int id)
0e73a47f 93{
5cf13845 94 return is_oldclock(id) ||
0e73a47f 95 (id == PROVIDIA9685) ||
0e73a47f
KH
96 (id == CYBER9382) ||
97 (id == CYBER9385);
6bdf1035
KH
98}
99
5cf13845 100static inline int is_blade(int id)
e0759a5f
KH
101{
102 return (id == BLADE3D) ||
103 (id == CYBERBLADEE4) ||
104 (id == CYBERBLADEi7) ||
105 (id == CYBERBLADEi7D) ||
106 (id == CYBERBLADEi1) ||
107 (id == CYBERBLADEi1D) ||
108 (id == CYBERBLADEAi1) ||
109 (id == CYBERBLADEAi1D);
110}
111
5cf13845 112static inline int is_xp(int id)
e0759a5f
KH
113{
114 return (id == CYBERBLADEXPAi1) ||
115 (id == CYBERBLADEXPm8) ||
116 (id == CYBERBLADEXPm16);
117}
118
5cf13845 119static inline int is3Dchip(int id)
1da177e4 120{
5cf13845 121 return is_blade(id) || is_xp(id) ||
245a2c2c
KH
122 (id == CYBER9397) || (id == CYBER9397DVD) ||
123 (id == CYBER9520) || (id == CYBER9525DVD) ||
5cf13845 124 (id == IMAGE975) || (id == IMAGE985);
1da177e4
LT
125}
126
5cf13845 127static inline int iscyber(int id)
1da177e4
LT
128{
129 switch (id) {
245a2c2c
KH
130 case CYBER9388:
131 case CYBER9382:
132 case CYBER9385:
133 case CYBER9397:
134 case CYBER9397DVD:
135 case CYBER9520:
136 case CYBER9525DVD:
137 case CYBERBLADEE4:
138 case CYBERBLADEi7D:
139 case CYBERBLADEi1:
140 case CYBERBLADEi1D:
141 case CYBERBLADEAi1:
142 case CYBERBLADEAi1D:
143 case CYBERBLADEXPAi1:
144 return 1;
1da177e4 145
245a2c2c 146 case CYBER9320:
245a2c2c 147 case CYBERBLADEi7: /* VIA MPV4 integrated version */
245a2c2c
KH
148 default:
149 /* case CYBERBLDAEXPm8: Strange */
150 /* case CYBERBLDAEXPm16: Strange */
151 return 0;
1da177e4
LT
152 }
153}
154
306fa6f6
KH
155static inline void t_outb(struct tridentfb_par *p, u8 val, u16 reg)
156{
157 fb_writeb(val, p->io_virt + reg);
158}
1da177e4 159
306fa6f6
KH
160static inline u8 t_inb(struct tridentfb_par *p, u16 reg)
161{
162 return fb_readb(p->io_virt + reg);
163}
1da177e4 164
306fa6f6
KH
165static inline void writemmr(struct tridentfb_par *par, u16 r, u32 v)
166{
167 fb_writel(v, par->io_virt + r);
168}
169
170static inline u32 readmmr(struct tridentfb_par *par, u16 r)
171{
172 return fb_readl(par->io_virt + r);
173}
1da177e4 174
1da177e4
LT
175/*
176 * Blade specific acceleration.
177 */
178
245a2c2c 179#define point(x, y) ((y) << 16 | (x))
1da177e4 180
306fa6f6 181static void blade_init_accel(struct tridentfb_par *par, int pitch, int bpp)
1da177e4 182{
245a2c2c 183 int v1 = (pitch >> 3) << 20;
49b1f4b4
KH
184 int tmp = bpp == 24 ? 2 : (bpp >> 4);
185 int v2 = v1 | (tmp << 29);
186
306fa6f6
KH
187 writemmr(par, 0x21C0, v2);
188 writemmr(par, 0x21C4, v2);
189 writemmr(par, 0x21B8, v2);
190 writemmr(par, 0x21BC, v2);
191 writemmr(par, 0x21D0, v1);
192 writemmr(par, 0x21D4, v1);
193 writemmr(par, 0x21C8, v1);
194 writemmr(par, 0x21CC, v1);
195 writemmr(par, 0x216C, 0);
1da177e4
LT
196}
197
306fa6f6 198static void blade_wait_engine(struct tridentfb_par *par)
1da177e4 199{
49b1f4b4
KH
200 while (readmmr(par, STATUS) & 0xFA800000)
201 cpu_relax();
1da177e4
LT
202}
203
306fa6f6
KH
204static void blade_fill_rect(struct tridentfb_par *par,
205 u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
1da177e4 206{
49b1f4b4
KH
207 writemmr(par, COLOR, c);
208 writemmr(par, ROP, rop ? ROP_X : ROP_S);
306fa6f6 209 writemmr(par, CMD, 0x20000000 | 1 << 19 | 1 << 4 | 2 << 2);
1da177e4 210
49b1f4b4
KH
211 writemmr(par, DST1, point(x, y));
212 writemmr(par, DST2, point(x + w - 1, y + h - 1));
1da177e4
LT
213}
214
306fa6f6
KH
215static void blade_copy_rect(struct tridentfb_par *par,
216 u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
1da177e4 217{
1da177e4 218 int direction = 2;
49b1f4b4
KH
219 u32 s1 = point(x1, y1);
220 u32 s2 = point(x1 + w - 1, y1 + h - 1);
221 u32 d1 = point(x2, y2);
222 u32 d2 = point(x2 + w - 1, y2 + h - 1);
1da177e4
LT
223
224 if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
245a2c2c 225 direction = 0;
1da177e4 226
306fa6f6
KH
227 writemmr(par, ROP, ROP_S);
228 writemmr(par, CMD, 0xE0000000 | 1 << 19 | 1 << 4 | 1 << 2 | direction);
1da177e4 229
49b1f4b4
KH
230 writemmr(par, SRC1, direction ? s2 : s1);
231 writemmr(par, SRC2, direction ? s1 : s2);
232 writemmr(par, DST1, direction ? d2 : d1);
233 writemmr(par, DST2, direction ? d1 : d2);
1da177e4
LT
234}
235
1da177e4
LT
236/*
237 * BladeXP specific acceleration functions
238 */
239
306fa6f6 240static void xp_init_accel(struct tridentfb_par *par, int pitch, int bpp)
1da177e4 241{
49b1f4b4
KH
242 unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
243 int v1 = pitch << (bpp == 24 ? 20 : (18 + x));
1da177e4
LT
244
245 switch (pitch << (bpp >> 3)) {
245a2c2c
KH
246 case 8192:
247 case 512:
248 x |= 0x00;
249 break;
250 case 1024:
251 x |= 0x04;
252 break;
253 case 2048:
254 x |= 0x08;
255 break;
256 case 4096:
257 x |= 0x0C;
258 break;
1da177e4
LT
259 }
260
306fa6f6 261 t_outb(par, x, 0x2125);
1da177e4 262
5cf13845 263 par->eng_oper = x | 0x40;
1da177e4 264
306fa6f6
KH
265 writemmr(par, 0x2154, v1);
266 writemmr(par, 0x2150, v1);
267 t_outb(par, 3, 0x2126);
1da177e4
LT
268}
269
306fa6f6 270static void xp_wait_engine(struct tridentfb_par *par)
1da177e4 271{
5cf13845
KH
272 int count = 0;
273 int timeout = 0;
1da177e4 274
49b1f4b4 275 while (t_inb(par, STATUS) & 0x80) {
1da177e4
LT
276 count++;
277 if (count == 10000000) {
278 /* Timeout */
279 count = 9990000;
280 timeout++;
281 if (timeout == 8) {
282 /* Reset engine */
49b1f4b4 283 t_outb(par, 0x00, STATUS);
1da177e4
LT
284 return;
285 }
286 }
49b1f4b4 287 cpu_relax();
1da177e4
LT
288 }
289}
290
306fa6f6
KH
291static void xp_fill_rect(struct tridentfb_par *par,
292 u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
1da177e4 293{
306fa6f6
KH
294 writemmr(par, 0x2127, ROP_P);
295 writemmr(par, 0x2158, c);
49b1f4b4
KH
296 writemmr(par, DRAWFL, 0x4000);
297 writemmr(par, OLDDIM, point(h, w));
298 writemmr(par, OLDDST, point(y, x));
299 t_outb(par, 0x01, OLDCMD);
5cf13845 300 t_outb(par, par->eng_oper, 0x2125);
1da177e4
LT
301}
302
306fa6f6
KH
303static void xp_copy_rect(struct tridentfb_par *par,
304 u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
1da177e4 305{
245a2c2c 306 u32 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
5cf13845 307 int direction = 0x0004;
245a2c2c 308
1da177e4
LT
309 if ((x1 < x2) && (y1 == y2)) {
310 direction |= 0x0200;
311 x1_tmp = x1 + w - 1;
312 x2_tmp = x2 + w - 1;
313 } else {
314 x1_tmp = x1;
315 x2_tmp = x2;
316 }
245a2c2c 317
1da177e4
LT
318 if (y1 < y2) {
319 direction |= 0x0100;
320 y1_tmp = y1 + h - 1;
321 y2_tmp = y2 + h - 1;
245a2c2c 322 } else {
1da177e4
LT
323 y1_tmp = y1;
324 y2_tmp = y2;
325 }
326
49b1f4b4 327 writemmr(par, DRAWFL, direction);
306fa6f6 328 t_outb(par, ROP_S, 0x2127);
49b1f4b4
KH
329 writemmr(par, OLDSRC, point(y1_tmp, x1_tmp));
330 writemmr(par, OLDDST, point(y2_tmp, x2_tmp));
331 writemmr(par, OLDDIM, point(h, w));
332 t_outb(par, 0x01, OLDCMD);
1da177e4
LT
333}
334
1da177e4
LT
335/*
336 * Image specific acceleration functions
337 */
306fa6f6 338static void image_init_accel(struct tridentfb_par *par, int pitch, int bpp)
1da177e4 339{
49b1f4b4
KH
340 int tmp = bpp == 24 ? 2: (bpp >> 4);
341
306fa6f6
KH
342 writemmr(par, 0x2120, 0xF0000000);
343 writemmr(par, 0x2120, 0x40000000 | tmp);
344 writemmr(par, 0x2120, 0x80000000);
345 writemmr(par, 0x2144, 0x00000000);
346 writemmr(par, 0x2148, 0x00000000);
347 writemmr(par, 0x2150, 0x00000000);
348 writemmr(par, 0x2154, 0x00000000);
349 writemmr(par, 0x2120, 0x60000000 | (pitch << 16) | pitch);
350 writemmr(par, 0x216C, 0x00000000);
351 writemmr(par, 0x2170, 0x00000000);
352 writemmr(par, 0x217C, 0x00000000);
353 writemmr(par, 0x2120, 0x10000000);
354 writemmr(par, 0x2130, (2047 << 16) | 2047);
1da177e4
LT
355}
356
306fa6f6 357static void image_wait_engine(struct tridentfb_par *par)
1da177e4 358{
49b1f4b4
KH
359 while (readmmr(par, 0x2164) & 0xF0000000)
360 cpu_relax();
1da177e4
LT
361}
362
306fa6f6
KH
363static void image_fill_rect(struct tridentfb_par *par,
364 u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
1da177e4 365{
306fa6f6
KH
366 writemmr(par, 0x2120, 0x80000000);
367 writemmr(par, 0x2120, 0x90000000 | ROP_S);
1da177e4 368
306fa6f6 369 writemmr(par, 0x2144, c);
1da177e4 370
49b1f4b4
KH
371 writemmr(par, DST1, point(x, y));
372 writemmr(par, DST2, point(x + w - 1, y + h - 1));
1da177e4 373
306fa6f6 374 writemmr(par, 0x2124, 0x80000000 | 3 << 22 | 1 << 10 | 1 << 9);
1da177e4
LT
375}
376
306fa6f6
KH
377static void image_copy_rect(struct tridentfb_par *par,
378 u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
1da177e4 379{
2c86a0c2 380 int direction = 0x4;
49b1f4b4
KH
381 u32 s1 = point(x1, y1);
382 u32 s2 = point(x1 + w - 1, y1 + h - 1);
383 u32 d1 = point(x2, y2);
384 u32 d2 = point(x2 + w - 1, y2 + h - 1);
1da177e4 385
245a2c2c
KH
386 if ((y1 > y2) || ((y1 == y2) && (x1 > x2)))
387 direction = 0;
388
306fa6f6
KH
389 writemmr(par, 0x2120, 0x80000000);
390 writemmr(par, 0x2120, 0x90000000 | ROP_S);
245a2c2c 391
49b1f4b4
KH
392 writemmr(par, SRC1, direction ? s2 : s1);
393 writemmr(par, SRC2, direction ? s1 : s2);
394 writemmr(par, DST1, direction ? d2 : d1);
395 writemmr(par, DST2, direction ? d1 : d2);
306fa6f6
KH
396 writemmr(par, 0x2124,
397 0x80000000 | 1 << 22 | 1 << 10 | 1 << 7 | direction);
245a2c2c 398}
1da177e4 399
bcac2d5f
KH
400/*
401 * TGUI 9440/96XX acceleration
402 */
403
404static void tgui_init_accel(struct tridentfb_par *par, int pitch, int bpp)
405{
49b1f4b4 406 unsigned char x = bpp == 24 ? 3 : (bpp >> 4);
bcac2d5f
KH
407
408 /* disable clipping */
409 writemmr(par, 0x2148, 0);
410 writemmr(par, 0x214C, point(4095, 2047));
411
bcac2d5f
KH
412 switch ((pitch * bpp) / 8) {
413 case 8192:
414 case 512:
415 x |= 0x00;
416 break;
417 case 1024:
418 x |= 0x04;
419 break;
420 case 2048:
421 x |= 0x08;
422 break;
423 case 4096:
424 x |= 0x0C;
425 break;
426 }
427
428 fb_writew(x, par->io_virt + 0x2122);
429}
430
431static void tgui_fill_rect(struct tridentfb_par *par,
432 u32 x, u32 y, u32 w, u32 h, u32 c, u32 rop)
433{
434 t_outb(par, ROP_P, 0x2127);
49b1f4b4
KH
435 writemmr(par, OLDCLR, c);
436 writemmr(par, DRAWFL, 0x4020);
437 writemmr(par, OLDDIM, point(w - 1, h - 1));
438 writemmr(par, OLDDST, point(x, y));
439 t_outb(par, 1, OLDCMD);
bcac2d5f
KH
440}
441
442static void tgui_copy_rect(struct tridentfb_par *par,
443 u32 x1, u32 y1, u32 x2, u32 y2, u32 w, u32 h)
444{
445 int flags = 0;
446 u16 x1_tmp, x2_tmp, y1_tmp, y2_tmp;
447
448 if ((x1 < x2) && (y1 == y2)) {
449 flags |= 0x0200;
450 x1_tmp = x1 + w - 1;
451 x2_tmp = x2 + w - 1;
452 } else {
453 x1_tmp = x1;
454 x2_tmp = x2;
455 }
456
457 if (y1 < y2) {
458 flags |= 0x0100;
459 y1_tmp = y1 + h - 1;
460 y2_tmp = y2 + h - 1;
461 } else {
462 y1_tmp = y1;
463 y2_tmp = y2;
464 }
465
49b1f4b4 466 writemmr(par, DRAWFL, 0x4 | flags);
bcac2d5f 467 t_outb(par, ROP_S, 0x2127);
49b1f4b4
KH
468 writemmr(par, OLDSRC, point(x1_tmp, y1_tmp));
469 writemmr(par, OLDDST, point(x2_tmp, y2_tmp));
470 writemmr(par, OLDDIM, point(w - 1, h - 1));
471 t_outb(par, 1, OLDCMD);
bcac2d5f
KH
472}
473
1da177e4
LT
474/*
475 * Accel functions called by the upper layers
476 */
477#ifdef CONFIG_FB_TRIDENT_ACCEL
245a2c2c
KH
478static void tridentfb_fillrect(struct fb_info *info,
479 const struct fb_fillrect *fr)
1da177e4 480{
306fa6f6 481 struct tridentfb_par *par = info->par;
49b1f4b4 482 int col;
245a2c2c 483
01a2d9ed
KH
484 if (info->flags & FBINFO_HWACCEL_DISABLED) {
485 cfb_fillrect(info, fr);
486 return;
487 }
49b1f4b4
KH
488 if (info->var.bits_per_pixel == 8) {
489 col = fr->color;
245a2c2c
KH
490 col |= col << 8;
491 col |= col << 16;
49b1f4b4 492 } else
245a2c2c 493 col = ((u32 *)(info->pseudo_palette))[fr->color];
245a2c2c 494
49b1f4b4 495 par->wait_engine(par);
d9cad04b 496 par->fill_rect(par, fr->dx, fr->dy, fr->width,
306fa6f6 497 fr->height, col, fr->rop);
1da177e4 498}
49b1f4b4 499
245a2c2c
KH
500static void tridentfb_copyarea(struct fb_info *info,
501 const struct fb_copyarea *ca)
1da177e4 502{
306fa6f6
KH
503 struct tridentfb_par *par = info->par;
504
01a2d9ed
KH
505 if (info->flags & FBINFO_HWACCEL_DISABLED) {
506 cfb_copyarea(info, ca);
507 return;
508 }
49b1f4b4 509 par->wait_engine(par);
d9cad04b 510 par->copy_rect(par, ca->sx, ca->sy, ca->dx, ca->dy,
306fa6f6 511 ca->width, ca->height);
49b1f4b4
KH
512}
513
514static int tridentfb_sync(struct fb_info *info)
515{
516 struct tridentfb_par *par = info->par;
517
01a2d9ed
KH
518 if (!(info->flags & FBINFO_HWACCEL_DISABLED))
519 par->wait_engine(par);
49b1f4b4 520 return 0;
1da177e4 521}
49b1f4b4
KH
522#else
523#define tridentfb_fillrect cfb_fillrect
524#define tridentfb_copyarea cfb_copyarea
1da177e4
LT
525#endif /* CONFIG_FB_TRIDENT_ACCEL */
526
1da177e4
LT
527/*
528 * Hardware access functions
529 */
530
306fa6f6 531static inline unsigned char read3X4(struct tridentfb_par *par, int reg)
1da177e4 532{
10172ed6 533 return vga_mm_rcrt(par->io_virt, reg);
1da177e4
LT
534}
535
306fa6f6
KH
536static inline void write3X4(struct tridentfb_par *par, int reg,
537 unsigned char val)
1da177e4 538{
10172ed6 539 vga_mm_wcrt(par->io_virt, reg, val);
1da177e4
LT
540}
541
10172ed6
KH
542static inline unsigned char read3CE(struct tridentfb_par *par,
543 unsigned char reg)
1da177e4 544{
10172ed6 545 return vga_mm_rgfx(par->io_virt, reg);
1da177e4
LT
546}
547
306fa6f6
KH
548static inline void writeAttr(struct tridentfb_par *par, int reg,
549 unsigned char val)
1da177e4 550{
10172ed6
KH
551 fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
552 vga_mm_wattr(par->io_virt, reg, val);
1da177e4
LT
553}
554
306fa6f6
KH
555static inline void write3CE(struct tridentfb_par *par, int reg,
556 unsigned char val)
1da177e4 557{
10172ed6 558 vga_mm_wgfx(par->io_virt, reg, val);
1da177e4
LT
559}
560
13b0de49 561static void enable_mmio(struct tridentfb_par *par)
1da177e4
LT
562{
563 /* Goto New Mode */
10172ed6 564 vga_io_rseq(0x0B);
1da177e4
LT
565
566 /* Unprotect registers */
10172ed6 567 vga_io_wseq(NewMode1, 0x80);
13b0de49
KH
568 if (!is_oldprotect(par->chip_id))
569 vga_io_wseq(Protection, 0x92);
245a2c2c 570
1da177e4 571 /* Enable MMIO */
245a2c2c 572 outb(PCIReg, 0x3D4);
1da177e4 573 outb(inb(0x3D5) | 0x01, 0x3D5);
e8ed857c
KH
574}
575
306fa6f6 576static void disable_mmio(struct tridentfb_par *par)
e8ed857c 577{
e8ed857c 578 /* Goto New Mode */
10172ed6 579 vga_mm_rseq(par->io_virt, 0x0B);
e8ed857c
KH
580
581 /* Unprotect registers */
10172ed6 582 vga_mm_wseq(par->io_virt, NewMode1, 0x80);
13b0de49
KH
583 if (!is_oldprotect(par->chip_id))
584 vga_mm_wseq(par->io_virt, Protection, 0x92);
e8ed857c
KH
585
586 /* Disable MMIO */
306fa6f6
KH
587 t_outb(par, PCIReg, 0x3D4);
588 t_outb(par, t_inb(par, 0x3D5) & ~0x01, 0x3D5);
1da177e4
LT
589}
590
5cf13845 591static inline void crtc_unlock(struct tridentfb_par *par)
306fa6f6 592{
10172ed6
KH
593 write3X4(par, VGA_CRTC_V_SYNC_END,
594 read3X4(par, VGA_CRTC_V_SYNC_END) & 0x7F);
306fa6f6 595}
1da177e4
LT
596
597/* Return flat panel's maximum x resolution */
306fa6f6 598static int __devinit get_nativex(struct tridentfb_par *par)
1da177e4 599{
245a2c2c 600 int x, y, tmp;
1da177e4
LT
601
602 if (nativex)
603 return nativex;
604
306fa6f6 605 tmp = (read3CE(par, VertStretch) >> 4) & 3;
1da177e4
LT
606
607 switch (tmp) {
245a2c2c
KH
608 case 0:
609 x = 1280; y = 1024;
610 break;
611 case 2:
612 x = 1024; y = 768;
613 break;
614 case 3:
615 x = 800; y = 600;
616 break;
617 case 4:
618 x = 1400; y = 1050;
619 break;
620 case 1:
621 default:
622 x = 640; y = 480;
623 break;
1da177e4
LT
624 }
625
626 output("%dx%d flat panel found\n", x, y);
627 return x;
628}
629
630/* Set pitch */
5cf13845 631static inline void set_lwidth(struct tridentfb_par *par, int width)
1da177e4 632{
10172ed6 633 write3X4(par, VGA_CRTC_OFFSET, width & 0xFF);
306fa6f6
KH
634 write3X4(par, AddColReg,
635 (read3X4(par, AddColReg) & 0xCF) | ((width & 0x300) >> 4));
1da177e4
LT
636}
637
638/* For resolutions smaller than FP resolution stretch */
306fa6f6 639static void screen_stretch(struct tridentfb_par *par)
1da177e4 640{
122e8ad3 641 if (par->chip_id != CYBERBLADEXPAi1)
306fa6f6 642 write3CE(par, BiosReg, 0);
245a2c2c 643 else
306fa6f6
KH
644 write3CE(par, BiosReg, 8);
645 write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 1);
646 write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 1);
1da177e4
LT
647}
648
649/* For resolutions smaller than FP resolution center */
5cf13845 650static inline void screen_center(struct tridentfb_par *par)
1da177e4 651{
306fa6f6
KH
652 write3CE(par, VertStretch, (read3CE(par, VertStretch) & 0x7C) | 0x80);
653 write3CE(par, HorStretch, (read3CE(par, HorStretch) & 0x7C) | 0x80);
1da177e4
LT
654}
655
656/* Address of first shown pixel in display memory */
306fa6f6 657static void set_screen_start(struct tridentfb_par *par, int base)
1da177e4 658{
306fa6f6 659 u8 tmp;
10172ed6
KH
660 write3X4(par, VGA_CRTC_START_LO, base & 0xFF);
661 write3X4(par, VGA_CRTC_START_HI, (base & 0xFF00) >> 8);
306fa6f6
KH
662 tmp = read3X4(par, CRTCModuleTest) & 0xDF;
663 write3X4(par, CRTCModuleTest, tmp | ((base & 0x10000) >> 11));
664 tmp = read3X4(par, CRTHiOrd) & 0xF8;
665 write3X4(par, CRTHiOrd, tmp | ((base & 0xE0000) >> 17));
1da177e4
LT
666}
667
1da177e4 668/* Set dotclock frequency */
306fa6f6 669static void set_vclk(struct tridentfb_par *par, unsigned long freq)
1da177e4 670{
245a2c2c 671 int m, n, k;
6bdf1035
KH
672 unsigned long fi, d, di;
673 unsigned char best_m = 0, best_n = 0, best_k = 0;
674 unsigned char hi, lo;
1da177e4 675
3f275ea3 676 d = 20000;
6bdf1035 677 for (k = 1; k >= 0; k--)
34dec243
KH
678 for (m = 0; m < 32; m++) {
679 n = 2 * (m + 2) - 8;
680 for (n = (n < 0 ? 0 : n); n < 122; n++) {
3f275ea3 681 fi = ((14318l * (n + 8)) / (m + 2)) >> k;
34dec243
KH
682 di = abs(fi - freq);
683 if (di <= d) {
245a2c2c 684 d = di;
6bdf1035
KH
685 best_n = n;
686 best_m = m;
687 best_k = k;
245a2c2c 688 }
3f275ea3
KH
689 if (fi > freq)
690 break;
245a2c2c 691 }
34dec243 692 }
6bdf1035
KH
693
694 if (is_oldclock(par->chip_id)) {
695 lo = best_n | (best_m << 7);
696 hi = (best_m >> 1) | (best_k << 4);
697 } else {
698 lo = best_n;
699 hi = best_m | (best_k << 6);
700 }
701
122e8ad3 702 if (is3Dchip(par->chip_id)) {
10172ed6
KH
703 vga_mm_wseq(par->io_virt, ClockHigh, hi);
704 vga_mm_wseq(par->io_virt, ClockLow, lo);
1da177e4 705 } else {
c1724fec
KH
706 t_outb(par, lo, 0x43C8);
707 t_outb(par, hi, 0x43C9);
1da177e4 708 }
245a2c2c 709 debug("VCLK = %X %X\n", hi, lo);
1da177e4
LT
710}
711
712/* Set number of lines for flat panels*/
306fa6f6 713static void set_number_of_lines(struct tridentfb_par *par, int lines)
1da177e4 714{
306fa6f6 715 int tmp = read3CE(par, CyberEnhance) & 0x8F;
1da177e4
LT
716 if (lines > 1024)
717 tmp |= 0x50;
718 else if (lines > 768)
719 tmp |= 0x30;
720 else if (lines > 600)
721 tmp |= 0x20;
722 else if (lines > 480)
723 tmp |= 0x10;
306fa6f6 724 write3CE(par, CyberEnhance, tmp);
1da177e4
LT
725}
726
727/*
728 * If we see that FP is active we assume we have one.
6eed8e1e 729 * Otherwise we have a CRT display. User can override.
1da177e4 730 */
6eed8e1e 731static int __devinit is_flatpanel(struct tridentfb_par *par)
1da177e4
LT
732{
733 if (fp)
6eed8e1e 734 return 1;
122e8ad3 735 if (crt || !iscyber(par->chip_id))
6eed8e1e
KH
736 return 0;
737 return (read3CE(par, FPConfig) & 0x10) ? 1 : 0;
1da177e4
LT
738}
739
740/* Try detecting the video memory size */
306fa6f6 741static unsigned int __devinit get_memsize(struct tridentfb_par *par)
1da177e4
LT
742{
743 unsigned char tmp, tmp2;
744 unsigned int k;
745
746 /* If memory size provided by user */
747 if (memsize)
748 k = memsize * Kb;
749 else
122e8ad3 750 switch (par->chip_id) {
245a2c2c
KH
751 case CYBER9525DVD:
752 k = 2560 * Kb;
753 break;
1da177e4 754 default:
306fa6f6 755 tmp = read3X4(par, SPR) & 0x0F;
1da177e4
LT
756 switch (tmp) {
757
245a2c2c 758 case 0x01:
b614ce8b 759 k = 512 * Kb;
245a2c2c
KH
760 break;
761 case 0x02:
762 k = 6 * Mb; /* XP */
763 break;
764 case 0x03:
765 k = 1 * Mb;
766 break;
767 case 0x04:
768 k = 8 * Mb;
769 break;
770 case 0x06:
771 k = 10 * Mb; /* XP */
772 break;
773 case 0x07:
774 k = 2 * Mb;
775 break;
776 case 0x08:
777 k = 12 * Mb; /* XP */
778 break;
779 case 0x0A:
780 k = 14 * Mb; /* XP */
781 break;
782 case 0x0C:
783 k = 16 * Mb; /* XP */
784 break;
785 case 0x0E: /* XP */
786
10172ed6 787 tmp2 = vga_mm_rseq(par->io_virt, 0xC1);
245a2c2c
KH
788 switch (tmp2) {
789 case 0x00:
790 k = 20 * Mb;
791 break;
792 case 0x01:
793 k = 24 * Mb;
794 break;
795 case 0x10:
796 k = 28 * Mb;
797 break;
798 case 0x11:
799 k = 32 * Mb;
800 break;
801 default:
802 k = 1 * Mb;
803 break;
804 }
805 break;
806
807 case 0x0F:
808 k = 4 * Mb;
809 break;
810 default:
811 k = 1 * Mb;
1da177e4 812 break;
1da177e4 813 }
245a2c2c 814 }
1da177e4
LT
815
816 k -= memdiff * Kb;
245a2c2c 817 output("framebuffer size = %d Kb\n", k / Kb);
1da177e4
LT
818 return k;
819}
820
821/* See if we can handle the video mode described in var */
245a2c2c
KH
822static int tridentfb_check_var(struct fb_var_screeninfo *var,
823 struct fb_info *info)
1da177e4 824{
6eed8e1e 825 struct tridentfb_par *par = info->par;
1da177e4 826 int bpp = var->bits_per_pixel;
bcac2d5f 827 int line_length;
74a933fe 828 int ramdac = 230000; /* 230MHz for most 3D chips */
1da177e4
LT
829 debug("enter\n");
830
831 /* check color depth */
245a2c2c 832 if (bpp == 24)
1da177e4 833 bpp = var->bits_per_pixel = 32;
49b1f4b4
KH
834 if (bpp != 8 && bpp != 16 && bpp != 32)
835 return -EINVAL;
54f019e5
KH
836 if (par->chip_id == TGUI9440 && bpp == 32)
837 return -EINVAL;
245a2c2c 838 /* check whether resolution fits on panel and in memory */
6eed8e1e 839 if (par->flatpanel && nativex && var->xres > nativex)
1da177e4 840 return -EINVAL;
74a933fe
KH
841 /* various resolution checks */
842 var->xres = (var->xres + 7) & ~0x7;
49b1f4b4 843 if (var->xres > var->xres_virtual)
74a933fe 844 var->xres_virtual = var->xres;
49b1f4b4
KH
845 if (var->yres > var->yres_virtual)
846 var->yres_virtual = var->yres;
847 if (var->xres_virtual > 4095 || var->yres > 2048)
848 return -EINVAL;
849 /* prevent from position overflow for acceleration */
850 if (var->yres_virtual > 0xffff)
851 return -EINVAL;
bcac2d5f 852 line_length = var->xres_virtual * bpp / 8;
01a2d9ed
KH
853
854 if (!is3Dchip(par->chip_id) &&
855 !(info->flags & FBINFO_HWACCEL_DISABLED)) {
bcac2d5f
KH
856 /* acceleration requires line length to be power of 2 */
857 if (line_length <= 512)
858 var->xres_virtual = 512 * 8 / bpp;
859 else if (line_length <= 1024)
860 var->xres_virtual = 1024 * 8 / bpp;
861 else if (line_length <= 2048)
862 var->xres_virtual = 2048 * 8 / bpp;
863 else if (line_length <= 4096)
864 var->xres_virtual = 4096 * 8 / bpp;
865 else if (line_length <= 8192)
866 var->xres_virtual = 8192 * 8 / bpp;
49b1f4b4
KH
867 else
868 return -EINVAL;
bcac2d5f
KH
869
870 line_length = var->xres_virtual * bpp / 8;
871 }
01a2d9ed 872
f330c4b1
KH
873 /* datasheet specifies how to set panning only up to 4 MB */
874 if (line_length * (var->yres_virtual - var->yres) > (4 << 20))
875 var->yres_virtual = ((4 << 20) / line_length) + var->yres;
876
bcac2d5f 877 if (line_length * var->yres_virtual > info->fix.smem_len)
1da177e4
LT
878 return -EINVAL;
879
880 switch (bpp) {
245a2c2c
KH
881 case 8:
882 var->red.offset = 0;
a4af1798
KH
883 var->red.length = 8;
884 var->green = var->red;
885 var->blue = var->red;
245a2c2c
KH
886 break;
887 case 16:
888 var->red.offset = 11;
889 var->green.offset = 5;
890 var->blue.offset = 0;
891 var->red.length = 5;
892 var->green.length = 6;
893 var->blue.length = 5;
894 break;
895 case 32:
896 var->red.offset = 16;
897 var->green.offset = 8;
898 var->blue.offset = 0;
899 var->red.length = 8;
900 var->green.length = 8;
901 var->blue.length = 8;
902 break;
903 default:
904 return -EINVAL;
1da177e4 905 }
74a933fe
KH
906
907 if (is_xp(par->chip_id))
908 ramdac = 350000;
909
910 switch (par->chip_id) {
911 case TGUI9440:
54f019e5 912 ramdac = (bpp >= 16) ? 45000 : 90000;
74a933fe
KH
913 break;
914 case CYBER9320:
915 case TGUI9660:
916 ramdac = 135000;
917 break;
918 case PROVIDIA9685:
919 case CYBER9388:
920 case CYBER9382:
921 case CYBER9385:
922 ramdac = 170000;
923 break;
924 }
925
926 /* The clock is doubled for 32 bpp */
927 if (bpp == 32)
928 ramdac /= 2;
929
930 if (PICOS2KHZ(var->pixclock) > ramdac)
931 return -EINVAL;
932
1da177e4
LT
933 debug("exit\n");
934
935 return 0;
936
937}
245a2c2c 938
1da177e4
LT
939/* Pan the display */
940static int tridentfb_pan_display(struct fb_var_screeninfo *var,
245a2c2c 941 struct fb_info *info)
1da177e4 942{
306fa6f6 943 struct tridentfb_par *par = info->par;
1da177e4
LT
944 unsigned int offset;
945
946 debug("enter\n");
bcac2d5f 947 offset = (var->xoffset + (var->yoffset * var->xres_virtual))
245a2c2c 948 * var->bits_per_pixel / 32;
306fa6f6 949 set_screen_start(par, offset);
1da177e4
LT
950 debug("exit\n");
951 return 0;
952}
953
5cf13845 954static inline void shadowmode_on(struct tridentfb_par *par)
306fa6f6
KH
955{
956 write3CE(par, CyberControl, read3CE(par, CyberControl) | 0x81);
957}
958
5cf13845 959static inline void shadowmode_off(struct tridentfb_par *par)
306fa6f6
KH
960{
961 write3CE(par, CyberControl, read3CE(par, CyberControl) & 0x7E);
962}
1da177e4
LT
963
964/* Set the hardware to the requested video mode */
965static int tridentfb_set_par(struct fb_info *info)
966{
5cf13845 967 struct tridentfb_par *par = info->par;
245a2c2c
KH
968 u32 htotal, hdispend, hsyncstart, hsyncend, hblankstart, hblankend;
969 u32 vtotal, vdispend, vsyncstart, vsyncend, vblankstart, vblankend;
970 struct fb_var_screeninfo *var = &info->var;
1da177e4
LT
971 int bpp = var->bits_per_pixel;
972 unsigned char tmp;
3f275ea3
KH
973 unsigned long vclk;
974
1da177e4 975 debug("enter\n");
245a2c2c 976 hdispend = var->xres / 8 - 1;
34dec243
KH
977 hsyncstart = (var->xres + var->right_margin) / 8;
978 hsyncend = (var->xres + var->right_margin + var->hsync_len) / 8;
7f762d23
KH
979 htotal = (var->xres + var->left_margin + var->right_margin +
980 var->hsync_len) / 8 - 5;
0e73a47f 981 hblankstart = hdispend + 1;
7f762d23 982 hblankend = htotal + 3;
1da177e4 983
1da177e4
LT
984 vdispend = var->yres - 1;
985 vsyncstart = var->yres + var->lower_margin;
7f762d23
KH
986 vsyncend = vsyncstart + var->vsync_len;
987 vtotal = var->upper_margin + vsyncend - 2;
0e73a47f 988 vblankstart = vdispend + 1;
7f762d23 989 vblankend = vtotal;
1da177e4 990
34dec243
KH
991 if (info->var.vmode & FB_VMODE_INTERLACED) {
992 vtotal /= 2;
993 vdispend /= 2;
994 vsyncstart /= 2;
995 vsyncend /= 2;
996 vblankstart /= 2;
997 vblankend /= 2;
998 }
999
13b0de49 1000 enable_mmio(par);
306fa6f6
KH
1001 crtc_unlock(par);
1002 write3CE(par, CyberControl, 8);
34dec243
KH
1003 tmp = 0xEB;
1004 if (var->sync & FB_SYNC_HOR_HIGH_ACT)
1005 tmp &= ~0x40;
1006 if (var->sync & FB_SYNC_VERT_HIGH_ACT)
1007 tmp &= ~0x80;
1da177e4 1008
6eed8e1e 1009 if (par->flatpanel && var->xres < nativex) {
1da177e4
LT
1010 /*
1011 * on flat panels with native size larger
1012 * than requested resolution decide whether
1013 * we stretch or center
1014 */
34dec243 1015 t_outb(par, tmp | 0xC0, VGA_MIS_W);
1da177e4 1016
306fa6f6 1017 shadowmode_on(par);
1da177e4 1018
245a2c2c 1019 if (center)
306fa6f6 1020 screen_center(par);
1da177e4 1021 else if (stretch)
306fa6f6 1022 screen_stretch(par);
1da177e4
LT
1023
1024 } else {
34dec243 1025 t_outb(par, tmp, VGA_MIS_W);
306fa6f6 1026 write3CE(par, CyberControl, 8);
1da177e4
LT
1027 }
1028
1029 /* vertical timing values */
10172ed6
KH
1030 write3X4(par, VGA_CRTC_V_TOTAL, vtotal & 0xFF);
1031 write3X4(par, VGA_CRTC_V_DISP_END, vdispend & 0xFF);
1032 write3X4(par, VGA_CRTC_V_SYNC_START, vsyncstart & 0xFF);
1033 write3X4(par, VGA_CRTC_V_SYNC_END, (vsyncend & 0x0F));
1034 write3X4(par, VGA_CRTC_V_BLANK_START, vblankstart & 0xFF);
7f762d23 1035 write3X4(par, VGA_CRTC_V_BLANK_END, vblankend & 0xFF);
1da177e4
LT
1036
1037 /* horizontal timing values */
10172ed6
KH
1038 write3X4(par, VGA_CRTC_H_TOTAL, htotal & 0xFF);
1039 write3X4(par, VGA_CRTC_H_DISP, hdispend & 0xFF);
1040 write3X4(par, VGA_CRTC_H_SYNC_START, hsyncstart & 0xFF);
1041 write3X4(par, VGA_CRTC_H_SYNC_END,
306fa6f6 1042 (hsyncend & 0x1F) | ((hblankend & 0x20) << 2));
10172ed6 1043 write3X4(par, VGA_CRTC_H_BLANK_START, hblankstart & 0xFF);
7f762d23 1044 write3X4(par, VGA_CRTC_H_BLANK_END, hblankend & 0x1F);
1da177e4
LT
1045
1046 /* higher bits of vertical timing values */
1047 tmp = 0x10;
1048 if (vtotal & 0x100) tmp |= 0x01;
1049 if (vdispend & 0x100) tmp |= 0x02;
1050 if (vsyncstart & 0x100) tmp |= 0x04;
1051 if (vblankstart & 0x100) tmp |= 0x08;
1052
1053 if (vtotal & 0x200) tmp |= 0x20;
1054 if (vdispend & 0x200) tmp |= 0x40;
1055 if (vsyncstart & 0x200) tmp |= 0x80;
10172ed6 1056 write3X4(par, VGA_CRTC_OVERFLOW, tmp);
1da177e4 1057
7f762d23
KH
1058 tmp = read3X4(par, CRTHiOrd) & 0x07;
1059 tmp |= 0x08; /* line compare bit 10 */
1da177e4
LT
1060 if (vtotal & 0x400) tmp |= 0x80;
1061 if (vblankstart & 0x400) tmp |= 0x40;
1062 if (vsyncstart & 0x400) tmp |= 0x20;
1063 if (vdispend & 0x400) tmp |= 0x10;
306fa6f6 1064 write3X4(par, CRTHiOrd, tmp);
1da177e4 1065
7f762d23
KH
1066 tmp = (htotal >> 8) & 0x01;
1067 tmp |= (hdispend >> 7) & 0x02;
1068 tmp |= (hsyncstart >> 5) & 0x08;
1069 tmp |= (hblankstart >> 4) & 0x10;
306fa6f6 1070 write3X4(par, HorizOverflow, tmp);
245a2c2c 1071
1da177e4
LT
1072 tmp = 0x40;
1073 if (vblankstart & 0x200) tmp |= 0x20;
245a2c2c 1074//FIXME if (info->var.vmode & FB_VMODE_DOUBLE) tmp |= 0x80; /* double scan for 200 line modes */
10172ed6 1075 write3X4(par, VGA_CRTC_MAX_SCAN, tmp);
1da177e4 1076
10172ed6
KH
1077 write3X4(par, VGA_CRTC_LINE_COMPARE, 0xFF);
1078 write3X4(par, VGA_CRTC_PRESET_ROW, 0);
1079 write3X4(par, VGA_CRTC_MODE, 0xC3);
1da177e4 1080
306fa6f6 1081 write3X4(par, LinearAddReg, 0x20); /* enable linear addressing */
1da177e4 1082
245a2c2c 1083 tmp = (info->var.vmode & FB_VMODE_INTERLACED) ? 0x84 : 0x80;
306fa6f6
KH
1084 /* enable access extended memory */
1085 write3X4(par, CRTCModuleTest, tmp);
34dec243
KH
1086 tmp = read3CE(par, MiscIntContReg) & ~0x4;
1087 if (info->var.vmode & FB_VMODE_INTERLACED)
1088 tmp |= 0x4;
1089 write3CE(par, MiscIntContReg, tmp);
1da177e4 1090
306fa6f6
KH
1091 /* enable GE for text acceleration */
1092 write3X4(par, GraphEngReg, 0x80);
1da177e4 1093
1da177e4 1094 switch (bpp) {
245a2c2c
KH
1095 case 8:
1096 tmp = 0x00;
1097 break;
1098 case 16:
1099 tmp = 0x05;
1100 break;
1101 case 24:
1102 tmp = 0x29;
1103 break;
1104 case 32:
1105 tmp = 0x09;
1106 break;
1da177e4
LT
1107 }
1108
306fa6f6 1109 write3X4(par, PixelBusReg, tmp);
1da177e4 1110
0e73a47f
KH
1111 tmp = read3X4(par, DRAMControl);
1112 if (!is_oldprotect(par->chip_id))
1113 tmp |= 0x10;
122e8ad3 1114 if (iscyber(par->chip_id))
245a2c2c 1115 tmp |= 0x20;
306fa6f6 1116 write3X4(par, DRAMControl, tmp); /* both IO, linear enable */
1da177e4 1117
306fa6f6 1118 write3X4(par, InterfaceSel, read3X4(par, InterfaceSel) | 0x40);
0e73a47f
KH
1119 if (!is_xp(par->chip_id))
1120 write3X4(par, Performance, read3X4(par, Performance) | 0x10);
306fa6f6 1121 /* MMIO & PCI read and write burst enable */
13b0de49 1122 if (par->chip_id != TGUI9440 && par->chip_id != IMAGE975)
a0d92256 1123 write3X4(par, PCIReg, read3X4(par, PCIReg) | 0x06);
1da177e4 1124
10172ed6
KH
1125 vga_mm_wseq(par->io_virt, 0, 3);
1126 vga_mm_wseq(par->io_virt, 1, 1); /* set char clock 8 dots wide */
306fa6f6 1127 /* enable 4 maps because needed in chain4 mode */
10172ed6
KH
1128 vga_mm_wseq(par->io_virt, 2, 0x0F);
1129 vga_mm_wseq(par->io_virt, 3, 0);
1130 vga_mm_wseq(par->io_virt, 4, 0x0E); /* memory mode enable bitmaps ?? */
1da177e4 1131
54f019e5
KH
1132 /* convert from picoseconds to kHz */
1133 vclk = PICOS2KHZ(info->var.pixclock);
1134
306fa6f6 1135 /* divide clock by 2 if 32bpp chain4 mode display and CPU path */
65e93e03 1136 tmp = read3CE(par, MiscExtFunc) & 0xF0;
54f019e5 1137 if (bpp == 32 || (par->chip_id == TGUI9440 && bpp == 16)) {
65e93e03 1138 tmp |= 8;
54f019e5
KH
1139 vclk *= 2;
1140 }
1141 set_vclk(par, vclk);
65e93e03 1142 write3CE(par, MiscExtFunc, tmp | 0x12);
306fa6f6
KH
1143 write3CE(par, 0x5, 0x40); /* no CGA compat, allow 256 col */
1144 write3CE(par, 0x6, 0x05); /* graphics mode */
1145 write3CE(par, 0x7, 0x0F); /* planes? */
1da177e4 1146
306fa6f6
KH
1147 /* graphics mode and support 256 color modes */
1148 writeAttr(par, 0x10, 0x41);
1149 writeAttr(par, 0x12, 0x0F); /* planes */
1150 writeAttr(par, 0x13, 0); /* horizontal pel panning */
1da177e4 1151
245a2c2c
KH
1152 /* colors */
1153 for (tmp = 0; tmp < 0x10; tmp++)
306fa6f6 1154 writeAttr(par, tmp, tmp);
10172ed6
KH
1155 fb_readb(par->io_virt + VGA_IS1_RC); /* flip-flop to index */
1156 t_outb(par, 0x20, VGA_ATT_W); /* enable attr */
1da177e4
LT
1157
1158 switch (bpp) {
245a2c2c
KH
1159 case 8:
1160 tmp = 0;
1161 break;
245a2c2c
KH
1162 case 16:
1163 tmp = 0x30;
1164 break;
1165 case 24:
1166 case 32:
1167 tmp = 0xD0;
1168 break;
1da177e4
LT
1169 }
1170
10172ed6
KH
1171 t_inb(par, VGA_PEL_IW);
1172 t_inb(par, VGA_PEL_MSK);
1173 t_inb(par, VGA_PEL_MSK);
1174 t_inb(par, VGA_PEL_MSK);
1175 t_inb(par, VGA_PEL_MSK);
1176 t_outb(par, tmp, VGA_PEL_MSK);
1177 t_inb(par, VGA_PEL_IW);
1da177e4 1178
6eed8e1e 1179 if (par->flatpanel)
306fa6f6 1180 set_number_of_lines(par, info->var.yres);
bcac2d5f
KH
1181 info->fix.line_length = info->var.xres_virtual * bpp / 8;
1182 set_lwidth(par, info->fix.line_length / 8);
01a2d9ed
KH
1183
1184 if (!(info->flags & FBINFO_HWACCEL_DISABLED))
1185 par->init_accel(par, info->var.xres_virtual, bpp);
2c86a0c2 1186
1da177e4 1187 info->fix.visual = (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
245a2c2c 1188 info->cmap.len = (bpp == 8) ? 256 : 16;
1da177e4
LT
1189 debug("exit\n");
1190 return 0;
1191}
1192
1193/* Set one color register */
1194static int tridentfb_setcolreg(unsigned regno, unsigned red, unsigned green,
245a2c2c
KH
1195 unsigned blue, unsigned transp,
1196 struct fb_info *info)
1da177e4
LT
1197{
1198 int bpp = info->var.bits_per_pixel;
306fa6f6 1199 struct tridentfb_par *par = info->par;
1da177e4
LT
1200
1201 if (regno >= info->cmap.len)
1202 return 1;
1203
973d9ab2 1204 if (bpp == 8) {
10172ed6
KH
1205 t_outb(par, 0xFF, VGA_PEL_MSK);
1206 t_outb(par, regno, VGA_PEL_IW);
1da177e4 1207
10172ed6
KH
1208 t_outb(par, red >> 10, VGA_PEL_D);
1209 t_outb(par, green >> 10, VGA_PEL_D);
1210 t_outb(par, blue >> 10, VGA_PEL_D);
1da177e4 1211
973d9ab2
AD
1212 } else if (regno < 16) {
1213 if (bpp == 16) { /* RGB 565 */
1214 u32 col;
1215
1216 col = (red & 0xF800) | ((green & 0xFC00) >> 5) |
1217 ((blue & 0xF800) >> 11);
1218 col |= col << 16;
1219 ((u32 *)(info->pseudo_palette))[regno] = col;
1220 } else if (bpp == 32) /* ARGB 8888 */
5cf13845 1221 ((u32 *)info->pseudo_palette)[regno] =
245a2c2c
KH
1222 ((transp & 0xFF00) << 16) |
1223 ((red & 0xFF00) << 8) |
973d9ab2 1224 ((green & 0xFF00)) |
245a2c2c 1225 ((blue & 0xFF00) >> 8);
973d9ab2 1226 }
1da177e4 1227
1da177e4
LT
1228 return 0;
1229}
1230
5cf13845 1231/* Try blanking the screen. For flat panels it does nothing */
1da177e4
LT
1232static int tridentfb_blank(int blank_mode, struct fb_info *info)
1233{
245a2c2c 1234 unsigned char PMCont, DPMSCont;
306fa6f6 1235 struct tridentfb_par *par = info->par;
1da177e4
LT
1236
1237 debug("enter\n");
6eed8e1e 1238 if (par->flatpanel)
1da177e4 1239 return 0;
306fa6f6
KH
1240 t_outb(par, 0x04, 0x83C8); /* Read DPMS Control */
1241 PMCont = t_inb(par, 0x83C6) & 0xFC;
1242 DPMSCont = read3CE(par, PowerStatus) & 0xFC;
245a2c2c 1243 switch (blank_mode) {
1da177e4
LT
1244 case FB_BLANK_UNBLANK:
1245 /* Screen: On, HSync: On, VSync: On */
1246 case FB_BLANK_NORMAL:
1247 /* Screen: Off, HSync: On, VSync: On */
1248 PMCont |= 0x03;
1249 DPMSCont |= 0x00;
1250 break;
1251 case FB_BLANK_HSYNC_SUSPEND:
1252 /* Screen: Off, HSync: Off, VSync: On */
1253 PMCont |= 0x02;
1254 DPMSCont |= 0x01;
1255 break;
1256 case FB_BLANK_VSYNC_SUSPEND:
1257 /* Screen: Off, HSync: On, VSync: Off */
1258 PMCont |= 0x02;
1259 DPMSCont |= 0x02;
1260 break;
1261 case FB_BLANK_POWERDOWN:
1262 /* Screen: Off, HSync: Off, VSync: Off */
1263 PMCont |= 0x00;
1264 DPMSCont |= 0x03;
1265 break;
245a2c2c 1266 }
1da177e4 1267
306fa6f6
KH
1268 write3CE(par, PowerStatus, DPMSCont);
1269 t_outb(par, 4, 0x83C8);
1270 t_outb(par, PMCont, 0x83C6);
1da177e4
LT
1271
1272 debug("exit\n");
1273
1274 /* let fbcon do a softblank for us */
1275 return (blank_mode == FB_BLANK_NORMAL) ? 1 : 0;
1276}
1277
245a2c2c
KH
1278static struct fb_ops tridentfb_ops = {
1279 .owner = THIS_MODULE,
1280 .fb_setcolreg = tridentfb_setcolreg,
1281 .fb_pan_display = tridentfb_pan_display,
1282 .fb_blank = tridentfb_blank,
1283 .fb_check_var = tridentfb_check_var,
1284 .fb_set_par = tridentfb_set_par,
1285 .fb_fillrect = tridentfb_fillrect,
1286 .fb_copyarea = tridentfb_copyarea,
1287 .fb_imageblit = cfb_imageblit,
49b1f4b4
KH
1288#ifdef CONFIG_FB_TRIDENT_ACCEL
1289 .fb_sync = tridentfb_sync,
bcac2d5f 1290#endif
245a2c2c
KH
1291};
1292
e09ed099
KH
1293static int __devinit trident_pci_probe(struct pci_dev *dev,
1294 const struct pci_device_id *id)
1da177e4
LT
1295{
1296 int err;
1297 unsigned char revision;
e09ed099
KH
1298 struct fb_info *info;
1299 struct tridentfb_par *default_par;
122e8ad3
KH
1300 int chip3D;
1301 int chip_id;
1da177e4
LT
1302
1303 err = pci_enable_device(dev);
1304 if (err)
1305 return err;
1306
e09ed099
KH
1307 info = framebuffer_alloc(sizeof(struct tridentfb_par), &dev->dev);
1308 if (!info)
1309 return -ENOMEM;
1310 default_par = info->par;
1311
1da177e4
LT
1312 chip_id = id->device;
1313
245a2c2c 1314 if (chip_id == CYBERBLADEi1)
9fa68eae
KP
1315 output("*** Please do use cyblafb, Cyberblade/i1 support "
1316 "will soon be removed from tridentfb!\n");
1317
01a2d9ed
KH
1318#ifndef CONFIG_FB_TRIDENT_ACCEL
1319 noaccel = 1;
1320#endif
9fa68eae 1321
1da177e4 1322 /* If PCI id is 0x9660 then further detect chip type */
245a2c2c 1323
1da177e4 1324 if (chip_id == TGUI9660) {
10172ed6 1325 revision = vga_io_rseq(RevisionID);
245a2c2c 1326
1da177e4 1327 switch (revision) {
0e73a47f
KH
1328 case 0x21:
1329 chip_id = PROVIDIA9685;
1330 break;
245a2c2c
KH
1331 case 0x22:
1332 case 0x23:
1333 chip_id = CYBER9397;
1334 break;
1335 case 0x2A:
1336 chip_id = CYBER9397DVD;
1337 break;
1338 case 0x30:
1339 case 0x33:
1340 case 0x34:
1341 case 0x35:
1342 case 0x38:
1343 case 0x3A:
1344 case 0xB3:
1345 chip_id = CYBER9385;
1346 break;
1347 case 0x40 ... 0x43:
1348 chip_id = CYBER9382;
1349 break;
1350 case 0x4A:
1351 chip_id = CYBER9388;
1352 break;
1353 default:
1354 break;
1da177e4
LT
1355 }
1356 }
1357
1358 chip3D = is3Dchip(chip_id);
1da177e4
LT
1359
1360 if (is_xp(chip_id)) {
d9cad04b
KH
1361 default_par->init_accel = xp_init_accel;
1362 default_par->wait_engine = xp_wait_engine;
1363 default_par->fill_rect = xp_fill_rect;
1364 default_par->copy_rect = xp_copy_rect;
01a2d9ed 1365 tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADEXP;
245a2c2c 1366 } else if (is_blade(chip_id)) {
d9cad04b
KH
1367 default_par->init_accel = blade_init_accel;
1368 default_par->wait_engine = blade_wait_engine;
1369 default_par->fill_rect = blade_fill_rect;
1370 default_par->copy_rect = blade_copy_rect;
01a2d9ed 1371 tridentfb_fix.accel = FB_ACCEL_TRIDENT_BLADE3D;
bcac2d5f 1372 } else if (chip3D) { /* 3DImage family left */
d9cad04b
KH
1373 default_par->init_accel = image_init_accel;
1374 default_par->wait_engine = image_wait_engine;
1375 default_par->fill_rect = image_fill_rect;
1376 default_par->copy_rect = image_copy_rect;
01a2d9ed 1377 tridentfb_fix.accel = FB_ACCEL_TRIDENT_3DIMAGE;
bcac2d5f
KH
1378 } else { /* TGUI 9440/96XX family */
1379 default_par->init_accel = tgui_init_accel;
1380 default_par->wait_engine = xp_wait_engine;
1381 default_par->fill_rect = tgui_fill_rect;
1382 default_par->copy_rect = tgui_copy_rect;
01a2d9ed 1383 tridentfb_fix.accel = FB_ACCEL_TRIDENT_TGUI;
1da177e4
LT
1384 }
1385
122e8ad3
KH
1386 default_par->chip_id = chip_id;
1387
1da177e4 1388 /* setup MMIO region */
245a2c2c 1389 tridentfb_fix.mmio_start = pci_resource_start(dev, 1);
5cf13845 1390 tridentfb_fix.mmio_len = pci_resource_len(dev, 1);
1da177e4 1391
5cf13845
KH
1392 if (!request_mem_region(tridentfb_fix.mmio_start,
1393 tridentfb_fix.mmio_len, "tridentfb")) {
1da177e4 1394 debug("request_region failed!\n");
3876ae8b 1395 framebuffer_release(info);
1da177e4
LT
1396 return -1;
1397 }
1398
e09ed099
KH
1399 default_par->io_virt = ioremap_nocache(tridentfb_fix.mmio_start,
1400 tridentfb_fix.mmio_len);
1da177e4 1401
e09ed099 1402 if (!default_par->io_virt) {
1da177e4 1403 debug("ioremap failed\n");
e8ed857c
KH
1404 err = -1;
1405 goto out_unmap1;
1da177e4
LT
1406 }
1407
13b0de49 1408 enable_mmio(default_par);
bcac2d5f 1409
1da177e4 1410 /* setup framebuffer memory */
245a2c2c 1411 tridentfb_fix.smem_start = pci_resource_start(dev, 0);
e09ed099 1412 tridentfb_fix.smem_len = get_memsize(default_par);
245a2c2c 1413
5cf13845
KH
1414 if (!request_mem_region(tridentfb_fix.smem_start,
1415 tridentfb_fix.smem_len, "tridentfb")) {
1da177e4 1416 debug("request_mem_region failed!\n");
e09ed099 1417 disable_mmio(info->par);
a02f6402 1418 err = -1;
e8ed857c 1419 goto out_unmap1;
1da177e4
LT
1420 }
1421
e09ed099
KH
1422 info->screen_base = ioremap_nocache(tridentfb_fix.smem_start,
1423 tridentfb_fix.smem_len);
1da177e4 1424
e09ed099 1425 if (!info->screen_base) {
1da177e4 1426 debug("ioremap failed\n");
a02f6402 1427 err = -1;
e8ed857c 1428 goto out_unmap2;
1da177e4
LT
1429 }
1430
6eed8e1e 1431 default_par->flatpanel = is_flatpanel(default_par);
1da177e4 1432
6eed8e1e 1433 if (default_par->flatpanel)
e09ed099 1434 nativex = get_nativex(default_par);
1da177e4 1435
e09ed099
KH
1436 info->fix = tridentfb_fix;
1437 info->fbops = &tridentfb_ops;
aa0aa8ab 1438 info->pseudo_palette = default_par->pseudo_pal;
1da177e4 1439
e09ed099 1440 info->flags = FBINFO_DEFAULT | FBINFO_HWACCEL_YPAN;
01a2d9ed
KH
1441 if (!noaccel && default_par->init_accel) {
1442 info->flags &= ~FBINFO_HWACCEL_DISABLED;
1443 info->flags |= FBINFO_HWACCEL_COPYAREA;
1444 info->flags |= FBINFO_HWACCEL_FILLRECT;
1445 } else
1446 info->flags |= FBINFO_HWACCEL_DISABLED;
1447
ea8ee55c 1448 if (!fb_find_mode(&info->var, info,
07f41e45 1449 mode_option, NULL, 0, NULL, bpp)) {
a02f6402 1450 err = -EINVAL;
e8ed857c 1451 goto out_unmap2;
a02f6402 1452 }
e09ed099 1453 err = fb_alloc_cmap(&info->cmap, 256, 0);
e8ed857c
KH
1454 if (err < 0)
1455 goto out_unmap2;
1456
ea8ee55c 1457 info->var.activate |= FB_ACTIVATE_NOW;
e09ed099
KH
1458 info->device = &dev->dev;
1459 if (register_framebuffer(info) < 0) {
5cf13845 1460 printk(KERN_ERR "tridentfb: could not register framebuffer\n");
e09ed099 1461 fb_dealloc_cmap(&info->cmap);
a02f6402 1462 err = -EINVAL;
e8ed857c 1463 goto out_unmap2;
1da177e4
LT
1464 }
1465 output("fb%d: %s frame buffer device %dx%d-%dbpp\n",
ea8ee55c
KH
1466 info->node, info->fix.id, info->var.xres,
1467 info->var.yres, info->var.bits_per_pixel);
e09ed099
KH
1468
1469 pci_set_drvdata(dev, info);
1da177e4 1470 return 0;
a02f6402 1471
e8ed857c 1472out_unmap2:
e09ed099
KH
1473 if (info->screen_base)
1474 iounmap(info->screen_base);
e8ed857c 1475 release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
e09ed099 1476 disable_mmio(info->par);
e8ed857c 1477out_unmap1:
e09ed099
KH
1478 if (default_par->io_virt)
1479 iounmap(default_par->io_virt);
e8ed857c 1480 release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
e09ed099 1481 framebuffer_release(info);
a02f6402 1482 return err;
1da177e4
LT
1483}
1484
245a2c2c 1485static void __devexit trident_pci_remove(struct pci_dev *dev)
1da177e4 1486{
e09ed099
KH
1487 struct fb_info *info = pci_get_drvdata(dev);
1488 struct tridentfb_par *par = info->par;
1489
1490 unregister_framebuffer(info);
1da177e4 1491 iounmap(par->io_virt);
e09ed099 1492 iounmap(info->screen_base);
1da177e4 1493 release_mem_region(tridentfb_fix.smem_start, tridentfb_fix.smem_len);
e8ed857c 1494 release_mem_region(tridentfb_fix.mmio_start, tridentfb_fix.mmio_len);
e09ed099
KH
1495 pci_set_drvdata(dev, NULL);
1496 framebuffer_release(info);
1da177e4
LT
1497}
1498
1499/* List of boards that we are trying to support */
1500static struct pci_device_id trident_devices[] = {
245a2c2c
KH
1501 {PCI_VENDOR_ID_TRIDENT, BLADE3D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1502 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1503 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi7D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1504 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1505 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1506 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1507 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEAi1D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1508 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEE4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
a0d92256 1509 {PCI_VENDOR_ID_TRIDENT, TGUI9440, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
245a2c2c
KH
1510 {PCI_VENDOR_ID_TRIDENT, TGUI9660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1511 {PCI_VENDOR_ID_TRIDENT, IMAGE975, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1512 {PCI_VENDOR_ID_TRIDENT, IMAGE985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1513 {PCI_VENDOR_ID_TRIDENT, CYBER9320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1514 {PCI_VENDOR_ID_TRIDENT, CYBER9388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1515 {PCI_VENDOR_ID_TRIDENT, CYBER9520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1516 {PCI_VENDOR_ID_TRIDENT, CYBER9525DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1517 {PCI_VENDOR_ID_TRIDENT, CYBER9397, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1518 {PCI_VENDOR_ID_TRIDENT, CYBER9397DVD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1519 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPAi1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1520 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1521 {PCI_VENDOR_ID_TRIDENT, CYBERBLADEXPm16, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1da177e4 1522 {0,}
245a2c2c
KH
1523};
1524
1525MODULE_DEVICE_TABLE(pci, trident_devices);
1da177e4
LT
1526
1527static struct pci_driver tridentfb_pci_driver = {
245a2c2c
KH
1528 .name = "tridentfb",
1529 .id_table = trident_devices,
1530 .probe = trident_pci_probe,
1531 .remove = __devexit_p(trident_pci_remove)
1da177e4
LT
1532};
1533
1534/*
1535 * Parse user specified options (`video=trident:')
1536 * example:
245a2c2c 1537 * video=trident:800x600,bpp=16,noaccel
1da177e4
LT
1538 */
1539#ifndef MODULE
07f41e45 1540static int __init tridentfb_setup(char *options)
1da177e4 1541{
245a2c2c 1542 char *opt;
1da177e4
LT
1543 if (!options || !*options)
1544 return 0;
245a2c2c
KH
1545 while ((opt = strsep(&options, ",")) != NULL) {
1546 if (!*opt)
1547 continue;
1548 if (!strncmp(opt, "noaccel", 7))
1da177e4 1549 noaccel = 1;
245a2c2c 1550 else if (!strncmp(opt, "fp", 2))
6eed8e1e 1551 fp = 1;
245a2c2c 1552 else if (!strncmp(opt, "crt", 3))
6eed8e1e 1553 fp = 0;
245a2c2c
KH
1554 else if (!strncmp(opt, "bpp=", 4))
1555 bpp = simple_strtoul(opt + 4, NULL, 0);
1556 else if (!strncmp(opt, "center", 6))
1da177e4 1557 center = 1;
245a2c2c 1558 else if (!strncmp(opt, "stretch", 7))
1da177e4 1559 stretch = 1;
245a2c2c
KH
1560 else if (!strncmp(opt, "memsize=", 8))
1561 memsize = simple_strtoul(opt + 8, NULL, 0);
1562 else if (!strncmp(opt, "memdiff=", 8))
1563 memdiff = simple_strtoul(opt + 8, NULL, 0);
1564 else if (!strncmp(opt, "nativex=", 8))
1565 nativex = simple_strtoul(opt + 8, NULL, 0);
1da177e4 1566 else
07f41e45 1567 mode_option = opt;
1da177e4
LT
1568 }
1569 return 0;
1570}
1571#endif
1572
1573static int __init tridentfb_init(void)
1574{
1575#ifndef MODULE
1576 char *option = NULL;
1577
1578 if (fb_get_options("tridentfb", &option))
1579 return -ENODEV;
1580 tridentfb_setup(option);
1581#endif
1da177e4
LT
1582 return pci_register_driver(&tridentfb_pci_driver);
1583}
1584
1585static void __exit tridentfb_exit(void)
1586{
1587 pci_unregister_driver(&tridentfb_pci_driver);
1588}
1589
1da177e4
LT
1590module_init(tridentfb_init);
1591module_exit(tridentfb_exit);
1592
1593MODULE_AUTHOR("Jani Monoses <jani@iv.ro>");
1594MODULE_DESCRIPTION("Framebuffer driver for Trident cards");
1595MODULE_LICENSE("GPL");
1596