]> git.proxmox.com Git - mirror_qemu.git/blame - exec-all.h
Merge remote-tracking branch 'aneesh/for-upstream' into staging
[mirror_qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
875cdcf6
AL
20#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
7d99a001
BS
22
23#include "qemu-common.h"
24
b346ff46 25/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 26#define DEBUG_DISAS
b346ff46 27
41c1b1c9
PB
28/* Page tracking code uses ram addresses in system mode, and virtual
29 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
30 type. */
31#if defined(CONFIG_USER_ONLY)
b480d9b7 32typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
33#else
34typedef ram_addr_t tb_page_addr_t;
35#endif
36
b346ff46
FB
37/* is_jmp field values */
38#define DISAS_NEXT 0 /* next instruction can be analyzed */
39#define DISAS_JUMP 1 /* only pc was modified dynamically */
40#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
41#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42
f081c76c 43struct TranslationBlock;
2e70f6ef 44typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
45
46/* XXX: make safe guess about sizes */
5b620fb6 47#define MAX_OP_PER_INSTR 208
4d0e4ac7
SB
48
49#if HOST_LONG_BITS == 32
50#define MAX_OPC_PARAM_PER_ARG 2
51#else
52#define MAX_OPC_PARAM_PER_ARG 1
53#endif
3cebc3f1 54#define MAX_OPC_PARAM_IARGS 5
4d0e4ac7
SB
55#define MAX_OPC_PARAM_OARGS 1
56#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
57
58/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
59 * and up to 4 + N parameters on 64-bit archs
60 * (N = number of input arguments + output arguments). */
61#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
6db73509 62#define OPC_BUF_SIZE 640
b346ff46
FB
63#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
64
a208e54a 65/* Maximum size a TCG op can expand to. This is complicated because a
0cbfcd2b
AJ
66 single op may require several host instructions and register reloads.
67 For now take a wild guess at 192 bytes, which should allow at least
a208e54a 68 a couple of fixup instructions per argument. */
0cbfcd2b 69#define TCG_MAX_OP_SIZE 192
a208e54a 70
0115be31 71#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 72
79383c9c 73#include "qemu-log.h"
b346ff46 74
9349b4f9
AF
75void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
76void gen_intermediate_code_pc(CPUArchState *env, struct TranslationBlock *tb);
77void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
e87b7cb0 78 int pc_pos);
d2856f1a 79
57fec1fe 80void cpu_gen_init(void);
9349b4f9 81int cpu_gen_code(CPUArchState *env, struct TranslationBlock *tb,
d07bde88 82 int *gen_code_size_ptr);
5fafdf24 83int cpu_restore_state(struct TranslationBlock *tb,
6375e09e 84 CPUArchState *env, uintptr_t searched_pc);
38c30fb7 85void QEMU_NORETURN cpu_resume_from_signal(CPUArchState *env1, void *puc);
20503968 86void QEMU_NORETURN cpu_io_recompile(CPUArchState *env, uintptr_t retaddr);
9349b4f9 87TranslationBlock *tb_gen_code(CPUArchState *env,
2e70f6ef
PB
88 target_ulong pc, target_ulong cs_base, int flags,
89 int cflags);
9349b4f9
AF
90void cpu_exec_init(CPUArchState *env);
91void QEMU_NORETURN cpu_loop_exit(CPUArchState *env1);
6375e09e 92int page_unprotect(target_ulong address, uintptr_t pc, void *puc);
41c1b1c9 93void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
2e12669a 94 int is_cpu_write_access);
77a8f1a5
AG
95void tb_invalidate_phys_range(tb_page_addr_t start, tb_page_addr_t end,
96 int is_cpu_write_access);
0cac1b66
BS
97#if !defined(CONFIG_USER_ONLY)
98/* cputlb.c */
9349b4f9
AF
99void tlb_flush_page(CPUArchState *env, target_ulong addr);
100void tlb_flush(CPUArchState *env, int flush_global);
9349b4f9 101void tlb_set_page(CPUArchState *env, target_ulong vaddr,
a8170e5e 102 hwaddr paddr, int prot,
d4c430a8 103 int mmu_idx, target_ulong size);
a8170e5e 104void tb_invalidate_phys_addr(hwaddr addr);
0cac1b66
BS
105#else
106static inline void tlb_flush_page(CPUArchState *env, target_ulong addr)
107{
108}
109
110static inline void tlb_flush(CPUArchState *env, int flush_global)
111{
112}
c527ee8f 113#endif
d4e8164f 114
d4e8164f
FB
115#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
116
4390df51
FB
117#define CODE_GEN_PHYS_HASH_BITS 15
118#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
119
4390df51
FB
120/* estimated block size for TB allocation */
121/* XXX: use a per code average code fragment size and modulate it
122 according to the host CPU */
123#if defined(CONFIG_SOFTMMU)
124#define CODE_GEN_AVG_BLOCK_SIZE 128
125#else
126#define CODE_GEN_AVG_BLOCK_SIZE 64
127#endif
128
5bbd2cae
RH
129#if defined(__arm__) || defined(_ARCH_PPC) \
130 || defined(__x86_64__) || defined(__i386__) \
131 || defined(__sparc__) \
132 || defined(CONFIG_TCG_INTERPRETER)
7316329a 133#define USE_DIRECT_JUMP
d4e8164f
FB
134#endif
135
2e70f6ef 136struct TranslationBlock {
2e12669a
FB
137 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
138 target_ulong cs_base; /* CS base for this block */
c068688b 139 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
140 uint16_t size; /* size of target code for this block (1 <=
141 size <= TARGET_PAGE_SIZE) */
58fe2f10 142 uint16_t cflags; /* compile flags */
2e70f6ef
PB
143#define CF_COUNT_MASK 0x7fff
144#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 145
d4e8164f 146 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 147 /* next matching tb for physical address. */
5fafdf24 148 struct TranslationBlock *phys_hash_next;
4390df51
FB
149 /* first and second physical page containing code. The lower bit
150 of the pointer tells the index in page_next[] */
5fafdf24 151 struct TranslationBlock *page_next[2];
41c1b1c9 152 tb_page_addr_t page_addr[2];
4390df51 153
d4e8164f
FB
154 /* the following data are used to directly call another TB from
155 the code of this one. */
156 uint16_t tb_next_offset[2]; /* offset of original jump target */
157#ifdef USE_DIRECT_JUMP
efc0a514 158 uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
d4e8164f 159#else
6375e09e 160 uintptr_t tb_next[2]; /* address of jump generated code */
d4e8164f
FB
161#endif
162 /* list of TBs jumping to this one. This is a circular list using
163 the two least significant bits of the pointers to tell what is
164 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
165 jmp_first */
5fafdf24 166 struct TranslationBlock *jmp_next[2];
d4e8164f 167 struct TranslationBlock *jmp_first;
2e70f6ef
PB
168 uint32_t icount;
169};
d4e8164f 170
b362e5e0
PB
171static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
172{
173 target_ulong tmp;
174 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 175 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
176}
177
8a40a180 178static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 179{
b362e5e0
PB
180 target_ulong tmp;
181 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
182 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
183 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
184}
185
41c1b1c9 186static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
4390df51 187{
f96a3834 188 return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
4390df51
FB
189}
190
2e70f6ef 191void tb_free(TranslationBlock *tb);
9349b4f9 192void tb_flush(CPUArchState *env);
41c1b1c9 193void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
d4e8164f 194
4390df51 195extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 196
4390df51
FB
197#if defined(USE_DIRECT_JUMP)
198
7316329a
SW
199#if defined(CONFIG_TCG_INTERPRETER)
200static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
201{
202 /* patch the branch destination */
203 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
204 /* no need to flush icache explicitly */
205}
206#elif defined(_ARCH_PPC)
64b85a8f 207void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
810260a8 208#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 209#elif defined(__i386__) || defined(__x86_64__)
6375e09e 210static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
4390df51
FB
211{
212 /* patch the branch destination */
213 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 214 /* no need to flush icache explicitly */
4390df51 215}
811d4cf4 216#elif defined(__arm__)
6375e09e 217static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
811d4cf4 218{
4a1e19ae 219#if !QEMU_GNUC_PREREQ(4, 1)
811d4cf4
AZ
220 register unsigned long _beg __asm ("a1");
221 register unsigned long _end __asm ("a2");
222 register unsigned long _flg __asm ("a3");
3233f0d4 223#endif
811d4cf4
AZ
224
225 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
87b78ad1
LD
226 *(uint32_t *)jmp_addr =
227 (*(uint32_t *)jmp_addr & ~0xffffff)
228 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
811d4cf4 229
3233f0d4 230#if QEMU_GNUC_PREREQ(4, 1)
4a1e19ae 231 __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
3233f0d4 232#else
811d4cf4
AZ
233 /* flush icache */
234 _beg = jmp_addr;
235 _end = jmp_addr + 4;
236 _flg = 0;
237 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
3233f0d4 238#endif
811d4cf4 239}
5bbd2cae
RH
240#elif defined(__sparc__)
241void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr);
7316329a
SW
242#else
243#error tb_set_jmp_target1 is missing
4390df51 244#endif
d4e8164f 245
5fafdf24 246static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 247 int n, uintptr_t addr)
4cbb86e1 248{
6375e09e
SW
249 uint16_t offset = tb->tb_jmp_offset[n];
250 tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
4cbb86e1
FB
251}
252
d4e8164f
FB
253#else
254
255/* set the jump target */
5fafdf24 256static inline void tb_set_jmp_target(TranslationBlock *tb,
6375e09e 257 int n, uintptr_t addr)
d4e8164f 258{
95f7652d 259 tb->tb_next[n] = addr;
d4e8164f
FB
260}
261
262#endif
263
5fafdf24 264static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
265 TranslationBlock *tb_next)
266{
cf25629d
FB
267 /* NOTE: this test is only needed for thread safety */
268 if (!tb->jmp_next[n]) {
269 /* patch the native jump address */
6375e09e 270 tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
3b46e624 271
cf25629d
FB
272 /* add in TB jmp circular list */
273 tb->jmp_next[n] = tb_next->jmp_first;
6375e09e 274 tb_next->jmp_first = (TranslationBlock *)((uintptr_t)(tb) | (n));
cf25629d 275 }
d4e8164f
FB
276}
277
6375e09e 278TranslationBlock *tb_find_pc(uintptr_t pc_ptr);
a513fe19 279
d5975363 280#include "qemu-lock.h"
d4e8164f 281
c227f099 282extern spinlock_t tb_lock;
d4e8164f 283
36bdbe54 284extern int tb_invalidated_flag;
6e59c1db 285
3917149d
BS
286/* The return address may point to the start of the next instruction.
287 Subtracting one gets us the call instruction itself. */
7316329a 288#if defined(CONFIG_TCG_INTERPRETER)
de91f537 289/* Softmmu, Alpha, MIPS, SH4 and SPARC user mode emulations call GETPC().
7316329a 290 For all others, GETPC remains undefined (which makes TCI a little faster. */
de91f537
SW
291# if defined(CONFIG_SOFTMMU) || \
292 defined(TARGET_ALPHA) || defined(TARGET_MIPS) || \
293 defined(TARGET_SH4) || defined(TARGET_SPARC)
c3ca0467 294extern uintptr_t tci_tb_ptr;
7316329a
SW
295# define GETPC() tci_tb_ptr
296# endif
297#elif defined(__s390__) && !defined(__s390x__)
6375e09e 298# define GETPC() \
20503968 299 (((uintptr_t)__builtin_return_address(0) & 0x7fffffffUL) - 1)
3917149d
BS
300#elif defined(__arm__)
301/* Thumb return addresses have the low bit set, so we need to subtract two.
302 This is still safe in ARM mode because instructions are 4 bytes. */
20503968 303# define GETPC() ((uintptr_t)__builtin_return_address(0) - 2)
3917149d 304#else
20503968 305# define GETPC() ((uintptr_t)__builtin_return_address(0) - 1)
3917149d
BS
306#endif
307
fdbb84d1
YL
308#if defined(CONFIG_QEMU_LDST_OPTIMIZATION) && defined(CONFIG_SOFTMMU)
309/* qemu_ld/st optimization split code generation to fast and slow path, thus,
310 it needs special handling for an MMU helper which is called from the slow
311 path, to get the fast path's pc without any additional argument.
312 It uses a tricky solution which embeds the fast path pc into the slow path.
313
314 Code flow in slow path:
315 (1) pre-process
316 (2) call MMU helper
317 (3) jump to (5)
318 (4) fast path information (implementation specific)
319 (5) post-process (e.g. stack adjust)
320 (6) jump to corresponding code of the next of fast path
321 */
322# if defined(__i386__) || defined(__x86_64__)
323/* To avoid broken disassembling, long jmp is used for embedding fast path pc,
324 so that the destination is the next code of fast path, though this jmp is
325 never executed.
326
327 call MMU helper
328 jmp POST_PROC (2byte) <- GETRA()
329 jmp NEXT_CODE (5byte)
330 POST_PROCESS ... <- GETRA() + 7
331 */
332# define GETRA() ((uintptr_t)__builtin_return_address(0))
333# define GETPC_LDST() ((uintptr_t)(GETRA() + 7 + \
334 *(int32_t *)((void *)GETRA() + 3) - 1))
ed224a56 335# elif defined (_ARCH_PPC) && !defined (_ARCH_PPC64)
336# define GETRA() ((uintptr_t)__builtin_return_address(0))
c878da3b 337# define GETPC_LDST() ((uintptr_t) ((*(int32_t *)(GETRA() - 4)) - 1))
fdbb84d1
YL
338# else
339# error "CONFIG_QEMU_LDST_OPTIMIZATION needs GETPC_LDST() implementation!"
340# endif
341bool is_tcg_gen_code(uintptr_t pc_ptr);
342# define GETPC_EXT() (is_tcg_gen_code(GETRA()) ? GETPC_LDST() : GETPC())
343#else
344# define GETPC_EXT() GETPC()
345#endif
346
e95c8d51 347#if !defined(CONFIG_USER_ONLY)
6e59c1db 348
a8170e5e
AK
349struct MemoryRegion *iotlb_to_region(hwaddr index);
350uint64_t io_mem_read(struct MemoryRegion *mr, hwaddr addr,
37ec01d4 351 unsigned size);
a8170e5e 352void io_mem_write(struct MemoryRegion *mr, hwaddr addr,
37ec01d4 353 uint64_t value, unsigned size);
b3755a91 354
9349b4f9 355void tlb_fill(CPUArchState *env1, target_ulong addr, int is_write, int mmu_idx,
20503968 356 uintptr_t retaddr);
6e59c1db 357
79383c9c
BS
358#include "softmmu_defs.h"
359
6ebbf390 360#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db 361#define MEMSUFFIX _code
6e59c1db
FB
362
363#define DATA_SIZE 1
364#include "softmmu_header.h"
365
366#define DATA_SIZE 2
367#include "softmmu_header.h"
368
369#define DATA_SIZE 4
370#include "softmmu_header.h"
371
c27004ec
FB
372#define DATA_SIZE 8
373#include "softmmu_header.h"
374
6e59c1db
FB
375#undef ACCESS_TYPE
376#undef MEMSUFFIX
6e59c1db
FB
377
378#endif
4390df51
FB
379
380#if defined(CONFIG_USER_ONLY)
9349b4f9 381static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
4390df51
FB
382{
383 return addr;
384}
385#else
0cac1b66 386/* cputlb.c */
9349b4f9 387tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
4390df51 388#endif
9df217a3 389
9349b4f9 390typedef void (CPUDebugExcpHandler)(CPUArchState *env);
dde2367e 391
84e3b602 392void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
1b530a6d
AJ
393
394/* vl.c */
395extern int singlestep;
396
1a28cac3
MT
397/* cpu-exec.c */
398extern volatile sig_atomic_t exit_request;
399
946fb27c
PB
400/* Deterministic execution requires that IO only be performed on the last
401 instruction of a TB so that interrupts take effect immediately. */
9349b4f9 402static inline int can_do_io(CPUArchState *env)
946fb27c
PB
403{
404 if (!use_icount) {
405 return 1;
406 }
407 /* If not executing code then assume we are ok. */
408 if (!env->current_tb) {
409 return 1;
410 }
411 return env->can_do_io != 0;
412}
413
875cdcf6 414#endif