]> git.proxmox.com Git - mirror_qemu.git/blame - exec.c
exec: Fix broken build for MinGW (regression)
[mirror_qemu.git] / exec.c
CommitLineData
54936004 1/*
5b6dd868 2 * Virtual page mapping
5fafdf24 3 *
54936004
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
54936004 18 */
67b915a5 19#include "config.h"
d5a8f07c
FB
20#ifdef _WIN32
21#include <windows.h>
22#else
a98d49b1 23#include <sys/types.h>
d5a8f07c
FB
24#include <sys/mman.h>
25#endif
54936004 26
055403b2 27#include "qemu-common.h"
6180a181 28#include "cpu.h"
b67d9a52 29#include "tcg.h"
b3c7724c 30#include "hw/hw.h"
cc9e98cb 31#include "hw/qdev.h"
1de7afc9 32#include "qemu/osdep.h"
9c17d615 33#include "sysemu/kvm.h"
2ff3de68 34#include "sysemu/sysemu.h"
0d09e41a 35#include "hw/xen/xen.h"
1de7afc9
PB
36#include "qemu/timer.h"
37#include "qemu/config-file.h"
022c62cb 38#include "exec/memory.h"
9c17d615 39#include "sysemu/dma.h"
022c62cb 40#include "exec/address-spaces.h"
53a5960a
PB
41#if defined(CONFIG_USER_ONLY)
42#include <qemu.h>
432d268c 43#else /* !CONFIG_USER_ONLY */
9c17d615 44#include "sysemu/xen-mapcache.h"
6506e4f9 45#include "trace.h"
53a5960a 46#endif
0d6d3c87 47#include "exec/cpu-all.h"
54936004 48
022c62cb 49#include "exec/cputlb.h"
5b6dd868 50#include "translate-all.h"
0cac1b66 51
022c62cb 52#include "exec/memory-internal.h"
67d95c15 53
db7b5426 54//#define DEBUG_SUBPAGE
1196be37 55
e2eef170 56#if !defined(CONFIG_USER_ONLY)
74576198 57static int in_migration;
94a6b54f 58
a3161038 59RAMList ram_list = { .blocks = QTAILQ_HEAD_INITIALIZER(ram_list.blocks) };
62152b8a
AK
60
61static MemoryRegion *system_memory;
309cb471 62static MemoryRegion *system_io;
62152b8a 63
f6790af6
AK
64AddressSpace address_space_io;
65AddressSpace address_space_memory;
2673a5da 66
0844e007 67MemoryRegion io_mem_rom, io_mem_notdirty;
acc9d80b 68static MemoryRegion io_mem_unassigned;
0e0df1e2 69
e2eef170 70#endif
9fa3e853 71
bdc44640 72struct CPUTailQ cpus = QTAILQ_HEAD_INITIALIZER(cpus);
6a00d601
FB
73/* current CPU in the current thread. It is only valid inside
74 cpu_exec() */
4917cf44 75DEFINE_TLS(CPUState *, current_cpu);
2e70f6ef 76/* 0 = Do not count executed instructions.
bf20dc07 77 1 = Precise instruction counting.
2e70f6ef 78 2 = Adaptive rate instruction counting. */
5708fc66 79int use_icount;
6a00d601 80
e2eef170 81#if !defined(CONFIG_USER_ONLY)
4346ae3e 82
1db8abb1
PB
83typedef struct PhysPageEntry PhysPageEntry;
84
85struct PhysPageEntry {
86 uint16_t is_leaf : 1;
87 /* index into phys_sections (is_leaf) or phys_map_nodes (!is_leaf) */
88 uint16_t ptr : 15;
89};
90
0475d94f
PB
91typedef PhysPageEntry Node[L2_SIZE];
92
1db8abb1
PB
93struct AddressSpaceDispatch {
94 /* This is a multi-level map on the physical address space.
95 * The bottom level has pointers to MemoryRegionSections.
96 */
97 PhysPageEntry phys_map;
0475d94f
PB
98 Node *nodes;
99 MemoryRegionSection *sections;
acc9d80b 100 AddressSpace *as;
1db8abb1
PB
101};
102
90260c6c
JK
103#define SUBPAGE_IDX(addr) ((addr) & ~TARGET_PAGE_MASK)
104typedef struct subpage_t {
105 MemoryRegion iomem;
acc9d80b 106 AddressSpace *as;
90260c6c
JK
107 hwaddr base;
108 uint16_t sub_section[TARGET_PAGE_SIZE];
109} subpage_t;
110
b41aac4f
LPF
111#define PHYS_SECTION_UNASSIGNED 0
112#define PHYS_SECTION_NOTDIRTY 1
113#define PHYS_SECTION_ROM 2
114#define PHYS_SECTION_WATCH 3
5312bd8b 115
9affd6fc
PB
116typedef struct PhysPageMap {
117 unsigned sections_nb;
118 unsigned sections_nb_alloc;
119 unsigned nodes_nb;
120 unsigned nodes_nb_alloc;
121 Node *nodes;
122 MemoryRegionSection *sections;
123} PhysPageMap;
124
6092666e 125static PhysPageMap *prev_map;
9affd6fc 126static PhysPageMap next_map;
d6f2ea22 127
07f07b31 128#define PHYS_MAP_NODE_NIL (((uint16_t)~0) >> 1)
d6f2ea22 129
e2eef170 130static void io_mem_init(void);
62152b8a 131static void memory_map_init(void);
8b9c99d9 132static void *qemu_safe_ram_ptr(ram_addr_t addr);
e2eef170 133
1ec9b909 134static MemoryRegion io_mem_watch;
6658ffb8 135#endif
fd6ce8f6 136
6d9a1304 137#if !defined(CONFIG_USER_ONLY)
d6f2ea22 138
f7bf5461 139static void phys_map_node_reserve(unsigned nodes)
d6f2ea22 140{
9affd6fc
PB
141 if (next_map.nodes_nb + nodes > next_map.nodes_nb_alloc) {
142 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc * 2,
143 16);
144 next_map.nodes_nb_alloc = MAX(next_map.nodes_nb_alloc,
145 next_map.nodes_nb + nodes);
146 next_map.nodes = g_renew(Node, next_map.nodes,
147 next_map.nodes_nb_alloc);
d6f2ea22 148 }
f7bf5461
AK
149}
150
151static uint16_t phys_map_node_alloc(void)
152{
153 unsigned i;
154 uint16_t ret;
155
9affd6fc 156 ret = next_map.nodes_nb++;
f7bf5461 157 assert(ret != PHYS_MAP_NODE_NIL);
9affd6fc 158 assert(ret != next_map.nodes_nb_alloc);
d6f2ea22 159 for (i = 0; i < L2_SIZE; ++i) {
9affd6fc
PB
160 next_map.nodes[ret][i].is_leaf = 0;
161 next_map.nodes[ret][i].ptr = PHYS_MAP_NODE_NIL;
d6f2ea22 162 }
f7bf5461 163 return ret;
d6f2ea22
AK
164}
165
a8170e5e
AK
166static void phys_page_set_level(PhysPageEntry *lp, hwaddr *index,
167 hwaddr *nb, uint16_t leaf,
2999097b 168 int level)
f7bf5461
AK
169{
170 PhysPageEntry *p;
171 int i;
a8170e5e 172 hwaddr step = (hwaddr)1 << (level * L2_BITS);
108c49b8 173
07f07b31 174 if (!lp->is_leaf && lp->ptr == PHYS_MAP_NODE_NIL) {
c19e8800 175 lp->ptr = phys_map_node_alloc();
9affd6fc 176 p = next_map.nodes[lp->ptr];
f7bf5461
AK
177 if (level == 0) {
178 for (i = 0; i < L2_SIZE; i++) {
07f07b31 179 p[i].is_leaf = 1;
b41aac4f 180 p[i].ptr = PHYS_SECTION_UNASSIGNED;
4346ae3e 181 }
67c4d23c 182 }
f7bf5461 183 } else {
9affd6fc 184 p = next_map.nodes[lp->ptr];
92e873b9 185 }
2999097b 186 lp = &p[(*index >> (level * L2_BITS)) & (L2_SIZE - 1)];
f7bf5461 187
2999097b 188 while (*nb && lp < &p[L2_SIZE]) {
07f07b31
AK
189 if ((*index & (step - 1)) == 0 && *nb >= step) {
190 lp->is_leaf = true;
c19e8800 191 lp->ptr = leaf;
07f07b31
AK
192 *index += step;
193 *nb -= step;
2999097b
AK
194 } else {
195 phys_page_set_level(lp, index, nb, leaf, level - 1);
196 }
197 ++lp;
f7bf5461
AK
198 }
199}
200
ac1970fb 201static void phys_page_set(AddressSpaceDispatch *d,
a8170e5e 202 hwaddr index, hwaddr nb,
2999097b 203 uint16_t leaf)
f7bf5461 204{
2999097b 205 /* Wildly overreserve - it doesn't matter much. */
07f07b31 206 phys_map_node_reserve(3 * P_L2_LEVELS);
5cd2c5b6 207
ac1970fb 208 phys_page_set_level(&d->phys_map, &index, &nb, leaf, P_L2_LEVELS - 1);
92e873b9
FB
209}
210
9affd6fc
PB
211static MemoryRegionSection *phys_page_find(PhysPageEntry lp, hwaddr index,
212 Node *nodes, MemoryRegionSection *sections)
92e873b9 213{
31ab2b4a
AK
214 PhysPageEntry *p;
215 int i;
f1f6e3b8 216
07f07b31 217 for (i = P_L2_LEVELS - 1; i >= 0 && !lp.is_leaf; i--) {
c19e8800 218 if (lp.ptr == PHYS_MAP_NODE_NIL) {
9affd6fc 219 return &sections[PHYS_SECTION_UNASSIGNED];
31ab2b4a 220 }
9affd6fc 221 p = nodes[lp.ptr];
31ab2b4a 222 lp = p[(index >> (i * L2_BITS)) & (L2_SIZE - 1)];
5312bd8b 223 }
9affd6fc 224 return &sections[lp.ptr];
f3705d53
AK
225}
226
e5548617
BS
227bool memory_region_is_unassigned(MemoryRegion *mr)
228{
2a8e7499 229 return mr != &io_mem_rom && mr != &io_mem_notdirty && !mr->rom_device
5b6dd868 230 && mr != &io_mem_watch;
fd6ce8f6 231}
149f54b5 232
c7086b4a 233static MemoryRegionSection *address_space_lookup_region(AddressSpaceDispatch *d,
90260c6c
JK
234 hwaddr addr,
235 bool resolve_subpage)
9f029603 236{
90260c6c
JK
237 MemoryRegionSection *section;
238 subpage_t *subpage;
239
0475d94f
PB
240 section = phys_page_find(d->phys_map, addr >> TARGET_PAGE_BITS,
241 d->nodes, d->sections);
90260c6c
JK
242 if (resolve_subpage && section->mr->subpage) {
243 subpage = container_of(section->mr, subpage_t, iomem);
0475d94f 244 section = &d->sections[subpage->sub_section[SUBPAGE_IDX(addr)]];
90260c6c
JK
245 }
246 return section;
9f029603
JK
247}
248
90260c6c 249static MemoryRegionSection *
c7086b4a 250address_space_translate_internal(AddressSpaceDispatch *d, hwaddr addr, hwaddr *xlat,
90260c6c 251 hwaddr *plen, bool resolve_subpage)
149f54b5
PB
252{
253 MemoryRegionSection *section;
254 Int128 diff;
255
c7086b4a 256 section = address_space_lookup_region(d, addr, resolve_subpage);
149f54b5
PB
257 /* Compute offset within MemoryRegionSection */
258 addr -= section->offset_within_address_space;
259
260 /* Compute offset within MemoryRegion */
261 *xlat = addr + section->offset_within_region;
262
263 diff = int128_sub(section->mr->size, int128_make64(addr));
3752a036 264 *plen = int128_get64(int128_min(diff, int128_make64(*plen)));
149f54b5
PB
265 return section;
266}
90260c6c 267
5c8a00ce
PB
268MemoryRegion *address_space_translate(AddressSpace *as, hwaddr addr,
269 hwaddr *xlat, hwaddr *plen,
270 bool is_write)
90260c6c 271{
30951157
AK
272 IOMMUTLBEntry iotlb;
273 MemoryRegionSection *section;
274 MemoryRegion *mr;
275 hwaddr len = *plen;
276
277 for (;;) {
c7086b4a 278 section = address_space_translate_internal(as->dispatch, addr, &addr, plen, true);
30951157
AK
279 mr = section->mr;
280
281 if (!mr->iommu_ops) {
282 break;
283 }
284
285 iotlb = mr->iommu_ops->translate(mr, addr);
286 addr = ((iotlb.translated_addr & ~iotlb.addr_mask)
287 | (addr & iotlb.addr_mask));
288 len = MIN(len, (addr | iotlb.addr_mask) - addr + 1);
289 if (!(iotlb.perm & (1 << is_write))) {
290 mr = &io_mem_unassigned;
291 break;
292 }
293
294 as = iotlb.target_as;
295 }
296
297 *plen = len;
298 *xlat = addr;
299 return mr;
90260c6c
JK
300}
301
302MemoryRegionSection *
303address_space_translate_for_iotlb(AddressSpace *as, hwaddr addr, hwaddr *xlat,
304 hwaddr *plen)
305{
30951157 306 MemoryRegionSection *section;
c7086b4a 307 section = address_space_translate_internal(as->dispatch, addr, xlat, plen, false);
30951157
AK
308
309 assert(!section->mr->iommu_ops);
310 return section;
90260c6c 311}
5b6dd868 312#endif
fd6ce8f6 313
5b6dd868 314void cpu_exec_init_all(void)
fdbb84d1 315{
5b6dd868 316#if !defined(CONFIG_USER_ONLY)
b2a8658e 317 qemu_mutex_init(&ram_list.mutex);
5b6dd868
BS
318 memory_map_init();
319 io_mem_init();
fdbb84d1 320#endif
5b6dd868 321}
fdbb84d1 322
b170fce3 323#if !defined(CONFIG_USER_ONLY)
5b6dd868
BS
324
325static int cpu_common_post_load(void *opaque, int version_id)
fd6ce8f6 326{
259186a7 327 CPUState *cpu = opaque;
a513fe19 328
5b6dd868
BS
329 /* 0x01 was CPU_INTERRUPT_EXIT. This line can be removed when the
330 version_id is increased. */
259186a7
AF
331 cpu->interrupt_request &= ~0x01;
332 tlb_flush(cpu->env_ptr, 1);
5b6dd868
BS
333
334 return 0;
a513fe19 335}
7501267e 336
1a1562f5 337const VMStateDescription vmstate_cpu_common = {
5b6dd868
BS
338 .name = "cpu_common",
339 .version_id = 1,
340 .minimum_version_id = 1,
341 .minimum_version_id_old = 1,
342 .post_load = cpu_common_post_load,
343 .fields = (VMStateField []) {
259186a7
AF
344 VMSTATE_UINT32(halted, CPUState),
345 VMSTATE_UINT32(interrupt_request, CPUState),
5b6dd868
BS
346 VMSTATE_END_OF_LIST()
347 }
348};
1a1562f5 349
5b6dd868 350#endif
ea041c0e 351
38d8f5c8 352CPUState *qemu_get_cpu(int index)
ea041c0e 353{
bdc44640 354 CPUState *cpu;
ea041c0e 355
bdc44640 356 CPU_FOREACH(cpu) {
55e5c285 357 if (cpu->cpu_index == index) {
bdc44640 358 return cpu;
55e5c285 359 }
ea041c0e 360 }
5b6dd868 361
bdc44640 362 return NULL;
ea041c0e
FB
363}
364
5b6dd868 365void cpu_exec_init(CPUArchState *env)
ea041c0e 366{
5b6dd868 367 CPUState *cpu = ENV_GET_CPU(env);
b170fce3 368 CPUClass *cc = CPU_GET_CLASS(cpu);
bdc44640 369 CPUState *some_cpu;
5b6dd868
BS
370 int cpu_index;
371
372#if defined(CONFIG_USER_ONLY)
373 cpu_list_lock();
374#endif
5b6dd868 375 cpu_index = 0;
bdc44640 376 CPU_FOREACH(some_cpu) {
5b6dd868
BS
377 cpu_index++;
378 }
55e5c285 379 cpu->cpu_index = cpu_index;
1b1ed8dc 380 cpu->numa_node = 0;
5b6dd868
BS
381 QTAILQ_INIT(&env->breakpoints);
382 QTAILQ_INIT(&env->watchpoints);
383#ifndef CONFIG_USER_ONLY
384 cpu->thread_id = qemu_get_thread_id();
385#endif
bdc44640 386 QTAILQ_INSERT_TAIL(&cpus, cpu, node);
5b6dd868
BS
387#if defined(CONFIG_USER_ONLY)
388 cpu_list_unlock();
389#endif
e0d47944
AF
390 if (qdev_get_vmsd(DEVICE(cpu)) == NULL) {
391 vmstate_register(NULL, cpu_index, &vmstate_cpu_common, cpu);
392 }
5b6dd868 393#if defined(CPU_SAVE_VERSION) && !defined(CONFIG_USER_ONLY)
5b6dd868
BS
394 register_savevm(NULL, "cpu", cpu_index, CPU_SAVE_VERSION,
395 cpu_save, cpu_load, env);
b170fce3 396 assert(cc->vmsd == NULL);
e0d47944 397 assert(qdev_get_vmsd(DEVICE(cpu)) == NULL);
5b6dd868 398#endif
b170fce3
AF
399 if (cc->vmsd != NULL) {
400 vmstate_register(NULL, cpu_index, cc->vmsd, cpu);
401 }
ea041c0e
FB
402}
403
1fddef4b 404#if defined(TARGET_HAS_ICE)
94df27fd 405#if defined(CONFIG_USER_ONLY)
00b941e5 406static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
94df27fd
PB
407{
408 tb_invalidate_phys_page_range(pc, pc + 1, 0);
409}
410#else
00b941e5 411static void breakpoint_invalidate(CPUState *cpu, target_ulong pc)
1e7855a5 412{
00b941e5 413 tb_invalidate_phys_addr(cpu_get_phys_page_debug(cpu, pc) |
9d70c4b7 414 (pc & ~TARGET_PAGE_MASK));
1e7855a5 415}
c27004ec 416#endif
94df27fd 417#endif /* TARGET_HAS_ICE */
d720b93d 418
c527ee8f 419#if defined(CONFIG_USER_ONLY)
9349b4f9 420void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
c527ee8f
PB
421
422{
423}
424
9349b4f9 425int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
c527ee8f
PB
426 int flags, CPUWatchpoint **watchpoint)
427{
428 return -ENOSYS;
429}
430#else
6658ffb8 431/* Add a watchpoint. */
9349b4f9 432int cpu_watchpoint_insert(CPUArchState *env, target_ulong addr, target_ulong len,
a1d1bb31 433 int flags, CPUWatchpoint **watchpoint)
6658ffb8 434{
b4051334 435 target_ulong len_mask = ~(len - 1);
c0ce998e 436 CPUWatchpoint *wp;
6658ffb8 437
b4051334 438 /* sanity checks: allow power-of-2 lengths, deny unaligned watchpoints */
0dc23828
MF
439 if ((len & (len - 1)) || (addr & ~len_mask) ||
440 len == 0 || len > TARGET_PAGE_SIZE) {
b4051334
AL
441 fprintf(stderr, "qemu: tried to set invalid watchpoint at "
442 TARGET_FMT_lx ", len=" TARGET_FMT_lu "\n", addr, len);
443 return -EINVAL;
444 }
7267c094 445 wp = g_malloc(sizeof(*wp));
a1d1bb31
AL
446
447 wp->vaddr = addr;
b4051334 448 wp->len_mask = len_mask;
a1d1bb31
AL
449 wp->flags = flags;
450
2dc9f411 451 /* keep all GDB-injected watchpoints in front */
c0ce998e 452 if (flags & BP_GDB)
72cf2d4f 453 QTAILQ_INSERT_HEAD(&env->watchpoints, wp, entry);
c0ce998e 454 else
72cf2d4f 455 QTAILQ_INSERT_TAIL(&env->watchpoints, wp, entry);
6658ffb8 456
6658ffb8 457 tlb_flush_page(env, addr);
a1d1bb31
AL
458
459 if (watchpoint)
460 *watchpoint = wp;
461 return 0;
6658ffb8
PB
462}
463
a1d1bb31 464/* Remove a specific watchpoint. */
9349b4f9 465int cpu_watchpoint_remove(CPUArchState *env, target_ulong addr, target_ulong len,
a1d1bb31 466 int flags)
6658ffb8 467{
b4051334 468 target_ulong len_mask = ~(len - 1);
a1d1bb31 469 CPUWatchpoint *wp;
6658ffb8 470
72cf2d4f 471 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
b4051334 472 if (addr == wp->vaddr && len_mask == wp->len_mask
6e140f28 473 && flags == (wp->flags & ~BP_WATCHPOINT_HIT)) {
a1d1bb31 474 cpu_watchpoint_remove_by_ref(env, wp);
6658ffb8
PB
475 return 0;
476 }
477 }
a1d1bb31 478 return -ENOENT;
6658ffb8
PB
479}
480
a1d1bb31 481/* Remove a specific watchpoint by reference. */
9349b4f9 482void cpu_watchpoint_remove_by_ref(CPUArchState *env, CPUWatchpoint *watchpoint)
a1d1bb31 483{
72cf2d4f 484 QTAILQ_REMOVE(&env->watchpoints, watchpoint, entry);
7d03f82f 485
a1d1bb31
AL
486 tlb_flush_page(env, watchpoint->vaddr);
487
7267c094 488 g_free(watchpoint);
a1d1bb31
AL
489}
490
491/* Remove all matching watchpoints. */
9349b4f9 492void cpu_watchpoint_remove_all(CPUArchState *env, int mask)
a1d1bb31 493{
c0ce998e 494 CPUWatchpoint *wp, *next;
a1d1bb31 495
72cf2d4f 496 QTAILQ_FOREACH_SAFE(wp, &env->watchpoints, entry, next) {
a1d1bb31
AL
497 if (wp->flags & mask)
498 cpu_watchpoint_remove_by_ref(env, wp);
c0ce998e 499 }
7d03f82f 500}
c527ee8f 501#endif
7d03f82f 502
a1d1bb31 503/* Add a breakpoint. */
9349b4f9 504int cpu_breakpoint_insert(CPUArchState *env, target_ulong pc, int flags,
a1d1bb31 505 CPUBreakpoint **breakpoint)
4c3a88a2 506{
1fddef4b 507#if defined(TARGET_HAS_ICE)
c0ce998e 508 CPUBreakpoint *bp;
3b46e624 509
7267c094 510 bp = g_malloc(sizeof(*bp));
4c3a88a2 511
a1d1bb31
AL
512 bp->pc = pc;
513 bp->flags = flags;
514
2dc9f411 515 /* keep all GDB-injected breakpoints in front */
00b941e5 516 if (flags & BP_GDB) {
72cf2d4f 517 QTAILQ_INSERT_HEAD(&env->breakpoints, bp, entry);
00b941e5 518 } else {
72cf2d4f 519 QTAILQ_INSERT_TAIL(&env->breakpoints, bp, entry);
00b941e5 520 }
3b46e624 521
00b941e5 522 breakpoint_invalidate(ENV_GET_CPU(env), pc);
a1d1bb31 523
00b941e5 524 if (breakpoint) {
a1d1bb31 525 *breakpoint = bp;
00b941e5 526 }
4c3a88a2
FB
527 return 0;
528#else
a1d1bb31 529 return -ENOSYS;
4c3a88a2
FB
530#endif
531}
532
a1d1bb31 533/* Remove a specific breakpoint. */
9349b4f9 534int cpu_breakpoint_remove(CPUArchState *env, target_ulong pc, int flags)
a1d1bb31 535{
7d03f82f 536#if defined(TARGET_HAS_ICE)
a1d1bb31
AL
537 CPUBreakpoint *bp;
538
72cf2d4f 539 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
a1d1bb31
AL
540 if (bp->pc == pc && bp->flags == flags) {
541 cpu_breakpoint_remove_by_ref(env, bp);
542 return 0;
543 }
7d03f82f 544 }
a1d1bb31
AL
545 return -ENOENT;
546#else
547 return -ENOSYS;
7d03f82f
EI
548#endif
549}
550
a1d1bb31 551/* Remove a specific breakpoint by reference. */
9349b4f9 552void cpu_breakpoint_remove_by_ref(CPUArchState *env, CPUBreakpoint *breakpoint)
4c3a88a2 553{
1fddef4b 554#if defined(TARGET_HAS_ICE)
72cf2d4f 555 QTAILQ_REMOVE(&env->breakpoints, breakpoint, entry);
d720b93d 556
00b941e5 557 breakpoint_invalidate(ENV_GET_CPU(env), breakpoint->pc);
a1d1bb31 558
7267c094 559 g_free(breakpoint);
a1d1bb31
AL
560#endif
561}
562
563/* Remove all matching breakpoints. */
9349b4f9 564void cpu_breakpoint_remove_all(CPUArchState *env, int mask)
a1d1bb31
AL
565{
566#if defined(TARGET_HAS_ICE)
c0ce998e 567 CPUBreakpoint *bp, *next;
a1d1bb31 568
72cf2d4f 569 QTAILQ_FOREACH_SAFE(bp, &env->breakpoints, entry, next) {
a1d1bb31
AL
570 if (bp->flags & mask)
571 cpu_breakpoint_remove_by_ref(env, bp);
c0ce998e 572 }
4c3a88a2
FB
573#endif
574}
575
c33a346e
FB
576/* enable or disable single step mode. EXCP_DEBUG is returned by the
577 CPU loop after each instruction */
3825b28f 578void cpu_single_step(CPUState *cpu, int enabled)
c33a346e 579{
1fddef4b 580#if defined(TARGET_HAS_ICE)
ed2803da
AF
581 if (cpu->singlestep_enabled != enabled) {
582 cpu->singlestep_enabled = enabled;
583 if (kvm_enabled()) {
38e478ec 584 kvm_update_guest_debug(cpu, 0);
ed2803da 585 } else {
ccbb4d44 586 /* must flush all the translated code to avoid inconsistencies */
e22a25c9 587 /* XXX: only flush what is necessary */
38e478ec 588 CPUArchState *env = cpu->env_ptr;
e22a25c9
AL
589 tb_flush(env);
590 }
c33a346e
FB
591 }
592#endif
593}
594
9349b4f9 595void cpu_abort(CPUArchState *env, const char *fmt, ...)
7501267e 596{
878096ee 597 CPUState *cpu = ENV_GET_CPU(env);
7501267e 598 va_list ap;
493ae1f0 599 va_list ap2;
7501267e
FB
600
601 va_start(ap, fmt);
493ae1f0 602 va_copy(ap2, ap);
7501267e
FB
603 fprintf(stderr, "qemu: fatal: ");
604 vfprintf(stderr, fmt, ap);
605 fprintf(stderr, "\n");
878096ee 606 cpu_dump_state(cpu, stderr, fprintf, CPU_DUMP_FPU | CPU_DUMP_CCOP);
93fcfe39
AL
607 if (qemu_log_enabled()) {
608 qemu_log("qemu: fatal: ");
609 qemu_log_vprintf(fmt, ap2);
610 qemu_log("\n");
a0762859 611 log_cpu_state(cpu, CPU_DUMP_FPU | CPU_DUMP_CCOP);
31b1a7b4 612 qemu_log_flush();
93fcfe39 613 qemu_log_close();
924edcae 614 }
493ae1f0 615 va_end(ap2);
f9373291 616 va_end(ap);
fd052bf6
RV
617#if defined(CONFIG_USER_ONLY)
618 {
619 struct sigaction act;
620 sigfillset(&act.sa_mask);
621 act.sa_handler = SIG_DFL;
622 sigaction(SIGABRT, &act, NULL);
623 }
624#endif
7501267e
FB
625 abort();
626}
627
9349b4f9 628CPUArchState *cpu_copy(CPUArchState *env)
c5be9f08 629{
9349b4f9 630 CPUArchState *new_env = cpu_init(env->cpu_model_str);
5a38f081
AL
631#if defined(TARGET_HAS_ICE)
632 CPUBreakpoint *bp;
633 CPUWatchpoint *wp;
634#endif
635
b24c882b
AG
636 /* Reset non arch specific state */
637 cpu_reset(ENV_GET_CPU(new_env));
638
639 /* Copy arch specific state into the new CPU */
9349b4f9 640 memcpy(new_env, env, sizeof(CPUArchState));
5a38f081 641
5a38f081
AL
642 /* Clone all break/watchpoints.
643 Note: Once we support ptrace with hw-debug register access, make sure
644 BP_CPU break/watchpoints are handled correctly on clone. */
72cf2d4f
BS
645 QTAILQ_INIT(&env->breakpoints);
646 QTAILQ_INIT(&env->watchpoints);
5a38f081 647#if defined(TARGET_HAS_ICE)
72cf2d4f 648 QTAILQ_FOREACH(bp, &env->breakpoints, entry) {
5a38f081
AL
649 cpu_breakpoint_insert(new_env, bp->pc, bp->flags, NULL);
650 }
72cf2d4f 651 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
5a38f081
AL
652 cpu_watchpoint_insert(new_env, wp->vaddr, (~wp->len_mask) + 1,
653 wp->flags, NULL);
654 }
655#endif
656
c5be9f08
TS
657 return new_env;
658}
659
0124311e 660#if !defined(CONFIG_USER_ONLY)
d24981d3
JQ
661static void tlb_reset_dirty_range_all(ram_addr_t start, ram_addr_t end,
662 uintptr_t length)
663{
664 uintptr_t start1;
665
666 /* we modify the TLB cache so that the dirty bit will be set again
667 when accessing the range */
668 start1 = (uintptr_t)qemu_safe_ram_ptr(start);
669 /* Check that we don't span multiple blocks - this breaks the
670 address comparisons below. */
671 if ((uintptr_t)qemu_safe_ram_ptr(end - 1) - start1
672 != (end - 1) - start) {
673 abort();
674 }
675 cpu_tlb_reset_dirty_all(start1, length);
676
677}
678
5579c7f3 679/* Note: start and end must be within the same ram block. */
c227f099 680void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
0a962c02 681 int dirty_flags)
1ccde1cb 682{
d24981d3 683 uintptr_t length;
1ccde1cb
FB
684
685 start &= TARGET_PAGE_MASK;
686 end = TARGET_PAGE_ALIGN(end);
687
688 length = end - start;
689 if (length == 0)
690 return;
f7c11b53 691 cpu_physical_memory_mask_dirty_range(start, length, dirty_flags);
f23db169 692
d24981d3
JQ
693 if (tcg_enabled()) {
694 tlb_reset_dirty_range_all(start, end, length);
5579c7f3 695 }
1ccde1cb
FB
696}
697
8b9c99d9 698static int cpu_physical_memory_set_dirty_tracking(int enable)
74576198 699{
f6f3fbca 700 int ret = 0;
74576198 701 in_migration = enable;
f6f3fbca 702 return ret;
74576198
AL
703}
704
a8170e5e 705hwaddr memory_region_section_get_iotlb(CPUArchState *env,
149f54b5
PB
706 MemoryRegionSection *section,
707 target_ulong vaddr,
708 hwaddr paddr, hwaddr xlat,
709 int prot,
710 target_ulong *address)
e5548617 711{
a8170e5e 712 hwaddr iotlb;
e5548617
BS
713 CPUWatchpoint *wp;
714
cc5bea60 715 if (memory_region_is_ram(section->mr)) {
e5548617
BS
716 /* Normal RAM. */
717 iotlb = (memory_region_get_ram_addr(section->mr) & TARGET_PAGE_MASK)
149f54b5 718 + xlat;
e5548617 719 if (!section->readonly) {
b41aac4f 720 iotlb |= PHYS_SECTION_NOTDIRTY;
e5548617 721 } else {
b41aac4f 722 iotlb |= PHYS_SECTION_ROM;
e5548617
BS
723 }
724 } else {
0475d94f 725 iotlb = section - address_space_memory.dispatch->sections;
149f54b5 726 iotlb += xlat;
e5548617
BS
727 }
728
729 /* Make accesses to pages with watchpoints go via the
730 watchpoint trap routines. */
731 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
732 if (vaddr == (wp->vaddr & TARGET_PAGE_MASK)) {
733 /* Avoid trapping reads of pages with a write breakpoint. */
734 if ((prot & PAGE_WRITE) || (wp->flags & BP_MEM_READ)) {
b41aac4f 735 iotlb = PHYS_SECTION_WATCH + paddr;
e5548617
BS
736 *address |= TLB_MMIO;
737 break;
738 }
739 }
740 }
741
742 return iotlb;
743}
9fa3e853
FB
744#endif /* defined(CONFIG_USER_ONLY) */
745
e2eef170 746#if !defined(CONFIG_USER_ONLY)
8da3ff18 747
c227f099 748static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 749 uint16_t section);
acc9d80b 750static subpage_t *subpage_init(AddressSpace *as, hwaddr base);
54688b1e 751
91138037
MA
752static void *(*phys_mem_alloc)(ram_addr_t size) = qemu_anon_ram_alloc;
753
754/*
755 * Set a custom physical guest memory alloator.
756 * Accelerators with unusual needs may need this. Hopefully, we can
757 * get rid of it eventually.
758 */
759void phys_mem_set_alloc(void *(*alloc)(ram_addr_t))
760{
761 phys_mem_alloc = alloc;
762}
763
5312bd8b
AK
764static uint16_t phys_section_add(MemoryRegionSection *section)
765{
68f3f65b
PB
766 /* The physical section number is ORed with a page-aligned
767 * pointer to produce the iotlb entries. Thus it should
768 * never overflow into the page-aligned value.
769 */
9affd6fc 770 assert(next_map.sections_nb < TARGET_PAGE_SIZE);
68f3f65b 771
9affd6fc
PB
772 if (next_map.sections_nb == next_map.sections_nb_alloc) {
773 next_map.sections_nb_alloc = MAX(next_map.sections_nb_alloc * 2,
774 16);
775 next_map.sections = g_renew(MemoryRegionSection, next_map.sections,
776 next_map.sections_nb_alloc);
5312bd8b 777 }
9affd6fc 778 next_map.sections[next_map.sections_nb] = *section;
dfde4e6e 779 memory_region_ref(section->mr);
9affd6fc 780 return next_map.sections_nb++;
5312bd8b
AK
781}
782
058bc4b5
PB
783static void phys_section_destroy(MemoryRegion *mr)
784{
dfde4e6e
PB
785 memory_region_unref(mr);
786
058bc4b5
PB
787 if (mr->subpage) {
788 subpage_t *subpage = container_of(mr, subpage_t, iomem);
789 memory_region_destroy(&subpage->iomem);
790 g_free(subpage);
791 }
792}
793
6092666e 794static void phys_sections_free(PhysPageMap *map)
5312bd8b 795{
9affd6fc
PB
796 while (map->sections_nb > 0) {
797 MemoryRegionSection *section = &map->sections[--map->sections_nb];
058bc4b5
PB
798 phys_section_destroy(section->mr);
799 }
9affd6fc
PB
800 g_free(map->sections);
801 g_free(map->nodes);
6092666e 802 g_free(map);
5312bd8b
AK
803}
804
ac1970fb 805static void register_subpage(AddressSpaceDispatch *d, MemoryRegionSection *section)
0f0cb164
AK
806{
807 subpage_t *subpage;
a8170e5e 808 hwaddr base = section->offset_within_address_space
0f0cb164 809 & TARGET_PAGE_MASK;
9affd6fc
PB
810 MemoryRegionSection *existing = phys_page_find(d->phys_map, base >> TARGET_PAGE_BITS,
811 next_map.nodes, next_map.sections);
0f0cb164
AK
812 MemoryRegionSection subsection = {
813 .offset_within_address_space = base,
052e87b0 814 .size = int128_make64(TARGET_PAGE_SIZE),
0f0cb164 815 };
a8170e5e 816 hwaddr start, end;
0f0cb164 817
f3705d53 818 assert(existing->mr->subpage || existing->mr == &io_mem_unassigned);
0f0cb164 819
f3705d53 820 if (!(existing->mr->subpage)) {
acc9d80b 821 subpage = subpage_init(d->as, base);
0f0cb164 822 subsection.mr = &subpage->iomem;
ac1970fb 823 phys_page_set(d, base >> TARGET_PAGE_BITS, 1,
2999097b 824 phys_section_add(&subsection));
0f0cb164 825 } else {
f3705d53 826 subpage = container_of(existing->mr, subpage_t, iomem);
0f0cb164
AK
827 }
828 start = section->offset_within_address_space & ~TARGET_PAGE_MASK;
052e87b0 829 end = start + int128_get64(section->size) - 1;
0f0cb164
AK
830 subpage_register(subpage, start, end, phys_section_add(section));
831}
832
833
052e87b0
PB
834static void register_multipage(AddressSpaceDispatch *d,
835 MemoryRegionSection *section)
33417e70 836{
a8170e5e 837 hwaddr start_addr = section->offset_within_address_space;
5312bd8b 838 uint16_t section_index = phys_section_add(section);
052e87b0
PB
839 uint64_t num_pages = int128_get64(int128_rshift(section->size,
840 TARGET_PAGE_BITS));
dd81124b 841
733d5ef5
PB
842 assert(num_pages);
843 phys_page_set(d, start_addr >> TARGET_PAGE_BITS, num_pages, section_index);
33417e70
FB
844}
845
ac1970fb 846static void mem_add(MemoryListener *listener, MemoryRegionSection *section)
0f0cb164 847{
89ae337a 848 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
00752703 849 AddressSpaceDispatch *d = as->next_dispatch;
99b9cc06 850 MemoryRegionSection now = *section, remain = *section;
052e87b0 851 Int128 page_size = int128_make64(TARGET_PAGE_SIZE);
0f0cb164 852
733d5ef5
PB
853 if (now.offset_within_address_space & ~TARGET_PAGE_MASK) {
854 uint64_t left = TARGET_PAGE_ALIGN(now.offset_within_address_space)
855 - now.offset_within_address_space;
856
052e87b0 857 now.size = int128_min(int128_make64(left), now.size);
ac1970fb 858 register_subpage(d, &now);
733d5ef5 859 } else {
052e87b0 860 now.size = int128_zero();
733d5ef5 861 }
052e87b0
PB
862 while (int128_ne(remain.size, now.size)) {
863 remain.size = int128_sub(remain.size, now.size);
864 remain.offset_within_address_space += int128_get64(now.size);
865 remain.offset_within_region += int128_get64(now.size);
69b67646 866 now = remain;
052e87b0 867 if (int128_lt(remain.size, page_size)) {
733d5ef5 868 register_subpage(d, &now);
88266249 869 } else if (remain.offset_within_address_space & ~TARGET_PAGE_MASK) {
052e87b0 870 now.size = page_size;
ac1970fb 871 register_subpage(d, &now);
69b67646 872 } else {
052e87b0 873 now.size = int128_and(now.size, int128_neg(page_size));
ac1970fb 874 register_multipage(d, &now);
69b67646 875 }
0f0cb164
AK
876 }
877}
878
62a2744c
SY
879void qemu_flush_coalesced_mmio_buffer(void)
880{
881 if (kvm_enabled())
882 kvm_flush_coalesced_mmio_buffer();
883}
884
b2a8658e
UD
885void qemu_mutex_lock_ramlist(void)
886{
887 qemu_mutex_lock(&ram_list.mutex);
888}
889
890void qemu_mutex_unlock_ramlist(void)
891{
892 qemu_mutex_unlock(&ram_list.mutex);
893}
894
e1e84ba0 895#ifdef __linux__
c902760f
MT
896
897#include <sys/vfs.h>
898
899#define HUGETLBFS_MAGIC 0x958458f6
900
901static long gethugepagesize(const char *path)
902{
903 struct statfs fs;
904 int ret;
905
906 do {
9742bf26 907 ret = statfs(path, &fs);
c902760f
MT
908 } while (ret != 0 && errno == EINTR);
909
910 if (ret != 0) {
9742bf26
YT
911 perror(path);
912 return 0;
c902760f
MT
913 }
914
915 if (fs.f_type != HUGETLBFS_MAGIC)
9742bf26 916 fprintf(stderr, "Warning: path not on HugeTLBFS: %s\n", path);
c902760f
MT
917
918 return fs.f_bsize;
919}
920
04b16653
AW
921static void *file_ram_alloc(RAMBlock *block,
922 ram_addr_t memory,
923 const char *path)
c902760f
MT
924{
925 char *filename;
8ca761f6
PF
926 char *sanitized_name;
927 char *c;
c902760f
MT
928 void *area;
929 int fd;
930#ifdef MAP_POPULATE
931 int flags;
932#endif
933 unsigned long hpagesize;
934
935 hpagesize = gethugepagesize(path);
936 if (!hpagesize) {
9742bf26 937 return NULL;
c902760f
MT
938 }
939
940 if (memory < hpagesize) {
941 return NULL;
942 }
943
944 if (kvm_enabled() && !kvm_has_sync_mmu()) {
945 fprintf(stderr, "host lacks kvm mmu notifiers, -mem-path unsupported\n");
946 return NULL;
947 }
948
8ca761f6
PF
949 /* Make name safe to use with mkstemp by replacing '/' with '_'. */
950 sanitized_name = g_strdup(block->mr->name);
951 for (c = sanitized_name; *c != '\0'; c++) {
952 if (*c == '/')
953 *c = '_';
954 }
955
956 filename = g_strdup_printf("%s/qemu_back_mem.%s.XXXXXX", path,
957 sanitized_name);
958 g_free(sanitized_name);
c902760f
MT
959
960 fd = mkstemp(filename);
961 if (fd < 0) {
9742bf26 962 perror("unable to create backing store for hugepages");
e4ada482 963 g_free(filename);
9742bf26 964 return NULL;
c902760f
MT
965 }
966 unlink(filename);
e4ada482 967 g_free(filename);
c902760f
MT
968
969 memory = (memory+hpagesize-1) & ~(hpagesize-1);
970
971 /*
972 * ftruncate is not supported by hugetlbfs in older
973 * hosts, so don't bother bailing out on errors.
974 * If anything goes wrong with it under other filesystems,
975 * mmap will fail.
976 */
977 if (ftruncate(fd, memory))
9742bf26 978 perror("ftruncate");
c902760f
MT
979
980#ifdef MAP_POPULATE
981 /* NB: MAP_POPULATE won't exhaustively alloc all phys pages in the case
982 * MAP_PRIVATE is requested. For mem_prealloc we mmap as MAP_SHARED
983 * to sidestep this quirk.
984 */
985 flags = mem_prealloc ? MAP_POPULATE | MAP_SHARED : MAP_PRIVATE;
986 area = mmap(0, memory, PROT_READ | PROT_WRITE, flags, fd, 0);
987#else
988 area = mmap(0, memory, PROT_READ | PROT_WRITE, MAP_PRIVATE, fd, 0);
989#endif
990 if (area == MAP_FAILED) {
9742bf26
YT
991 perror("file_ram_alloc: can't mmap RAM pages");
992 close(fd);
993 return (NULL);
c902760f 994 }
04b16653 995 block->fd = fd;
c902760f
MT
996 return area;
997}
e1e84ba0
MA
998#else
999static void *file_ram_alloc(RAMBlock *block,
1000 ram_addr_t memory,
1001 const char *path)
1002{
1003 fprintf(stderr, "-mem-path not supported on this host\n");
1004 exit(1);
1005}
c902760f
MT
1006#endif
1007
d17b5288 1008static ram_addr_t find_ram_offset(ram_addr_t size)
04b16653
AW
1009{
1010 RAMBlock *block, *next_block;
3e837b2c 1011 ram_addr_t offset = RAM_ADDR_MAX, mingap = RAM_ADDR_MAX;
04b16653 1012
49cd9ac6
SH
1013 assert(size != 0); /* it would hand out same offset multiple times */
1014
a3161038 1015 if (QTAILQ_EMPTY(&ram_list.blocks))
04b16653
AW
1016 return 0;
1017
a3161038 1018 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
f15fbc4b 1019 ram_addr_t end, next = RAM_ADDR_MAX;
04b16653
AW
1020
1021 end = block->offset + block->length;
1022
a3161038 1023 QTAILQ_FOREACH(next_block, &ram_list.blocks, next) {
04b16653
AW
1024 if (next_block->offset >= end) {
1025 next = MIN(next, next_block->offset);
1026 }
1027 }
1028 if (next - end >= size && next - end < mingap) {
3e837b2c 1029 offset = end;
04b16653
AW
1030 mingap = next - end;
1031 }
1032 }
3e837b2c
AW
1033
1034 if (offset == RAM_ADDR_MAX) {
1035 fprintf(stderr, "Failed to find gap of requested size: %" PRIu64 "\n",
1036 (uint64_t)size);
1037 abort();
1038 }
1039
04b16653
AW
1040 return offset;
1041}
1042
652d7ec2 1043ram_addr_t last_ram_offset(void)
d17b5288
AW
1044{
1045 RAMBlock *block;
1046 ram_addr_t last = 0;
1047
a3161038 1048 QTAILQ_FOREACH(block, &ram_list.blocks, next)
d17b5288
AW
1049 last = MAX(last, block->offset + block->length);
1050
1051 return last;
1052}
1053
ddb97f1d
JB
1054static void qemu_ram_setup_dump(void *addr, ram_addr_t size)
1055{
1056 int ret;
ddb97f1d
JB
1057
1058 /* Use MADV_DONTDUMP, if user doesn't want the guest memory in the core */
2ff3de68
MA
1059 if (!qemu_opt_get_bool(qemu_get_machine_opts(),
1060 "dump-guest-core", true)) {
ddb97f1d
JB
1061 ret = qemu_madvise(addr, size, QEMU_MADV_DONTDUMP);
1062 if (ret) {
1063 perror("qemu_madvise");
1064 fprintf(stderr, "madvise doesn't support MADV_DONTDUMP, "
1065 "but dump_guest_core=off specified\n");
1066 }
1067 }
1068}
1069
c5705a77 1070void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev)
84b89d78
CM
1071{
1072 RAMBlock *new_block, *block;
1073
c5705a77 1074 new_block = NULL;
a3161038 1075 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
c5705a77
AK
1076 if (block->offset == addr) {
1077 new_block = block;
1078 break;
1079 }
1080 }
1081 assert(new_block);
1082 assert(!new_block->idstr[0]);
84b89d78 1083
09e5ab63
AL
1084 if (dev) {
1085 char *id = qdev_get_dev_path(dev);
84b89d78
CM
1086 if (id) {
1087 snprintf(new_block->idstr, sizeof(new_block->idstr), "%s/", id);
7267c094 1088 g_free(id);
84b89d78
CM
1089 }
1090 }
1091 pstrcat(new_block->idstr, sizeof(new_block->idstr), name);
1092
b2a8658e
UD
1093 /* This assumes the iothread lock is taken here too. */
1094 qemu_mutex_lock_ramlist();
a3161038 1095 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
c5705a77 1096 if (block != new_block && !strcmp(block->idstr, new_block->idstr)) {
84b89d78
CM
1097 fprintf(stderr, "RAMBlock \"%s\" already registered, abort!\n",
1098 new_block->idstr);
1099 abort();
1100 }
1101 }
b2a8658e 1102 qemu_mutex_unlock_ramlist();
c5705a77
AK
1103}
1104
8490fc78
LC
1105static int memory_try_enable_merging(void *addr, size_t len)
1106{
2ff3de68 1107 if (!qemu_opt_get_bool(qemu_get_machine_opts(), "mem-merge", true)) {
8490fc78
LC
1108 /* disabled by the user */
1109 return 0;
1110 }
1111
1112 return qemu_madvise(addr, len, QEMU_MADV_MERGEABLE);
1113}
1114
c5705a77
AK
1115ram_addr_t qemu_ram_alloc_from_ptr(ram_addr_t size, void *host,
1116 MemoryRegion *mr)
1117{
abb26d63 1118 RAMBlock *block, *new_block;
c5705a77
AK
1119
1120 size = TARGET_PAGE_ALIGN(size);
1121 new_block = g_malloc0(sizeof(*new_block));
3435f395 1122 new_block->fd = -1;
84b89d78 1123
b2a8658e
UD
1124 /* This assumes the iothread lock is taken here too. */
1125 qemu_mutex_lock_ramlist();
7c637366 1126 new_block->mr = mr;
432d268c 1127 new_block->offset = find_ram_offset(size);
6977dfe6
YT
1128 if (host) {
1129 new_block->host = host;
cd19cfa2 1130 new_block->flags |= RAM_PREALLOC_MASK;
dfeaf2ab
MA
1131 } else if (xen_enabled()) {
1132 if (mem_path) {
1133 fprintf(stderr, "-mem-path not supported with Xen\n");
1134 exit(1);
1135 }
1136 xen_ram_alloc(new_block->offset, size, mr);
6977dfe6
YT
1137 } else {
1138 if (mem_path) {
e1e84ba0
MA
1139 if (phys_mem_alloc != qemu_anon_ram_alloc) {
1140 /*
1141 * file_ram_alloc() needs to allocate just like
1142 * phys_mem_alloc, but we haven't bothered to provide
1143 * a hook there.
1144 */
1145 fprintf(stderr,
1146 "-mem-path not supported with this accelerator\n");
1147 exit(1);
1148 }
6977dfe6 1149 new_block->host = file_ram_alloc(new_block, size, mem_path);
0628c182
MA
1150 }
1151 if (!new_block->host) {
91138037 1152 new_block->host = phys_mem_alloc(size);
39228250
MA
1153 if (!new_block->host) {
1154 fprintf(stderr, "Cannot set up guest memory '%s': %s\n",
1155 new_block->mr->name, strerror(errno));
1156 exit(1);
1157 }
8490fc78 1158 memory_try_enable_merging(new_block->host, size);
6977dfe6 1159 }
c902760f 1160 }
94a6b54f
PB
1161 new_block->length = size;
1162
abb26d63
PB
1163 /* Keep the list sorted from biggest to smallest block. */
1164 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1165 if (block->length < new_block->length) {
1166 break;
1167 }
1168 }
1169 if (block) {
1170 QTAILQ_INSERT_BEFORE(block, new_block, next);
1171 } else {
1172 QTAILQ_INSERT_TAIL(&ram_list.blocks, new_block, next);
1173 }
0d6d3c87 1174 ram_list.mru_block = NULL;
94a6b54f 1175
f798b07f 1176 ram_list.version++;
b2a8658e 1177 qemu_mutex_unlock_ramlist();
f798b07f 1178
7267c094 1179 ram_list.phys_dirty = g_realloc(ram_list.phys_dirty,
04b16653 1180 last_ram_offset() >> TARGET_PAGE_BITS);
5fda043f
IM
1181 memset(ram_list.phys_dirty + (new_block->offset >> TARGET_PAGE_BITS),
1182 0, size >> TARGET_PAGE_BITS);
1720aeee 1183 cpu_physical_memory_set_dirty_range(new_block->offset, size, 0xff);
94a6b54f 1184
ddb97f1d 1185 qemu_ram_setup_dump(new_block->host, size);
ad0b5321 1186 qemu_madvise(new_block->host, size, QEMU_MADV_HUGEPAGE);
ddb97f1d 1187
6f0437e8
JK
1188 if (kvm_enabled())
1189 kvm_setup_guest_memory(new_block->host, size);
1190
94a6b54f
PB
1191 return new_block->offset;
1192}
e9a1ab19 1193
c5705a77 1194ram_addr_t qemu_ram_alloc(ram_addr_t size, MemoryRegion *mr)
6977dfe6 1195{
c5705a77 1196 return qemu_ram_alloc_from_ptr(size, NULL, mr);
6977dfe6
YT
1197}
1198
1f2e98b6
AW
1199void qemu_ram_free_from_ptr(ram_addr_t addr)
1200{
1201 RAMBlock *block;
1202
b2a8658e
UD
1203 /* This assumes the iothread lock is taken here too. */
1204 qemu_mutex_lock_ramlist();
a3161038 1205 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
1f2e98b6 1206 if (addr == block->offset) {
a3161038 1207 QTAILQ_REMOVE(&ram_list.blocks, block, next);
0d6d3c87 1208 ram_list.mru_block = NULL;
f798b07f 1209 ram_list.version++;
7267c094 1210 g_free(block);
b2a8658e 1211 break;
1f2e98b6
AW
1212 }
1213 }
b2a8658e 1214 qemu_mutex_unlock_ramlist();
1f2e98b6
AW
1215}
1216
c227f099 1217void qemu_ram_free(ram_addr_t addr)
e9a1ab19 1218{
04b16653
AW
1219 RAMBlock *block;
1220
b2a8658e
UD
1221 /* This assumes the iothread lock is taken here too. */
1222 qemu_mutex_lock_ramlist();
a3161038 1223 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
04b16653 1224 if (addr == block->offset) {
a3161038 1225 QTAILQ_REMOVE(&ram_list.blocks, block, next);
0d6d3c87 1226 ram_list.mru_block = NULL;
f798b07f 1227 ram_list.version++;
cd19cfa2
HY
1228 if (block->flags & RAM_PREALLOC_MASK) {
1229 ;
dfeaf2ab
MA
1230 } else if (xen_enabled()) {
1231 xen_invalidate_map_cache_entry(block->host);
089f3f76 1232#ifndef _WIN32
3435f395
MA
1233 } else if (block->fd >= 0) {
1234 munmap(block->host, block->length);
1235 close(block->fd);
089f3f76 1236#endif
04b16653 1237 } else {
dfeaf2ab 1238 qemu_anon_ram_free(block->host, block->length);
04b16653 1239 }
7267c094 1240 g_free(block);
b2a8658e 1241 break;
04b16653
AW
1242 }
1243 }
b2a8658e 1244 qemu_mutex_unlock_ramlist();
04b16653 1245
e9a1ab19
FB
1246}
1247
cd19cfa2
HY
1248#ifndef _WIN32
1249void qemu_ram_remap(ram_addr_t addr, ram_addr_t length)
1250{
1251 RAMBlock *block;
1252 ram_addr_t offset;
1253 int flags;
1254 void *area, *vaddr;
1255
a3161038 1256 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
cd19cfa2
HY
1257 offset = addr - block->offset;
1258 if (offset < block->length) {
1259 vaddr = block->host + offset;
1260 if (block->flags & RAM_PREALLOC_MASK) {
1261 ;
dfeaf2ab
MA
1262 } else if (xen_enabled()) {
1263 abort();
cd19cfa2
HY
1264 } else {
1265 flags = MAP_FIXED;
1266 munmap(vaddr, length);
3435f395 1267 if (block->fd >= 0) {
cd19cfa2 1268#ifdef MAP_POPULATE
3435f395
MA
1269 flags |= mem_prealloc ? MAP_POPULATE | MAP_SHARED :
1270 MAP_PRIVATE;
fd28aa13 1271#else
3435f395 1272 flags |= MAP_PRIVATE;
cd19cfa2 1273#endif
3435f395
MA
1274 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1275 flags, block->fd, offset);
cd19cfa2 1276 } else {
2eb9fbaa
MA
1277 /*
1278 * Remap needs to match alloc. Accelerators that
1279 * set phys_mem_alloc never remap. If they did,
1280 * we'd need a remap hook here.
1281 */
1282 assert(phys_mem_alloc == qemu_anon_ram_alloc);
1283
cd19cfa2
HY
1284 flags |= MAP_PRIVATE | MAP_ANONYMOUS;
1285 area = mmap(vaddr, length, PROT_READ | PROT_WRITE,
1286 flags, -1, 0);
cd19cfa2
HY
1287 }
1288 if (area != vaddr) {
f15fbc4b
AP
1289 fprintf(stderr, "Could not remap addr: "
1290 RAM_ADDR_FMT "@" RAM_ADDR_FMT "\n",
cd19cfa2
HY
1291 length, addr);
1292 exit(1);
1293 }
8490fc78 1294 memory_try_enable_merging(vaddr, length);
ddb97f1d 1295 qemu_ram_setup_dump(vaddr, length);
cd19cfa2
HY
1296 }
1297 return;
1298 }
1299 }
1300}
1301#endif /* !_WIN32 */
1302
1b5ec234 1303static RAMBlock *qemu_get_ram_block(ram_addr_t addr)
dc828ca1 1304{
94a6b54f
PB
1305 RAMBlock *block;
1306
b2a8658e 1307 /* The list is protected by the iothread lock here. */
0d6d3c87
PB
1308 block = ram_list.mru_block;
1309 if (block && addr - block->offset < block->length) {
1310 goto found;
1311 }
a3161038 1312 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
f471a17e 1313 if (addr - block->offset < block->length) {
0d6d3c87 1314 goto found;
f471a17e 1315 }
94a6b54f 1316 }
f471a17e
AW
1317
1318 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1319 abort();
1320
0d6d3c87
PB
1321found:
1322 ram_list.mru_block = block;
1b5ec234
PB
1323 return block;
1324}
1325
1326/* Return a host pointer to ram allocated with qemu_ram_alloc.
1327 With the exception of the softmmu code in this file, this should
1328 only be used for local memory (e.g. video ram) that the device owns,
1329 and knows it isn't going to access beyond the end of the block.
1330
1331 It should not be used for general purpose DMA.
1332 Use cpu_physical_memory_map/cpu_physical_memory_rw instead.
1333 */
1334void *qemu_get_ram_ptr(ram_addr_t addr)
1335{
1336 RAMBlock *block = qemu_get_ram_block(addr);
1337
0d6d3c87
PB
1338 if (xen_enabled()) {
1339 /* We need to check if the requested address is in the RAM
1340 * because we don't want to map the entire memory in QEMU.
1341 * In that case just map until the end of the page.
1342 */
1343 if (block->offset == 0) {
1344 return xen_map_cache(addr, 0, 0);
1345 } else if (block->host == NULL) {
1346 block->host =
1347 xen_map_cache(block->offset, block->length, 1);
1348 }
1349 }
1350 return block->host + (addr - block->offset);
dc828ca1
PB
1351}
1352
0d6d3c87
PB
1353/* Return a host pointer to ram allocated with qemu_ram_alloc. Same as
1354 * qemu_get_ram_ptr but do not touch ram_list.mru_block.
1355 *
1356 * ??? Is this still necessary?
b2e0a138 1357 */
8b9c99d9 1358static void *qemu_safe_ram_ptr(ram_addr_t addr)
b2e0a138
MT
1359{
1360 RAMBlock *block;
1361
b2a8658e 1362 /* The list is protected by the iothread lock here. */
a3161038 1363 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
b2e0a138 1364 if (addr - block->offset < block->length) {
868bb33f 1365 if (xen_enabled()) {
432d268c
JN
1366 /* We need to check if the requested address is in the RAM
1367 * because we don't want to map the entire memory in QEMU.
712c2b41 1368 * In that case just map until the end of the page.
432d268c
JN
1369 */
1370 if (block->offset == 0) {
e41d7c69 1371 return xen_map_cache(addr, 0, 0);
432d268c 1372 } else if (block->host == NULL) {
e41d7c69
JK
1373 block->host =
1374 xen_map_cache(block->offset, block->length, 1);
432d268c
JN
1375 }
1376 }
b2e0a138
MT
1377 return block->host + (addr - block->offset);
1378 }
1379 }
1380
1381 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1382 abort();
1383
1384 return NULL;
1385}
1386
38bee5dc
SS
1387/* Return a host pointer to guest's ram. Similar to qemu_get_ram_ptr
1388 * but takes a size argument */
cb85f7ab 1389static void *qemu_ram_ptr_length(ram_addr_t addr, hwaddr *size)
38bee5dc 1390{
8ab934f9
SS
1391 if (*size == 0) {
1392 return NULL;
1393 }
868bb33f 1394 if (xen_enabled()) {
e41d7c69 1395 return xen_map_cache(addr, *size, 1);
868bb33f 1396 } else {
38bee5dc
SS
1397 RAMBlock *block;
1398
a3161038 1399 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
38bee5dc
SS
1400 if (addr - block->offset < block->length) {
1401 if (addr - block->offset + *size > block->length)
1402 *size = block->length - addr + block->offset;
1403 return block->host + (addr - block->offset);
1404 }
1405 }
1406
1407 fprintf(stderr, "Bad ram offset %" PRIx64 "\n", (uint64_t)addr);
1408 abort();
38bee5dc
SS
1409 }
1410}
1411
7443b437
PB
1412/* Some of the softmmu routines need to translate from a host pointer
1413 (typically a TLB entry) back to a ram offset. */
1b5ec234 1414MemoryRegion *qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr)
5579c7f3 1415{
94a6b54f
PB
1416 RAMBlock *block;
1417 uint8_t *host = ptr;
1418
868bb33f 1419 if (xen_enabled()) {
e41d7c69 1420 *ram_addr = xen_ram_addr_from_mapcache(ptr);
1b5ec234 1421 return qemu_get_ram_block(*ram_addr)->mr;
712c2b41
SS
1422 }
1423
23887b79
PB
1424 block = ram_list.mru_block;
1425 if (block && block->host && host - block->host < block->length) {
1426 goto found;
1427 }
1428
a3161038 1429 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
432d268c
JN
1430 /* This case append when the block is not mapped. */
1431 if (block->host == NULL) {
1432 continue;
1433 }
f471a17e 1434 if (host - block->host < block->length) {
23887b79 1435 goto found;
f471a17e 1436 }
94a6b54f 1437 }
432d268c 1438
1b5ec234 1439 return NULL;
23887b79
PB
1440
1441found:
1442 *ram_addr = block->offset + (host - block->host);
1b5ec234 1443 return block->mr;
e890261f 1444}
f471a17e 1445
a8170e5e 1446static void notdirty_mem_write(void *opaque, hwaddr ram_addr,
0e0df1e2 1447 uint64_t val, unsigned size)
9fa3e853 1448{
3a7d929e 1449 int dirty_flags;
f7c11b53 1450 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
3a7d929e 1451 if (!(dirty_flags & CODE_DIRTY_FLAG)) {
0e0df1e2 1452 tb_invalidate_phys_page_fast(ram_addr, size);
f7c11b53 1453 dirty_flags = cpu_physical_memory_get_dirty_flags(ram_addr);
3a7d929e 1454 }
0e0df1e2
AK
1455 switch (size) {
1456 case 1:
1457 stb_p(qemu_get_ram_ptr(ram_addr), val);
1458 break;
1459 case 2:
1460 stw_p(qemu_get_ram_ptr(ram_addr), val);
1461 break;
1462 case 4:
1463 stl_p(qemu_get_ram_ptr(ram_addr), val);
1464 break;
1465 default:
1466 abort();
3a7d929e 1467 }
f23db169 1468 dirty_flags |= (0xff & ~CODE_DIRTY_FLAG);
f7c11b53 1469 cpu_physical_memory_set_dirty_flags(ram_addr, dirty_flags);
f23db169
FB
1470 /* we remove the notdirty callback only if the code has been
1471 flushed */
4917cf44
AF
1472 if (dirty_flags == 0xff) {
1473 CPUArchState *env = current_cpu->env_ptr;
1474 tlb_set_dirty(env, env->mem_io_vaddr);
1475 }
9fa3e853
FB
1476}
1477
b018ddf6
PB
1478static bool notdirty_mem_accepts(void *opaque, hwaddr addr,
1479 unsigned size, bool is_write)
1480{
1481 return is_write;
1482}
1483
0e0df1e2 1484static const MemoryRegionOps notdirty_mem_ops = {
0e0df1e2 1485 .write = notdirty_mem_write,
b018ddf6 1486 .valid.accepts = notdirty_mem_accepts,
0e0df1e2 1487 .endianness = DEVICE_NATIVE_ENDIAN,
1ccde1cb
FB
1488};
1489
0f459d16 1490/* Generate a debug exception if a watchpoint has been hit. */
b4051334 1491static void check_watchpoint(int offset, int len_mask, int flags)
0f459d16 1492{
4917cf44 1493 CPUArchState *env = current_cpu->env_ptr;
06d55cc1 1494 target_ulong pc, cs_base;
0f459d16 1495 target_ulong vaddr;
a1d1bb31 1496 CPUWatchpoint *wp;
06d55cc1 1497 int cpu_flags;
0f459d16 1498
06d55cc1
AL
1499 if (env->watchpoint_hit) {
1500 /* We re-entered the check after replacing the TB. Now raise
1501 * the debug interrupt so that is will trigger after the
1502 * current instruction. */
c3affe56 1503 cpu_interrupt(ENV_GET_CPU(env), CPU_INTERRUPT_DEBUG);
06d55cc1
AL
1504 return;
1505 }
2e70f6ef 1506 vaddr = (env->mem_io_vaddr & TARGET_PAGE_MASK) + offset;
72cf2d4f 1507 QTAILQ_FOREACH(wp, &env->watchpoints, entry) {
b4051334
AL
1508 if ((vaddr == (wp->vaddr & len_mask) ||
1509 (vaddr & wp->len_mask) == wp->vaddr) && (wp->flags & flags)) {
6e140f28
AL
1510 wp->flags |= BP_WATCHPOINT_HIT;
1511 if (!env->watchpoint_hit) {
1512 env->watchpoint_hit = wp;
5a316526 1513 tb_check_watchpoint(env);
6e140f28
AL
1514 if (wp->flags & BP_STOP_BEFORE_ACCESS) {
1515 env->exception_index = EXCP_DEBUG;
488d6577 1516 cpu_loop_exit(env);
6e140f28
AL
1517 } else {
1518 cpu_get_tb_cpu_state(env, &pc, &cs_base, &cpu_flags);
1519 tb_gen_code(env, pc, cs_base, cpu_flags, 1);
488d6577 1520 cpu_resume_from_signal(env, NULL);
6e140f28 1521 }
06d55cc1 1522 }
6e140f28
AL
1523 } else {
1524 wp->flags &= ~BP_WATCHPOINT_HIT;
0f459d16
PB
1525 }
1526 }
1527}
1528
6658ffb8
PB
1529/* Watchpoint access routines. Watchpoints are inserted using TLB tricks,
1530 so these check for a hit then pass through to the normal out-of-line
1531 phys routines. */
a8170e5e 1532static uint64_t watch_mem_read(void *opaque, hwaddr addr,
1ec9b909 1533 unsigned size)
6658ffb8 1534{
1ec9b909
AK
1535 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_READ);
1536 switch (size) {
1537 case 1: return ldub_phys(addr);
1538 case 2: return lduw_phys(addr);
1539 case 4: return ldl_phys(addr);
1540 default: abort();
1541 }
6658ffb8
PB
1542}
1543
a8170e5e 1544static void watch_mem_write(void *opaque, hwaddr addr,
1ec9b909 1545 uint64_t val, unsigned size)
6658ffb8 1546{
1ec9b909
AK
1547 check_watchpoint(addr & ~TARGET_PAGE_MASK, ~(size - 1), BP_MEM_WRITE);
1548 switch (size) {
67364150
MF
1549 case 1:
1550 stb_phys(addr, val);
1551 break;
1552 case 2:
1553 stw_phys(addr, val);
1554 break;
1555 case 4:
1556 stl_phys(addr, val);
1557 break;
1ec9b909
AK
1558 default: abort();
1559 }
6658ffb8
PB
1560}
1561
1ec9b909
AK
1562static const MemoryRegionOps watch_mem_ops = {
1563 .read = watch_mem_read,
1564 .write = watch_mem_write,
1565 .endianness = DEVICE_NATIVE_ENDIAN,
6658ffb8 1566};
6658ffb8 1567
a8170e5e 1568static uint64_t subpage_read(void *opaque, hwaddr addr,
70c68e44 1569 unsigned len)
db7b5426 1570{
acc9d80b
JK
1571 subpage_t *subpage = opaque;
1572 uint8_t buf[4];
791af8c8 1573
db7b5426 1574#if defined(DEBUG_SUBPAGE)
acc9d80b
JK
1575 printf("%s: subpage %p len %d addr " TARGET_FMT_plx "\n", __func__,
1576 subpage, len, addr);
db7b5426 1577#endif
acc9d80b
JK
1578 address_space_read(subpage->as, addr + subpage->base, buf, len);
1579 switch (len) {
1580 case 1:
1581 return ldub_p(buf);
1582 case 2:
1583 return lduw_p(buf);
1584 case 4:
1585 return ldl_p(buf);
1586 default:
1587 abort();
1588 }
db7b5426
BS
1589}
1590
a8170e5e 1591static void subpage_write(void *opaque, hwaddr addr,
70c68e44 1592 uint64_t value, unsigned len)
db7b5426 1593{
acc9d80b
JK
1594 subpage_t *subpage = opaque;
1595 uint8_t buf[4];
1596
db7b5426 1597#if defined(DEBUG_SUBPAGE)
70c68e44 1598 printf("%s: subpage %p len %d addr " TARGET_FMT_plx
acc9d80b
JK
1599 " value %"PRIx64"\n",
1600 __func__, subpage, len, addr, value);
db7b5426 1601#endif
acc9d80b
JK
1602 switch (len) {
1603 case 1:
1604 stb_p(buf, value);
1605 break;
1606 case 2:
1607 stw_p(buf, value);
1608 break;
1609 case 4:
1610 stl_p(buf, value);
1611 break;
1612 default:
1613 abort();
1614 }
1615 address_space_write(subpage->as, addr + subpage->base, buf, len);
db7b5426
BS
1616}
1617
c353e4cc
PB
1618static bool subpage_accepts(void *opaque, hwaddr addr,
1619 unsigned size, bool is_write)
1620{
acc9d80b 1621 subpage_t *subpage = opaque;
c353e4cc 1622#if defined(DEBUG_SUBPAGE)
acc9d80b
JK
1623 printf("%s: subpage %p %c len %d addr " TARGET_FMT_plx "\n",
1624 __func__, subpage, is_write ? 'w' : 'r', len, addr);
c353e4cc
PB
1625#endif
1626
acc9d80b
JK
1627 return address_space_access_valid(subpage->as, addr + subpage->base,
1628 size, is_write);
c353e4cc
PB
1629}
1630
70c68e44
AK
1631static const MemoryRegionOps subpage_ops = {
1632 .read = subpage_read,
1633 .write = subpage_write,
c353e4cc 1634 .valid.accepts = subpage_accepts,
70c68e44 1635 .endianness = DEVICE_NATIVE_ENDIAN,
db7b5426
BS
1636};
1637
c227f099 1638static int subpage_register (subpage_t *mmio, uint32_t start, uint32_t end,
5312bd8b 1639 uint16_t section)
db7b5426
BS
1640{
1641 int idx, eidx;
1642
1643 if (start >= TARGET_PAGE_SIZE || end >= TARGET_PAGE_SIZE)
1644 return -1;
1645 idx = SUBPAGE_IDX(start);
1646 eidx = SUBPAGE_IDX(end);
1647#if defined(DEBUG_SUBPAGE)
0bf9e31a 1648 printf("%s: %p start %08x end %08x idx %08x eidx %08x mem %ld\n", __func__,
db7b5426
BS
1649 mmio, start, end, idx, eidx, memory);
1650#endif
db7b5426 1651 for (; idx <= eidx; idx++) {
5312bd8b 1652 mmio->sub_section[idx] = section;
db7b5426
BS
1653 }
1654
1655 return 0;
1656}
1657
acc9d80b 1658static subpage_t *subpage_init(AddressSpace *as, hwaddr base)
db7b5426 1659{
c227f099 1660 subpage_t *mmio;
db7b5426 1661
7267c094 1662 mmio = g_malloc0(sizeof(subpage_t));
1eec614b 1663
acc9d80b 1664 mmio->as = as;
1eec614b 1665 mmio->base = base;
2c9b15ca 1666 memory_region_init_io(&mmio->iomem, NULL, &subpage_ops, mmio,
70c68e44 1667 "subpage", TARGET_PAGE_SIZE);
b3b00c78 1668 mmio->iomem.subpage = true;
db7b5426 1669#if defined(DEBUG_SUBPAGE)
1eec614b
AL
1670 printf("%s: %p base " TARGET_FMT_plx " len %08x %d\n", __func__,
1671 mmio, base, TARGET_PAGE_SIZE, subpage_memory);
db7b5426 1672#endif
b41aac4f 1673 subpage_register(mmio, 0, TARGET_PAGE_SIZE-1, PHYS_SECTION_UNASSIGNED);
db7b5426
BS
1674
1675 return mmio;
1676}
1677
5312bd8b
AK
1678static uint16_t dummy_section(MemoryRegion *mr)
1679{
1680 MemoryRegionSection section = {
1681 .mr = mr,
1682 .offset_within_address_space = 0,
1683 .offset_within_region = 0,
052e87b0 1684 .size = int128_2_64(),
5312bd8b
AK
1685 };
1686
1687 return phys_section_add(&section);
1688}
1689
a8170e5e 1690MemoryRegion *iotlb_to_region(hwaddr index)
aa102231 1691{
0475d94f 1692 return address_space_memory.dispatch->sections[index & ~TARGET_PAGE_MASK].mr;
aa102231
AK
1693}
1694
e9179ce1
AK
1695static void io_mem_init(void)
1696{
2c9b15ca
PB
1697 memory_region_init_io(&io_mem_rom, NULL, &unassigned_mem_ops, NULL, "rom", UINT64_MAX);
1698 memory_region_init_io(&io_mem_unassigned, NULL, &unassigned_mem_ops, NULL,
0e0df1e2 1699 "unassigned", UINT64_MAX);
2c9b15ca 1700 memory_region_init_io(&io_mem_notdirty, NULL, &notdirty_mem_ops, NULL,
0e0df1e2 1701 "notdirty", UINT64_MAX);
2c9b15ca 1702 memory_region_init_io(&io_mem_watch, NULL, &watch_mem_ops, NULL,
1ec9b909 1703 "watch", UINT64_MAX);
e9179ce1
AK
1704}
1705
ac1970fb 1706static void mem_begin(MemoryListener *listener)
00752703
PB
1707{
1708 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
1709 AddressSpaceDispatch *d = g_new(AddressSpaceDispatch, 1);
1710
1711 d->phys_map = (PhysPageEntry) { .ptr = PHYS_MAP_NODE_NIL, .is_leaf = 0 };
1712 d->as = as;
1713 as->next_dispatch = d;
1714}
1715
1716static void mem_commit(MemoryListener *listener)
ac1970fb 1717{
89ae337a 1718 AddressSpace *as = container_of(listener, AddressSpace, dispatch_listener);
0475d94f
PB
1719 AddressSpaceDispatch *cur = as->dispatch;
1720 AddressSpaceDispatch *next = as->next_dispatch;
1721
1722 next->nodes = next_map.nodes;
1723 next->sections = next_map.sections;
ac1970fb 1724
0475d94f
PB
1725 as->dispatch = next;
1726 g_free(cur);
ac1970fb
AK
1727}
1728
50c1e149
AK
1729static void core_begin(MemoryListener *listener)
1730{
b41aac4f
LPF
1731 uint16_t n;
1732
6092666e
PB
1733 prev_map = g_new(PhysPageMap, 1);
1734 *prev_map = next_map;
1735
9affd6fc 1736 memset(&next_map, 0, sizeof(next_map));
b41aac4f
LPF
1737 n = dummy_section(&io_mem_unassigned);
1738 assert(n == PHYS_SECTION_UNASSIGNED);
1739 n = dummy_section(&io_mem_notdirty);
1740 assert(n == PHYS_SECTION_NOTDIRTY);
1741 n = dummy_section(&io_mem_rom);
1742 assert(n == PHYS_SECTION_ROM);
1743 n = dummy_section(&io_mem_watch);
1744 assert(n == PHYS_SECTION_WATCH);
50c1e149
AK
1745}
1746
9affd6fc
PB
1747/* This listener's commit run after the other AddressSpaceDispatch listeners'.
1748 * All AddressSpaceDispatch instances have switched to the next map.
1749 */
1750static void core_commit(MemoryListener *listener)
1751{
6092666e 1752 phys_sections_free(prev_map);
9affd6fc
PB
1753}
1754
1d71148e 1755static void tcg_commit(MemoryListener *listener)
50c1e149 1756{
182735ef 1757 CPUState *cpu;
117712c3
AK
1758
1759 /* since each CPU stores ram addresses in its TLB cache, we must
1760 reset the modified entries */
1761 /* XXX: slow ! */
bdc44640 1762 CPU_FOREACH(cpu) {
182735ef
AF
1763 CPUArchState *env = cpu->env_ptr;
1764
117712c3
AK
1765 tlb_flush(env, 1);
1766 }
50c1e149
AK
1767}
1768
93632747
AK
1769static void core_log_global_start(MemoryListener *listener)
1770{
1771 cpu_physical_memory_set_dirty_tracking(1);
1772}
1773
1774static void core_log_global_stop(MemoryListener *listener)
1775{
1776 cpu_physical_memory_set_dirty_tracking(0);
1777}
1778
93632747 1779static MemoryListener core_memory_listener = {
50c1e149 1780 .begin = core_begin,
9affd6fc 1781 .commit = core_commit,
93632747
AK
1782 .log_global_start = core_log_global_start,
1783 .log_global_stop = core_log_global_stop,
ac1970fb 1784 .priority = 1,
93632747
AK
1785};
1786
1d71148e
AK
1787static MemoryListener tcg_memory_listener = {
1788 .commit = tcg_commit,
1789};
1790
ac1970fb
AK
1791void address_space_init_dispatch(AddressSpace *as)
1792{
00752703 1793 as->dispatch = NULL;
89ae337a 1794 as->dispatch_listener = (MemoryListener) {
ac1970fb 1795 .begin = mem_begin,
00752703 1796 .commit = mem_commit,
ac1970fb
AK
1797 .region_add = mem_add,
1798 .region_nop = mem_add,
1799 .priority = 0,
1800 };
89ae337a 1801 memory_listener_register(&as->dispatch_listener, as);
ac1970fb
AK
1802}
1803
83f3c251
AK
1804void address_space_destroy_dispatch(AddressSpace *as)
1805{
1806 AddressSpaceDispatch *d = as->dispatch;
1807
89ae337a 1808 memory_listener_unregister(&as->dispatch_listener);
83f3c251
AK
1809 g_free(d);
1810 as->dispatch = NULL;
1811}
1812
62152b8a
AK
1813static void memory_map_init(void)
1814{
7267c094 1815 system_memory = g_malloc(sizeof(*system_memory));
2c9b15ca 1816 memory_region_init(system_memory, NULL, "system", INT64_MAX);
7dca8043 1817 address_space_init(&address_space_memory, system_memory, "memory");
309cb471 1818
7267c094 1819 system_io = g_malloc(sizeof(*system_io));
3bb28b72
JK
1820 memory_region_init_io(system_io, NULL, &unassigned_io_ops, NULL, "io",
1821 65536);
7dca8043 1822 address_space_init(&address_space_io, system_io, "I/O");
93632747 1823
f6790af6 1824 memory_listener_register(&core_memory_listener, &address_space_memory);
2641689a
LG
1825 if (tcg_enabled()) {
1826 memory_listener_register(&tcg_memory_listener, &address_space_memory);
1827 }
62152b8a
AK
1828}
1829
1830MemoryRegion *get_system_memory(void)
1831{
1832 return system_memory;
1833}
1834
309cb471
AK
1835MemoryRegion *get_system_io(void)
1836{
1837 return system_io;
1838}
1839
e2eef170
PB
1840#endif /* !defined(CONFIG_USER_ONLY) */
1841
13eb76e0
FB
1842/* physical memory access (slow version, mainly for debug) */
1843#if defined(CONFIG_USER_ONLY)
f17ec444 1844int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
a68fe89c 1845 uint8_t *buf, int len, int is_write)
13eb76e0
FB
1846{
1847 int l, flags;
1848 target_ulong page;
53a5960a 1849 void * p;
13eb76e0
FB
1850
1851 while (len > 0) {
1852 page = addr & TARGET_PAGE_MASK;
1853 l = (page + TARGET_PAGE_SIZE) - addr;
1854 if (l > len)
1855 l = len;
1856 flags = page_get_flags(page);
1857 if (!(flags & PAGE_VALID))
a68fe89c 1858 return -1;
13eb76e0
FB
1859 if (is_write) {
1860 if (!(flags & PAGE_WRITE))
a68fe89c 1861 return -1;
579a97f7 1862 /* XXX: this code should not depend on lock_user */
72fb7daa 1863 if (!(p = lock_user(VERIFY_WRITE, addr, l, 0)))
a68fe89c 1864 return -1;
72fb7daa
AJ
1865 memcpy(p, buf, l);
1866 unlock_user(p, addr, l);
13eb76e0
FB
1867 } else {
1868 if (!(flags & PAGE_READ))
a68fe89c 1869 return -1;
579a97f7 1870 /* XXX: this code should not depend on lock_user */
72fb7daa 1871 if (!(p = lock_user(VERIFY_READ, addr, l, 1)))
a68fe89c 1872 return -1;
72fb7daa 1873 memcpy(buf, p, l);
5b257578 1874 unlock_user(p, addr, 0);
13eb76e0
FB
1875 }
1876 len -= l;
1877 buf += l;
1878 addr += l;
1879 }
a68fe89c 1880 return 0;
13eb76e0 1881}
8df1cd07 1882
13eb76e0 1883#else
51d7a9eb 1884
a8170e5e
AK
1885static void invalidate_and_set_dirty(hwaddr addr,
1886 hwaddr length)
51d7a9eb
AP
1887{
1888 if (!cpu_physical_memory_is_dirty(addr)) {
1889 /* invalidate code */
1890 tb_invalidate_phys_page_range(addr, addr + length, 0);
1891 /* set dirty bit */
1892 cpu_physical_memory_set_dirty_flags(addr, (0xff & ~CODE_DIRTY_FLAG));
1893 }
e226939d 1894 xen_modified_memory(addr, length);
51d7a9eb
AP
1895}
1896
2bbfa05d
PB
1897static inline bool memory_access_is_direct(MemoryRegion *mr, bool is_write)
1898{
1899 if (memory_region_is_ram(mr)) {
1900 return !(is_write && mr->readonly);
1901 }
1902 if (memory_region_is_romd(mr)) {
1903 return !is_write;
1904 }
1905
1906 return false;
1907}
1908
23326164 1909static int memory_access_size(MemoryRegion *mr, unsigned l, hwaddr addr)
82f2563f 1910{
e1622f4b 1911 unsigned access_size_max = mr->ops->valid.max_access_size;
23326164
RH
1912
1913 /* Regions are assumed to support 1-4 byte accesses unless
1914 otherwise specified. */
23326164
RH
1915 if (access_size_max == 0) {
1916 access_size_max = 4;
1917 }
1918
1919 /* Bound the maximum access by the alignment of the address. */
1920 if (!mr->ops->impl.unaligned) {
1921 unsigned align_size_max = addr & -addr;
1922 if (align_size_max != 0 && align_size_max < access_size_max) {
1923 access_size_max = align_size_max;
1924 }
82f2563f 1925 }
23326164
RH
1926
1927 /* Don't attempt accesses larger than the maximum. */
1928 if (l > access_size_max) {
1929 l = access_size_max;
82f2563f 1930 }
098178f2
PB
1931 if (l & (l - 1)) {
1932 l = 1 << (qemu_fls(l) - 1);
1933 }
23326164
RH
1934
1935 return l;
82f2563f
PB
1936}
1937
fd8aaa76 1938bool address_space_rw(AddressSpace *as, hwaddr addr, uint8_t *buf,
ac1970fb 1939 int len, bool is_write)
13eb76e0 1940{
149f54b5 1941 hwaddr l;
13eb76e0 1942 uint8_t *ptr;
791af8c8 1943 uint64_t val;
149f54b5 1944 hwaddr addr1;
5c8a00ce 1945 MemoryRegion *mr;
fd8aaa76 1946 bool error = false;
3b46e624 1947
13eb76e0 1948 while (len > 0) {
149f54b5 1949 l = len;
5c8a00ce 1950 mr = address_space_translate(as, addr, &addr1, &l, is_write);
3b46e624 1951
13eb76e0 1952 if (is_write) {
5c8a00ce
PB
1953 if (!memory_access_is_direct(mr, is_write)) {
1954 l = memory_access_size(mr, l, addr1);
4917cf44 1955 /* XXX: could force current_cpu to NULL to avoid
6a00d601 1956 potential bugs */
23326164
RH
1957 switch (l) {
1958 case 8:
1959 /* 64 bit write access */
1960 val = ldq_p(buf);
1961 error |= io_mem_write(mr, addr1, val, 8);
1962 break;
1963 case 4:
1c213d19 1964 /* 32 bit write access */
c27004ec 1965 val = ldl_p(buf);
5c8a00ce 1966 error |= io_mem_write(mr, addr1, val, 4);
23326164
RH
1967 break;
1968 case 2:
1c213d19 1969 /* 16 bit write access */
c27004ec 1970 val = lduw_p(buf);
5c8a00ce 1971 error |= io_mem_write(mr, addr1, val, 2);
23326164
RH
1972 break;
1973 case 1:
1c213d19 1974 /* 8 bit write access */
c27004ec 1975 val = ldub_p(buf);
5c8a00ce 1976 error |= io_mem_write(mr, addr1, val, 1);
23326164
RH
1977 break;
1978 default:
1979 abort();
13eb76e0 1980 }
2bbfa05d 1981 } else {
5c8a00ce 1982 addr1 += memory_region_get_ram_addr(mr);
13eb76e0 1983 /* RAM case */
5579c7f3 1984 ptr = qemu_get_ram_ptr(addr1);
13eb76e0 1985 memcpy(ptr, buf, l);
51d7a9eb 1986 invalidate_and_set_dirty(addr1, l);
13eb76e0
FB
1987 }
1988 } else {
5c8a00ce 1989 if (!memory_access_is_direct(mr, is_write)) {
13eb76e0 1990 /* I/O case */
5c8a00ce 1991 l = memory_access_size(mr, l, addr1);
23326164
RH
1992 switch (l) {
1993 case 8:
1994 /* 64 bit read access */
1995 error |= io_mem_read(mr, addr1, &val, 8);
1996 stq_p(buf, val);
1997 break;
1998 case 4:
13eb76e0 1999 /* 32 bit read access */
5c8a00ce 2000 error |= io_mem_read(mr, addr1, &val, 4);
c27004ec 2001 stl_p(buf, val);
23326164
RH
2002 break;
2003 case 2:
13eb76e0 2004 /* 16 bit read access */
5c8a00ce 2005 error |= io_mem_read(mr, addr1, &val, 2);
c27004ec 2006 stw_p(buf, val);
23326164
RH
2007 break;
2008 case 1:
1c213d19 2009 /* 8 bit read access */
5c8a00ce 2010 error |= io_mem_read(mr, addr1, &val, 1);
c27004ec 2011 stb_p(buf, val);
23326164
RH
2012 break;
2013 default:
2014 abort();
13eb76e0
FB
2015 }
2016 } else {
2017 /* RAM case */
5c8a00ce 2018 ptr = qemu_get_ram_ptr(mr->ram_addr + addr1);
f3705d53 2019 memcpy(buf, ptr, l);
13eb76e0
FB
2020 }
2021 }
2022 len -= l;
2023 buf += l;
2024 addr += l;
2025 }
fd8aaa76
PB
2026
2027 return error;
13eb76e0 2028}
8df1cd07 2029
fd8aaa76 2030bool address_space_write(AddressSpace *as, hwaddr addr,
ac1970fb
AK
2031 const uint8_t *buf, int len)
2032{
fd8aaa76 2033 return address_space_rw(as, addr, (uint8_t *)buf, len, true);
ac1970fb
AK
2034}
2035
fd8aaa76 2036bool address_space_read(AddressSpace *as, hwaddr addr, uint8_t *buf, int len)
ac1970fb 2037{
fd8aaa76 2038 return address_space_rw(as, addr, buf, len, false);
ac1970fb
AK
2039}
2040
2041
a8170e5e 2042void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
ac1970fb
AK
2043 int len, int is_write)
2044{
fd8aaa76 2045 address_space_rw(&address_space_memory, addr, buf, len, is_write);
ac1970fb
AK
2046}
2047
d0ecd2aa 2048/* used for ROM loading : can write in RAM and ROM */
a8170e5e 2049void cpu_physical_memory_write_rom(hwaddr addr,
d0ecd2aa
FB
2050 const uint8_t *buf, int len)
2051{
149f54b5 2052 hwaddr l;
d0ecd2aa 2053 uint8_t *ptr;
149f54b5 2054 hwaddr addr1;
5c8a00ce 2055 MemoryRegion *mr;
3b46e624 2056
d0ecd2aa 2057 while (len > 0) {
149f54b5 2058 l = len;
5c8a00ce
PB
2059 mr = address_space_translate(&address_space_memory,
2060 addr, &addr1, &l, true);
3b46e624 2061
5c8a00ce
PB
2062 if (!(memory_region_is_ram(mr) ||
2063 memory_region_is_romd(mr))) {
d0ecd2aa
FB
2064 /* do nothing */
2065 } else {
5c8a00ce 2066 addr1 += memory_region_get_ram_addr(mr);
d0ecd2aa 2067 /* ROM/RAM case */
5579c7f3 2068 ptr = qemu_get_ram_ptr(addr1);
d0ecd2aa 2069 memcpy(ptr, buf, l);
51d7a9eb 2070 invalidate_and_set_dirty(addr1, l);
d0ecd2aa
FB
2071 }
2072 len -= l;
2073 buf += l;
2074 addr += l;
2075 }
2076}
2077
6d16c2f8 2078typedef struct {
d3e71559 2079 MemoryRegion *mr;
6d16c2f8 2080 void *buffer;
a8170e5e
AK
2081 hwaddr addr;
2082 hwaddr len;
6d16c2f8
AL
2083} BounceBuffer;
2084
2085static BounceBuffer bounce;
2086
ba223c29
AL
2087typedef struct MapClient {
2088 void *opaque;
2089 void (*callback)(void *opaque);
72cf2d4f 2090 QLIST_ENTRY(MapClient) link;
ba223c29
AL
2091} MapClient;
2092
72cf2d4f
BS
2093static QLIST_HEAD(map_client_list, MapClient) map_client_list
2094 = QLIST_HEAD_INITIALIZER(map_client_list);
ba223c29
AL
2095
2096void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque))
2097{
7267c094 2098 MapClient *client = g_malloc(sizeof(*client));
ba223c29
AL
2099
2100 client->opaque = opaque;
2101 client->callback = callback;
72cf2d4f 2102 QLIST_INSERT_HEAD(&map_client_list, client, link);
ba223c29
AL
2103 return client;
2104}
2105
8b9c99d9 2106static void cpu_unregister_map_client(void *_client)
ba223c29
AL
2107{
2108 MapClient *client = (MapClient *)_client;
2109
72cf2d4f 2110 QLIST_REMOVE(client, link);
7267c094 2111 g_free(client);
ba223c29
AL
2112}
2113
2114static void cpu_notify_map_clients(void)
2115{
2116 MapClient *client;
2117
72cf2d4f
BS
2118 while (!QLIST_EMPTY(&map_client_list)) {
2119 client = QLIST_FIRST(&map_client_list);
ba223c29 2120 client->callback(client->opaque);
34d5e948 2121 cpu_unregister_map_client(client);
ba223c29
AL
2122 }
2123}
2124
51644ab7
PB
2125bool address_space_access_valid(AddressSpace *as, hwaddr addr, int len, bool is_write)
2126{
5c8a00ce 2127 MemoryRegion *mr;
51644ab7
PB
2128 hwaddr l, xlat;
2129
2130 while (len > 0) {
2131 l = len;
5c8a00ce
PB
2132 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2133 if (!memory_access_is_direct(mr, is_write)) {
2134 l = memory_access_size(mr, l, addr);
2135 if (!memory_region_access_valid(mr, xlat, l, is_write)) {
51644ab7
PB
2136 return false;
2137 }
2138 }
2139
2140 len -= l;
2141 addr += l;
2142 }
2143 return true;
2144}
2145
6d16c2f8
AL
2146/* Map a physical memory region into a host virtual address.
2147 * May map a subset of the requested range, given by and returned in *plen.
2148 * May return NULL if resources needed to perform the mapping are exhausted.
2149 * Use only for reads OR writes - not for read-modify-write operations.
ba223c29
AL
2150 * Use cpu_register_map_client() to know when retrying the map operation is
2151 * likely to succeed.
6d16c2f8 2152 */
ac1970fb 2153void *address_space_map(AddressSpace *as,
a8170e5e
AK
2154 hwaddr addr,
2155 hwaddr *plen,
ac1970fb 2156 bool is_write)
6d16c2f8 2157{
a8170e5e 2158 hwaddr len = *plen;
e3127ae0
PB
2159 hwaddr done = 0;
2160 hwaddr l, xlat, base;
2161 MemoryRegion *mr, *this_mr;
2162 ram_addr_t raddr;
6d16c2f8 2163
e3127ae0
PB
2164 if (len == 0) {
2165 return NULL;
2166 }
38bee5dc 2167
e3127ae0
PB
2168 l = len;
2169 mr = address_space_translate(as, addr, &xlat, &l, is_write);
2170 if (!memory_access_is_direct(mr, is_write)) {
2171 if (bounce.buffer) {
2172 return NULL;
6d16c2f8 2173 }
e3127ae0
PB
2174 bounce.buffer = qemu_memalign(TARGET_PAGE_SIZE, TARGET_PAGE_SIZE);
2175 bounce.addr = addr;
2176 bounce.len = l;
d3e71559
PB
2177
2178 memory_region_ref(mr);
2179 bounce.mr = mr;
e3127ae0
PB
2180 if (!is_write) {
2181 address_space_read(as, addr, bounce.buffer, l);
8ab934f9 2182 }
6d16c2f8 2183
e3127ae0
PB
2184 *plen = l;
2185 return bounce.buffer;
2186 }
2187
2188 base = xlat;
2189 raddr = memory_region_get_ram_addr(mr);
2190
2191 for (;;) {
6d16c2f8
AL
2192 len -= l;
2193 addr += l;
e3127ae0
PB
2194 done += l;
2195 if (len == 0) {
2196 break;
2197 }
2198
2199 l = len;
2200 this_mr = address_space_translate(as, addr, &xlat, &l, is_write);
2201 if (this_mr != mr || xlat != base + done) {
2202 break;
2203 }
6d16c2f8 2204 }
e3127ae0 2205
d3e71559 2206 memory_region_ref(mr);
e3127ae0
PB
2207 *plen = done;
2208 return qemu_ram_ptr_length(raddr + base, plen);
6d16c2f8
AL
2209}
2210
ac1970fb 2211/* Unmaps a memory region previously mapped by address_space_map().
6d16c2f8
AL
2212 * Will also mark the memory as dirty if is_write == 1. access_len gives
2213 * the amount of memory that was actually read or written by the caller.
2214 */
a8170e5e
AK
2215void address_space_unmap(AddressSpace *as, void *buffer, hwaddr len,
2216 int is_write, hwaddr access_len)
6d16c2f8
AL
2217{
2218 if (buffer != bounce.buffer) {
d3e71559
PB
2219 MemoryRegion *mr;
2220 ram_addr_t addr1;
2221
2222 mr = qemu_ram_addr_from_host(buffer, &addr1);
2223 assert(mr != NULL);
6d16c2f8 2224 if (is_write) {
6d16c2f8
AL
2225 while (access_len) {
2226 unsigned l;
2227 l = TARGET_PAGE_SIZE;
2228 if (l > access_len)
2229 l = access_len;
51d7a9eb 2230 invalidate_and_set_dirty(addr1, l);
6d16c2f8
AL
2231 addr1 += l;
2232 access_len -= l;
2233 }
2234 }
868bb33f 2235 if (xen_enabled()) {
e41d7c69 2236 xen_invalidate_map_cache_entry(buffer);
050a0ddf 2237 }
d3e71559 2238 memory_region_unref(mr);
6d16c2f8
AL
2239 return;
2240 }
2241 if (is_write) {
ac1970fb 2242 address_space_write(as, bounce.addr, bounce.buffer, access_len);
6d16c2f8 2243 }
f8a83245 2244 qemu_vfree(bounce.buffer);
6d16c2f8 2245 bounce.buffer = NULL;
d3e71559 2246 memory_region_unref(bounce.mr);
ba223c29 2247 cpu_notify_map_clients();
6d16c2f8 2248}
d0ecd2aa 2249
a8170e5e
AK
2250void *cpu_physical_memory_map(hwaddr addr,
2251 hwaddr *plen,
ac1970fb
AK
2252 int is_write)
2253{
2254 return address_space_map(&address_space_memory, addr, plen, is_write);
2255}
2256
a8170e5e
AK
2257void cpu_physical_memory_unmap(void *buffer, hwaddr len,
2258 int is_write, hwaddr access_len)
ac1970fb
AK
2259{
2260 return address_space_unmap(&address_space_memory, buffer, len, is_write, access_len);
2261}
2262
8df1cd07 2263/* warning: addr must be aligned */
a8170e5e 2264static inline uint32_t ldl_phys_internal(hwaddr addr,
1e78bcc1 2265 enum device_endian endian)
8df1cd07 2266{
8df1cd07 2267 uint8_t *ptr;
791af8c8 2268 uint64_t val;
5c8a00ce 2269 MemoryRegion *mr;
149f54b5
PB
2270 hwaddr l = 4;
2271 hwaddr addr1;
8df1cd07 2272
5c8a00ce
PB
2273 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2274 false);
2275 if (l < 4 || !memory_access_is_direct(mr, false)) {
8df1cd07 2276 /* I/O case */
5c8a00ce 2277 io_mem_read(mr, addr1, &val, 4);
1e78bcc1
AG
2278#if defined(TARGET_WORDS_BIGENDIAN)
2279 if (endian == DEVICE_LITTLE_ENDIAN) {
2280 val = bswap32(val);
2281 }
2282#else
2283 if (endian == DEVICE_BIG_ENDIAN) {
2284 val = bswap32(val);
2285 }
2286#endif
8df1cd07
FB
2287 } else {
2288 /* RAM case */
5c8a00ce 2289 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2290 & TARGET_PAGE_MASK)
149f54b5 2291 + addr1);
1e78bcc1
AG
2292 switch (endian) {
2293 case DEVICE_LITTLE_ENDIAN:
2294 val = ldl_le_p(ptr);
2295 break;
2296 case DEVICE_BIG_ENDIAN:
2297 val = ldl_be_p(ptr);
2298 break;
2299 default:
2300 val = ldl_p(ptr);
2301 break;
2302 }
8df1cd07
FB
2303 }
2304 return val;
2305}
2306
a8170e5e 2307uint32_t ldl_phys(hwaddr addr)
1e78bcc1
AG
2308{
2309 return ldl_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2310}
2311
a8170e5e 2312uint32_t ldl_le_phys(hwaddr addr)
1e78bcc1
AG
2313{
2314 return ldl_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2315}
2316
a8170e5e 2317uint32_t ldl_be_phys(hwaddr addr)
1e78bcc1
AG
2318{
2319 return ldl_phys_internal(addr, DEVICE_BIG_ENDIAN);
2320}
2321
84b7b8e7 2322/* warning: addr must be aligned */
a8170e5e 2323static inline uint64_t ldq_phys_internal(hwaddr addr,
1e78bcc1 2324 enum device_endian endian)
84b7b8e7 2325{
84b7b8e7
FB
2326 uint8_t *ptr;
2327 uint64_t val;
5c8a00ce 2328 MemoryRegion *mr;
149f54b5
PB
2329 hwaddr l = 8;
2330 hwaddr addr1;
84b7b8e7 2331
5c8a00ce
PB
2332 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2333 false);
2334 if (l < 8 || !memory_access_is_direct(mr, false)) {
84b7b8e7 2335 /* I/O case */
5c8a00ce 2336 io_mem_read(mr, addr1, &val, 8);
968a5627
PB
2337#if defined(TARGET_WORDS_BIGENDIAN)
2338 if (endian == DEVICE_LITTLE_ENDIAN) {
2339 val = bswap64(val);
2340 }
2341#else
2342 if (endian == DEVICE_BIG_ENDIAN) {
2343 val = bswap64(val);
2344 }
84b7b8e7
FB
2345#endif
2346 } else {
2347 /* RAM case */
5c8a00ce 2348 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2349 & TARGET_PAGE_MASK)
149f54b5 2350 + addr1);
1e78bcc1
AG
2351 switch (endian) {
2352 case DEVICE_LITTLE_ENDIAN:
2353 val = ldq_le_p(ptr);
2354 break;
2355 case DEVICE_BIG_ENDIAN:
2356 val = ldq_be_p(ptr);
2357 break;
2358 default:
2359 val = ldq_p(ptr);
2360 break;
2361 }
84b7b8e7
FB
2362 }
2363 return val;
2364}
2365
a8170e5e 2366uint64_t ldq_phys(hwaddr addr)
1e78bcc1
AG
2367{
2368 return ldq_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2369}
2370
a8170e5e 2371uint64_t ldq_le_phys(hwaddr addr)
1e78bcc1
AG
2372{
2373 return ldq_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2374}
2375
a8170e5e 2376uint64_t ldq_be_phys(hwaddr addr)
1e78bcc1
AG
2377{
2378 return ldq_phys_internal(addr, DEVICE_BIG_ENDIAN);
2379}
2380
aab33094 2381/* XXX: optimize */
a8170e5e 2382uint32_t ldub_phys(hwaddr addr)
aab33094
FB
2383{
2384 uint8_t val;
2385 cpu_physical_memory_read(addr, &val, 1);
2386 return val;
2387}
2388
733f0b02 2389/* warning: addr must be aligned */
a8170e5e 2390static inline uint32_t lduw_phys_internal(hwaddr addr,
1e78bcc1 2391 enum device_endian endian)
aab33094 2392{
733f0b02
MT
2393 uint8_t *ptr;
2394 uint64_t val;
5c8a00ce 2395 MemoryRegion *mr;
149f54b5
PB
2396 hwaddr l = 2;
2397 hwaddr addr1;
733f0b02 2398
5c8a00ce
PB
2399 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2400 false);
2401 if (l < 2 || !memory_access_is_direct(mr, false)) {
733f0b02 2402 /* I/O case */
5c8a00ce 2403 io_mem_read(mr, addr1, &val, 2);
1e78bcc1
AG
2404#if defined(TARGET_WORDS_BIGENDIAN)
2405 if (endian == DEVICE_LITTLE_ENDIAN) {
2406 val = bswap16(val);
2407 }
2408#else
2409 if (endian == DEVICE_BIG_ENDIAN) {
2410 val = bswap16(val);
2411 }
2412#endif
733f0b02
MT
2413 } else {
2414 /* RAM case */
5c8a00ce 2415 ptr = qemu_get_ram_ptr((memory_region_get_ram_addr(mr)
06ef3525 2416 & TARGET_PAGE_MASK)
149f54b5 2417 + addr1);
1e78bcc1
AG
2418 switch (endian) {
2419 case DEVICE_LITTLE_ENDIAN:
2420 val = lduw_le_p(ptr);
2421 break;
2422 case DEVICE_BIG_ENDIAN:
2423 val = lduw_be_p(ptr);
2424 break;
2425 default:
2426 val = lduw_p(ptr);
2427 break;
2428 }
733f0b02
MT
2429 }
2430 return val;
aab33094
FB
2431}
2432
a8170e5e 2433uint32_t lduw_phys(hwaddr addr)
1e78bcc1
AG
2434{
2435 return lduw_phys_internal(addr, DEVICE_NATIVE_ENDIAN);
2436}
2437
a8170e5e 2438uint32_t lduw_le_phys(hwaddr addr)
1e78bcc1
AG
2439{
2440 return lduw_phys_internal(addr, DEVICE_LITTLE_ENDIAN);
2441}
2442
a8170e5e 2443uint32_t lduw_be_phys(hwaddr addr)
1e78bcc1
AG
2444{
2445 return lduw_phys_internal(addr, DEVICE_BIG_ENDIAN);
2446}
2447
8df1cd07
FB
2448/* warning: addr must be aligned. The ram page is not masked as dirty
2449 and the code inside is not invalidated. It is useful if the dirty
2450 bits are used to track modified PTEs */
a8170e5e 2451void stl_phys_notdirty(hwaddr addr, uint32_t val)
8df1cd07 2452{
8df1cd07 2453 uint8_t *ptr;
5c8a00ce 2454 MemoryRegion *mr;
149f54b5
PB
2455 hwaddr l = 4;
2456 hwaddr addr1;
8df1cd07 2457
5c8a00ce
PB
2458 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2459 true);
2460 if (l < 4 || !memory_access_is_direct(mr, true)) {
2461 io_mem_write(mr, addr1, val, 4);
8df1cd07 2462 } else {
5c8a00ce 2463 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
5579c7f3 2464 ptr = qemu_get_ram_ptr(addr1);
8df1cd07 2465 stl_p(ptr, val);
74576198
AL
2466
2467 if (unlikely(in_migration)) {
2468 if (!cpu_physical_memory_is_dirty(addr1)) {
2469 /* invalidate code */
2470 tb_invalidate_phys_page_range(addr1, addr1 + 4, 0);
2471 /* set dirty bit */
f7c11b53
YT
2472 cpu_physical_memory_set_dirty_flags(
2473 addr1, (0xff & ~CODE_DIRTY_FLAG));
74576198
AL
2474 }
2475 }
8df1cd07
FB
2476 }
2477}
2478
2479/* warning: addr must be aligned */
a8170e5e 2480static inline void stl_phys_internal(hwaddr addr, uint32_t val,
1e78bcc1 2481 enum device_endian endian)
8df1cd07 2482{
8df1cd07 2483 uint8_t *ptr;
5c8a00ce 2484 MemoryRegion *mr;
149f54b5
PB
2485 hwaddr l = 4;
2486 hwaddr addr1;
8df1cd07 2487
5c8a00ce
PB
2488 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2489 true);
2490 if (l < 4 || !memory_access_is_direct(mr, true)) {
1e78bcc1
AG
2491#if defined(TARGET_WORDS_BIGENDIAN)
2492 if (endian == DEVICE_LITTLE_ENDIAN) {
2493 val = bswap32(val);
2494 }
2495#else
2496 if (endian == DEVICE_BIG_ENDIAN) {
2497 val = bswap32(val);
2498 }
2499#endif
5c8a00ce 2500 io_mem_write(mr, addr1, val, 4);
8df1cd07 2501 } else {
8df1cd07 2502 /* RAM case */
5c8a00ce 2503 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
5579c7f3 2504 ptr = qemu_get_ram_ptr(addr1);
1e78bcc1
AG
2505 switch (endian) {
2506 case DEVICE_LITTLE_ENDIAN:
2507 stl_le_p(ptr, val);
2508 break;
2509 case DEVICE_BIG_ENDIAN:
2510 stl_be_p(ptr, val);
2511 break;
2512 default:
2513 stl_p(ptr, val);
2514 break;
2515 }
51d7a9eb 2516 invalidate_and_set_dirty(addr1, 4);
8df1cd07
FB
2517 }
2518}
2519
a8170e5e 2520void stl_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2521{
2522 stl_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2523}
2524
a8170e5e 2525void stl_le_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2526{
2527 stl_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2528}
2529
a8170e5e 2530void stl_be_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2531{
2532 stl_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2533}
2534
aab33094 2535/* XXX: optimize */
a8170e5e 2536void stb_phys(hwaddr addr, uint32_t val)
aab33094
FB
2537{
2538 uint8_t v = val;
2539 cpu_physical_memory_write(addr, &v, 1);
2540}
2541
733f0b02 2542/* warning: addr must be aligned */
a8170e5e 2543static inline void stw_phys_internal(hwaddr addr, uint32_t val,
1e78bcc1 2544 enum device_endian endian)
aab33094 2545{
733f0b02 2546 uint8_t *ptr;
5c8a00ce 2547 MemoryRegion *mr;
149f54b5
PB
2548 hwaddr l = 2;
2549 hwaddr addr1;
733f0b02 2550
5c8a00ce
PB
2551 mr = address_space_translate(&address_space_memory, addr, &addr1, &l,
2552 true);
2553 if (l < 2 || !memory_access_is_direct(mr, true)) {
1e78bcc1
AG
2554#if defined(TARGET_WORDS_BIGENDIAN)
2555 if (endian == DEVICE_LITTLE_ENDIAN) {
2556 val = bswap16(val);
2557 }
2558#else
2559 if (endian == DEVICE_BIG_ENDIAN) {
2560 val = bswap16(val);
2561 }
2562#endif
5c8a00ce 2563 io_mem_write(mr, addr1, val, 2);
733f0b02 2564 } else {
733f0b02 2565 /* RAM case */
5c8a00ce 2566 addr1 += memory_region_get_ram_addr(mr) & TARGET_PAGE_MASK;
733f0b02 2567 ptr = qemu_get_ram_ptr(addr1);
1e78bcc1
AG
2568 switch (endian) {
2569 case DEVICE_LITTLE_ENDIAN:
2570 stw_le_p(ptr, val);
2571 break;
2572 case DEVICE_BIG_ENDIAN:
2573 stw_be_p(ptr, val);
2574 break;
2575 default:
2576 stw_p(ptr, val);
2577 break;
2578 }
51d7a9eb 2579 invalidate_and_set_dirty(addr1, 2);
733f0b02 2580 }
aab33094
FB
2581}
2582
a8170e5e 2583void stw_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2584{
2585 stw_phys_internal(addr, val, DEVICE_NATIVE_ENDIAN);
2586}
2587
a8170e5e 2588void stw_le_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2589{
2590 stw_phys_internal(addr, val, DEVICE_LITTLE_ENDIAN);
2591}
2592
a8170e5e 2593void stw_be_phys(hwaddr addr, uint32_t val)
1e78bcc1
AG
2594{
2595 stw_phys_internal(addr, val, DEVICE_BIG_ENDIAN);
2596}
2597
aab33094 2598/* XXX: optimize */
a8170e5e 2599void stq_phys(hwaddr addr, uint64_t val)
aab33094
FB
2600{
2601 val = tswap64(val);
71d2b725 2602 cpu_physical_memory_write(addr, &val, 8);
aab33094
FB
2603}
2604
a8170e5e 2605void stq_le_phys(hwaddr addr, uint64_t val)
1e78bcc1
AG
2606{
2607 val = cpu_to_le64(val);
2608 cpu_physical_memory_write(addr, &val, 8);
2609}
2610
a8170e5e 2611void stq_be_phys(hwaddr addr, uint64_t val)
1e78bcc1
AG
2612{
2613 val = cpu_to_be64(val);
2614 cpu_physical_memory_write(addr, &val, 8);
2615}
2616
5e2972fd 2617/* virtual memory access for debug (includes writing to ROM) */
f17ec444 2618int cpu_memory_rw_debug(CPUState *cpu, target_ulong addr,
b448f2f3 2619 uint8_t *buf, int len, int is_write)
13eb76e0
FB
2620{
2621 int l;
a8170e5e 2622 hwaddr phys_addr;
9b3c35e0 2623 target_ulong page;
13eb76e0
FB
2624
2625 while (len > 0) {
2626 page = addr & TARGET_PAGE_MASK;
f17ec444 2627 phys_addr = cpu_get_phys_page_debug(cpu, page);
13eb76e0
FB
2628 /* if no physical page mapped, return an error */
2629 if (phys_addr == -1)
2630 return -1;
2631 l = (page + TARGET_PAGE_SIZE) - addr;
2632 if (l > len)
2633 l = len;
5e2972fd 2634 phys_addr += (addr & ~TARGET_PAGE_MASK);
5e2972fd
AL
2635 if (is_write)
2636 cpu_physical_memory_write_rom(phys_addr, buf, l);
2637 else
5e2972fd 2638 cpu_physical_memory_rw(phys_addr, buf, l, is_write);
13eb76e0
FB
2639 len -= l;
2640 buf += l;
2641 addr += l;
2642 }
2643 return 0;
2644}
a68fe89c 2645#endif
13eb76e0 2646
8e4a424b
BS
2647#if !defined(CONFIG_USER_ONLY)
2648
2649/*
2650 * A helper function for the _utterly broken_ virtio device model to find out if
2651 * it's running on a big endian machine. Don't do this at home kids!
2652 */
2653bool virtio_is_big_endian(void);
2654bool virtio_is_big_endian(void)
2655{
2656#if defined(TARGET_WORDS_BIGENDIAN)
2657 return true;
2658#else
2659 return false;
2660#endif
2661}
2662
2663#endif
2664
76f35538 2665#ifndef CONFIG_USER_ONLY
a8170e5e 2666bool cpu_physical_memory_is_io(hwaddr phys_addr)
76f35538 2667{
5c8a00ce 2668 MemoryRegion*mr;
149f54b5 2669 hwaddr l = 1;
76f35538 2670
5c8a00ce
PB
2671 mr = address_space_translate(&address_space_memory,
2672 phys_addr, &phys_addr, &l, false);
76f35538 2673
5c8a00ce
PB
2674 return !(memory_region_is_ram(mr) ||
2675 memory_region_is_romd(mr));
76f35538 2676}
bd2fa51f
MH
2677
2678void qemu_ram_foreach_block(RAMBlockIterFunc func, void *opaque)
2679{
2680 RAMBlock *block;
2681
2682 QTAILQ_FOREACH(block, &ram_list.blocks, next) {
2683 func(block->host, block->offset, block->length, opaque);
2684 }
2685}
ec3f8c99 2686#endif