]> git.proxmox.com Git - mirror_qemu.git/blame - hw/a9mpcore.c
arm: mptimer: CamelCased type names
[mirror_qemu.git] / hw / a9mpcore.c
CommitLineData
f7c70325
PB
1/*
2 * Cortex-A9MPCore internal peripheral emulation.
3 *
4 * Copyright (c) 2009 CodeSourcery.
b12080cd
PM
5 * Copyright (c) 2011 Linaro Limited.
6 * Written by Paul Brook, Peter Maydell.
f7c70325 7 *
8e31bf38 8 * This code is licensed under the GPL.
f7c70325
PB
9 */
10
b12080cd
PM
11#include "sysbus.h"
12
b12080cd
PM
13/* A9MP private memory region. */
14
15typedef struct a9mp_priv_state {
ddd76165 16 SysBusDevice busdev;
b12080cd 17 uint32_t scu_control;
78aca8a7 18 uint32_t scu_status;
b12080cd
PM
19 uint32_t old_timer_status[8];
20 uint32_t num_cpu;
b12080cd 21 MemoryRegion scu_iomem;
b12080cd
PM
22 MemoryRegion container;
23 DeviceState *mptimer;
ddd76165 24 DeviceState *gic;
a32134aa 25 uint32_t num_irq;
b12080cd
PM
26} a9mp_priv_state;
27
a8170e5e 28static uint64_t a9_scu_read(void *opaque, hwaddr offset,
b12080cd
PM
29 unsigned size)
30{
31 a9mp_priv_state *s = (a9mp_priv_state *)opaque;
32 switch (offset) {
33 case 0x00: /* Control */
34 return s->scu_control;
35 case 0x04: /* Configuration */
36 return (((1 << s->num_cpu) - 1) << 4) | (s->num_cpu - 1);
37 case 0x08: /* CPU Power Status */
78aca8a7
RH
38 return s->scu_status;
39 case 0x09: /* CPU status. */
40 return s->scu_status >> 8;
41 case 0x0a: /* CPU status. */
42 return s->scu_status >> 16;
43 case 0x0b: /* CPU status. */
44 return s->scu_status >> 24;
b12080cd
PM
45 case 0x0c: /* Invalidate All Registers In Secure State */
46 return 0;
47 case 0x40: /* Filtering Start Address Register */
48 case 0x44: /* Filtering End Address Register */
49 /* RAZ/WI, like an implementation with only one AXI master */
50 return 0;
51 case 0x50: /* SCU Access Control Register */
52 case 0x54: /* SCU Non-secure Access Control Register */
53 /* unimplemented, fall through */
54 default:
55 return 0;
56 }
57}
58
a8170e5e 59static void a9_scu_write(void *opaque, hwaddr offset,
b12080cd
PM
60 uint64_t value, unsigned size)
61{
62 a9mp_priv_state *s = (a9mp_priv_state *)opaque;
78aca8a7
RH
63 uint32_t mask;
64 uint32_t shift;
65 switch (size) {
66 case 1:
67 mask = 0xff;
68 break;
69 case 2:
70 mask = 0xffff;
71 break;
72 case 4:
73 mask = 0xffffffff;
74 break;
75 default:
76 fprintf(stderr, "Invalid size %u in write to a9 scu register %x\n",
c97338dc 77 size, (unsigned)offset);
78aca8a7
RH
78 return;
79 }
80
b12080cd
PM
81 switch (offset) {
82 case 0x00: /* Control */
83 s->scu_control = value & 1;
84 break;
85 case 0x4: /* Configuration: RO */
86 break;
78aca8a7
RH
87 case 0x08: case 0x09: case 0x0A: case 0x0B: /* Power Control */
88 shift = (offset - 0x8) * 8;
89 s->scu_status &= ~(mask << shift);
90 s->scu_status |= ((value & mask) << shift);
91 break;
b12080cd
PM
92 case 0x0c: /* Invalidate All Registers In Secure State */
93 /* no-op as we do not implement caches */
94 break;
95 case 0x40: /* Filtering Start Address Register */
96 case 0x44: /* Filtering End Address Register */
97 /* RAZ/WI, like an implementation with only one AXI master */
98 break;
b12080cd
PM
99 case 0x50: /* SCU Access Control Register */
100 case 0x54: /* SCU Non-secure Access Control Register */
101 /* unimplemented, fall through */
102 default:
103 break;
104 }
105}
106
107static const MemoryRegionOps a9_scu_ops = {
108 .read = a9_scu_read,
109 .write = a9_scu_write,
110 .endianness = DEVICE_NATIVE_ENDIAN,
111};
112
b12080cd
PM
113static void a9mp_priv_reset(DeviceState *dev)
114{
1356b98d 115 a9mp_priv_state *s = FROM_SYSBUS(a9mp_priv_state, SYS_BUS_DEVICE(dev));
b12080cd
PM
116 int i;
117 s->scu_control = 0;
118 for (i = 0; i < ARRAY_SIZE(s->old_timer_status); i++) {
119 s->old_timer_status[i] = 0;
120 }
121}
122
ddd76165
PM
123static void a9mp_priv_set_irq(void *opaque, int irq, int level)
124{
125 a9mp_priv_state *s = (a9mp_priv_state *)opaque;
126 qemu_set_irq(qdev_get_gpio_in(s->gic, irq), level);
127}
128
b12080cd
PM
129static int a9mp_priv_init(SysBusDevice *dev)
130{
ddd76165
PM
131 a9mp_priv_state *s = FROM_SYSBUS(a9mp_priv_state, dev);
132 SysBusDevice *busdev, *gicbusdev;
b12080cd
PM
133 int i;
134
ddd76165
PM
135 s->gic = qdev_create(NULL, "arm_gic");
136 qdev_prop_set_uint32(s->gic, "num-cpu", s->num_cpu);
137 qdev_prop_set_uint32(s->gic, "num-irq", s->num_irq);
138 qdev_init_nofail(s->gic);
1356b98d 139 gicbusdev = SYS_BUS_DEVICE(s->gic);
ddd76165
PM
140
141 /* Pass through outbound IRQ lines from the GIC */
142 sysbus_pass_irq(dev, gicbusdev);
143
144 /* Pass through inbound GPIO lines to the GIC */
145 qdev_init_gpio_in(&s->busdev.qdev, a9mp_priv_set_irq, s->num_irq - 32);
b12080cd
PM
146
147 s->mptimer = qdev_create(NULL, "arm_mptimer");
148 qdev_prop_set_uint32(s->mptimer, "num-cpu", s->num_cpu);
149 qdev_init_nofail(s->mptimer);
1356b98d 150 busdev = SYS_BUS_DEVICE(s->mptimer);
b12080cd
PM
151
152 /* Memory map (addresses are offsets from PERIPHBASE):
153 * 0x0000-0x00ff -- Snoop Control Unit
154 * 0x0100-0x01ff -- GIC CPU interface
155 * 0x0200-0x02ff -- Global Timer
156 * 0x0300-0x05ff -- nothing
157 * 0x0600-0x06ff -- private timers and watchdogs
158 * 0x0700-0x0fff -- nothing
159 * 0x1000-0x1fff -- GIC Distributor
160 *
161 * We should implement the global timer but don't currently do so.
162 */
163 memory_region_init(&s->container, "a9mp-priv-container", 0x2000);
164 memory_region_init_io(&s->scu_iomem, &a9_scu_ops, s, "a9mp-scu", 0x100);
165 memory_region_add_subregion(&s->container, 0, &s->scu_iomem);
166 /* GIC CPU interface */
ddd76165
PM
167 memory_region_add_subregion(&s->container, 0x100,
168 sysbus_mmio_get_region(gicbusdev, 1));
b12080cd
PM
169 /* Note that the A9 exposes only the "timer/watchdog for this core"
170 * memory region, not the "timer/watchdog for core X" ones 11MPcore has.
171 */
172 memory_region_add_subregion(&s->container, 0x600,
173 sysbus_mmio_get_region(busdev, 0));
174 memory_region_add_subregion(&s->container, 0x620,
175 sysbus_mmio_get_region(busdev, 1));
ddd76165
PM
176 memory_region_add_subregion(&s->container, 0x1000,
177 sysbus_mmio_get_region(gicbusdev, 0));
b12080cd
PM
178
179 sysbus_init_mmio(dev, &s->container);
180
ddd76165
PM
181 /* Wire up the interrupt from each watchdog and timer.
182 * For each core the timer is PPI 29 and the watchdog PPI 30.
183 */
184 for (i = 0; i < s->num_cpu; i++) {
185 int ppibase = (s->num_irq - 32) + i * 32;
186 sysbus_connect_irq(busdev, i * 2,
187 qdev_get_gpio_in(s->gic, ppibase + 29));
188 sysbus_connect_irq(busdev, i * 2 + 1,
189 qdev_get_gpio_in(s->gic, ppibase + 30));
b12080cd
PM
190 }
191 return 0;
192}
193
194static const VMStateDescription vmstate_a9mp_priv = {
195 .name = "a9mpcore_priv",
78aca8a7 196 .version_id = 2,
b12080cd
PM
197 .minimum_version_id = 1,
198 .fields = (VMStateField[]) {
199 VMSTATE_UINT32(scu_control, a9mp_priv_state),
200 VMSTATE_UINT32_ARRAY(old_timer_status, a9mp_priv_state, 8),
78aca8a7 201 VMSTATE_UINT32_V(scu_status, a9mp_priv_state, 2),
b12080cd
PM
202 VMSTATE_END_OF_LIST()
203 }
204};
f7c70325 205
39bffca2
AL
206static Property a9mp_priv_properties[] = {
207 DEFINE_PROP_UINT32("num-cpu", a9mp_priv_state, num_cpu, 1),
208 /* The Cortex-A9MP may have anything from 0 to 224 external interrupt
209 * IRQ lines (with another 32 internal). We default to 64+32, which
210 * is the number provided by the Cortex-A9MP test chip in the
211 * Realview PBX-A9 and Versatile Express A9 development boards.
212 * Other boards may differ and should set this property appropriately.
213 */
214 DEFINE_PROP_UINT32("num-irq", a9mp_priv_state, num_irq, 96),
215 DEFINE_PROP_END_OF_LIST(),
216};
217
999e12bb
AL
218static void a9mp_priv_class_init(ObjectClass *klass, void *data)
219{
39bffca2 220 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
221 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
222
223 k->init = a9mp_priv_init;
39bffca2
AL
224 dc->props = a9mp_priv_properties;
225 dc->vmsd = &vmstate_a9mp_priv;
226 dc->reset = a9mp_priv_reset;
999e12bb
AL
227}
228
8c43a6f0 229static const TypeInfo a9mp_priv_info = {
39bffca2
AL
230 .name = "a9mpcore_priv",
231 .parent = TYPE_SYS_BUS_DEVICE,
232 .instance_size = sizeof(a9mp_priv_state),
233 .class_init = a9mp_priv_class_init,
f7c70325
PB
234};
235
83f7d43a 236static void a9mp_register_types(void)
f7c70325 237{
39bffca2 238 type_register_static(&a9mp_priv_info);
f7c70325
PB
239}
240
83f7d43a 241type_init(a9mp_register_types)