]> git.proxmox.com Git - mirror_qemu.git/blame - hw/apic.c
Redundant timer rearm optimisation by Anders Melchiorsen.
[mirror_qemu.git] / hw / apic.c
CommitLineData
574bbf7b
FB
1/*
2 * APIC support
5fafdf24 3 *
574bbf7b
FB
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
87ecb68b
PB
20#include "hw.h"
21#include "pc.h"
22#include "qemu-timer.h"
574bbf7b
FB
23
24//#define DEBUG_APIC
d592d303 25//#define DEBUG_IOAPIC
574bbf7b
FB
26
27/* APIC Local Vector Table */
28#define APIC_LVT_TIMER 0
29#define APIC_LVT_THERMAL 1
30#define APIC_LVT_PERFORM 2
31#define APIC_LVT_LINT0 3
32#define APIC_LVT_LINT1 4
33#define APIC_LVT_ERROR 5
34#define APIC_LVT_NB 6
35
36/* APIC delivery modes */
37#define APIC_DM_FIXED 0
38#define APIC_DM_LOWPRI 1
39#define APIC_DM_SMI 2
40#define APIC_DM_NMI 4
41#define APIC_DM_INIT 5
42#define APIC_DM_SIPI 6
43#define APIC_DM_EXTINT 7
44
d592d303
FB
45/* APIC destination mode */
46#define APIC_DESTMODE_FLAT 0xf
47#define APIC_DESTMODE_CLUSTER 1
48
574bbf7b
FB
49#define APIC_TRIGGER_EDGE 0
50#define APIC_TRIGGER_LEVEL 1
51
52#define APIC_LVT_TIMER_PERIODIC (1<<17)
53#define APIC_LVT_MASKED (1<<16)
54#define APIC_LVT_LEVEL_TRIGGER (1<<15)
55#define APIC_LVT_REMOTE_IRR (1<<14)
56#define APIC_INPUT_POLARITY (1<<13)
57#define APIC_SEND_PENDING (1<<12)
58
d592d303
FB
59#define IOAPIC_NUM_PINS 0x18
60
574bbf7b
FB
61#define ESR_ILLEGAL_ADDRESS (1 << 7)
62
63#define APIC_SV_ENABLE (1 << 8)
64
d3e9db93
FB
65#define MAX_APICS 255
66#define MAX_APIC_WORDS 8
67
574bbf7b
FB
68typedef struct APICState {
69 CPUState *cpu_env;
70 uint32_t apicbase;
71 uint8_t id;
d592d303 72 uint8_t arb_id;
574bbf7b
FB
73 uint8_t tpr;
74 uint32_t spurious_vec;
d592d303
FB
75 uint8_t log_dest;
76 uint8_t dest_mode;
574bbf7b
FB
77 uint32_t isr[8]; /* in service register */
78 uint32_t tmr[8]; /* trigger mode register */
79 uint32_t irr[8]; /* interrupt request register */
80 uint32_t lvt[APIC_LVT_NB];
81 uint32_t esr; /* error register */
82 uint32_t icr[2];
83
84 uint32_t divide_conf;
85 int count_shift;
86 uint32_t initial_count;
87 int64_t initial_count_load_time, next_time;
88 QEMUTimer *timer;
89} APICState;
90
d592d303
FB
91struct IOAPICState {
92 uint8_t id;
93 uint8_t ioregsel;
94
95 uint32_t irr;
96 uint64_t ioredtbl[IOAPIC_NUM_PINS];
97};
98
574bbf7b 99static int apic_io_memory;
d3e9db93 100static APICState *local_apics[MAX_APICS + 1];
d592d303 101static int last_apic_id = 0;
d592d303
FB
102
103static void apic_init_ipi(APICState *s);
104static void apic_set_irq(APICState *s, int vector_num, int trigger_mode);
105static void apic_update_irq(APICState *s);
106
d3e9db93
FB
107/* Find first bit starting from msb. Return 0 if value = 0 */
108static int fls_bit(uint32_t value)
109{
110 unsigned int ret = 0;
111
112#if defined(HOST_I386)
113 __asm__ __volatile__ ("bsr %1, %0\n" : "+r" (ret) : "rm" (value));
114 return ret;
115#else
116 if (value > 0xffff)
117 value >>= 16, ret = 16;
118 if (value > 0xff)
119 value >>= 8, ret += 8;
120 if (value > 0xf)
121 value >>= 4, ret += 4;
122 if (value > 0x3)
123 value >>= 2, ret += 2;
124 return ret + (value >> 1);
125#endif
126}
127
128/* Find first bit starting from lsb. Return 0 if value = 0 */
129static int ffs_bit(uint32_t value)
130{
131 unsigned int ret = 0;
132
133#if defined(HOST_I386)
134 __asm__ __volatile__ ("bsf %1, %0\n" : "+r" (ret) : "rm" (value));
135 return ret;
136#else
137 if (!value)
138 return 0;
139 if (!(value & 0xffff))
140 value >>= 16, ret = 16;
141 if (!(value & 0xff))
142 value >>= 8, ret += 8;
143 if (!(value & 0xf))
144 value >>= 4, ret += 4;
145 if (!(value & 0x3))
146 value >>= 2, ret += 2;
147 if (!(value & 0x1))
148 ret++;
149 return ret;
150#endif
151}
152
153static inline void set_bit(uint32_t *tab, int index)
154{
155 int i, mask;
156 i = index >> 5;
157 mask = 1 << (index & 0x1f);
158 tab[i] |= mask;
159}
160
161static inline void reset_bit(uint32_t *tab, int index)
162{
163 int i, mask;
164 i = index >> 5;
165 mask = 1 << (index & 0x1f);
166 tab[i] &= ~mask;
167}
168
169#define foreach_apic(apic, deliver_bitmask, code) \
170{\
171 int __i, __j, __mask;\
172 for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
173 __mask = deliver_bitmask[__i];\
174 if (__mask) {\
175 for(__j = 0; __j < 32; __j++) {\
176 if (__mask & (1 << __j)) {\
177 apic = local_apics[__i * 32 + __j];\
178 if (apic) {\
179 code;\
180 }\
181 }\
182 }\
183 }\
184 }\
185}
186
5fafdf24 187static void apic_bus_deliver(const uint32_t *deliver_bitmask,
d3e9db93 188 uint8_t delivery_mode,
d592d303
FB
189 uint8_t vector_num, uint8_t polarity,
190 uint8_t trigger_mode)
191{
192 APICState *apic_iter;
193
194 switch (delivery_mode) {
195 case APIC_DM_LOWPRI:
8dd69b8f 196 /* XXX: search for focus processor, arbitration */
d3e9db93
FB
197 {
198 int i, d;
199 d = -1;
200 for(i = 0; i < MAX_APIC_WORDS; i++) {
201 if (deliver_bitmask[i]) {
202 d = i * 32 + ffs_bit(deliver_bitmask[i]);
203 break;
204 }
205 }
206 if (d >= 0) {
207 apic_iter = local_apics[d];
208 if (apic_iter) {
209 apic_set_irq(apic_iter, vector_num, trigger_mode);
210 }
211 }
8dd69b8f 212 }
d3e9db93 213 return;
8dd69b8f 214
d592d303 215 case APIC_DM_FIXED:
d592d303
FB
216 break;
217
218 case APIC_DM_SMI:
219 case APIC_DM_NMI:
220 break;
221
222 case APIC_DM_INIT:
223 /* normal INIT IPI sent to processors */
5fafdf24 224 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 225 apic_init_ipi(apic_iter) );
d592d303 226 return;
3b46e624 227
d592d303 228 case APIC_DM_EXTINT:
b1fc0348 229 /* handled in I/O APIC code */
d592d303
FB
230 break;
231
232 default:
233 return;
234 }
235
5fafdf24 236 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 237 apic_set_irq(apic_iter, vector_num, trigger_mode) );
d592d303 238}
574bbf7b
FB
239
240void cpu_set_apic_base(CPUState *env, uint64_t val)
241{
242 APICState *s = env->apic_state;
243#ifdef DEBUG_APIC
26a76461 244 printf("cpu_set_apic_base: %016" PRIx64 "\n", val);
574bbf7b 245#endif
5fafdf24 246 s->apicbase = (val & 0xfffff000) |
574bbf7b
FB
247 (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
248 /* if disabled, cannot be enabled again */
249 if (!(val & MSR_IA32_APICBASE_ENABLE)) {
250 s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
251 env->cpuid_features &= ~CPUID_APIC;
252 s->spurious_vec &= ~APIC_SV_ENABLE;
253 }
254}
255
256uint64_t cpu_get_apic_base(CPUState *env)
257{
258 APICState *s = env->apic_state;
259#ifdef DEBUG_APIC
26a76461 260 printf("cpu_get_apic_base: %016" PRIx64 "\n", (uint64_t)s->apicbase);
574bbf7b
FB
261#endif
262 return s->apicbase;
263}
264
9230e66e
FB
265void cpu_set_apic_tpr(CPUX86State *env, uint8_t val)
266{
267 APICState *s = env->apic_state;
268 s->tpr = (val & 0x0f) << 4;
d592d303 269 apic_update_irq(s);
9230e66e
FB
270}
271
272uint8_t cpu_get_apic_tpr(CPUX86State *env)
273{
274 APICState *s = env->apic_state;
275 return s->tpr >> 4;
276}
277
d592d303
FB
278/* return -1 if no bit is set */
279static int get_highest_priority_int(uint32_t *tab)
280{
281 int i;
282 for(i = 7; i >= 0; i--) {
283 if (tab[i] != 0) {
284 return i * 32 + fls_bit(tab[i]);
285 }
286 }
287 return -1;
288}
289
574bbf7b
FB
290static int apic_get_ppr(APICState *s)
291{
292 int tpr, isrv, ppr;
293
294 tpr = (s->tpr >> 4);
295 isrv = get_highest_priority_int(s->isr);
296 if (isrv < 0)
297 isrv = 0;
298 isrv >>= 4;
299 if (tpr >= isrv)
300 ppr = s->tpr;
301 else
302 ppr = isrv << 4;
303 return ppr;
304}
305
d592d303
FB
306static int apic_get_arb_pri(APICState *s)
307{
308 /* XXX: arbitration */
309 return 0;
310}
311
574bbf7b
FB
312/* signal the CPU if an irq is pending */
313static void apic_update_irq(APICState *s)
314{
d592d303
FB
315 int irrv, ppr;
316 if (!(s->spurious_vec & APIC_SV_ENABLE))
317 return;
574bbf7b
FB
318 irrv = get_highest_priority_int(s->irr);
319 if (irrv < 0)
320 return;
d592d303
FB
321 ppr = apic_get_ppr(s);
322 if (ppr && (irrv & 0xf0) <= (ppr & 0xf0))
574bbf7b
FB
323 return;
324 cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
325}
326
327static void apic_set_irq(APICState *s, int vector_num, int trigger_mode)
328{
329 set_bit(s->irr, vector_num);
330 if (trigger_mode)
331 set_bit(s->tmr, vector_num);
332 else
333 reset_bit(s->tmr, vector_num);
334 apic_update_irq(s);
335}
336
337static void apic_eoi(APICState *s)
338{
339 int isrv;
340 isrv = get_highest_priority_int(s->isr);
341 if (isrv < 0)
342 return;
343 reset_bit(s->isr, isrv);
d592d303
FB
344 /* XXX: send the EOI packet to the APIC bus to allow the I/O APIC to
345 set the remote IRR bit for level triggered interrupts. */
574bbf7b
FB
346 apic_update_irq(s);
347}
348
d3e9db93
FB
349static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
350 uint8_t dest, uint8_t dest_mode)
d592d303 351{
d592d303 352 APICState *apic_iter;
d3e9db93 353 int i;
d592d303
FB
354
355 if (dest_mode == 0) {
d3e9db93
FB
356 if (dest == 0xff) {
357 memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
358 } else {
359 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
360 set_bit(deliver_bitmask, dest);
361 }
d592d303
FB
362 } else {
363 /* XXX: cluster mode */
d3e9db93
FB
364 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
365 for(i = 0; i < MAX_APICS; i++) {
366 apic_iter = local_apics[i];
367 if (apic_iter) {
368 if (apic_iter->dest_mode == 0xf) {
369 if (dest & apic_iter->log_dest)
370 set_bit(deliver_bitmask, i);
371 } else if (apic_iter->dest_mode == 0x0) {
372 if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
373 (dest & apic_iter->log_dest & 0x0f)) {
374 set_bit(deliver_bitmask, i);
375 }
376 }
377 }
d592d303
FB
378 }
379 }
d592d303
FB
380}
381
382
383static void apic_init_ipi(APICState *s)
384{
385 int i;
386
d592d303
FB
387 s->tpr = 0;
388 s->spurious_vec = 0xff;
389 s->log_dest = 0;
e0fd8781 390 s->dest_mode = 0xf;
d592d303
FB
391 memset(s->isr, 0, sizeof(s->isr));
392 memset(s->tmr, 0, sizeof(s->tmr));
393 memset(s->irr, 0, sizeof(s->irr));
b4511723
FB
394 for(i = 0; i < APIC_LVT_NB; i++)
395 s->lvt[i] = 1 << 16; /* mask LVT */
d592d303
FB
396 s->esr = 0;
397 memset(s->icr, 0, sizeof(s->icr));
398 s->divide_conf = 0;
399 s->count_shift = 0;
400 s->initial_count = 0;
401 s->initial_count_load_time = 0;
402 s->next_time = 0;
403}
404
e0fd8781
FB
405/* send a SIPI message to the CPU to start it */
406static void apic_startup(APICState *s, int vector_num)
407{
408 CPUState *env = s->cpu_env;
8dd69b8f 409 if (!(env->hflags & HF_HALTED_MASK))
e0fd8781
FB
410 return;
411 env->eip = 0;
5fafdf24 412 cpu_x86_load_seg_cache(env, R_CS, vector_num << 8, vector_num << 12,
e0fd8781 413 0xffff, 0);
8dd69b8f 414 env->hflags &= ~HF_HALTED_MASK;
e0fd8781
FB
415}
416
d592d303
FB
417static void apic_deliver(APICState *s, uint8_t dest, uint8_t dest_mode,
418 uint8_t delivery_mode, uint8_t vector_num,
419 uint8_t polarity, uint8_t trigger_mode)
420{
d3e9db93 421 uint32_t deliver_bitmask[MAX_APIC_WORDS];
d592d303
FB
422 int dest_shorthand = (s->icr[0] >> 18) & 3;
423 APICState *apic_iter;
424
e0fd8781 425 switch (dest_shorthand) {
d3e9db93
FB
426 case 0:
427 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
428 break;
429 case 1:
430 memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
431 set_bit(deliver_bitmask, s->id);
432 break;
433 case 2:
434 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
435 break;
436 case 3:
437 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
438 reset_bit(deliver_bitmask, s->id);
439 break;
e0fd8781
FB
440 }
441
d592d303 442 switch (delivery_mode) {
d592d303
FB
443 case APIC_DM_INIT:
444 {
445 int trig_mode = (s->icr[0] >> 15) & 1;
446 int level = (s->icr[0] >> 14) & 1;
447 if (level == 0 && trig_mode == 1) {
5fafdf24 448 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 449 apic_iter->arb_id = apic_iter->id );
d592d303
FB
450 return;
451 }
452 }
453 break;
454
455 case APIC_DM_SIPI:
5fafdf24 456 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 457 apic_startup(apic_iter, vector_num) );
d592d303
FB
458 return;
459 }
460
d592d303
FB
461 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity,
462 trigger_mode);
463}
464
574bbf7b
FB
465int apic_get_interrupt(CPUState *env)
466{
467 APICState *s = env->apic_state;
468 int intno;
469
470 /* if the APIC is installed or enabled, we let the 8259 handle the
471 IRQs */
472 if (!s)
473 return -1;
474 if (!(s->spurious_vec & APIC_SV_ENABLE))
475 return -1;
3b46e624 476
574bbf7b
FB
477 /* XXX: spurious IRQ handling */
478 intno = get_highest_priority_int(s->irr);
479 if (intno < 0)
480 return -1;
d592d303
FB
481 if (s->tpr && intno <= s->tpr)
482 return s->spurious_vec & 0xff;
b4511723 483 reset_bit(s->irr, intno);
574bbf7b
FB
484 set_bit(s->isr, intno);
485 apic_update_irq(s);
486 return intno;
487}
488
0e21e12b
TS
489int apic_accept_pic_intr(CPUState *env)
490{
491 APICState *s = env->apic_state;
492 uint32_t lvt0;
493
494 if (!s)
495 return -1;
496
497 lvt0 = s->lvt[APIC_LVT_LINT0];
498
499 if (s->id == 0 &&
500 ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
501 ((lvt0 & APIC_LVT_MASKED) == 0 &&
502 ((lvt0 >> 8) & 0x7) == APIC_DM_EXTINT)))
503 return 1;
504
505 return 0;
506}
507
574bbf7b
FB
508static uint32_t apic_get_current_count(APICState *s)
509{
510 int64_t d;
511 uint32_t val;
5fafdf24 512 d = (qemu_get_clock(vm_clock) - s->initial_count_load_time) >>
574bbf7b
FB
513 s->count_shift;
514 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
515 /* periodic */
d592d303 516 val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
574bbf7b
FB
517 } else {
518 if (d >= s->initial_count)
519 val = 0;
520 else
521 val = s->initial_count - d;
522 }
523 return val;
524}
525
526static void apic_timer_update(APICState *s, int64_t current_time)
527{
528 int64_t next_time, d;
3b46e624 529
574bbf7b 530 if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
5fafdf24 531 d = (current_time - s->initial_count_load_time) >>
574bbf7b
FB
532 s->count_shift;
533 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
d592d303 534 d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1);
574bbf7b
FB
535 } else {
536 if (d >= s->initial_count)
537 goto no_timer;
d592d303 538 d = (uint64_t)s->initial_count + 1;
574bbf7b
FB
539 }
540 next_time = s->initial_count_load_time + (d << s->count_shift);
541 qemu_mod_timer(s->timer, next_time);
542 s->next_time = next_time;
543 } else {
544 no_timer:
545 qemu_del_timer(s->timer);
546 }
547}
548
549static void apic_timer(void *opaque)
550{
551 APICState *s = opaque;
552
553 if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
554 apic_set_irq(s, s->lvt[APIC_LVT_TIMER] & 0xff, APIC_TRIGGER_EDGE);
555 }
556 apic_timer_update(s, s->next_time);
557}
558
559static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr)
560{
561 return 0;
562}
563
564static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr)
565{
566 return 0;
567}
568
569static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
570{
571}
572
573static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
574{
575}
576
577static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr)
578{
579 CPUState *env;
580 APICState *s;
581 uint32_t val;
582 int index;
583
584 env = cpu_single_env;
585 if (!env)
586 return 0;
587 s = env->apic_state;
588
589 index = (addr >> 4) & 0xff;
590 switch(index) {
591 case 0x02: /* id */
592 val = s->id << 24;
593 break;
594 case 0x03: /* version */
595 val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */
596 break;
597 case 0x08:
598 val = s->tpr;
599 break;
d592d303
FB
600 case 0x09:
601 val = apic_get_arb_pri(s);
602 break;
574bbf7b
FB
603 case 0x0a:
604 /* ppr */
605 val = apic_get_ppr(s);
606 break;
d592d303
FB
607 case 0x0d:
608 val = s->log_dest << 24;
609 break;
610 case 0x0e:
611 val = s->dest_mode << 28;
612 break;
574bbf7b
FB
613 case 0x0f:
614 val = s->spurious_vec;
615 break;
616 case 0x10 ... 0x17:
617 val = s->isr[index & 7];
618 break;
619 case 0x18 ... 0x1f:
620 val = s->tmr[index & 7];
621 break;
622 case 0x20 ... 0x27:
623 val = s->irr[index & 7];
624 break;
625 case 0x28:
626 val = s->esr;
627 break;
574bbf7b
FB
628 case 0x30:
629 case 0x31:
630 val = s->icr[index & 1];
631 break;
e0fd8781
FB
632 case 0x32 ... 0x37:
633 val = s->lvt[index - 0x32];
634 break;
574bbf7b
FB
635 case 0x38:
636 val = s->initial_count;
637 break;
638 case 0x39:
639 val = apic_get_current_count(s);
640 break;
641 case 0x3e:
642 val = s->divide_conf;
643 break;
644 default:
645 s->esr |= ESR_ILLEGAL_ADDRESS;
646 val = 0;
647 break;
648 }
649#ifdef DEBUG_APIC
650 printf("APIC read: %08x = %08x\n", (uint32_t)addr, val);
651#endif
652 return val;
653}
654
655static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
656{
657 CPUState *env;
658 APICState *s;
659 int index;
660
661 env = cpu_single_env;
662 if (!env)
663 return;
664 s = env->apic_state;
665
666#ifdef DEBUG_APIC
667 printf("APIC write: %08x = %08x\n", (uint32_t)addr, val);
668#endif
669
670 index = (addr >> 4) & 0xff;
671 switch(index) {
672 case 0x02:
673 s->id = (val >> 24);
674 break;
e0fd8781
FB
675 case 0x03:
676 break;
574bbf7b
FB
677 case 0x08:
678 s->tpr = val;
d592d303 679 apic_update_irq(s);
574bbf7b 680 break;
e0fd8781
FB
681 case 0x09:
682 case 0x0a:
683 break;
574bbf7b
FB
684 case 0x0b: /* EOI */
685 apic_eoi(s);
686 break;
d592d303
FB
687 case 0x0d:
688 s->log_dest = val >> 24;
689 break;
690 case 0x0e:
691 s->dest_mode = val >> 28;
692 break;
574bbf7b
FB
693 case 0x0f:
694 s->spurious_vec = val & 0x1ff;
d592d303 695 apic_update_irq(s);
574bbf7b 696 break;
e0fd8781
FB
697 case 0x10 ... 0x17:
698 case 0x18 ... 0x1f:
699 case 0x20 ... 0x27:
700 case 0x28:
701 break;
574bbf7b 702 case 0x30:
d592d303
FB
703 s->icr[0] = val;
704 apic_deliver(s, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
705 (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
706 (s->icr[0] >> 14) & 1, (s->icr[0] >> 15) & 1);
707 break;
574bbf7b 708 case 0x31:
d592d303 709 s->icr[1] = val;
574bbf7b
FB
710 break;
711 case 0x32 ... 0x37:
712 {
713 int n = index - 0x32;
714 s->lvt[n] = val;
715 if (n == APIC_LVT_TIMER)
716 apic_timer_update(s, qemu_get_clock(vm_clock));
717 }
718 break;
719 case 0x38:
720 s->initial_count = val;
721 s->initial_count_load_time = qemu_get_clock(vm_clock);
722 apic_timer_update(s, s->initial_count_load_time);
723 break;
e0fd8781
FB
724 case 0x39:
725 break;
574bbf7b
FB
726 case 0x3e:
727 {
728 int v;
729 s->divide_conf = val & 0xb;
730 v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
731 s->count_shift = (v + 1) & 7;
732 }
733 break;
734 default:
735 s->esr |= ESR_ILLEGAL_ADDRESS;
736 break;
737 }
738}
739
d592d303
FB
740static void apic_save(QEMUFile *f, void *opaque)
741{
742 APICState *s = opaque;
743 int i;
744
745 qemu_put_be32s(f, &s->apicbase);
746 qemu_put_8s(f, &s->id);
747 qemu_put_8s(f, &s->arb_id);
748 qemu_put_8s(f, &s->tpr);
749 qemu_put_be32s(f, &s->spurious_vec);
750 qemu_put_8s(f, &s->log_dest);
751 qemu_put_8s(f, &s->dest_mode);
752 for (i = 0; i < 8; i++) {
753 qemu_put_be32s(f, &s->isr[i]);
754 qemu_put_be32s(f, &s->tmr[i]);
755 qemu_put_be32s(f, &s->irr[i]);
756 }
757 for (i = 0; i < APIC_LVT_NB; i++) {
758 qemu_put_be32s(f, &s->lvt[i]);
759 }
760 qemu_put_be32s(f, &s->esr);
761 qemu_put_be32s(f, &s->icr[0]);
762 qemu_put_be32s(f, &s->icr[1]);
763 qemu_put_be32s(f, &s->divide_conf);
764 qemu_put_be32s(f, &s->count_shift);
765 qemu_put_be32s(f, &s->initial_count);
766 qemu_put_be64s(f, &s->initial_count_load_time);
767 qemu_put_be64s(f, &s->next_time);
e6cf6a8c
FB
768
769 qemu_put_timer(f, s->timer);
d592d303
FB
770}
771
772static int apic_load(QEMUFile *f, void *opaque, int version_id)
773{
774 APICState *s = opaque;
775 int i;
776
e6cf6a8c 777 if (version_id > 2)
d592d303
FB
778 return -EINVAL;
779
780 /* XXX: what if the base changes? (registered memory regions) */
781 qemu_get_be32s(f, &s->apicbase);
782 qemu_get_8s(f, &s->id);
783 qemu_get_8s(f, &s->arb_id);
784 qemu_get_8s(f, &s->tpr);
785 qemu_get_be32s(f, &s->spurious_vec);
786 qemu_get_8s(f, &s->log_dest);
787 qemu_get_8s(f, &s->dest_mode);
788 for (i = 0; i < 8; i++) {
789 qemu_get_be32s(f, &s->isr[i]);
790 qemu_get_be32s(f, &s->tmr[i]);
791 qemu_get_be32s(f, &s->irr[i]);
792 }
793 for (i = 0; i < APIC_LVT_NB; i++) {
794 qemu_get_be32s(f, &s->lvt[i]);
795 }
796 qemu_get_be32s(f, &s->esr);
797 qemu_get_be32s(f, &s->icr[0]);
798 qemu_get_be32s(f, &s->icr[1]);
799 qemu_get_be32s(f, &s->divide_conf);
800 qemu_get_be32s(f, &s->count_shift);
801 qemu_get_be32s(f, &s->initial_count);
802 qemu_get_be64s(f, &s->initial_count_load_time);
803 qemu_get_be64s(f, &s->next_time);
e6cf6a8c
FB
804
805 if (version_id >= 2)
806 qemu_get_timer(f, s->timer);
d592d303
FB
807 return 0;
808}
574bbf7b 809
d592d303
FB
810static void apic_reset(void *opaque)
811{
812 APICState *s = opaque;
813 apic_init_ipi(s);
0e21e12b
TS
814
815 /*
816 * LINT0 delivery mode is set to ExtInt at initialization time
817 * typically by BIOS, so PIC interrupt can be delivered to the
818 * processor when local APIC is enabled.
819 */
820 s->lvt[APIC_LVT_LINT0] = 0x700;
d592d303 821}
574bbf7b
FB
822
823static CPUReadMemoryFunc *apic_mem_read[3] = {
824 apic_mem_readb,
825 apic_mem_readw,
826 apic_mem_readl,
827};
828
829static CPUWriteMemoryFunc *apic_mem_write[3] = {
830 apic_mem_writeb,
831 apic_mem_writew,
832 apic_mem_writel,
833};
834
835int apic_init(CPUState *env)
836{
837 APICState *s;
574bbf7b 838
d3e9db93
FB
839 if (last_apic_id >= MAX_APICS)
840 return -1;
d592d303 841 s = qemu_mallocz(sizeof(APICState));
574bbf7b
FB
842 if (!s)
843 return -1;
574bbf7b 844 env->apic_state = s;
d592d303
FB
845 apic_init_ipi(s);
846 s->id = last_apic_id++;
eae7629b 847 env->cpuid_apic_id = s->id;
574bbf7b 848 s->cpu_env = env;
5fafdf24 849 s->apicbase = 0xfee00000 |
d592d303 850 (s->id ? 0 : MSR_IA32_APICBASE_BSP) | MSR_IA32_APICBASE_ENABLE;
574bbf7b 851
0e21e12b
TS
852 /*
853 * LINT0 delivery mode is set to ExtInt at initialization time
854 * typically by BIOS, so PIC interrupt can be delivered to the
855 * processor when local APIC is enabled.
856 */
857 s->lvt[APIC_LVT_LINT0] = 0x700;
858
d592d303 859 /* XXX: mapping more APICs at the same memory location */
574bbf7b
FB
860 if (apic_io_memory == 0) {
861 /* NOTE: the APIC is directly connected to the CPU - it is not
862 on the global memory bus. */
5fafdf24 863 apic_io_memory = cpu_register_io_memory(0, apic_mem_read,
574bbf7b 864 apic_mem_write, NULL);
d592d303
FB
865 cpu_register_physical_memory(s->apicbase & ~0xfff, 0x1000,
866 apic_io_memory);
574bbf7b
FB
867 }
868 s->timer = qemu_new_timer(vm_clock, apic_timer, s);
d592d303 869
be0164f2 870 register_savevm("apic", s->id, 2, apic_save, apic_load, s);
d592d303 871 qemu_register_reset(apic_reset, s);
3b46e624 872
d3e9db93 873 local_apics[s->id] = s;
d592d303
FB
874 return 0;
875}
876
877static void ioapic_service(IOAPICState *s)
878{
b1fc0348
FB
879 uint8_t i;
880 uint8_t trig_mode;
d592d303 881 uint8_t vector;
b1fc0348 882 uint8_t delivery_mode;
d592d303
FB
883 uint32_t mask;
884 uint64_t entry;
885 uint8_t dest;
886 uint8_t dest_mode;
b1fc0348 887 uint8_t polarity;
d3e9db93 888 uint32_t deliver_bitmask[MAX_APIC_WORDS];
d592d303 889
b1fc0348
FB
890 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
891 mask = 1 << i;
d592d303 892 if (s->irr & mask) {
b1fc0348 893 entry = s->ioredtbl[i];
d592d303 894 if (!(entry & APIC_LVT_MASKED)) {
b1fc0348 895 trig_mode = ((entry >> 15) & 1);
d592d303
FB
896 dest = entry >> 56;
897 dest_mode = (entry >> 11) & 1;
b1fc0348
FB
898 delivery_mode = (entry >> 8) & 7;
899 polarity = (entry >> 13) & 1;
900 if (trig_mode == APIC_TRIGGER_EDGE)
901 s->irr &= ~mask;
902 if (delivery_mode == APIC_DM_EXTINT)
903 vector = pic_read_irq(isa_pic);
904 else
905 vector = entry & 0xff;
3b46e624 906
d3e9db93 907 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
5fafdf24 908 apic_bus_deliver(deliver_bitmask, delivery_mode,
d3e9db93 909 vector, polarity, trig_mode);
d592d303
FB
910 }
911 }
912 }
913}
914
915void ioapic_set_irq(void *opaque, int vector, int level)
916{
917 IOAPICState *s = opaque;
918
919 if (vector >= 0 && vector < IOAPIC_NUM_PINS) {
920 uint32_t mask = 1 << vector;
921 uint64_t entry = s->ioredtbl[vector];
922
923 if ((entry >> 15) & 1) {
924 /* level triggered */
925 if (level) {
926 s->irr |= mask;
927 ioapic_service(s);
928 } else {
929 s->irr &= ~mask;
930 }
931 } else {
932 /* edge triggered */
933 if (level) {
934 s->irr |= mask;
935 ioapic_service(s);
936 }
937 }
938 }
939}
940
941static uint32_t ioapic_mem_readl(void *opaque, target_phys_addr_t addr)
942{
943 IOAPICState *s = opaque;
944 int index;
945 uint32_t val = 0;
946
947 addr &= 0xff;
948 if (addr == 0x00) {
949 val = s->ioregsel;
950 } else if (addr == 0x10) {
951 switch (s->ioregsel) {
952 case 0x00:
953 val = s->id << 24;
954 break;
955 case 0x01:
956 val = 0x11 | ((IOAPIC_NUM_PINS - 1) << 16); /* version 0x11 */
957 break;
958 case 0x02:
959 val = 0;
960 break;
961 default:
962 index = (s->ioregsel - 0x10) >> 1;
963 if (index >= 0 && index < IOAPIC_NUM_PINS) {
964 if (s->ioregsel & 1)
965 val = s->ioredtbl[index] >> 32;
966 else
967 val = s->ioredtbl[index] & 0xffffffff;
968 }
969 }
970#ifdef DEBUG_IOAPIC
971 printf("I/O APIC read: %08x = %08x\n", s->ioregsel, val);
972#endif
973 }
974 return val;
975}
976
977static void ioapic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
978{
979 IOAPICState *s = opaque;
980 int index;
981
982 addr &= 0xff;
983 if (addr == 0x00) {
984 s->ioregsel = val;
985 return;
986 } else if (addr == 0x10) {
987#ifdef DEBUG_IOAPIC
988 printf("I/O APIC write: %08x = %08x\n", s->ioregsel, val);
989#endif
990 switch (s->ioregsel) {
991 case 0x00:
992 s->id = (val >> 24) & 0xff;
993 return;
994 case 0x01:
995 case 0x02:
996 return;
997 default:
998 index = (s->ioregsel - 0x10) >> 1;
999 if (index >= 0 && index < IOAPIC_NUM_PINS) {
1000 if (s->ioregsel & 1) {
1001 s->ioredtbl[index] &= 0xffffffff;
1002 s->ioredtbl[index] |= (uint64_t)val << 32;
1003 } else {
1004 s->ioredtbl[index] &= ~0xffffffffULL;
1005 s->ioredtbl[index] |= val;
1006 }
1007 ioapic_service(s);
1008 }
1009 }
1010 }
1011}
1012
1013static void ioapic_save(QEMUFile *f, void *opaque)
1014{
1015 IOAPICState *s = opaque;
1016 int i;
1017
1018 qemu_put_8s(f, &s->id);
1019 qemu_put_8s(f, &s->ioregsel);
1020 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1021 qemu_put_be64s(f, &s->ioredtbl[i]);
1022 }
1023}
1024
1025static int ioapic_load(QEMUFile *f, void *opaque, int version_id)
1026{
1027 IOAPICState *s = opaque;
1028 int i;
1029
1030 if (version_id != 1)
1031 return -EINVAL;
1032
1033 qemu_get_8s(f, &s->id);
1034 qemu_get_8s(f, &s->ioregsel);
1035 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1036 qemu_get_be64s(f, &s->ioredtbl[i]);
1037 }
574bbf7b
FB
1038 return 0;
1039}
d592d303
FB
1040
1041static void ioapic_reset(void *opaque)
1042{
1043 IOAPICState *s = opaque;
1044 int i;
1045
1046 memset(s, 0, sizeof(*s));
1047 for(i = 0; i < IOAPIC_NUM_PINS; i++)
1048 s->ioredtbl[i] = 1 << 16; /* mask LVT */
1049}
1050
1051static CPUReadMemoryFunc *ioapic_mem_read[3] = {
1052 ioapic_mem_readl,
1053 ioapic_mem_readl,
1054 ioapic_mem_readl,
1055};
1056
1057static CPUWriteMemoryFunc *ioapic_mem_write[3] = {
1058 ioapic_mem_writel,
1059 ioapic_mem_writel,
1060 ioapic_mem_writel,
1061};
1062
1063IOAPICState *ioapic_init(void)
1064{
1065 IOAPICState *s;
1066 int io_memory;
1067
b1fc0348 1068 s = qemu_mallocz(sizeof(IOAPICState));
d592d303
FB
1069 if (!s)
1070 return NULL;
d592d303
FB
1071 ioapic_reset(s);
1072 s->id = last_apic_id++;
1073
5fafdf24 1074 io_memory = cpu_register_io_memory(0, ioapic_mem_read,
d592d303
FB
1075 ioapic_mem_write, s);
1076 cpu_register_physical_memory(0xfec00000, 0x1000, io_memory);
1077
1078 register_savevm("ioapic", 0, 1, ioapic_save, ioapic_load, s);
1079 qemu_register_reset(ioapic_reset, s);
3b46e624 1080
d592d303
FB
1081 return s;
1082}