]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/aspeed_soc.c
Merge tag 'for_upstream' of https://git.kernel.org/pub/scm/virt/kvm/mst/qemu into...
[mirror_qemu.git] / hw / arm / aspeed_soc.c
CommitLineData
43e3346e 1/*
ff90606f 2 * ASPEED SoC family
43e3346e
AJ
3 *
4 * Andrew Jeffery <andrew@aj.id.au>
5 * Jeremy Kerr <jk@ozlabs.org>
6 *
7 * Copyright 2016 IBM Corp.
8 *
9 * This code is licensed under the GPL version 2 or later. See
10 * the COPYING file in the top-level directory.
11 */
12
13#include "qemu/osdep.h"
346160cb 14#include "qemu/units.h"
da34e65c 15#include "qapi/error.h"
c7c3c9f8 16#include "hw/misc/unimp.h"
00442402 17#include "hw/arm/aspeed_soc.h"
43e3346e 18#include "hw/char/serial.h"
0b8fa32f 19#include "qemu/module.h"
ece09bee 20#include "qemu/error-report.h"
16020011 21#include "hw/i2c/aspeed_i2c.h"
ea337c65 22#include "net/net.h"
46517dd4 23#include "sysemu/sysemu.h"
43e3346e 24
ff90606f 25#define ASPEED_SOC_IOMEM_SIZE 0x00200000
d783d1fe
CLG
26
27static const hwaddr aspeed_soc_ast2400_memmap[] = {
347df6f8
EH
28 [ASPEED_DEV_IOMEM] = 0x1E600000,
29 [ASPEED_DEV_FMC] = 0x1E620000,
30 [ASPEED_DEV_SPI1] = 0x1E630000,
31 [ASPEED_DEV_EHCI1] = 0x1E6A1000,
32 [ASPEED_DEV_VIC] = 0x1E6C0000,
33 [ASPEED_DEV_SDMC] = 0x1E6E0000,
34 [ASPEED_DEV_SCU] = 0x1E6E2000,
a3888d75 35 [ASPEED_DEV_HACE] = 0x1E6E3000,
347df6f8
EH
36 [ASPEED_DEV_XDMA] = 0x1E6E7000,
37 [ASPEED_DEV_VIDEO] = 0x1E700000,
38 [ASPEED_DEV_ADC] = 0x1E6E9000,
39 [ASPEED_DEV_SRAM] = 0x1E720000,
40 [ASPEED_DEV_SDHCI] = 0x1E740000,
41 [ASPEED_DEV_GPIO] = 0x1E780000,
42 [ASPEED_DEV_RTC] = 0x1E781000,
43 [ASPEED_DEV_TIMER1] = 0x1E782000,
44 [ASPEED_DEV_WDT] = 0x1E785000,
45 [ASPEED_DEV_PWM] = 0x1E786000,
46 [ASPEED_DEV_LPC] = 0x1E789000,
47 [ASPEED_DEV_IBT] = 0x1E789140,
48 [ASPEED_DEV_I2C] = 0x1E78A000,
55c57023 49 [ASPEED_DEV_PECI] = 0x1E78B000,
347df6f8
EH
50 [ASPEED_DEV_ETH1] = 0x1E660000,
51 [ASPEED_DEV_ETH2] = 0x1E680000,
52 [ASPEED_DEV_UART1] = 0x1E783000,
ab5e8605
PD
53 [ASPEED_DEV_UART2] = 0x1E78D000,
54 [ASPEED_DEV_UART3] = 0x1E78E000,
55 [ASPEED_DEV_UART4] = 0x1E78F000,
347df6f8
EH
56 [ASPEED_DEV_UART5] = 0x1E784000,
57 [ASPEED_DEV_VUART] = 0x1E787000,
58 [ASPEED_DEV_SDRAM] = 0x40000000,
d783d1fe
CLG
59};
60
61static const hwaddr aspeed_soc_ast2500_memmap[] = {
347df6f8
EH
62 [ASPEED_DEV_IOMEM] = 0x1E600000,
63 [ASPEED_DEV_FMC] = 0x1E620000,
64 [ASPEED_DEV_SPI1] = 0x1E630000,
65 [ASPEED_DEV_SPI2] = 0x1E631000,
66 [ASPEED_DEV_EHCI1] = 0x1E6A1000,
67 [ASPEED_DEV_EHCI2] = 0x1E6A3000,
68 [ASPEED_DEV_VIC] = 0x1E6C0000,
69 [ASPEED_DEV_SDMC] = 0x1E6E0000,
70 [ASPEED_DEV_SCU] = 0x1E6E2000,
a3888d75 71 [ASPEED_DEV_HACE] = 0x1E6E3000,
347df6f8
EH
72 [ASPEED_DEV_XDMA] = 0x1E6E7000,
73 [ASPEED_DEV_ADC] = 0x1E6E9000,
74 [ASPEED_DEV_VIDEO] = 0x1E700000,
75 [ASPEED_DEV_SRAM] = 0x1E720000,
76 [ASPEED_DEV_SDHCI] = 0x1E740000,
77 [ASPEED_DEV_GPIO] = 0x1E780000,
78 [ASPEED_DEV_RTC] = 0x1E781000,
79 [ASPEED_DEV_TIMER1] = 0x1E782000,
80 [ASPEED_DEV_WDT] = 0x1E785000,
81 [ASPEED_DEV_PWM] = 0x1E786000,
82 [ASPEED_DEV_LPC] = 0x1E789000,
83 [ASPEED_DEV_IBT] = 0x1E789140,
84 [ASPEED_DEV_I2C] = 0x1E78A000,
55c57023 85 [ASPEED_DEV_PECI] = 0x1E78B000,
347df6f8
EH
86 [ASPEED_DEV_ETH1] = 0x1E660000,
87 [ASPEED_DEV_ETH2] = 0x1E680000,
88 [ASPEED_DEV_UART1] = 0x1E783000,
ab5e8605
PD
89 [ASPEED_DEV_UART2] = 0x1E78D000,
90 [ASPEED_DEV_UART3] = 0x1E78E000,
91 [ASPEED_DEV_UART4] = 0x1E78F000,
347df6f8
EH
92 [ASPEED_DEV_UART5] = 0x1E784000,
93 [ASPEED_DEV_VUART] = 0x1E787000,
94 [ASPEED_DEV_SDRAM] = 0x80000000,
d783d1fe 95};
ff90606f 96
b456b113 97static const int aspeed_soc_ast2400_irqmap[] = {
347df6f8
EH
98 [ASPEED_DEV_UART1] = 9,
99 [ASPEED_DEV_UART2] = 32,
100 [ASPEED_DEV_UART3] = 33,
101 [ASPEED_DEV_UART4] = 34,
102 [ASPEED_DEV_UART5] = 10,
103 [ASPEED_DEV_VUART] = 8,
104 [ASPEED_DEV_FMC] = 19,
105 [ASPEED_DEV_EHCI1] = 5,
106 [ASPEED_DEV_EHCI2] = 13,
107 [ASPEED_DEV_SDMC] = 0,
108 [ASPEED_DEV_SCU] = 21,
109 [ASPEED_DEV_ADC] = 31,
110 [ASPEED_DEV_GPIO] = 20,
111 [ASPEED_DEV_RTC] = 22,
112 [ASPEED_DEV_TIMER1] = 16,
113 [ASPEED_DEV_TIMER2] = 17,
114 [ASPEED_DEV_TIMER3] = 18,
115 [ASPEED_DEV_TIMER4] = 35,
116 [ASPEED_DEV_TIMER5] = 36,
117 [ASPEED_DEV_TIMER6] = 37,
118 [ASPEED_DEV_TIMER7] = 38,
119 [ASPEED_DEV_TIMER8] = 39,
120 [ASPEED_DEV_WDT] = 27,
121 [ASPEED_DEV_PWM] = 28,
122 [ASPEED_DEV_LPC] = 8,
347df6f8 123 [ASPEED_DEV_I2C] = 12,
55c57023 124 [ASPEED_DEV_PECI] = 15,
347df6f8
EH
125 [ASPEED_DEV_ETH1] = 2,
126 [ASPEED_DEV_ETH2] = 3,
127 [ASPEED_DEV_XDMA] = 6,
128 [ASPEED_DEV_SDHCI] = 26,
a3888d75 129 [ASPEED_DEV_HACE] = 4,
b456b113 130};
43e3346e 131
b456b113
CLG
132#define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap
133
699db715 134static qemu_irq aspeed_soc_ast2400_get_irq(AspeedSoCState *s, int dev)
b456b113
CLG
135{
136 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
137
699db715 138 return qdev_get_gpio_in(DEVICE(&s->vic), sc->irqmap[dev]);
b456b113
CLG
139}
140
ff90606f 141static void aspeed_soc_init(Object *obj)
43e3346e 142{
ff90606f 143 AspeedSoCState *s = ASPEED_SOC(obj);
b033271f 144 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
dbcabeeb 145 int i;
811a5b1d
CLG
146 char socname[8];
147 char typename[64];
148
54ecafb7 149 if (sscanf(sc->name, "%7s", socname) != 1) {
811a5b1d
CLG
150 g_assert_not_reached();
151 }
43e3346e 152
54ecafb7 153 for (i = 0; i < sc->num_cpus; i++) {
9fc7fc4d 154 object_initialize_child(obj, "cpu[*]", &s->cpu[i], sc->cpu_type);
ece09bee 155 }
43e3346e 156
9a937f6c 157 snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
db873cc5 158 object_initialize_child(obj, "scu", &s->scu, typename);
334973bb 159 qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
54ecafb7 160 sc->silicon_rev);
334973bb 161 object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
d2623129 162 "hw-strap1");
334973bb 163 object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
d2623129 164 "hw-strap2");
b6e70d1d 165 object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
d2623129 166 "hw-prot-key");
7c1c69bc 167
db873cc5 168 object_initialize_child(obj, "vic", &s->vic, TYPE_ASPEED_VIC);
e2a11ca8 169
db873cc5 170 object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC);
75fb4577 171
72d96f8e 172 snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
db873cc5 173 object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
e2a11ca8 174
199fd623
AJ
175 snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
176 object_initialize_child(obj, "adc", &s->adc, typename);
177
f7da1aa8 178 snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
db873cc5 179 object_initialize_child(obj, "i2c", &s->i2c, typename);
e2a11ca8 180
55c57023
PD
181 object_initialize_child(obj, "peci", &s->peci, TYPE_ASPEED_PECI);
182
811a5b1d 183 snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
db873cc5 184 object_initialize_child(obj, "fmc", &s->fmc, typename);
7c1c69bc 185
54ecafb7 186 for (i = 0; i < sc->spis_num; i++) {
811a5b1d 187 snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
db873cc5 188 object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
dbcabeeb 189 }
c2da8a8b 190
bfdd34f1 191 for (i = 0; i < sc->ehcis_num; i++) {
db873cc5
MA
192 object_initialize_child(obj, "ehci[*]", &s->ehci[i],
193 TYPE_PLATFORM_EHCI);
bfdd34f1
GR
194 }
195
8e00d1a9 196 snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
db873cc5 197 object_initialize_child(obj, "sdmc", &s->sdmc, typename);
c6c7cfb0 198 object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
d2623129 199 "ram-size");
013befe1 200
54ecafb7 201 for (i = 0; i < sc->wdts_num; i++) {
6112bd6d 202 snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
db873cc5 203 object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
f986ee1d 204 }
ea337c65 205
d300db02 206 for (i = 0; i < sc->macs_num; i++) {
db873cc5
MA
207 object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i],
208 TYPE_FTGMAC100);
67340990 209 }
118c82e7 210
d2b3eaef
PD
211 for (i = 0; i < sc->uarts_num; i++) {
212 object_initialize_child(obj, "uart[*]", &s->uart[i], TYPE_SERIAL_MM);
213 }
214
8efbee28
CLG
215 snprintf(typename, sizeof(typename), TYPE_ASPEED_XDMA "-%s", socname);
216 object_initialize_child(obj, "xdma", &s->xdma, typename);
fdcc7c06 217
811a5b1d 218 snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
db873cc5 219 object_initialize_child(obj, "gpio", &s->gpio, typename);
2bea128c 220
db873cc5 221 object_initialize_child(obj, "sdc", &s->sdhci, TYPE_ASPEED_SDHCI);
2bea128c 222
5325cc34 223 object_property_set_int(OBJECT(&s->sdhci), "num-slots", 2, &error_abort);
0e2c24c6 224
2bea128c
EJ
225 /* Init sd card slot class here so that they're under the correct parent */
226 for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
7089e0cc
MA
227 object_initialize_child(obj, "sdhci[*]", &s->sdhci.slots[i],
228 TYPE_SYSBUS_SDHCI);
2bea128c 229 }
2ecf1726
CLG
230
231 object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC);
a3888d75
JS
232
233 snprintf(typename, sizeof(typename), "aspeed.hace-%s", socname);
234 object_initialize_child(obj, "hace", &s->hace, typename);
80beb085
PD
235
236 object_initialize_child(obj, "iomem", &s->iomem, TYPE_UNIMPLEMENTED_DEVICE);
237 object_initialize_child(obj, "video", &s->video, TYPE_UNIMPLEMENTED_DEVICE);
43e3346e
AJ
238}
239
ff90606f 240static void aspeed_soc_realize(DeviceState *dev, Error **errp)
43e3346e
AJ
241{
242 int i;
ff90606f 243 AspeedSoCState *s = ASPEED_SOC(dev);
dbcabeeb 244 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
123327d1 245 Error *err = NULL;
72a7c473 246 g_autofree char *sram_name = NULL;
43e3346e
AJ
247
248 /* IO space */
80beb085
PD
249 aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->iomem), "aspeed.io",
250 sc->memmap[ASPEED_DEV_IOMEM],
251 ASPEED_SOC_IOMEM_SIZE);
43e3346e 252
514bcf6f 253 /* Video engine stub */
80beb085
PD
254 aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->video), "aspeed.video",
255 sc->memmap[ASPEED_DEV_VIDEO], 0x1000);
514bcf6f 256
2d105bd6 257 /* CPU */
b7f1a0cb 258 for (i = 0; i < sc->num_cpus; i++) {
e37976d7 259 object_property_set_link(OBJECT(&s->cpu[i]), "memory",
4dd9d554 260 OBJECT(s->memory), &error_abort);
668f62ec 261 if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
ece09bee
CLG
262 return;
263 }
2d105bd6
CLG
264 }
265
74af4eec 266 /* SRAM */
72a7c473
PD
267 sram_name = g_strdup_printf("aspeed.sram.%d", CPU(&s->cpu[0])->cpu_index);
268 memory_region_init_ram(&s->sram, OBJECT(s), sram_name, sc->sram_size, &err);
74af4eec
CLG
269 if (err) {
270 error_propagate(errp, err);
271 return;
272 }
4dd9d554 273 memory_region_add_subregion(s->memory,
347df6f8 274 sc->memmap[ASPEED_DEV_SRAM], &s->sram);
74af4eec 275
e2a11ca8 276 /* SCU */
668f62ec 277 if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
e2a11ca8
CLG
278 return;
279 }
5bfcbda7 280 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
e2a11ca8 281
43e3346e 282 /* VIC */
668f62ec 283 if (!sysbus_realize(SYS_BUS_DEVICE(&s->vic), errp)) {
43e3346e
AJ
284 return;
285 }
5bfcbda7 286 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->vic), 0, sc->memmap[ASPEED_DEV_VIC]);
43e3346e 287 sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0,
2d105bd6 288 qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
43e3346e 289 sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1,
2d105bd6 290 qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
43e3346e 291
75fb4577 292 /* RTC */
668f62ec 293 if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
75fb4577
JS
294 return;
295 }
5bfcbda7 296 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]);
75fb4577 297 sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
347df6f8 298 aspeed_soc_get_irq(s, ASPEED_DEV_RTC));
75fb4577 299
43e3346e 300 /* Timer */
5325cc34
MA
301 object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
302 &error_abort);
668f62ec 303 if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
43e3346e
AJ
304 return;
305 }
5bfcbda7 306 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0,
347df6f8 307 sc->memmap[ASPEED_DEV_TIMER1]);
b456b113 308 for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
347df6f8 309 qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
43e3346e
AJ
310 sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
311 }
312
199fd623
AJ
313 /* ADC */
314 if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
315 return;
316 }
5bfcbda7 317 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
199fd623
AJ
318 sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
319 aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
320
470253b6 321 /* UART */
d2b3eaef
PD
322 if (!aspeed_soc_uart_realize(s, errp)) {
323 return;
324 }
16020011
CLG
325
326 /* I2C */
5325cc34 327 object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr),
c24d9716 328 &error_abort);
668f62ec 329 if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
16020011
CLG
330 return;
331 }
5bfcbda7 332 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
16020011 333 sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0,
347df6f8 334 aspeed_soc_get_irq(s, ASPEED_DEV_I2C));
7c1c69bc 335
55c57023
PD
336 /* PECI */
337 if (!sysbus_realize(SYS_BUS_DEVICE(&s->peci), errp)) {
338 return;
339 }
340 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->peci), 0,
341 sc->memmap[ASPEED_DEV_PECI]);
342 sysbus_connect_irq(SYS_BUS_DEVICE(&s->peci), 0,
343 aspeed_soc_get_irq(s, ASPEED_DEV_PECI));
344
26d5df95 345 /* FMC, The number of CS is set at the board level */
5325cc34 346 object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr),
c24d9716 347 &error_abort);
668f62ec 348 if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
7c1c69bc
CLG
349 return;
350 }
5bfcbda7
PD
351 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
352 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1,
30b6852c 353 ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
0e5803df 354 sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
347df6f8 355 aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
7c1c69bc
CLG
356
357 /* SPI */
54ecafb7 358 for (i = 0; i < sc->spis_num; i++) {
668f62ec 359 if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
dbcabeeb
CLG
360 return;
361 }
5bfcbda7 362 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0,
347df6f8 363 sc->memmap[ASPEED_DEV_SPI1 + i]);
5bfcbda7 364 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1,
30b6852c 365 ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
7c1c69bc 366 }
c2da8a8b 367
bfdd34f1
GR
368 /* EHCI */
369 for (i = 0; i < sc->ehcis_num; i++) {
668f62ec 370 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), errp)) {
bfdd34f1
GR
371 return;
372 }
5bfcbda7 373 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ehci[i]), 0,
347df6f8 374 sc->memmap[ASPEED_DEV_EHCI1 + i]);
bfdd34f1 375 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
347df6f8 376 aspeed_soc_get_irq(s, ASPEED_DEV_EHCI1 + i));
bfdd34f1
GR
377 }
378
c2da8a8b 379 /* SDMC - SDRAM Memory Controller */
668f62ec 380 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) {
c2da8a8b
CLG
381 return;
382 }
5bfcbda7
PD
383 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdmc), 0,
384 sc->memmap[ASPEED_DEV_SDMC]);
013befe1
CLG
385
386 /* Watch dog */
54ecafb7 387 for (i = 0; i < sc->wdts_num; i++) {
6112bd6d
CLG
388 AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
389
5325cc34
MA
390 object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
391 &error_abort);
668f62ec 392 if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
f986ee1d
JS
393 return;
394 }
5bfcbda7 395 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0,
347df6f8 396 sc->memmap[ASPEED_DEV_WDT] + i * awc->offset);
013befe1 397 }
ea337c65 398
346160cb
CLG
399 /* RAM */
400 if (!aspeed_soc_dram_init(s, errp)) {
401 return;
402 }
403
ea337c65 404 /* Net */
d3bad7e7 405 for (i = 0; i < sc->macs_num; i++) {
5325cc34 406 object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true,
2255f6b7 407 &error_abort);
668f62ec 408 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) {
123327d1 409 return;
67340990 410 }
5bfcbda7 411 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
347df6f8 412 sc->memmap[ASPEED_DEV_ETH1 + i]);
67340990 413 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
347df6f8 414 aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i));
ea337c65 415 }
118c82e7
EJ
416
417 /* XDMA */
668f62ec 418 if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), errp)) {
118c82e7
EJ
419 return;
420 }
5bfcbda7 421 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->xdma), 0,
347df6f8 422 sc->memmap[ASPEED_DEV_XDMA]);
118c82e7 423 sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
347df6f8 424 aspeed_soc_get_irq(s, ASPEED_DEV_XDMA));
fdcc7c06
RG
425
426 /* GPIO */
668f62ec 427 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
fdcc7c06
RG
428 return;
429 }
5bfcbda7
PD
430 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0,
431 sc->memmap[ASPEED_DEV_GPIO]);
fdcc7c06 432 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
347df6f8 433 aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
2bea128c
EJ
434
435 /* SDHCI */
668f62ec 436 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) {
2bea128c
EJ
437 return;
438 }
5bfcbda7 439 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdhci), 0,
347df6f8 440 sc->memmap[ASPEED_DEV_SDHCI]);
2bea128c 441 sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
347df6f8 442 aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI));
2ecf1726
CLG
443
444 /* LPC */
445 if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) {
446 return;
447 }
5bfcbda7 448 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]);
c59f781e
AJ
449
450 /* Connect the LPC IRQ to the VIC */
2ecf1726
CLG
451 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0,
452 aspeed_soc_get_irq(s, ASPEED_DEV_LPC));
c59f781e
AJ
453
454 /*
455 * On the AST2400 and AST2500 the one LPC IRQ is shared between all of the
456 * subdevices. Connect the LPC subdevice IRQs to the LPC controller IRQ (by
457 * contrast, on the AST2600, the subdevice IRQs are connected straight to
458 * the GIC).
459 *
460 * LPC subdevice IRQ sources are offset from 1 because the shared IRQ output
461 * to the VIC is at offset 0.
462 */
463 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1,
464 qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_1));
465
466 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2,
467 qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_2));
468
469 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3,
470 qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_3));
471
472 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4,
473 qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_4));
a3888d75
JS
474
475 /* HACE */
476 object_property_set_link(OBJECT(&s->hace), "dram", OBJECT(s->dram_mr),
477 &error_abort);
478 if (!sysbus_realize(SYS_BUS_DEVICE(&s->hace), errp)) {
479 return;
480 }
5bfcbda7
PD
481 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->hace), 0,
482 sc->memmap[ASPEED_DEV_HACE]);
a3888d75
JS
483 sysbus_connect_irq(SYS_BUS_DEVICE(&s->hace), 0,
484 aspeed_soc_get_irq(s, ASPEED_DEV_HACE));
43e3346e 485}
ece09bee 486static Property aspeed_soc_properties[] = {
4dd9d554
PD
487 DEFINE_PROP_LINK("memory", AspeedSoCState, memory, TYPE_MEMORY_REGION,
488 MemoryRegion *),
95b56e17
CLG
489 DEFINE_PROP_LINK("dram", AspeedSoCState, dram_mr, TYPE_MEMORY_REGION,
490 MemoryRegion *),
ece09bee
CLG
491 DEFINE_PROP_END_OF_LIST(),
492};
43e3346e 493
ff90606f 494static void aspeed_soc_class_init(ObjectClass *oc, void *data)
43e3346e
AJ
495{
496 DeviceClass *dc = DEVICE_CLASS(oc);
497
ff90606f 498 dc->realize = aspeed_soc_realize;
469f3da4
TH
499 /* Reason: Uses serial_hds and nd_table in realize() directly */
500 dc->user_creatable = false;
4f67d30b 501 device_class_set_props(dc, aspeed_soc_properties);
43e3346e
AJ
502}
503
ff90606f 504static const TypeInfo aspeed_soc_type_info = {
b033271f
CLG
505 .name = TYPE_ASPEED_SOC,
506 .parent = TYPE_DEVICE,
b033271f
CLG
507 .instance_size = sizeof(AspeedSoCState),
508 .class_size = sizeof(AspeedSoCClass),
54ecafb7 509 .class_init = aspeed_soc_class_init,
b033271f 510 .abstract = true,
43e3346e
AJ
511};
512
54ecafb7 513static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data)
43e3346e 514{
54ecafb7 515 AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
b033271f 516
54ecafb7
CLG
517 sc->name = "ast2400-a1";
518 sc->cpu_type = ARM_CPU_TYPE_NAME("arm926");
519 sc->silicon_rev = AST2400_A1_SILICON_REV;
520 sc->sram_size = 0x8000;
521 sc->spis_num = 1;
bfdd34f1 522 sc->ehcis_num = 1;
54ecafb7 523 sc->wdts_num = 2;
d300db02 524 sc->macs_num = 2;
c5e1bdb9 525 sc->uarts_num = 5;
54ecafb7
CLG
526 sc->irqmap = aspeed_soc_ast2400_irqmap;
527 sc->memmap = aspeed_soc_ast2400_memmap;
528 sc->num_cpus = 1;
699db715 529 sc->get_irq = aspeed_soc_ast2400_get_irq;
54ecafb7
CLG
530}
531
532static const TypeInfo aspeed_soc_ast2400_type_info = {
533 .name = "ast2400-a1",
534 .parent = TYPE_ASPEED_SOC,
535 .instance_init = aspeed_soc_init,
536 .instance_size = sizeof(AspeedSoCState),
537 .class_init = aspeed_soc_ast2400_class_init,
538};
539
540static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data)
541{
542 AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
543
544 sc->name = "ast2500-a1";
545 sc->cpu_type = ARM_CPU_TYPE_NAME("arm1176");
546 sc->silicon_rev = AST2500_A1_SILICON_REV;
547 sc->sram_size = 0x9000;
548 sc->spis_num = 2;
bfdd34f1 549 sc->ehcis_num = 2;
54ecafb7 550 sc->wdts_num = 3;
d300db02 551 sc->macs_num = 2;
c5e1bdb9 552 sc->uarts_num = 5;
54ecafb7
CLG
553 sc->irqmap = aspeed_soc_ast2500_irqmap;
554 sc->memmap = aspeed_soc_ast2500_memmap;
555 sc->num_cpus = 1;
699db715 556 sc->get_irq = aspeed_soc_ast2400_get_irq;
43e3346e
AJ
557}
558
54ecafb7
CLG
559static const TypeInfo aspeed_soc_ast2500_type_info = {
560 .name = "ast2500-a1",
561 .parent = TYPE_ASPEED_SOC,
562 .instance_init = aspeed_soc_init,
563 .instance_size = sizeof(AspeedSoCState),
564 .class_init = aspeed_soc_ast2500_class_init,
565};
566static void aspeed_soc_register_types(void)
567{
568 type_register_static(&aspeed_soc_type_info);
569 type_register_static(&aspeed_soc_ast2400_type_info);
570 type_register_static(&aspeed_soc_ast2500_type_info);
571};
572
699db715
CLG
573type_init(aspeed_soc_register_types);
574
575qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev)
576{
577 return ASPEED_SOC_GET_CLASS(s)->get_irq(s, dev);
578}
470253b6 579
d2b3eaef 580bool aspeed_soc_uart_realize(AspeedSoCState *s, Error **errp)
470253b6
PD
581{
582 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
d2b3eaef
PD
583 SerialMM *smm;
584
585 for (int i = 0, uart = ASPEED_DEV_UART1; i < sc->uarts_num; i++, uart++) {
586 smm = &s->uart[i];
587
588 /* Chardev property is set by the machine. */
589 qdev_prop_set_uint8(DEVICE(smm), "regshift", 2);
590 qdev_prop_set_uint32(DEVICE(smm), "baudbase", 38400);
591 qdev_set_legacy_instance_id(DEVICE(smm), sc->memmap[uart], 2);
592 qdev_prop_set_uint8(DEVICE(smm), "endianness", DEVICE_LITTLE_ENDIAN);
593 if (!sysbus_realize(SYS_BUS_DEVICE(smm), errp)) {
594 return false;
6827ff20 595 }
d2b3eaef
PD
596
597 sysbus_connect_irq(SYS_BUS_DEVICE(smm), 0, aspeed_soc_get_irq(s, uart));
598 aspeed_mmio_map(s, SYS_BUS_DEVICE(smm), 0, sc->memmap[uart]);
6827ff20 599 }
d2b3eaef
PD
600
601 return true;
602}
603
604void aspeed_soc_uart_set_chr(AspeedSoCState *s, int dev, Chardev *chr)
605{
606 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
607 int i = dev - ASPEED_DEV_UART1;
608
609 g_assert(0 <= i && i < ARRAY_SIZE(s->uart) && i < sc->uarts_num);
610 qdev_prop_set_chr(DEVICE(&s->uart[i]), "chardev", chr);
470253b6 611}
346160cb
CLG
612
613/*
614 * SDMC should be realized first to get correct RAM size and max size
615 * values
616 */
617bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp)
618{
619 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
620 ram_addr_t ram_size, max_ram_size;
621
622 ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size",
623 &error_abort);
624 max_ram_size = object_property_get_uint(OBJECT(&s->sdmc), "max-ram-size",
625 &error_abort);
626
627 memory_region_init(&s->dram_container, OBJECT(s), "ram-container",
628 max_ram_size);
629 memory_region_add_subregion(&s->dram_container, 0, s->dram_mr);
630
631 /*
632 * Add a memory region beyond the RAM region to let firmwares scan
633 * the address space with load/store and guess how much RAM the
634 * SoC has.
635 */
636 if (ram_size < max_ram_size) {
637 DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE);
638
639 qdev_prop_set_string(dev, "name", "ram-empty");
640 qdev_prop_set_uint64(dev, "size", max_ram_size - ram_size);
641 if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), errp)) {
642 return false;
643 }
644
645 memory_region_add_subregion_overlap(&s->dram_container, ram_size,
646 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0), -1000);
647 }
648
4dd9d554 649 memory_region_add_subregion(s->memory,
346160cb
CLG
650 sc->memmap[ASPEED_DEV_SDRAM], &s->dram_container);
651 return true;
652}
5bfcbda7
PD
653
654void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr)
655{
656 memory_region_add_subregion(s->memory, addr,
657 sysbus_mmio_get_region(dev, n));
658}
80beb085
PD
659
660void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev,
661 const char *name, hwaddr addr, uint64_t size)
662{
663 qdev_prop_set_string(DEVICE(dev), "name", name);
664 qdev_prop_set_uint64(DEVICE(dev), "size", size);
665 sysbus_realize(dev, &error_abort);
666
667 memory_region_add_subregion_overlap(s->memory, addr,
668 sysbus_mmio_get_region(dev, 0), -1000);
669}