]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/aspeed_soc.c
hw/sensor: Add Renesas ISL69259 device model
[mirror_qemu.git] / hw / arm / aspeed_soc.c
CommitLineData
43e3346e 1/*
ff90606f 2 * ASPEED SoC family
43e3346e
AJ
3 *
4 * Andrew Jeffery <andrew@aj.id.au>
5 * Jeremy Kerr <jk@ozlabs.org>
6 *
7 * Copyright 2016 IBM Corp.
8 *
9 * This code is licensed under the GPL version 2 or later. See
10 * the COPYING file in the top-level directory.
11 */
12
13#include "qemu/osdep.h"
346160cb 14#include "qemu/units.h"
da34e65c 15#include "qapi/error.h"
c7c3c9f8 16#include "hw/misc/unimp.h"
00442402 17#include "hw/arm/aspeed_soc.h"
43e3346e 18#include "hw/char/serial.h"
0b8fa32f 19#include "qemu/module.h"
ece09bee 20#include "qemu/error-report.h"
16020011 21#include "hw/i2c/aspeed_i2c.h"
ea337c65 22#include "net/net.h"
46517dd4 23#include "sysemu/sysemu.h"
43e3346e 24
ff90606f 25#define ASPEED_SOC_IOMEM_SIZE 0x00200000
d783d1fe
CLG
26
27static const hwaddr aspeed_soc_ast2400_memmap[] = {
347df6f8
EH
28 [ASPEED_DEV_IOMEM] = 0x1E600000,
29 [ASPEED_DEV_FMC] = 0x1E620000,
30 [ASPEED_DEV_SPI1] = 0x1E630000,
31 [ASPEED_DEV_EHCI1] = 0x1E6A1000,
32 [ASPEED_DEV_VIC] = 0x1E6C0000,
33 [ASPEED_DEV_SDMC] = 0x1E6E0000,
34 [ASPEED_DEV_SCU] = 0x1E6E2000,
a3888d75 35 [ASPEED_DEV_HACE] = 0x1E6E3000,
347df6f8
EH
36 [ASPEED_DEV_XDMA] = 0x1E6E7000,
37 [ASPEED_DEV_VIDEO] = 0x1E700000,
38 [ASPEED_DEV_ADC] = 0x1E6E9000,
39 [ASPEED_DEV_SRAM] = 0x1E720000,
40 [ASPEED_DEV_SDHCI] = 0x1E740000,
41 [ASPEED_DEV_GPIO] = 0x1E780000,
42 [ASPEED_DEV_RTC] = 0x1E781000,
43 [ASPEED_DEV_TIMER1] = 0x1E782000,
44 [ASPEED_DEV_WDT] = 0x1E785000,
45 [ASPEED_DEV_PWM] = 0x1E786000,
46 [ASPEED_DEV_LPC] = 0x1E789000,
47 [ASPEED_DEV_IBT] = 0x1E789140,
48 [ASPEED_DEV_I2C] = 0x1E78A000,
55c57023 49 [ASPEED_DEV_PECI] = 0x1E78B000,
347df6f8
EH
50 [ASPEED_DEV_ETH1] = 0x1E660000,
51 [ASPEED_DEV_ETH2] = 0x1E680000,
52 [ASPEED_DEV_UART1] = 0x1E783000,
ab5e8605
PD
53 [ASPEED_DEV_UART2] = 0x1E78D000,
54 [ASPEED_DEV_UART3] = 0x1E78E000,
55 [ASPEED_DEV_UART4] = 0x1E78F000,
347df6f8
EH
56 [ASPEED_DEV_UART5] = 0x1E784000,
57 [ASPEED_DEV_VUART] = 0x1E787000,
58 [ASPEED_DEV_SDRAM] = 0x40000000,
d783d1fe
CLG
59};
60
61static const hwaddr aspeed_soc_ast2500_memmap[] = {
347df6f8
EH
62 [ASPEED_DEV_IOMEM] = 0x1E600000,
63 [ASPEED_DEV_FMC] = 0x1E620000,
64 [ASPEED_DEV_SPI1] = 0x1E630000,
65 [ASPEED_DEV_SPI2] = 0x1E631000,
66 [ASPEED_DEV_EHCI1] = 0x1E6A1000,
67 [ASPEED_DEV_EHCI2] = 0x1E6A3000,
68 [ASPEED_DEV_VIC] = 0x1E6C0000,
69 [ASPEED_DEV_SDMC] = 0x1E6E0000,
70 [ASPEED_DEV_SCU] = 0x1E6E2000,
a3888d75 71 [ASPEED_DEV_HACE] = 0x1E6E3000,
347df6f8
EH
72 [ASPEED_DEV_XDMA] = 0x1E6E7000,
73 [ASPEED_DEV_ADC] = 0x1E6E9000,
74 [ASPEED_DEV_VIDEO] = 0x1E700000,
75 [ASPEED_DEV_SRAM] = 0x1E720000,
76 [ASPEED_DEV_SDHCI] = 0x1E740000,
77 [ASPEED_DEV_GPIO] = 0x1E780000,
78 [ASPEED_DEV_RTC] = 0x1E781000,
79 [ASPEED_DEV_TIMER1] = 0x1E782000,
80 [ASPEED_DEV_WDT] = 0x1E785000,
81 [ASPEED_DEV_PWM] = 0x1E786000,
82 [ASPEED_DEV_LPC] = 0x1E789000,
83 [ASPEED_DEV_IBT] = 0x1E789140,
84 [ASPEED_DEV_I2C] = 0x1E78A000,
55c57023 85 [ASPEED_DEV_PECI] = 0x1E78B000,
347df6f8
EH
86 [ASPEED_DEV_ETH1] = 0x1E660000,
87 [ASPEED_DEV_ETH2] = 0x1E680000,
88 [ASPEED_DEV_UART1] = 0x1E783000,
ab5e8605
PD
89 [ASPEED_DEV_UART2] = 0x1E78D000,
90 [ASPEED_DEV_UART3] = 0x1E78E000,
91 [ASPEED_DEV_UART4] = 0x1E78F000,
347df6f8
EH
92 [ASPEED_DEV_UART5] = 0x1E784000,
93 [ASPEED_DEV_VUART] = 0x1E787000,
94 [ASPEED_DEV_SDRAM] = 0x80000000,
d783d1fe 95};
ff90606f 96
b456b113 97static const int aspeed_soc_ast2400_irqmap[] = {
347df6f8
EH
98 [ASPEED_DEV_UART1] = 9,
99 [ASPEED_DEV_UART2] = 32,
100 [ASPEED_DEV_UART3] = 33,
101 [ASPEED_DEV_UART4] = 34,
102 [ASPEED_DEV_UART5] = 10,
103 [ASPEED_DEV_VUART] = 8,
104 [ASPEED_DEV_FMC] = 19,
105 [ASPEED_DEV_EHCI1] = 5,
106 [ASPEED_DEV_EHCI2] = 13,
107 [ASPEED_DEV_SDMC] = 0,
108 [ASPEED_DEV_SCU] = 21,
109 [ASPEED_DEV_ADC] = 31,
110 [ASPEED_DEV_GPIO] = 20,
111 [ASPEED_DEV_RTC] = 22,
112 [ASPEED_DEV_TIMER1] = 16,
113 [ASPEED_DEV_TIMER2] = 17,
114 [ASPEED_DEV_TIMER3] = 18,
115 [ASPEED_DEV_TIMER4] = 35,
116 [ASPEED_DEV_TIMER5] = 36,
117 [ASPEED_DEV_TIMER6] = 37,
118 [ASPEED_DEV_TIMER7] = 38,
119 [ASPEED_DEV_TIMER8] = 39,
120 [ASPEED_DEV_WDT] = 27,
121 [ASPEED_DEV_PWM] = 28,
122 [ASPEED_DEV_LPC] = 8,
347df6f8 123 [ASPEED_DEV_I2C] = 12,
55c57023 124 [ASPEED_DEV_PECI] = 15,
347df6f8
EH
125 [ASPEED_DEV_ETH1] = 2,
126 [ASPEED_DEV_ETH2] = 3,
127 [ASPEED_DEV_XDMA] = 6,
128 [ASPEED_DEV_SDHCI] = 26,
a3888d75 129 [ASPEED_DEV_HACE] = 4,
b456b113 130};
43e3346e 131
b456b113
CLG
132#define aspeed_soc_ast2500_irqmap aspeed_soc_ast2400_irqmap
133
699db715 134static qemu_irq aspeed_soc_ast2400_get_irq(AspeedSoCState *s, int dev)
b456b113
CLG
135{
136 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
137
699db715 138 return qdev_get_gpio_in(DEVICE(&s->vic), sc->irqmap[dev]);
b456b113
CLG
139}
140
ff90606f 141static void aspeed_soc_init(Object *obj)
43e3346e 142{
ff90606f 143 AspeedSoCState *s = ASPEED_SOC(obj);
b033271f 144 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
dbcabeeb 145 int i;
811a5b1d
CLG
146 char socname[8];
147 char typename[64];
148
54ecafb7 149 if (sscanf(sc->name, "%7s", socname) != 1) {
811a5b1d
CLG
150 g_assert_not_reached();
151 }
43e3346e 152
54ecafb7 153 for (i = 0; i < sc->num_cpus; i++) {
9fc7fc4d 154 object_initialize_child(obj, "cpu[*]", &s->cpu[i], sc->cpu_type);
ece09bee 155 }
43e3346e 156
9a937f6c 157 snprintf(typename, sizeof(typename), "aspeed.scu-%s", socname);
db873cc5 158 object_initialize_child(obj, "scu", &s->scu, typename);
334973bb 159 qdev_prop_set_uint32(DEVICE(&s->scu), "silicon-rev",
54ecafb7 160 sc->silicon_rev);
334973bb 161 object_property_add_alias(obj, "hw-strap1", OBJECT(&s->scu),
d2623129 162 "hw-strap1");
334973bb 163 object_property_add_alias(obj, "hw-strap2", OBJECT(&s->scu),
d2623129 164 "hw-strap2");
b6e70d1d 165 object_property_add_alias(obj, "hw-prot-key", OBJECT(&s->scu),
d2623129 166 "hw-prot-key");
7c1c69bc 167
db873cc5 168 object_initialize_child(obj, "vic", &s->vic, TYPE_ASPEED_VIC);
e2a11ca8 169
db873cc5 170 object_initialize_child(obj, "rtc", &s->rtc, TYPE_ASPEED_RTC);
75fb4577 171
72d96f8e 172 snprintf(typename, sizeof(typename), "aspeed.timer-%s", socname);
db873cc5 173 object_initialize_child(obj, "timerctrl", &s->timerctrl, typename);
e2a11ca8 174
199fd623
AJ
175 snprintf(typename, sizeof(typename), "aspeed.adc-%s", socname);
176 object_initialize_child(obj, "adc", &s->adc, typename);
177
f7da1aa8 178 snprintf(typename, sizeof(typename), "aspeed.i2c-%s", socname);
db873cc5 179 object_initialize_child(obj, "i2c", &s->i2c, typename);
e2a11ca8 180
55c57023
PD
181 object_initialize_child(obj, "peci", &s->peci, TYPE_ASPEED_PECI);
182
811a5b1d 183 snprintf(typename, sizeof(typename), "aspeed.fmc-%s", socname);
db873cc5 184 object_initialize_child(obj, "fmc", &s->fmc, typename);
7c1c69bc 185
54ecafb7 186 for (i = 0; i < sc->spis_num; i++) {
811a5b1d 187 snprintf(typename, sizeof(typename), "aspeed.spi%d-%s", i + 1, socname);
db873cc5 188 object_initialize_child(obj, "spi[*]", &s->spi[i], typename);
dbcabeeb 189 }
c2da8a8b 190
bfdd34f1 191 for (i = 0; i < sc->ehcis_num; i++) {
db873cc5
MA
192 object_initialize_child(obj, "ehci[*]", &s->ehci[i],
193 TYPE_PLATFORM_EHCI);
bfdd34f1
GR
194 }
195
8e00d1a9 196 snprintf(typename, sizeof(typename), "aspeed.sdmc-%s", socname);
db873cc5 197 object_initialize_child(obj, "sdmc", &s->sdmc, typename);
c6c7cfb0 198 object_property_add_alias(obj, "ram-size", OBJECT(&s->sdmc),
d2623129 199 "ram-size");
013befe1 200
54ecafb7 201 for (i = 0; i < sc->wdts_num; i++) {
6112bd6d 202 snprintf(typename, sizeof(typename), "aspeed.wdt-%s", socname);
db873cc5 203 object_initialize_child(obj, "wdt[*]", &s->wdt[i], typename);
f986ee1d 204 }
ea337c65 205
d300db02 206 for (i = 0; i < sc->macs_num; i++) {
db873cc5
MA
207 object_initialize_child(obj, "ftgmac100[*]", &s->ftgmac100[i],
208 TYPE_FTGMAC100);
67340990 209 }
118c82e7 210
8efbee28
CLG
211 snprintf(typename, sizeof(typename), TYPE_ASPEED_XDMA "-%s", socname);
212 object_initialize_child(obj, "xdma", &s->xdma, typename);
fdcc7c06 213
811a5b1d 214 snprintf(typename, sizeof(typename), "aspeed.gpio-%s", socname);
db873cc5 215 object_initialize_child(obj, "gpio", &s->gpio, typename);
2bea128c 216
db873cc5 217 object_initialize_child(obj, "sdc", &s->sdhci, TYPE_ASPEED_SDHCI);
2bea128c 218
5325cc34 219 object_property_set_int(OBJECT(&s->sdhci), "num-slots", 2, &error_abort);
0e2c24c6 220
2bea128c
EJ
221 /* Init sd card slot class here so that they're under the correct parent */
222 for (i = 0; i < ASPEED_SDHCI_NUM_SLOTS; ++i) {
7089e0cc
MA
223 object_initialize_child(obj, "sdhci[*]", &s->sdhci.slots[i],
224 TYPE_SYSBUS_SDHCI);
2bea128c 225 }
2ecf1726
CLG
226
227 object_initialize_child(obj, "lpc", &s->lpc, TYPE_ASPEED_LPC);
a3888d75
JS
228
229 snprintf(typename, sizeof(typename), "aspeed.hace-%s", socname);
230 object_initialize_child(obj, "hace", &s->hace, typename);
80beb085
PD
231
232 object_initialize_child(obj, "iomem", &s->iomem, TYPE_UNIMPLEMENTED_DEVICE);
233 object_initialize_child(obj, "video", &s->video, TYPE_UNIMPLEMENTED_DEVICE);
43e3346e
AJ
234}
235
ff90606f 236static void aspeed_soc_realize(DeviceState *dev, Error **errp)
43e3346e
AJ
237{
238 int i;
ff90606f 239 AspeedSoCState *s = ASPEED_SOC(dev);
dbcabeeb 240 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
123327d1 241 Error *err = NULL;
43e3346e
AJ
242
243 /* IO space */
80beb085
PD
244 aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->iomem), "aspeed.io",
245 sc->memmap[ASPEED_DEV_IOMEM],
246 ASPEED_SOC_IOMEM_SIZE);
43e3346e 247
514bcf6f 248 /* Video engine stub */
80beb085
PD
249 aspeed_mmio_map_unimplemented(s, SYS_BUS_DEVICE(&s->video), "aspeed.video",
250 sc->memmap[ASPEED_DEV_VIDEO], 0x1000);
514bcf6f 251
2d105bd6 252 /* CPU */
b7f1a0cb 253 for (i = 0; i < sc->num_cpus; i++) {
e37976d7 254 object_property_set_link(OBJECT(&s->cpu[i]), "memory",
4dd9d554 255 OBJECT(s->memory), &error_abort);
668f62ec 256 if (!qdev_realize(DEVICE(&s->cpu[i]), NULL, errp)) {
ece09bee
CLG
257 return;
258 }
2d105bd6
CLG
259 }
260
74af4eec 261 /* SRAM */
a2e9989c 262 memory_region_init_ram(&s->sram, OBJECT(dev), "aspeed.sram",
54ecafb7 263 sc->sram_size, &err);
74af4eec
CLG
264 if (err) {
265 error_propagate(errp, err);
266 return;
267 }
4dd9d554 268 memory_region_add_subregion(s->memory,
347df6f8 269 sc->memmap[ASPEED_DEV_SRAM], &s->sram);
74af4eec 270
e2a11ca8 271 /* SCU */
668f62ec 272 if (!sysbus_realize(SYS_BUS_DEVICE(&s->scu), errp)) {
e2a11ca8
CLG
273 return;
274 }
5bfcbda7 275 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->scu), 0, sc->memmap[ASPEED_DEV_SCU]);
e2a11ca8 276
43e3346e 277 /* VIC */
668f62ec 278 if (!sysbus_realize(SYS_BUS_DEVICE(&s->vic), errp)) {
43e3346e
AJ
279 return;
280 }
5bfcbda7 281 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->vic), 0, sc->memmap[ASPEED_DEV_VIC]);
43e3346e 282 sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 0,
2d105bd6 283 qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_IRQ));
43e3346e 284 sysbus_connect_irq(SYS_BUS_DEVICE(&s->vic), 1,
2d105bd6 285 qdev_get_gpio_in(DEVICE(&s->cpu), ARM_CPU_FIQ));
43e3346e 286
75fb4577 287 /* RTC */
668f62ec 288 if (!sysbus_realize(SYS_BUS_DEVICE(&s->rtc), errp)) {
75fb4577
JS
289 return;
290 }
5bfcbda7 291 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->rtc), 0, sc->memmap[ASPEED_DEV_RTC]);
75fb4577 292 sysbus_connect_irq(SYS_BUS_DEVICE(&s->rtc), 0,
347df6f8 293 aspeed_soc_get_irq(s, ASPEED_DEV_RTC));
75fb4577 294
43e3346e 295 /* Timer */
5325cc34
MA
296 object_property_set_link(OBJECT(&s->timerctrl), "scu", OBJECT(&s->scu),
297 &error_abort);
668f62ec 298 if (!sysbus_realize(SYS_BUS_DEVICE(&s->timerctrl), errp)) {
43e3346e
AJ
299 return;
300 }
5bfcbda7 301 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->timerctrl), 0,
347df6f8 302 sc->memmap[ASPEED_DEV_TIMER1]);
b456b113 303 for (i = 0; i < ASPEED_TIMER_NR_TIMERS; i++) {
347df6f8 304 qemu_irq irq = aspeed_soc_get_irq(s, ASPEED_DEV_TIMER1 + i);
43e3346e
AJ
305 sysbus_connect_irq(SYS_BUS_DEVICE(&s->timerctrl), i, irq);
306 }
307
199fd623
AJ
308 /* ADC */
309 if (!sysbus_realize(SYS_BUS_DEVICE(&s->adc), errp)) {
310 return;
311 }
5bfcbda7 312 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->adc), 0, sc->memmap[ASPEED_DEV_ADC]);
199fd623
AJ
313 sysbus_connect_irq(SYS_BUS_DEVICE(&s->adc), 0,
314 aspeed_soc_get_irq(s, ASPEED_DEV_ADC));
315
470253b6
PD
316 /* UART */
317 aspeed_soc_uart_init(s);
16020011
CLG
318
319 /* I2C */
5325cc34 320 object_property_set_link(OBJECT(&s->i2c), "dram", OBJECT(s->dram_mr),
c24d9716 321 &error_abort);
668f62ec 322 if (!sysbus_realize(SYS_BUS_DEVICE(&s->i2c), errp)) {
16020011
CLG
323 return;
324 }
5bfcbda7 325 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->i2c), 0, sc->memmap[ASPEED_DEV_I2C]);
16020011 326 sysbus_connect_irq(SYS_BUS_DEVICE(&s->i2c), 0,
347df6f8 327 aspeed_soc_get_irq(s, ASPEED_DEV_I2C));
7c1c69bc 328
55c57023
PD
329 /* PECI */
330 if (!sysbus_realize(SYS_BUS_DEVICE(&s->peci), errp)) {
331 return;
332 }
333 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->peci), 0,
334 sc->memmap[ASPEED_DEV_PECI]);
335 sysbus_connect_irq(SYS_BUS_DEVICE(&s->peci), 0,
336 aspeed_soc_get_irq(s, ASPEED_DEV_PECI));
337
26d5df95 338 /* FMC, The number of CS is set at the board level */
5325cc34 339 object_property_set_link(OBJECT(&s->fmc), "dram", OBJECT(s->dram_mr),
c24d9716 340 &error_abort);
668f62ec 341 if (!sysbus_realize(SYS_BUS_DEVICE(&s->fmc), errp)) {
7c1c69bc
CLG
342 return;
343 }
5bfcbda7
PD
344 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 0, sc->memmap[ASPEED_DEV_FMC]);
345 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->fmc), 1,
30b6852c 346 ASPEED_SMC_GET_CLASS(&s->fmc)->flash_window_base);
0e5803df 347 sysbus_connect_irq(SYS_BUS_DEVICE(&s->fmc), 0,
347df6f8 348 aspeed_soc_get_irq(s, ASPEED_DEV_FMC));
7c1c69bc
CLG
349
350 /* SPI */
54ecafb7 351 for (i = 0; i < sc->spis_num; i++) {
668f62ec 352 if (!sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), errp)) {
dbcabeeb
CLG
353 return;
354 }
5bfcbda7 355 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 0,
347df6f8 356 sc->memmap[ASPEED_DEV_SPI1 + i]);
5bfcbda7 357 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->spi[i]), 1,
30b6852c 358 ASPEED_SMC_GET_CLASS(&s->spi[i])->flash_window_base);
7c1c69bc 359 }
c2da8a8b 360
bfdd34f1
GR
361 /* EHCI */
362 for (i = 0; i < sc->ehcis_num; i++) {
668f62ec 363 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ehci[i]), errp)) {
bfdd34f1
GR
364 return;
365 }
5bfcbda7 366 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ehci[i]), 0,
347df6f8 367 sc->memmap[ASPEED_DEV_EHCI1 + i]);
bfdd34f1 368 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ehci[i]), 0,
347df6f8 369 aspeed_soc_get_irq(s, ASPEED_DEV_EHCI1 + i));
bfdd34f1
GR
370 }
371
c2da8a8b 372 /* SDMC - SDRAM Memory Controller */
668f62ec 373 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdmc), errp)) {
c2da8a8b
CLG
374 return;
375 }
5bfcbda7
PD
376 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdmc), 0,
377 sc->memmap[ASPEED_DEV_SDMC]);
013befe1
CLG
378
379 /* Watch dog */
54ecafb7 380 for (i = 0; i < sc->wdts_num; i++) {
6112bd6d
CLG
381 AspeedWDTClass *awc = ASPEED_WDT_GET_CLASS(&s->wdt[i]);
382
5325cc34
MA
383 object_property_set_link(OBJECT(&s->wdt[i]), "scu", OBJECT(&s->scu),
384 &error_abort);
668f62ec 385 if (!sysbus_realize(SYS_BUS_DEVICE(&s->wdt[i]), errp)) {
f986ee1d
JS
386 return;
387 }
5bfcbda7 388 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->wdt[i]), 0,
347df6f8 389 sc->memmap[ASPEED_DEV_WDT] + i * awc->offset);
013befe1 390 }
ea337c65 391
346160cb
CLG
392 /* RAM */
393 if (!aspeed_soc_dram_init(s, errp)) {
394 return;
395 }
396
ea337c65 397 /* Net */
d3bad7e7 398 for (i = 0; i < sc->macs_num; i++) {
5325cc34 399 object_property_set_bool(OBJECT(&s->ftgmac100[i]), "aspeed", true,
2255f6b7 400 &error_abort);
668f62ec 401 if (!sysbus_realize(SYS_BUS_DEVICE(&s->ftgmac100[i]), errp)) {
123327d1 402 return;
67340990 403 }
5bfcbda7 404 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
347df6f8 405 sc->memmap[ASPEED_DEV_ETH1 + i]);
67340990 406 sysbus_connect_irq(SYS_BUS_DEVICE(&s->ftgmac100[i]), 0,
347df6f8 407 aspeed_soc_get_irq(s, ASPEED_DEV_ETH1 + i));
ea337c65 408 }
118c82e7
EJ
409
410 /* XDMA */
668f62ec 411 if (!sysbus_realize(SYS_BUS_DEVICE(&s->xdma), errp)) {
118c82e7
EJ
412 return;
413 }
5bfcbda7 414 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->xdma), 0,
347df6f8 415 sc->memmap[ASPEED_DEV_XDMA]);
118c82e7 416 sysbus_connect_irq(SYS_BUS_DEVICE(&s->xdma), 0,
347df6f8 417 aspeed_soc_get_irq(s, ASPEED_DEV_XDMA));
fdcc7c06
RG
418
419 /* GPIO */
668f62ec 420 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
fdcc7c06
RG
421 return;
422 }
5bfcbda7
PD
423 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->gpio), 0,
424 sc->memmap[ASPEED_DEV_GPIO]);
fdcc7c06 425 sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), 0,
347df6f8 426 aspeed_soc_get_irq(s, ASPEED_DEV_GPIO));
2bea128c
EJ
427
428 /* SDHCI */
668f62ec 429 if (!sysbus_realize(SYS_BUS_DEVICE(&s->sdhci), errp)) {
2bea128c
EJ
430 return;
431 }
5bfcbda7 432 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->sdhci), 0,
347df6f8 433 sc->memmap[ASPEED_DEV_SDHCI]);
2bea128c 434 sysbus_connect_irq(SYS_BUS_DEVICE(&s->sdhci), 0,
347df6f8 435 aspeed_soc_get_irq(s, ASPEED_DEV_SDHCI));
2ecf1726
CLG
436
437 /* LPC */
438 if (!sysbus_realize(SYS_BUS_DEVICE(&s->lpc), errp)) {
439 return;
440 }
5bfcbda7 441 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->lpc), 0, sc->memmap[ASPEED_DEV_LPC]);
c59f781e
AJ
442
443 /* Connect the LPC IRQ to the VIC */
2ecf1726
CLG
444 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 0,
445 aspeed_soc_get_irq(s, ASPEED_DEV_LPC));
c59f781e
AJ
446
447 /*
448 * On the AST2400 and AST2500 the one LPC IRQ is shared between all of the
449 * subdevices. Connect the LPC subdevice IRQs to the LPC controller IRQ (by
450 * contrast, on the AST2600, the subdevice IRQs are connected straight to
451 * the GIC).
452 *
453 * LPC subdevice IRQ sources are offset from 1 because the shared IRQ output
454 * to the VIC is at offset 0.
455 */
456 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_1,
457 qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_1));
458
459 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_2,
460 qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_2));
461
462 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_3,
463 qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_3));
464
465 sysbus_connect_irq(SYS_BUS_DEVICE(&s->lpc), 1 + aspeed_lpc_kcs_4,
466 qdev_get_gpio_in(DEVICE(&s->lpc), aspeed_lpc_kcs_4));
a3888d75
JS
467
468 /* HACE */
469 object_property_set_link(OBJECT(&s->hace), "dram", OBJECT(s->dram_mr),
470 &error_abort);
471 if (!sysbus_realize(SYS_BUS_DEVICE(&s->hace), errp)) {
472 return;
473 }
5bfcbda7
PD
474 aspeed_mmio_map(s, SYS_BUS_DEVICE(&s->hace), 0,
475 sc->memmap[ASPEED_DEV_HACE]);
a3888d75
JS
476 sysbus_connect_irq(SYS_BUS_DEVICE(&s->hace), 0,
477 aspeed_soc_get_irq(s, ASPEED_DEV_HACE));
43e3346e 478}
ece09bee 479static Property aspeed_soc_properties[] = {
4dd9d554
PD
480 DEFINE_PROP_LINK("memory", AspeedSoCState, memory, TYPE_MEMORY_REGION,
481 MemoryRegion *),
95b56e17
CLG
482 DEFINE_PROP_LINK("dram", AspeedSoCState, dram_mr, TYPE_MEMORY_REGION,
483 MemoryRegion *),
5d63d0c7
PD
484 DEFINE_PROP_UINT32("uart-default", AspeedSoCState, uart_default,
485 ASPEED_DEV_UART5),
ece09bee
CLG
486 DEFINE_PROP_END_OF_LIST(),
487};
43e3346e 488
ff90606f 489static void aspeed_soc_class_init(ObjectClass *oc, void *data)
43e3346e
AJ
490{
491 DeviceClass *dc = DEVICE_CLASS(oc);
492
ff90606f 493 dc->realize = aspeed_soc_realize;
469f3da4
TH
494 /* Reason: Uses serial_hds and nd_table in realize() directly */
495 dc->user_creatable = false;
4f67d30b 496 device_class_set_props(dc, aspeed_soc_properties);
43e3346e
AJ
497}
498
ff90606f 499static const TypeInfo aspeed_soc_type_info = {
b033271f
CLG
500 .name = TYPE_ASPEED_SOC,
501 .parent = TYPE_DEVICE,
b033271f
CLG
502 .instance_size = sizeof(AspeedSoCState),
503 .class_size = sizeof(AspeedSoCClass),
54ecafb7 504 .class_init = aspeed_soc_class_init,
b033271f 505 .abstract = true,
43e3346e
AJ
506};
507
54ecafb7 508static void aspeed_soc_ast2400_class_init(ObjectClass *oc, void *data)
43e3346e 509{
54ecafb7 510 AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
b033271f 511
54ecafb7
CLG
512 sc->name = "ast2400-a1";
513 sc->cpu_type = ARM_CPU_TYPE_NAME("arm926");
514 sc->silicon_rev = AST2400_A1_SILICON_REV;
515 sc->sram_size = 0x8000;
516 sc->spis_num = 1;
bfdd34f1 517 sc->ehcis_num = 1;
54ecafb7 518 sc->wdts_num = 2;
d300db02 519 sc->macs_num = 2;
c5e1bdb9 520 sc->uarts_num = 5;
54ecafb7
CLG
521 sc->irqmap = aspeed_soc_ast2400_irqmap;
522 sc->memmap = aspeed_soc_ast2400_memmap;
523 sc->num_cpus = 1;
699db715 524 sc->get_irq = aspeed_soc_ast2400_get_irq;
54ecafb7
CLG
525}
526
527static const TypeInfo aspeed_soc_ast2400_type_info = {
528 .name = "ast2400-a1",
529 .parent = TYPE_ASPEED_SOC,
530 .instance_init = aspeed_soc_init,
531 .instance_size = sizeof(AspeedSoCState),
532 .class_init = aspeed_soc_ast2400_class_init,
533};
534
535static void aspeed_soc_ast2500_class_init(ObjectClass *oc, void *data)
536{
537 AspeedSoCClass *sc = ASPEED_SOC_CLASS(oc);
538
539 sc->name = "ast2500-a1";
540 sc->cpu_type = ARM_CPU_TYPE_NAME("arm1176");
541 sc->silicon_rev = AST2500_A1_SILICON_REV;
542 sc->sram_size = 0x9000;
543 sc->spis_num = 2;
bfdd34f1 544 sc->ehcis_num = 2;
54ecafb7 545 sc->wdts_num = 3;
d300db02 546 sc->macs_num = 2;
c5e1bdb9 547 sc->uarts_num = 5;
54ecafb7
CLG
548 sc->irqmap = aspeed_soc_ast2500_irqmap;
549 sc->memmap = aspeed_soc_ast2500_memmap;
550 sc->num_cpus = 1;
699db715 551 sc->get_irq = aspeed_soc_ast2400_get_irq;
43e3346e
AJ
552}
553
54ecafb7
CLG
554static const TypeInfo aspeed_soc_ast2500_type_info = {
555 .name = "ast2500-a1",
556 .parent = TYPE_ASPEED_SOC,
557 .instance_init = aspeed_soc_init,
558 .instance_size = sizeof(AspeedSoCState),
559 .class_init = aspeed_soc_ast2500_class_init,
560};
561static void aspeed_soc_register_types(void)
562{
563 type_register_static(&aspeed_soc_type_info);
564 type_register_static(&aspeed_soc_ast2400_type_info);
565 type_register_static(&aspeed_soc_ast2500_type_info);
566};
567
699db715
CLG
568type_init(aspeed_soc_register_types);
569
570qemu_irq aspeed_soc_get_irq(AspeedSoCState *s, int dev)
571{
572 return ASPEED_SOC_GET_CLASS(s)->get_irq(s, dev);
573}
470253b6
PD
574
575void aspeed_soc_uart_init(AspeedSoCState *s)
576{
577 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
6827ff20 578 int i, uart;
470253b6
PD
579
580 /* Attach an 8250 to the IO space as our UART */
4dd9d554 581 serial_mm_init(s->memory, sc->memmap[s->uart_default], 2,
470253b6
PD
582 aspeed_soc_get_irq(s, s->uart_default), 38400,
583 serial_hd(0), DEVICE_LITTLE_ENDIAN);
6827ff20
PD
584 for (i = 1, uart = ASPEED_DEV_UART1; i < sc->uarts_num; i++, uart++) {
585 if (uart == s->uart_default) {
586 uart++;
587 }
4dd9d554 588 serial_mm_init(s->memory, sc->memmap[uart], 2,
6827ff20
PD
589 aspeed_soc_get_irq(s, uart), 38400,
590 serial_hd(i), DEVICE_LITTLE_ENDIAN);
591 }
470253b6 592}
346160cb
CLG
593
594/*
595 * SDMC should be realized first to get correct RAM size and max size
596 * values
597 */
598bool aspeed_soc_dram_init(AspeedSoCState *s, Error **errp)
599{
600 AspeedSoCClass *sc = ASPEED_SOC_GET_CLASS(s);
601 ram_addr_t ram_size, max_ram_size;
602
603 ram_size = object_property_get_uint(OBJECT(&s->sdmc), "ram-size",
604 &error_abort);
605 max_ram_size = object_property_get_uint(OBJECT(&s->sdmc), "max-ram-size",
606 &error_abort);
607
608 memory_region_init(&s->dram_container, OBJECT(s), "ram-container",
609 max_ram_size);
610 memory_region_add_subregion(&s->dram_container, 0, s->dram_mr);
611
612 /*
613 * Add a memory region beyond the RAM region to let firmwares scan
614 * the address space with load/store and guess how much RAM the
615 * SoC has.
616 */
617 if (ram_size < max_ram_size) {
618 DeviceState *dev = qdev_new(TYPE_UNIMPLEMENTED_DEVICE);
619
620 qdev_prop_set_string(dev, "name", "ram-empty");
621 qdev_prop_set_uint64(dev, "size", max_ram_size - ram_size);
622 if (!sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), errp)) {
623 return false;
624 }
625
626 memory_region_add_subregion_overlap(&s->dram_container, ram_size,
627 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0), -1000);
628 }
629
4dd9d554 630 memory_region_add_subregion(s->memory,
346160cb
CLG
631 sc->memmap[ASPEED_DEV_SDRAM], &s->dram_container);
632 return true;
633}
5bfcbda7
PD
634
635void aspeed_mmio_map(AspeedSoCState *s, SysBusDevice *dev, int n, hwaddr addr)
636{
637 memory_region_add_subregion(s->memory, addr,
638 sysbus_mmio_get_region(dev, n));
639}
80beb085
PD
640
641void aspeed_mmio_map_unimplemented(AspeedSoCState *s, SysBusDevice *dev,
642 const char *name, hwaddr addr, uint64_t size)
643{
644 qdev_prop_set_string(DEVICE(dev), "name", name);
645 qdev_prop_set_uint64(DEVICE(dev), "size", size);
646 sysbus_realize(dev, &error_abort);
647
648 memory_region_add_subregion_overlap(s->memory, addr,
649 sysbus_mmio_get_region(dev, 0), -1000);
650}