]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/bcm2836.c
hw/net: npcm7xx_emc: set MAC in register space
[mirror_qemu.git] / hw / arm / bcm2836.c
CommitLineData
bad56236
AB
1/*
2 * Raspberry Pi emulation (c) 2012 Gregory Estrade
3 * Upstreaming code cleanup [including bcm2835_*] (c) 2013 Jan Petrous
4 *
5 * Rasperry Pi 2 emulation and refactoring Copyright (c) 2015, Microsoft
6 * Written by Andrew Baumann
7 *
6111a0c0
PMD
8 * This work is licensed under the terms of the GNU GPL, version 2 or later.
9 * See the COPYING file in the top-level directory.
bad56236
AB
10 */
11
c964b660 12#include "qemu/osdep.h"
da34e65c 13#include "qapi/error.h"
0b8fa32f 14#include "qemu/module.h"
bad56236
AB
15#include "hw/arm/bcm2836.h"
16#include "hw/arm/raspi_platform.h"
17#include "hw/sysbus.h"
bad56236 18
a91179e7 19struct BCM283XClass {
58b35028
PMD
20 /*< private >*/
21 DeviceClass parent_class;
22 /*< public >*/
0fd74f03 23 const char *name;
210f4784 24 const char *cpu_type;
25ea2884 25 unsigned core_count;
d0567e94
PMD
26 hwaddr peri_base; /* Peripheral base address seen by the CPU */
27 hwaddr ctrl_base; /* Interrupt controller and mailboxes etc. */
1bcb4d16 28 int clusterid;
a91179e7 29};
58b35028 30
96c741d7
PMD
31static Property bcm2836_enabled_cores_property =
32 DEFINE_PROP_UINT32("enabled-cpus", BCM283XState, enabled_cpus, 0);
33
bad56236
AB
34static void bcm2836_init(Object *obj)
35{
926dcdf0 36 BCM283XState *s = BCM283X(obj);
210f4784 37 BCM283XClass *bc = BCM283X_GET_CLASS(obj);
210f4784
PM
38 int n;
39
25ea2884 40 for (n = 0; n < bc->core_count; n++) {
5e5e9ed6 41 object_initialize_child(obj, "cpu[*]", &s->cpu[n].core,
34d1a4f5 42 bc->cpu_type);
210f4784 43 }
96c741d7
PMD
44 if (bc->core_count > 1) {
45 qdev_property_add_static(DEVICE(obj), &bcm2836_enabled_cores_property);
46 qdev_prop_set_uint32(DEVICE(obj), "enabled-cpus", bc->core_count);
47 }
bad56236 48
f5600924
PMD
49 if (bc->ctrl_base) {
50 object_initialize_child(obj, "control", &s->control,
51 TYPE_BCM2836_CONTROL);
52 }
bad56236 53
db873cc5
MA
54 object_initialize_child(obj, "peripherals", &s->peripherals,
55 TYPE_BCM2835_PERIPHERALS);
f0afa731 56 object_property_add_alias(obj, "board-rev", OBJECT(&s->peripherals),
d2623129 57 "board-rev");
5e9c2a8d 58 object_property_add_alias(obj, "vcram-size", OBJECT(&s->peripherals),
d2623129 59 "vcram-size");
bad56236
AB
60}
61
f5600924 62static bool bcm283x_common_realize(DeviceState *dev, Error **errp)
bad56236 63{
926dcdf0 64 BCM283XState *s = BCM283X(dev);
1bcb4d16 65 BCM283XClass *bc = BCM283X_GET_CLASS(dev);
bad56236 66 Object *obj;
bad56236
AB
67
68 /* common peripherals from bcm2835 */
69
4d21fcd5 70 obj = object_property_get_link(OBJECT(dev), "ram", &error_abort);
bad56236 71
d2623129 72 object_property_add_const_link(OBJECT(&s->peripherals), "ram", obj);
bad56236 73
668f62ec 74 if (!sysbus_realize(SYS_BUS_DEVICE(&s->peripherals), errp)) {
f5600924 75 return false;
bad56236
AB
76 }
77
a55b53a2 78 object_property_add_alias(OBJECT(s), "sd-bus", OBJECT(&s->peripherals),
d2623129 79 "sd-bus");
a55b53a2 80
bad56236 81 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(&s->peripherals), 0,
34d1a4f5 82 bc->peri_base, 1);
f5600924
PMD
83 return true;
84}
85
df6cf08d
PMD
86static void bcm2835_realize(DeviceState *dev, Error **errp)
87{
88 BCM283XState *s = BCM283X(dev);
89
90 if (!bcm283x_common_realize(dev, errp)) {
91 return;
92 }
93
94 if (!qdev_realize(DEVICE(&s->cpu[0].core), NULL, errp)) {
95 return;
96 }
97
98 /* Connect irq/fiq outputs from the interrupt controller. */
99 sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 0,
100 qdev_get_gpio_in(DEVICE(&s->cpu[0].core), ARM_CPU_IRQ));
101 sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 1,
102 qdev_get_gpio_in(DEVICE(&s->cpu[0].core), ARM_CPU_FIQ));
103}
104
f5600924
PMD
105static void bcm2836_realize(DeviceState *dev, Error **errp)
106{
107 BCM283XState *s = BCM283X(dev);
108 BCM283XClass *bc = BCM283X_GET_CLASS(dev);
109 int n;
110
111 if (!bcm283x_common_realize(dev, errp)) {
112 return;
113 }
bad56236
AB
114
115 /* bcm2836 interrupt controller (and mailboxes, etc.) */
668f62ec 116 if (!sysbus_realize(SYS_BUS_DEVICE(&s->control), errp)) {
bad56236
AB
117 return;
118 }
119
34d1a4f5 120 sysbus_mmio_map(SYS_BUS_DEVICE(&s->control), 0, bc->ctrl_base);
bad56236
AB
121
122 sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 0,
123 qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-irq", 0));
124 sysbus_connect_irq(SYS_BUS_DEVICE(&s->peripherals), 1,
125 qdev_get_gpio_in_named(DEVICE(&s->control), "gpu-fiq", 0));
126
926dcdf0 127 for (n = 0; n < BCM283X_NCPUS; n++) {
1bcb4d16 128 /* TODO: this should be converted to a property of ARM_CPU */
34d1a4f5 129 s->cpu[n].core.mp_affinity = (bc->clusterid << 8) | n;
bad56236
AB
130
131 /* set periphbase/CBAR value for CPU-local registers */
778a2dc5 132 if (!object_property_set_int(OBJECT(&s->cpu[n].core), "reset-cbar",
34d1a4f5 133 bc->peri_base, errp)) {
bad56236
AB
134 return;
135 }
136
137 /* start powered off if not enabled */
778a2dc5
MA
138 if (!object_property_set_bool(OBJECT(&s->cpu[n].core),
139 "start-powered-off",
140 n >= s->enabled_cpus,
668f62ec 141 errp)) {
bad56236
AB
142 return;
143 }
144
668f62ec 145 if (!qdev_realize(DEVICE(&s->cpu[n].core), NULL, errp)) {
bad56236
AB
146 return;
147 }
148
149 /* Connect irq/fiq outputs from the interrupt controller. */
150 qdev_connect_gpio_out_named(DEVICE(&s->control), "irq", n,
5e5e9ed6 151 qdev_get_gpio_in(DEVICE(&s->cpu[n].core), ARM_CPU_IRQ));
bad56236 152 qdev_connect_gpio_out_named(DEVICE(&s->control), "fiq", n,
5e5e9ed6 153 qdev_get_gpio_in(DEVICE(&s->cpu[n].core), ARM_CPU_FIQ));
bad56236
AB
154
155 /* Connect timers from the CPU to the interrupt controller */
5e5e9ed6 156 qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_PHYS,
0dc19823 157 qdev_get_gpio_in_named(DEVICE(&s->control), "cntpnsirq", n));
5e5e9ed6 158 qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_VIRT,
bad56236 159 qdev_get_gpio_in_named(DEVICE(&s->control), "cntvirq", n));
5e5e9ed6 160 qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_HYP,
0dc19823 161 qdev_get_gpio_in_named(DEVICE(&s->control), "cnthpirq", n));
5e5e9ed6 162 qdev_connect_gpio_out(DEVICE(&s->cpu[n].core), GTIMER_SEC,
0dc19823 163 qdev_get_gpio_in_named(DEVICE(&s->control), "cntpsirq", n));
bad56236
AB
164 }
165}
166
0fd74f03 167static void bcm283x_class_init(ObjectClass *oc, void *data)
bad56236
AB
168{
169 DeviceClass *dc = DEVICE_CLASS(oc);
170
cccf96c3
TH
171 /* Reason: Must be wired up in code (see raspi_init() function) */
172 dc->user_creatable = false;
bad56236
AB
173}
174
df6cf08d
PMD
175static void bcm2835_class_init(ObjectClass *oc, void *data)
176{
177 DeviceClass *dc = DEVICE_CLASS(oc);
178 BCM283XClass *bc = BCM283X_CLASS(oc);
179
180 bc->cpu_type = ARM_CPU_TYPE_NAME("arm1176");
181 bc->core_count = 1;
182 bc->peri_base = 0x20000000;
183 dc->realize = bcm2835_realize;
184};
185
34d1a4f5
PMD
186static void bcm2836_class_init(ObjectClass *oc, void *data)
187{
188 DeviceClass *dc = DEVICE_CLASS(oc);
189 BCM283XClass *bc = BCM283X_CLASS(oc);
190
191 bc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a7");
25ea2884 192 bc->core_count = BCM283X_NCPUS;
34d1a4f5
PMD
193 bc->peri_base = 0x3f000000;
194 bc->ctrl_base = 0x40000000;
195 bc->clusterid = 0xf;
196 dc->realize = bcm2836_realize;
bad56236
AB
197};
198
34d1a4f5
PMD
199#ifdef TARGET_AARCH64
200static void bcm2837_class_init(ObjectClass *oc, void *data)
bad56236 201{
34d1a4f5
PMD
202 DeviceClass *dc = DEVICE_CLASS(oc);
203 BCM283XClass *bc = BCM283X_CLASS(oc);
204
205 bc->cpu_type = ARM_CPU_TYPE_NAME("cortex-a53");
25ea2884 206 bc->core_count = BCM283X_NCPUS;
34d1a4f5
PMD
207 bc->peri_base = 0x3f000000;
208 bc->ctrl_base = 0x40000000;
209 bc->clusterid = 0x0;
210 dc->realize = bcm2836_realize;
34d1a4f5
PMD
211};
212#endif
213
214static const TypeInfo bcm283x_types[] = {
215 {
df6cf08d
PMD
216 .name = TYPE_BCM2835,
217 .parent = TYPE_BCM283X,
218 .class_init = bcm2835_class_init,
219 }, {
34d1a4f5
PMD
220 .name = TYPE_BCM2836,
221 .parent = TYPE_BCM283X,
222 .class_init = bcm2836_class_init,
223#ifdef TARGET_AARCH64
224 }, {
225 .name = TYPE_BCM2837,
226 .parent = TYPE_BCM283X,
227 .class_init = bcm2837_class_init,
228#endif
229 }, {
230 .name = TYPE_BCM283X,
231 .parent = TYPE_DEVICE,
232 .instance_size = sizeof(BCM283XState),
233 .instance_init = bcm2836_init,
234 .class_size = sizeof(BCM283XClass),
235 .class_init = bcm283x_class_init,
236 .abstract = true,
0fd74f03 237 }
34d1a4f5 238};
bad56236 239
34d1a4f5 240DEFINE_TYPES(bcm283x_types)