]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/boot.c
qom: Use return values to check for error where that's simpler
[mirror_qemu.git] / hw / arm / boot.c
CommitLineData
5fafdf24 1/*
16406950
PB
2 * ARM kernel loader.
3 *
9ee6e8bb 4 * Copyright (c) 2006-2007 CodeSourcery.
16406950
PB
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GPL.
16406950
PB
8 */
9
12b16722 10#include "qemu/osdep.h"
a8d25326 11#include "qemu-common.h"
c0dbca36 12#include "qemu/error-report.h"
da34e65c 13#include "qapi/error.h"
b77257d7 14#include <libfdt.h>
12ec8bd5 15#include "hw/arm/boot.h"
d8b1ae42 16#include "hw/arm/linux-boot-if.h"
baf6b681 17#include "sysemu/kvm.h"
9c17d615 18#include "sysemu/sysemu.h"
9695200a 19#include "sysemu/numa.h"
2744ece8 20#include "hw/boards.h"
71e8a915 21#include "sysemu/reset.h"
83c9f4ca 22#include "hw/loader.h"
ca20cf32 23#include "elf.h"
9c17d615 24#include "sysemu/device_tree.h"
1de7afc9 25#include "qemu/config-file.h"
922a01a0 26#include "qemu/option.h"
2198a121 27#include "exec/address-spaces.h"
ea358872 28#include "qemu/units.h"
16406950 29
4d9ebf75
MH
30/* Kernel boot protocol is specified in the kernel docs
31 * Documentation/arm/Booting and Documentation/arm64/booting.txt
32 * They have different preferred image load offsets from system RAM base.
33 */
f831f955
NH
34#define KERNEL_ARGS_ADDR 0x100
35#define KERNEL_NOLOAD_ADDR 0x02000000
36#define KERNEL_LOAD_ADDR 0x00010000
4d9ebf75 37#define KERNEL64_LOAD_ADDR 0x00080000
16406950 38
68115ed5
AB
39#define ARM64_TEXT_OFFSET_OFFSET 8
40#define ARM64_MAGIC_OFFSET 56
41
ea358872
SH
42#define BOOTLOADER_MAX_SIZE (4 * KiB)
43
3b77f6c3
IM
44AddressSpace *arm_boot_address_space(ARMCPU *cpu,
45 const struct arm_boot_info *info)
9f43d4c3
PM
46{
47 /* Return the address space to use for bootloader reads and writes.
48 * We prefer the secure address space if the CPU has it and we're
49 * going to boot the guest into it.
50 */
51 int asidx;
52 CPUState *cs = CPU(cpu);
53
54 if (arm_feature(&cpu->env, ARM_FEATURE_EL3) && info->secure_boot) {
55 asidx = ARMASIdx_S;
56 } else {
57 asidx = ARMASIdx_NS;
58 }
59
60 return cpu_get_address_space(cs, asidx);
61}
62
47b1da81 63typedef enum {
84e59397
PC
64 FIXUP_NONE = 0, /* do nothing */
65 FIXUP_TERMINATOR, /* end of insns */
66 FIXUP_BOARDID, /* overwrite with board ID number */
10b8ec73 67 FIXUP_BOARD_SETUP, /* overwrite with board specific setup code address */
751ebc13
RPB
68 FIXUP_ARGPTR_LO, /* overwrite with pointer to kernel args */
69 FIXUP_ARGPTR_HI, /* overwrite with pointer to kernel args (high half) */
70 FIXUP_ENTRYPOINT_LO, /* overwrite with kernel entry point */
71 FIXUP_ENTRYPOINT_HI, /* overwrite with kernel entry point (high half) */
84e59397
PC
72 FIXUP_GIC_CPU_IF, /* overwrite with GIC CPU interface address */
73 FIXUP_BOOTREG, /* overwrite with boot register address */
74 FIXUP_DSB, /* overwrite with correct DSB insn for cpu */
47b1da81
PM
75 FIXUP_MAX,
76} FixupType;
77
78typedef struct ARMInsnFixup {
79 uint32_t insn;
80 FixupType fixup;
81} ARMInsnFixup;
82
4d9ebf75
MH
83static const ARMInsnFixup bootloader_aarch64[] = {
84 { 0x580000c0 }, /* ldr x0, arg ; Load the lower 32-bits of DTB */
85 { 0xaa1f03e1 }, /* mov x1, xzr */
86 { 0xaa1f03e2 }, /* mov x2, xzr */
87 { 0xaa1f03e3 }, /* mov x3, xzr */
88 { 0x58000084 }, /* ldr x4, entry ; Load the lower 32-bits of kernel entry */
89 { 0xd61f0080 }, /* br x4 ; Jump to the kernel entry point */
751ebc13
RPB
90 { 0, FIXUP_ARGPTR_LO }, /* arg: .word @DTB Lower 32-bits */
91 { 0, FIXUP_ARGPTR_HI}, /* .word @DTB Higher 32-bits */
92 { 0, FIXUP_ENTRYPOINT_LO }, /* entry: .word @Kernel Entry Lower 32-bits */
93 { 0, FIXUP_ENTRYPOINT_HI }, /* .word @Kernel Entry Higher 32-bits */
4d9ebf75
MH
94 { 0, FIXUP_TERMINATOR }
95};
96
10b8ec73
PC
97/* A very small bootloader: call the board-setup code (if needed),
98 * set r0-r2, then jump to the kernel.
99 * If we're not calling boot setup code then we don't copy across
100 * the first BOOTLOADER_NO_BOARD_SETUP_OFFSET insns in this array.
101 */
102
47b1da81 103static const ARMInsnFixup bootloader[] = {
b4850e5a 104 { 0xe28fe004 }, /* add lr, pc, #4 */
10b8ec73
PC
105 { 0xe51ff004 }, /* ldr pc, [pc, #-4] */
106 { 0, FIXUP_BOARD_SETUP },
107#define BOOTLOADER_NO_BOARD_SETUP_OFFSET 3
47b1da81
PM
108 { 0xe3a00000 }, /* mov r0, #0 */
109 { 0xe59f1004 }, /* ldr r1, [pc, #4] */
110 { 0xe59f2004 }, /* ldr r2, [pc, #4] */
111 { 0xe59ff004 }, /* ldr pc, [pc, #4] */
112 { 0, FIXUP_BOARDID },
751ebc13
RPB
113 { 0, FIXUP_ARGPTR_LO },
114 { 0, FIXUP_ENTRYPOINT_LO },
47b1da81 115 { 0, FIXUP_TERMINATOR }
16406950
PB
116};
117
9d5ba9bf
ML
118/* Handling for secondary CPU boot in a multicore system.
119 * Unlike the uniprocessor/primary CPU boot, this is platform
120 * dependent. The default code here is based on the secondary
121 * CPU boot protocol used on realview/vexpress boards, with
122 * some parameterisation to increase its flexibility.
123 * QEMU platform models for which this code is not appropriate
124 * should override write_secondary_boot and secondary_cpu_reset_hook
125 * instead.
126 *
127 * This code enables the interrupt controllers for the secondary
128 * CPUs and then puts all the secondary CPUs into a loop waiting
129 * for an interprocessor interrupt and polling a configurable
130 * location for the kernel secondary CPU entry point.
131 */
bf471f79
PM
132#define DSB_INSN 0xf57ff04f
133#define CP15_DSB_INSN 0xee070f9a /* mcr cp15, 0, r0, c7, c10, 4 */
134
47b1da81
PM
135static const ARMInsnFixup smpboot[] = {
136 { 0xe59f2028 }, /* ldr r2, gic_cpu_if */
137 { 0xe59f0028 }, /* ldr r0, bootreg_addr */
138 { 0xe3a01001 }, /* mov r1, #1 */
139 { 0xe5821000 }, /* str r1, [r2] - set GICC_CTLR.Enable */
140 { 0xe3a010ff }, /* mov r1, #0xff */
141 { 0xe5821004 }, /* str r1, [r2, 4] - set GIC_PMR.Priority to 0xff */
142 { 0, FIXUP_DSB }, /* dsb */
143 { 0xe320f003 }, /* wfi */
144 { 0xe5901000 }, /* ldr r1, [r0] */
145 { 0xe1110001 }, /* tst r1, r1 */
146 { 0x0afffffb }, /* beq <wfi> */
147 { 0xe12fff11 }, /* bx r1 */
148 { 0, FIXUP_GIC_CPU_IF }, /* gic_cpu_if: .word 0x.... */
149 { 0, FIXUP_BOOTREG }, /* bootreg_addr: .word 0x.... */
150 { 0, FIXUP_TERMINATOR }
9ee6e8bb
PB
151};
152
47b1da81 153static void write_bootloader(const char *name, hwaddr addr,
9f43d4c3
PM
154 const ARMInsnFixup *insns, uint32_t *fixupcontext,
155 AddressSpace *as)
47b1da81
PM
156{
157 /* Fix up the specified bootloader fragment and write it into
158 * guest memory using rom_add_blob_fixed(). fixupcontext is
159 * an array giving the values to write in for the fixup types
160 * which write a value into the code array.
161 */
162 int i, len;
163 uint32_t *code;
164
165 len = 0;
166 while (insns[len].fixup != FIXUP_TERMINATOR) {
167 len++;
168 }
169
170 code = g_new0(uint32_t, len);
171
172 for (i = 0; i < len; i++) {
173 uint32_t insn = insns[i].insn;
174 FixupType fixup = insns[i].fixup;
175
176 switch (fixup) {
177 case FIXUP_NONE:
178 break;
179 case FIXUP_BOARDID:
10b8ec73 180 case FIXUP_BOARD_SETUP:
751ebc13
RPB
181 case FIXUP_ARGPTR_LO:
182 case FIXUP_ARGPTR_HI:
183 case FIXUP_ENTRYPOINT_LO:
184 case FIXUP_ENTRYPOINT_HI:
47b1da81
PM
185 case FIXUP_GIC_CPU_IF:
186 case FIXUP_BOOTREG:
187 case FIXUP_DSB:
188 insn = fixupcontext[fixup];
189 break;
190 default:
191 abort();
192 }
193 code[i] = tswap32(insn);
194 }
195
ea358872
SH
196 assert((len * sizeof(uint32_t)) < BOOTLOADER_MAX_SIZE);
197
9f43d4c3 198 rom_add_blob_fixed_as(name, code, len * sizeof(uint32_t), addr, as);
47b1da81
PM
199
200 g_free(code);
201}
202
9543b0cd 203static void default_write_secondary(ARMCPU *cpu,
9d5ba9bf
ML
204 const struct arm_boot_info *info)
205{
47b1da81 206 uint32_t fixupcontext[FIXUP_MAX];
9f43d4c3 207 AddressSpace *as = arm_boot_address_space(cpu, info);
47b1da81
PM
208
209 fixupcontext[FIXUP_GIC_CPU_IF] = info->gic_cpu_if_addr;
210 fixupcontext[FIXUP_BOOTREG] = info->smp_bootreg_addr;
211 if (arm_feature(&cpu->env, ARM_FEATURE_V7)) {
212 fixupcontext[FIXUP_DSB] = DSB_INSN;
213 } else {
214 fixupcontext[FIXUP_DSB] = CP15_DSB_INSN;
9d5ba9bf 215 }
47b1da81
PM
216
217 write_bootloader("smpboot", info->smp_loader_start,
9f43d4c3 218 smpboot, fixupcontext, as);
9d5ba9bf
ML
219}
220
716536a9
AB
221void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu,
222 const struct arm_boot_info *info,
223 hwaddr mvbar_addr)
224{
9f43d4c3 225 AddressSpace *as = arm_boot_address_space(cpu, info);
716536a9
AB
226 int n;
227 uint32_t mvbar_blob[] = {
228 /* mvbar_addr: secure monitor vectors
229 * Default unimplemented and unused vectors to spin. Makes it
230 * easier to debug (as opposed to the CPU running away).
231 */
232 0xeafffffe, /* (spin) */
233 0xeafffffe, /* (spin) */
234 0xe1b0f00e, /* movs pc, lr ;SMC exception return */
235 0xeafffffe, /* (spin) */
236 0xeafffffe, /* (spin) */
237 0xeafffffe, /* (spin) */
238 0xeafffffe, /* (spin) */
239 0xeafffffe, /* (spin) */
240 };
241 uint32_t board_setup_blob[] = {
242 /* board setup addr */
45c078f1
CD
243 0xee110f51, /* mrc p15, 0, r0, c1, c1, 2 ;read NSACR */
244 0xe3800b03, /* orr r0, #0xc00 ;set CP11, CP10 */
245 0xee010f51, /* mcr p15, 0, r0, c1, c1, 2 ;write NSACR */
716536a9
AB
246 0xe3a00e00 + (mvbar_addr >> 4), /* mov r0, #mvbar_addr */
247 0xee0c0f30, /* mcr p15, 0, r0, c12, c0, 1 ;set MVBAR */
248 0xee110f11, /* mrc p15, 0, r0, c1 , c1, 0 ;read SCR */
249 0xe3800031, /* orr r0, #0x31 ;enable AW, FW, NS */
250 0xee010f11, /* mcr p15, 0, r0, c1, c1, 0 ;write SCR */
251 0xe1a0100e, /* mov r1, lr ;save LR across SMC */
252 0xe1600070, /* smc #0 ;call monitor to flush SCR */
253 0xe1a0f001, /* mov pc, r1 ;return */
254 };
255
256 /* check that mvbar_addr is correctly aligned and relocatable (using MOV) */
257 assert((mvbar_addr & 0x1f) == 0 && (mvbar_addr >> 4) < 0x100);
258
259 /* check that these blobs don't overlap */
260 assert((mvbar_addr + sizeof(mvbar_blob) <= info->board_setup_addr)
261 || (info->board_setup_addr + sizeof(board_setup_blob) <= mvbar_addr));
262
263 for (n = 0; n < ARRAY_SIZE(mvbar_blob); n++) {
264 mvbar_blob[n] = tswap32(mvbar_blob[n]);
265 }
9f43d4c3
PM
266 rom_add_blob_fixed_as("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob),
267 mvbar_addr, as);
716536a9
AB
268
269 for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
270 board_setup_blob[n] = tswap32(board_setup_blob[n]);
271 }
9f43d4c3
PM
272 rom_add_blob_fixed_as("board-setup", board_setup_blob,
273 sizeof(board_setup_blob), info->board_setup_addr, as);
716536a9
AB
274}
275
5d309320 276static void default_reset_secondary(ARMCPU *cpu,
9d5ba9bf
ML
277 const struct arm_boot_info *info)
278{
9f43d4c3 279 AddressSpace *as = arm_boot_address_space(cpu, info);
4df81c6e 280 CPUState *cs = CPU(cpu);
5d309320 281
9f43d4c3 282 address_space_stl_notdirty(as, info->smp_bootreg_addr,
42874d3a 283 0, MEMTXATTRS_UNSPECIFIED, NULL);
4df81c6e 284 cpu_set_pc(cs, info->smp_loader_start);
9d5ba9bf
ML
285}
286
83bfffec
PM
287static inline bool have_dtb(const struct arm_boot_info *info)
288{
289 return info->dtb_filename || info->get_dtb;
290}
291
52b43737 292#define WRITE_WORD(p, value) do { \
9f43d4c3 293 address_space_stl_notdirty(as, p, value, \
42874d3a 294 MEMTXATTRS_UNSPECIFIED, NULL); \
52b43737
PB
295 p += 4; \
296} while (0)
297
9f43d4c3 298static void set_kernel_args(const struct arm_boot_info *info, AddressSpace *as)
16406950 299{
761c9eb0 300 int initrd_size = info->initrd_size;
a8170e5e
AK
301 hwaddr base = info->loader_start;
302 hwaddr p;
16406950 303
52b43737 304 p = base + KERNEL_ARGS_ADDR;
16406950 305 /* ATAG_CORE */
52b43737
PB
306 WRITE_WORD(p, 5);
307 WRITE_WORD(p, 0x54410001);
308 WRITE_WORD(p, 1);
309 WRITE_WORD(p, 0x1000);
310 WRITE_WORD(p, 0);
16406950 311 /* ATAG_MEM */
f93eb9ff 312 /* TODO: handle multiple chips on one ATAG list */
52b43737
PB
313 WRITE_WORD(p, 4);
314 WRITE_WORD(p, 0x54410002);
315 WRITE_WORD(p, info->ram_size);
316 WRITE_WORD(p, info->loader_start);
16406950
PB
317 if (initrd_size) {
318 /* ATAG_INITRD2 */
52b43737
PB
319 WRITE_WORD(p, 4);
320 WRITE_WORD(p, 0x54420005);
fc53b7d4 321 WRITE_WORD(p, info->initrd_start);
52b43737 322 WRITE_WORD(p, initrd_size);
16406950 323 }
f93eb9ff 324 if (info->kernel_cmdline && *info->kernel_cmdline) {
16406950
PB
325 /* ATAG_CMDLINE */
326 int cmdline_size;
327
f93eb9ff 328 cmdline_size = strlen(info->kernel_cmdline);
9f43d4c3 329 address_space_write(as, p + 8, MEMTXATTRS_UNSPECIFIED,
b7cbebf2 330 info->kernel_cmdline, cmdline_size + 1);
16406950 331 cmdline_size = (cmdline_size >> 2) + 1;
52b43737
PB
332 WRITE_WORD(p, cmdline_size + 2);
333 WRITE_WORD(p, 0x54410009);
334 p += cmdline_size * 4;
16406950 335 }
f93eb9ff
AZ
336 if (info->atag_board) {
337 /* ATAG_BOARD */
338 int atag_board_len;
52b43737 339 uint8_t atag_board_buf[0x1000];
f93eb9ff 340
52b43737
PB
341 atag_board_len = (info->atag_board(info, atag_board_buf) + 3) & ~3;
342 WRITE_WORD(p, (atag_board_len + 8) >> 2);
343 WRITE_WORD(p, 0x414f4d50);
9f43d4c3
PM
344 address_space_write(as, p, MEMTXATTRS_UNSPECIFIED,
345 atag_board_buf, atag_board_len);
f93eb9ff
AZ
346 p += atag_board_len;
347 }
16406950 348 /* ATAG_END */
52b43737
PB
349 WRITE_WORD(p, 0);
350 WRITE_WORD(p, 0);
16406950
PB
351}
352
9f43d4c3
PM
353static void set_kernel_args_old(const struct arm_boot_info *info,
354 AddressSpace *as)
2b8f2d41 355{
a8170e5e 356 hwaddr p;
52b43737 357 const char *s;
761c9eb0 358 int initrd_size = info->initrd_size;
a8170e5e 359 hwaddr base = info->loader_start;
2b8f2d41
AZ
360
361 /* see linux/include/asm-arm/setup.h */
52b43737 362 p = base + KERNEL_ARGS_ADDR;
2b8f2d41 363 /* page_size */
52b43737 364 WRITE_WORD(p, 4096);
2b8f2d41 365 /* nr_pages */
52b43737 366 WRITE_WORD(p, info->ram_size / 4096);
2b8f2d41 367 /* ramdisk_size */
52b43737 368 WRITE_WORD(p, 0);
2b8f2d41
AZ
369#define FLAG_READONLY 1
370#define FLAG_RDLOAD 4
371#define FLAG_RDPROMPT 8
372 /* flags */
52b43737 373 WRITE_WORD(p, FLAG_READONLY | FLAG_RDLOAD | FLAG_RDPROMPT);
2b8f2d41 374 /* rootdev */
52b43737 375 WRITE_WORD(p, (31 << 8) | 0); /* /dev/mtdblock0 */
2b8f2d41 376 /* video_num_cols */
52b43737 377 WRITE_WORD(p, 0);
2b8f2d41 378 /* video_num_rows */
52b43737 379 WRITE_WORD(p, 0);
2b8f2d41 380 /* video_x */
52b43737 381 WRITE_WORD(p, 0);
2b8f2d41 382 /* video_y */
52b43737 383 WRITE_WORD(p, 0);
2b8f2d41 384 /* memc_control_reg */
52b43737 385 WRITE_WORD(p, 0);
2b8f2d41
AZ
386 /* unsigned char sounddefault */
387 /* unsigned char adfsdrives */
388 /* unsigned char bytes_per_char_h */
389 /* unsigned char bytes_per_char_v */
52b43737 390 WRITE_WORD(p, 0);
2b8f2d41 391 /* pages_in_bank[4] */
52b43737
PB
392 WRITE_WORD(p, 0);
393 WRITE_WORD(p, 0);
394 WRITE_WORD(p, 0);
395 WRITE_WORD(p, 0);
2b8f2d41 396 /* pages_in_vram */
52b43737 397 WRITE_WORD(p, 0);
2b8f2d41 398 /* initrd_start */
fc53b7d4
PM
399 if (initrd_size) {
400 WRITE_WORD(p, info->initrd_start);
401 } else {
52b43737 402 WRITE_WORD(p, 0);
fc53b7d4 403 }
2b8f2d41 404 /* initrd_size */
52b43737 405 WRITE_WORD(p, initrd_size);
2b8f2d41 406 /* rd_start */
52b43737 407 WRITE_WORD(p, 0);
2b8f2d41 408 /* system_rev */
52b43737 409 WRITE_WORD(p, 0);
2b8f2d41 410 /* system_serial_low */
52b43737 411 WRITE_WORD(p, 0);
2b8f2d41 412 /* system_serial_high */
52b43737 413 WRITE_WORD(p, 0);
2b8f2d41 414 /* mem_fclk_21285 */
52b43737 415 WRITE_WORD(p, 0);
2b8f2d41 416 /* zero unused fields */
52b43737
PB
417 while (p < base + KERNEL_ARGS_ADDR + 256 + 1024) {
418 WRITE_WORD(p, 0);
419 }
420 s = info->kernel_cmdline;
421 if (s) {
b7cbebf2 422 address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, s, strlen(s) + 1);
52b43737
PB
423 } else {
424 WRITE_WORD(p, 0);
425 }
2b8f2d41
AZ
426}
427
f08ced69
SK
428static int fdt_add_memory_node(void *fdt, uint32_t acells, hwaddr mem_base,
429 uint32_t scells, hwaddr mem_len,
430 int numa_node_id)
431{
432 char *nodename;
433 int ret;
434
435 nodename = g_strdup_printf("/memory@%" PRIx64, mem_base);
436 qemu_fdt_add_subnode(fdt, nodename);
437 qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
438 ret = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", acells, mem_base,
439 scells, mem_len);
440 if (ret < 0) {
441 goto out;
442 }
443
444 /* only set the NUMA ID if it is specified */
445 if (numa_node_id >= 0) {
446 ret = qemu_fdt_setprop_cell(fdt, nodename,
447 "numa-node-id", numa_node_id);
448 }
449out:
450 g_free(nodename);
451 return ret;
452}
453
4cbca7d9
AS
454static void fdt_add_psci_node(void *fdt)
455{
456 uint32_t cpu_suspend_fn;
457 uint32_t cpu_off_fn;
458 uint32_t cpu_on_fn;
459 uint32_t migrate_fn;
460 ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0));
461 const char *psci_method;
462 int64_t psci_conduit;
c39770cd 463 int rc;
4cbca7d9
AS
464
465 psci_conduit = object_property_get_int(OBJECT(armcpu),
466 "psci-conduit",
467 &error_abort);
468 switch (psci_conduit) {
469 case QEMU_PSCI_CONDUIT_DISABLED:
470 return;
471 case QEMU_PSCI_CONDUIT_HVC:
472 psci_method = "hvc";
473 break;
474 case QEMU_PSCI_CONDUIT_SMC:
475 psci_method = "smc";
476 break;
477 default:
478 g_assert_not_reached();
479 }
480
c39770cd
AS
481 /*
482 * If /psci node is present in provided DTB, assume that no fixup
483 * is necessary and all PSCI configuration should be taken as-is
484 */
485 rc = fdt_path_offset(fdt, "/psci");
486 if (rc >= 0) {
487 return;
488 }
489
4cbca7d9
AS
490 qemu_fdt_add_subnode(fdt, "/psci");
491 if (armcpu->psci_version == 2) {
492 const char comp[] = "arm,psci-0.2\0arm,psci";
493 qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp));
494
495 cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF;
496 if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) {
497 cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND;
498 cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON;
499 migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE;
500 } else {
501 cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND;
502 cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON;
503 migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE;
504 }
505 } else {
506 qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci");
507
508 cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND;
509 cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF;
510 cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON;
511 migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE;
512 }
513
514 /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer
515 * to the instruction that should be used to invoke PSCI functions.
516 * However, the device tree binding uses 'method' instead, so that is
517 * what we should use here.
518 */
519 qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method);
520
521 qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn);
522 qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn);
523 qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn);
524 qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn);
525}
526
3b77f6c3 527int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo,
2744ece8 528 hwaddr addr_limit, AddressSpace *as, MachineState *ms)
412beee6 529{
412beee6 530 void *fdt = NULL;
e2eb3d29 531 int size, rc, n = 0;
70976c41 532 uint32_t acells, scells;
9695200a
SZ
533 unsigned int i;
534 hwaddr mem_base, mem_len;
e2eb3d29
EA
535 char **node_path;
536 Error *err = NULL;
412beee6 537
0fb79851
JR
538 if (binfo->dtb_filename) {
539 char *filename;
540 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, binfo->dtb_filename);
541 if (!filename) {
542 fprintf(stderr, "Couldn't open dtb file %s\n", binfo->dtb_filename);
543 goto fail;
544 }
412beee6 545
0fb79851
JR
546 fdt = load_device_tree(filename, &size);
547 if (!fdt) {
548 fprintf(stderr, "Couldn't open dtb file %s\n", filename);
549 g_free(filename);
550 goto fail;
551 }
412beee6 552 g_free(filename);
a554ecb4 553 } else {
0fb79851
JR
554 fdt = binfo->get_dtb(binfo, &size);
555 if (!fdt) {
556 fprintf(stderr, "Board was unable to create a dtb blob\n");
557 goto fail;
558 }
412beee6 559 }
412beee6 560
fee8ea12
AB
561 if (addr_limit > addr && size > (addr_limit - addr)) {
562 /* Installing the device tree blob at addr would exceed addr_limit.
563 * Whether this constitutes failure is up to the caller to decide,
564 * so just return 0 as size, i.e., no error.
565 */
566 g_free(fdt);
567 return 0;
568 }
569
58e71097
EA
570 acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells",
571 NULL, &error_fatal);
572 scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells",
573 NULL, &error_fatal);
9bfa659e
PM
574 if (acells == 0 || scells == 0) {
575 fprintf(stderr, "dtb file invalid (#address-cells or #size-cells 0)\n");
c23045de 576 goto fail;
9bfa659e
PM
577 }
578
e4e34855 579 if (scells < 2 && binfo->ram_size >= 4 * GiB) {
70976c41
PM
580 /* This is user error so deserves a friendlier error message
581 * than the failure of setprop_sized_cells would provide
582 */
9bfa659e
PM
583 fprintf(stderr, "qemu: dtb file not compatible with "
584 "RAM size > 4GB\n");
c23045de 585 goto fail;
9bfa659e
PM
586 }
587
e2eb3d29
EA
588 /* nop all root nodes matching /memory or /memory@unit-address */
589 node_path = qemu_fdt_node_unit_path(fdt, "memory", &err);
590 if (err) {
591 error_report_err(err);
592 goto fail;
593 }
594 while (node_path[n]) {
595 if (g_str_has_prefix(node_path[n], "/memory")) {
596 qemu_fdt_nop_node(fdt, node_path[n]);
597 }
598 n++;
599 }
600 g_strfreev(node_path);
601
aa570207 602 if (ms->numa_state != NULL && ms->numa_state->num_nodes > 0) {
9695200a 603 mem_base = binfo->loader_start;
aa570207 604 for (i = 0; i < ms->numa_state->num_nodes; i++) {
7e721e7b 605 mem_len = ms->numa_state->nodes[i].node_mem;
f08ced69
SK
606 rc = fdt_add_memory_node(fdt, acells, mem_base,
607 scells, mem_len, i);
9695200a 608 if (rc < 0) {
f08ced69
SK
609 fprintf(stderr, "couldn't add /memory@%"PRIx64" node\n",
610 mem_base);
9695200a
SZ
611 goto fail;
612 }
613
9695200a 614 mem_base += mem_len;
9695200a
SZ
615 }
616 } else {
f08ced69
SK
617 rc = fdt_add_memory_node(fdt, acells, binfo->loader_start,
618 scells, binfo->ram_size, -1);
9695200a 619 if (rc < 0) {
f08ced69
SK
620 fprintf(stderr, "couldn't add /memory@%"PRIx64" node\n",
621 binfo->loader_start);
9695200a
SZ
622 goto fail;
623 }
412beee6
GL
624 }
625
b77257d7
GR
626 rc = fdt_path_offset(fdt, "/chosen");
627 if (rc < 0) {
628 qemu_fdt_add_subnode(fdt, "/chosen");
629 }
630
2744ece8 631 if (ms->kernel_cmdline && *ms->kernel_cmdline) {
5a4348d1 632 rc = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs",
2744ece8 633 ms->kernel_cmdline);
5e87975c
PC
634 if (rc < 0) {
635 fprintf(stderr, "couldn't set /chosen/bootargs\n");
c23045de 636 goto fail;
5e87975c 637 }
412beee6
GL
638 }
639
640 if (binfo->initrd_size) {
5a4348d1
PC
641 rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start",
642 binfo->initrd_start);
412beee6
GL
643 if (rc < 0) {
644 fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n");
c23045de 645 goto fail;
412beee6
GL
646 }
647
5a4348d1
PC
648 rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end",
649 binfo->initrd_start + binfo->initrd_size);
412beee6
GL
650 if (rc < 0) {
651 fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n");
c23045de 652 goto fail;
412beee6
GL
653 }
654 }
3b1cceb8 655
4cbca7d9
AS
656 fdt_add_psci_node(fdt);
657
3b1cceb8
PM
658 if (binfo->modify_dtb) {
659 binfo->modify_dtb(binfo, fdt);
660 }
661
5a4348d1 662 qemu_fdt_dumpdtb(fdt, size);
412beee6 663
4c4bf654
AB
664 /* Put the DTB into the memory map as a ROM image: this will ensure
665 * the DTB is copied again upon reset, even if addr points into RAM.
666 */
9f43d4c3 667 rom_add_blob_fixed_as("dtb", fdt, size, addr, as);
412beee6 668
c23045de
PM
669 g_free(fdt);
670
fee8ea12 671 return size;
c23045de
PM
672
673fail:
674 g_free(fdt);
675 return -1;
412beee6
GL
676}
677
6ed221b6 678static void do_cpu_reset(void *opaque)
f2d74978 679{
351d5666 680 ARMCPU *cpu = opaque;
4df81c6e 681 CPUState *cs = CPU(cpu);
351d5666 682 CPUARMState *env = &cpu->env;
462a8bc6 683 const struct arm_boot_info *info = env->boot_info;
f2d74978 684
4df81c6e 685 cpu_reset(cs);
f2d74978
PB
686 if (info) {
687 if (!info->is_linux) {
9776f636 688 int i;
f2d74978 689 /* Jump to the entry point. */
4df81c6e
PC
690 uint64_t entry = info->entry;
691
9776f636
PC
692 switch (info->endianness) {
693 case ARM_ENDIANNESS_LE:
694 env->cp15.sctlr_el[1] &= ~SCTLR_E0E;
695 for (i = 1; i < 4; ++i) {
696 env->cp15.sctlr_el[i] &= ~SCTLR_EE;
697 }
698 env->uncached_cpsr &= ~CPSR_E;
699 break;
700 case ARM_ENDIANNESS_BE8:
701 env->cp15.sctlr_el[1] |= SCTLR_E0E;
702 for (i = 1; i < 4; ++i) {
703 env->cp15.sctlr_el[i] |= SCTLR_EE;
704 }
705 env->uncached_cpsr |= CPSR_E;
706 break;
707 case ARM_ENDIANNESS_BE32:
708 env->cp15.sctlr_el[1] |= SCTLR_B;
709 break;
710 case ARM_ENDIANNESS_UNKNOWN:
711 break; /* Board's decision */
712 default:
713 g_assert_not_reached();
714 }
715
4df81c6e 716 cpu_set_pc(cs, entry);
f2d74978 717 } else {
c8e829b7
GB
718 /* If we are booting Linux then we need to check whether we are
719 * booting into secure or non-secure state and adjust the state
720 * accordingly. Out of reset, ARM is defined to be in secure state
721 * (SCR.NS = 0), we change that here if non-secure boot has been
722 * requested.
723 */
5097227c
GB
724 if (arm_feature(env, ARM_FEATURE_EL3)) {
725 /* AArch64 is defined to come out of reset into EL3 if enabled.
726 * If we are booting Linux then we need to adjust our EL as
727 * Linux expects us to be in EL2 or EL1. AArch32 resets into
728 * SVC, which Linux expects, so no privilege/exception level to
729 * adjust.
730 */
731 if (env->aarch64) {
48d21a57 732 env->cp15.scr_el3 |= SCR_RW;
5097227c 733 if (arm_feature(env, ARM_FEATURE_EL2)) {
48d21a57 734 env->cp15.hcr_el2 |= HCR_RW;
5097227c
GB
735 env->pstate = PSTATE_MODE_EL2h;
736 } else {
737 env->pstate = PSTATE_MODE_EL1h;
738 }
43118f43
PM
739 /* AArch64 kernels never boot in secure mode */
740 assert(!info->secure_boot);
741 /* This hook is only supported for AArch32 currently:
742 * bootloader_aarch64[] will not call the hook, and
743 * the code above has already dropped us into EL2 or EL1.
744 */
745 assert(!info->secure_board_setup);
5097227c
GB
746 }
747
bda816f0
PM
748 if (arm_feature(env, ARM_FEATURE_EL2)) {
749 /* If we have EL2 then Linux expects the HVC insn to work */
750 env->cp15.scr_el3 |= SCR_HCE;
751 }
752
5097227c 753 /* Set to non-secure if not a secure boot */
baf6b681
PC
754 if (!info->secure_boot &&
755 (cs != first_cpu || !info->secure_board_setup)) {
5097227c
GB
756 /* Linux expects non-secure state */
757 env->cp15.scr_el3 |= SCR_NS;
ece628fc
PM
758 /* Set NSACR.{CP11,CP10} so NS can access the FPU */
759 env->cp15.nsacr |= 3 << 10;
5097227c 760 }
c8e829b7
GB
761 }
762
299953b9
PM
763 if (!env->aarch64 && !info->secure_boot &&
764 arm_feature(env, ARM_FEATURE_EL2)) {
765 /*
766 * This is an AArch32 boot not to Secure state, and
767 * we have Hyp mode available, so boot the kernel into
768 * Hyp mode. This is not how the CPU comes out of reset,
769 * so we need to manually put it there.
770 */
771 cpsr_write(env, ARM_CPU_MODE_HYP, CPSR_M, CPSRWriteRaw);
772 }
773
4df81c6e 774 if (cs == first_cpu) {
9f43d4c3
PM
775 AddressSpace *as = arm_boot_address_space(cpu, info);
776
4df81c6e 777 cpu_set_pc(cs, info->loader_start);
4d9ebf75 778
83bfffec 779 if (!have_dtb(info)) {
412beee6 780 if (old_param) {
9f43d4c3 781 set_kernel_args_old(info, as);
412beee6 782 } else {
9f43d4c3 783 set_kernel_args(info, as);
412beee6 784 }
6ed221b6 785 }
f2d74978 786 } else {
5d309320 787 info->secondary_cpu_reset_hook(cpu, info);
f2d74978
PB
788 }
789 }
98be6b7d 790 arm_rebuild_hflags(env);
f2d74978 791 }
f2d74978
PB
792}
793
07abe45c
LE
794/**
795 * load_image_to_fw_cfg() - Load an image file into an fw_cfg entry identified
796 * by key.
797 * @fw_cfg: The firmware config instance to store the data in.
798 * @size_key: The firmware config key to store the size of the loaded
799 * data under, with fw_cfg_add_i32().
800 * @data_key: The firmware config key to store the loaded data under,
801 * with fw_cfg_add_bytes().
802 * @image_name: The name of the image file to load. If it is NULL, the
803 * function returns without doing anything.
804 * @try_decompress: Whether the image should be decompressed (gunzipped) before
805 * adding it to fw_cfg. If decompression fails, the image is
806 * loaded as-is.
807 *
808 * In case of failure, the function prints an error message to stderr and the
809 * process exits with status 1.
810 */
811static void load_image_to_fw_cfg(FWCfgState *fw_cfg, uint16_t size_key,
812 uint16_t data_key, const char *image_name,
813 bool try_decompress)
814{
815 size_t size = -1;
816 uint8_t *data;
817
818 if (image_name == NULL) {
819 return;
820 }
821
822 if (try_decompress) {
823 size = load_image_gzipped_buffer(image_name,
824 LOAD_IMAGE_MAX_GUNZIP_BYTES, &data);
825 }
826
827 if (size == (size_t)-1) {
828 gchar *contents;
829 gsize length;
830
831 if (!g_file_get_contents(image_name, &contents, &length, NULL)) {
c0dbca36 832 error_report("failed to load \"%s\"", image_name);
07abe45c
LE
833 exit(1);
834 }
835 size = length;
836 data = (uint8_t *)contents;
837 }
838
839 fw_cfg_add_i32(fw_cfg, size_key, size);
840 fw_cfg_add_bytes(fw_cfg, data_key, data, size);
841}
842
d8b1ae42
PM
843static int do_arm_linux_init(Object *obj, void *opaque)
844{
845 if (object_dynamic_cast(obj, TYPE_ARM_LINUX_BOOT_IF)) {
846 ARMLinuxBootIf *albif = ARM_LINUX_BOOT_IF(obj);
847 ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_GET_CLASS(obj);
848 struct arm_boot_info *info = opaque;
849
850 if (albifc->arm_linux_init) {
851 albifc->arm_linux_init(albif, info->secure_boot);
852 }
853 }
854 return 0;
855}
856
a3f0ecfd
AL
857static int64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry,
858 uint64_t *lowaddr, uint64_t *highaddr,
859 int elf_machine, AddressSpace *as)
9776f636
PC
860{
861 bool elf_is64;
862 union {
863 Elf32_Ehdr h32;
864 Elf64_Ehdr h64;
865 } elf_header;
866 int data_swab = 0;
867 bool big_endian;
a3f0ecfd 868 int64_t ret = -1;
9776f636
PC
869 Error *err = NULL;
870
871
872 load_elf_hdr(info->kernel_filename, &elf_header, &elf_is64, &err);
873 if (err) {
36f876ce 874 error_free(err);
9776f636
PC
875 return ret;
876 }
877
878 if (elf_is64) {
879 big_endian = elf_header.h64.e_ident[EI_DATA] == ELFDATA2MSB;
880 info->endianness = big_endian ? ARM_ENDIANNESS_BE8
881 : ARM_ENDIANNESS_LE;
882 } else {
883 big_endian = elf_header.h32.e_ident[EI_DATA] == ELFDATA2MSB;
884 if (big_endian) {
885 if (bswap32(elf_header.h32.e_flags) & EF_ARM_BE8) {
886 info->endianness = ARM_ENDIANNESS_BE8;
887 } else {
888 info->endianness = ARM_ENDIANNESS_BE32;
889 /* In BE32, the CPU has a different view of the per-byte
890 * address map than the rest of the system. BE32 ELF files
891 * are organised such that they can be programmed through
892 * the CPU's per-word byte-reversed view of the world. QEMU
893 * however loads ELF files independently of the CPU. So
894 * tell the ELF loader to byte reverse the data for us.
895 */
896 data_swab = 2;
897 }
898 } else {
899 info->endianness = ARM_ENDIANNESS_LE;
900 }
901 }
902
4366e1db 903 ret = load_elf_as(info->kernel_filename, NULL, NULL, NULL,
6cdda0ff 904 pentry, lowaddr, highaddr, NULL, big_endian, elf_machine,
9f43d4c3 905 1, data_swab, as);
9776f636
PC
906 if (ret <= 0) {
907 /* The header loaded but the image didn't */
908 exit(1);
909 }
910
911 return ret;
912}
913
68115ed5 914static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base,
9f43d4c3 915 hwaddr *entry, AddressSpace *as)
68115ed5
AB
916{
917 hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR;
5e6dbe1e 918 uint64_t kernel_size = 0;
68115ed5
AB
919 uint8_t *buffer;
920 int size;
921
922 /* On aarch64, it's the bootloader's job to uncompress the kernel. */
923 size = load_image_gzipped_buffer(filename, LOAD_IMAGE_MAX_GUNZIP_BYTES,
924 &buffer);
925
926 if (size < 0) {
927 gsize len;
928
929 /* Load as raw file otherwise */
930 if (!g_file_get_contents(filename, (char **)&buffer, &len, NULL)) {
931 return -1;
932 }
933 size = len;
934 }
935
936 /* check the arm64 magic header value -- very old kernels may not have it */
27640407
MAL
937 if (size > ARM64_MAGIC_OFFSET + 4 &&
938 memcmp(buffer + ARM64_MAGIC_OFFSET, "ARM\x64", 4) == 0) {
68115ed5
AB
939 uint64_t hdrvals[2];
940
941 /* The arm64 Image header has text_offset and image_size fields at 8 and
942 * 16 bytes into the Image header, respectively. The text_offset field
943 * is only valid if the image_size is non-zero.
944 */
945 memcpy(&hdrvals, buffer + ARM64_TEXT_OFFSET_OFFSET, sizeof(hdrvals));
5e6dbe1e
PM
946
947 kernel_size = le64_to_cpu(hdrvals[1]);
948
949 if (kernel_size != 0) {
68115ed5 950 kernel_load_offset = le64_to_cpu(hdrvals[0]);
ea358872
SH
951
952 /*
953 * We write our startup "bootloader" at the very bottom of RAM,
954 * so that bit can't be used for the image. Luckily the Image
955 * format specification is that the image requests only an offset
956 * from a 2MB boundary, not an absolute load address. So if the
957 * image requests an offset that might mean it overlaps with the
958 * bootloader, we can just load it starting at 2MB+offset rather
959 * than 0MB + offset.
960 */
961 if (kernel_load_offset < BOOTLOADER_MAX_SIZE) {
962 kernel_load_offset += 2 * MiB;
963 }
68115ed5
AB
964 }
965 }
966
5e6dbe1e
PM
967 /*
968 * Kernels before v3.17 don't populate the image_size field, and
969 * raw images have no header. For those our best guess at the size
970 * is the size of the Image file itself.
971 */
972 if (kernel_size == 0) {
973 kernel_size = size;
974 }
975
68115ed5 976 *entry = mem_base + kernel_load_offset;
9f43d4c3 977 rom_add_blob_fixed_as(filename, buffer, size, *entry, as);
68115ed5
AB
978
979 g_free(buffer);
980
5e6dbe1e 981 return kernel_size;
68115ed5
AB
982}
983
d33774ee
PM
984static void arm_setup_direct_kernel_boot(ARMCPU *cpu,
985 struct arm_boot_info *info)
16406950 986{
d33774ee 987 /* Set up for a direct boot of a kernel image file. */
c6faa758 988 CPUState *cs;
d33774ee 989 AddressSpace *as = arm_boot_address_space(cpu, info);
16406950
PB
990 int kernel_size;
991 int initrd_size;
1c7b3754 992 int is_linux = 0;
d5fef92f
PM
993 uint64_t elf_entry;
994 /* Addresses of first byte used and first byte not used by the image */
67505c11 995 uint64_t image_low_addr = 0, image_high_addr = 0;
da0af40d 996 int elf_machine;
68115ed5 997 hwaddr entry;
4d9ebf75 998 static const ARMInsnFixup *primary_loader;
e70af24b 999 uint64_t ram_end = info->loader_start + info->ram_size;
daf90626 1000
4d9ebf75
MH
1001 if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) {
1002 primary_loader = bootloader_aarch64;
da0af40d 1003 elf_machine = EM_AARCH64;
4d9ebf75
MH
1004 } else {
1005 primary_loader = bootloader;
10b8ec73
PC
1006 if (!info->write_board_setup) {
1007 primary_loader += BOOTLOADER_NO_BOARD_SETUP_OFFSET;
1008 }
da0af40d 1009 elf_machine = EM_ARM;
4d9ebf75
MH
1010 }
1011
9d5ba9bf
ML
1012 if (!info->secondary_cpu_reset_hook) {
1013 info->secondary_cpu_reset_hook = default_reset_secondary;
1014 }
1015 if (!info->write_secondary_boot) {
1016 info->write_secondary_boot = default_write_secondary;
1017 }
1018
f2d74978
PB
1019 if (info->nb_cpus == 0)
1020 info->nb_cpus = 1;
f93eb9ff 1021
1c7b3754 1022 /* Assume that raw images are linux kernels, and ELF images are not. */
d5fef92f
PM
1023 kernel_size = arm_load_elf(info, &elf_entry, &image_low_addr,
1024 &image_high_addr, elf_machine, as);
92df8450 1025 if (kernel_size > 0 && have_dtb(info)) {
c3a42358
PM
1026 /*
1027 * If there is still some room left at the base of RAM, try and put
92df8450
AB
1028 * the DTB there like we do for images loaded with -bios or -pflash.
1029 */
d5fef92f
PM
1030 if (image_low_addr > info->loader_start
1031 || image_high_addr < info->loader_start) {
c3a42358 1032 /*
d5fef92f 1033 * Set image_low_addr as address limit for arm_load_dtb if it may be
92df8450
AB
1034 * pointing into RAM, otherwise pass '0' (no limit)
1035 */
d5fef92f
PM
1036 if (image_low_addr < info->loader_start) {
1037 image_low_addr = 0;
92df8450 1038 }
3b77f6c3 1039 info->dtb_start = info->loader_start;
d5fef92f 1040 info->dtb_limit = image_low_addr;
92df8450
AB
1041 }
1042 }
1c7b3754
PB
1043 entry = elf_entry;
1044 if (kernel_size < 0) {
f831f955
NH
1045 uint64_t loadaddr = info->loader_start + KERNEL_NOLOAD_ADDR;
1046 kernel_size = load_uimage_as(info->kernel_filename, &entry, &loadaddr,
9f43d4c3 1047 &is_linux, NULL, NULL, as);
67505c11
PM
1048 if (kernel_size >= 0) {
1049 image_low_addr = loadaddr;
1050 image_high_addr = image_low_addr + kernel_size;
1051 }
1c7b3754 1052 }
6f5d3cbe 1053 if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) {
68115ed5 1054 kernel_size = load_aarch64_image(info->kernel_filename,
9f43d4c3 1055 info->loader_start, &entry, as);
6f5d3cbe 1056 is_linux = 1;
67505c11
PM
1057 if (kernel_size >= 0) {
1058 image_low_addr = entry;
1059 image_high_addr = image_low_addr + kernel_size;
1060 }
68115ed5
AB
1061 } else if (kernel_size < 0) {
1062 /* 32-bit ARM */
1063 entry = info->loader_start + KERNEL_LOAD_ADDR;
9f43d4c3 1064 kernel_size = load_image_targphys_as(info->kernel_filename, entry,
e70af24b 1065 ram_end - KERNEL_LOAD_ADDR, as);
1c7b3754 1066 is_linux = 1;
67505c11
PM
1067 if (kernel_size >= 0) {
1068 image_low_addr = entry;
1069 image_high_addr = image_low_addr + kernel_size;
1070 }
1c7b3754
PB
1071 }
1072 if (kernel_size < 0) {
c0dbca36 1073 error_report("could not load kernel '%s'", info->kernel_filename);
1c7b3754
PB
1074 exit(1);
1075 }
852dc64d
PM
1076
1077 if (kernel_size > info->ram_size) {
1078 error_report("kernel '%s' is too large to fit in RAM "
1079 "(kernel size %d, RAM size %" PRId64 ")",
1080 info->kernel_filename, kernel_size, info->ram_size);
1081 exit(1);
1082 }
1083
f2d74978 1084 info->entry = entry;
e6b2b20d
PM
1085
1086 /*
1087 * We want to put the initrd far enough into RAM that when the
1088 * kernel is uncompressed it will not clobber the initrd. However
1089 * on boards without much RAM we must ensure that we still leave
1090 * enough room for a decent sized initrd, and on boards with large
1091 * amounts of RAM we must avoid the initrd being so far up in RAM
1092 * that it is outside lowmem and inaccessible to the kernel.
1093 * So for boards with less than 256MB of RAM we put the initrd
1094 * halfway into RAM, and for boards with 256MB of RAM or more we put
1095 * the initrd at 128MB.
1096 * We also refuse to put the initrd somewhere that will definitely
1097 * overlay the kernel we just loaded, though for kernel formats which
1098 * don't tell us their exact size (eg self-decompressing 32-bit kernels)
1099 * we might still make a bad choice here.
1100 */
1101 info->initrd_start = info->loader_start +
e4e34855 1102 MIN(info->ram_size / 2, 128 * MiB);
67505c11
PM
1103 if (image_high_addr) {
1104 info->initrd_start = MAX(info->initrd_start, image_high_addr);
1105 }
e6b2b20d
PM
1106 info->initrd_start = TARGET_PAGE_ALIGN(info->initrd_start);
1107
f2d74978 1108 if (is_linux) {
47b1da81
PM
1109 uint32_t fixupcontext[FIXUP_MAX];
1110
f93eb9ff 1111 if (info->initrd_filename) {
852dc64d
PM
1112
1113 if (info->initrd_start >= ram_end) {
1114 error_report("not enough space after kernel to load initrd");
1115 exit(1);
1116 }
1117
9f43d4c3
PM
1118 initrd_size = load_ramdisk_as(info->initrd_filename,
1119 info->initrd_start,
e70af24b 1120 ram_end - info->initrd_start, as);
fd76663e 1121 if (initrd_size < 0) {
9f43d4c3
PM
1122 initrd_size = load_image_targphys_as(info->initrd_filename,
1123 info->initrd_start,
e70af24b 1124 ram_end -
9f43d4c3
PM
1125 info->initrd_start,
1126 as);
fd76663e 1127 }
daf90626 1128 if (initrd_size < 0) {
c0dbca36
AF
1129 error_report("could not load initrd '%s'",
1130 info->initrd_filename);
daf90626
PB
1131 exit(1);
1132 }
b48b0640 1133 if (info->initrd_start + initrd_size > ram_end) {
852dc64d
PM
1134 error_report("could not load initrd '%s': "
1135 "too big to fit into RAM after the kernel",
1136 info->initrd_filename);
b48b0640 1137 exit(1);
852dc64d 1138 }
daf90626
PB
1139 } else {
1140 initrd_size = 0;
1141 }
412beee6
GL
1142 info->initrd_size = initrd_size;
1143
47b1da81 1144 fixupcontext[FIXUP_BOARDID] = info->board_id;
10b8ec73 1145 fixupcontext[FIXUP_BOARD_SETUP] = info->board_setup_addr;
412beee6 1146
c3a42358
PM
1147 /*
1148 * for device tree boot, we pass the DTB directly in r2. Otherwise
412beee6
GL
1149 * we point to the kernel args.
1150 */
83bfffec 1151 if (have_dtb(info)) {
76e2aef3 1152 hwaddr align;
76e2aef3
AG
1153
1154 if (elf_machine == EM_AARCH64) {
1155 /*
1156 * Some AArch64 kernels on early bootup map the fdt region as
1157 *
1158 * [ ALIGN_DOWN(fdt, 2MB) ... ALIGN_DOWN(fdt, 2MB) + 2MB ]
1159 *
1160 * Let's play safe and prealign it to 2MB to give us some space.
1161 */
e4e34855 1162 align = 2 * MiB;
76e2aef3
AG
1163 } else {
1164 /*
1165 * Some 32bit kernels will trash anything in the 4K page the
1166 * initrd ends in, so make sure the DTB isn't caught up in that.
1167 */
e4e34855 1168 align = 4 * KiB;
76e2aef3
AG
1169 }
1170
1171 /* Place the DTB after the initrd in memory with alignment. */
3b77f6c3
IM
1172 info->dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size,
1173 align);
852dc64d
PM
1174 if (info->dtb_start >= ram_end) {
1175 error_report("Not enough space for DTB after kernel/initrd");
1176 exit(1);
1177 }
751ebc13
RPB
1178 fixupcontext[FIXUP_ARGPTR_LO] = info->dtb_start;
1179 fixupcontext[FIXUP_ARGPTR_HI] = info->dtb_start >> 32;
412beee6 1180 } else {
751ebc13
RPB
1181 fixupcontext[FIXUP_ARGPTR_LO] =
1182 info->loader_start + KERNEL_ARGS_ADDR;
1183 fixupcontext[FIXUP_ARGPTR_HI] =
1184 (info->loader_start + KERNEL_ARGS_ADDR) >> 32;
e4e34855 1185 if (info->ram_size >= 4 * GiB) {
c0dbca36
AF
1186 error_report("RAM size must be less than 4GB to boot"
1187 " Linux kernel using ATAGS (try passing a device tree"
1188 " using -dtb)");
3871481c
PM
1189 exit(1);
1190 }
412beee6 1191 }
751ebc13
RPB
1192 fixupcontext[FIXUP_ENTRYPOINT_LO] = entry;
1193 fixupcontext[FIXUP_ENTRYPOINT_HI] = entry >> 32;
47b1da81
PM
1194
1195 write_bootloader("bootloader", info->loader_start,
9f43d4c3 1196 primary_loader, fixupcontext, as);
47b1da81 1197
52b43737 1198 if (info->nb_cpus > 1) {
9543b0cd 1199 info->write_secondary_boot(cpu, info);
52b43737 1200 }
10b8ec73
PC
1201 if (info->write_board_setup) {
1202 info->write_board_setup(cpu, info);
1203 }
d8b1ae42 1204
c3a42358
PM
1205 /*
1206 * Notify devices which need to fake up firmware initialization
d8b1ae42
PM
1207 * that we're doing a direct kernel boot.
1208 */
1209 object_child_foreach_recursive(object_get_root(),
1210 do_arm_linux_init, info);
16406950 1211 }
f2d74978 1212 info->is_linux = is_linux;
6ed221b6 1213
0c949276 1214 for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) {
c6faa758 1215 ARM_CPU(cs)->env.boot_info = info;
6ed221b6 1216 }
d33774ee
PM
1217}
1218
4c0f2687
PM
1219static void arm_setup_firmware_boot(ARMCPU *cpu, struct arm_boot_info *info)
1220{
1221 /* Set up for booting firmware (which might load a kernel via fw_cfg) */
1222
1223 if (have_dtb(info)) {
1224 /*
1225 * If we have a device tree blob, but no kernel to supply it to (or
1226 * the kernel is supposed to be loaded by the bootloader), copy the
1227 * DTB to the base of RAM for the bootloader to pick up.
1228 */
1229 info->dtb_start = info->loader_start;
1230 }
1231
1232 if (info->kernel_filename) {
1233 FWCfgState *fw_cfg;
1234 bool try_decompressing_kernel;
1235
1236 fw_cfg = fw_cfg_find();
1237 try_decompressing_kernel = arm_feature(&cpu->env,
1238 ARM_FEATURE_AARCH64);
1239
1240 /*
1241 * Expose the kernel, the command line, and the initrd in fw_cfg.
1242 * We don't process them here at all, it's all left to the
1243 * firmware.
1244 */
1245 load_image_to_fw_cfg(fw_cfg,
1246 FW_CFG_KERNEL_SIZE, FW_CFG_KERNEL_DATA,
1247 info->kernel_filename,
1248 try_decompressing_kernel);
1249 load_image_to_fw_cfg(fw_cfg,
1250 FW_CFG_INITRD_SIZE, FW_CFG_INITRD_DATA,
1251 info->initrd_filename, false);
1252
1253 if (info->kernel_cmdline) {
1254 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
1255 strlen(info->kernel_cmdline) + 1);
1256 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA,
1257 info->kernel_cmdline);
1258 }
1259 }
1260
1261 /*
1262 * We will start from address 0 (typically a boot ROM image) in the
2a5bdfc8
PM
1263 * same way as hardware. Leave env->boot_info NULL, so that
1264 * do_cpu_reset() knows it does not need to alter the PC on reset.
4c0f2687
PM
1265 */
1266}
1267
2744ece8 1268void arm_load_kernel(ARMCPU *cpu, MachineState *ms, struct arm_boot_info *info)
d33774ee
PM
1269{
1270 CPUState *cs;
1271 AddressSpace *as = arm_boot_address_space(cpu, info);
1272
1273 /*
1274 * CPU objects (unlike devices) are not automatically reset on system
1275 * reset, so we must always register a handler to do so. If we're
1276 * actually loading a kernel, the handler is also responsible for
1277 * arranging that we start it correctly.
1278 */
1279 for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) {
1280 qemu_register_reset(do_cpu_reset, ARM_CPU(cs));
1281 }
1282
1283 /*
1284 * The board code is not supposed to set secure_board_setup unless
1285 * running its code in secure mode is actually possible, and KVM
1286 * doesn't support secure.
1287 */
1288 assert(!(info->secure_board_setup && kvm_enabled()));
2744ece8
TX
1289 info->kernel_filename = ms->kernel_filename;
1290 info->kernel_cmdline = ms->kernel_cmdline;
1291 info->initrd_filename = ms->initrd_filename;
d33774ee
PM
1292 info->dtb_filename = qemu_opt_get(qemu_get_machine_opts(), "dtb");
1293 info->dtb_limit = 0;
1294
1295 /* Load the kernel. */
1296 if (!info->kernel_filename || info->firmware_loaded) {
4c0f2687 1297 arm_setup_firmware_boot(cpu, info);
d33774ee
PM
1298 } else {
1299 arm_setup_direct_kernel_boot(cpu, info);
1300 }
63a183ed 1301
3b77f6c3 1302 if (!info->skip_dtb_autoload && have_dtb(info)) {
2744ece8 1303 if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as, ms) < 0) {
3b77f6c3
IM
1304 exit(1);
1305 }
1306 }
ac9d32e3 1307}
d8b1ae42
PM
1308
1309static const TypeInfo arm_linux_boot_if_info = {
1310 .name = TYPE_ARM_LINUX_BOOT_IF,
1311 .parent = TYPE_INTERFACE,
1312 .class_size = sizeof(ARMLinuxBootIfClass),
1313};
1314
1315static void arm_linux_boot_register_types(void)
1316{
1317 type_register_static(&arm_linux_boot_if_info);
1318}
1319
1320type_init(arm_linux_boot_register_types)