]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/musicpal.c
Merge remote-tracking branch 'remotes/vivier/tags/q800-for-5.0-pull-request' into...
[mirror_qemu.git] / hw / arm / musicpal.c
CommitLineData
24859b68
AZ
1/*
2 * Marvell MV88W8618 / Freecom MusicPal emulation.
3 *
4 * Copyright (c) 2008 Jan Kiszka
5 *
8e31bf38 6 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
7 *
8 * Contributions after 2012-01-13 are licensed under the terms of the
9 * GNU GPL, version 2 or (at your option) any later version.
24859b68
AZ
10 */
11
12b16722 12#include "qemu/osdep.h"
da34e65c 13#include "qapi/error.h"
4771d756 14#include "cpu.h"
83c9f4ca 15#include "hw/sysbus.h"
d6454270 16#include "migration/vmstate.h"
12ec8bd5 17#include "hw/arm/boot.h"
1422e32d 18#include "net/net.h"
9c17d615 19#include "sysemu/sysemu.h"
83c9f4ca 20#include "hw/boards.h"
0d09e41a 21#include "hw/char/serial.h"
650d103d 22#include "hw/hw.h"
1de7afc9 23#include "qemu/timer.h"
83c9f4ca 24#include "hw/ptimer.h"
a27bd6c7 25#include "hw/qdev-properties.h"
0d09e41a 26#include "hw/block/flash.h"
28ecbaee 27#include "ui/console.h"
0d09e41a 28#include "hw/i2c/i2c.h"
64552b6b 29#include "hw/irq.h"
7ab14c5a 30#include "hw/audio/wm8750.h"
fa1d36df 31#include "sysemu/block-backend.h"
54d31236 32#include "sysemu/runstate.h"
022c62cb 33#include "exec/address-spaces.h"
28ecbaee 34#include "ui/pixel_ops.h"
3ed61312 35#include "qemu/cutils.h"
24859b68 36
718ec0be 37#define MP_MISC_BASE 0x80002000
38#define MP_MISC_SIZE 0x00001000
39
24859b68
AZ
40#define MP_ETH_BASE 0x80008000
41#define MP_ETH_SIZE 0x00001000
42
718ec0be 43#define MP_WLAN_BASE 0x8000C000
44#define MP_WLAN_SIZE 0x00000800
45
24859b68
AZ
46#define MP_UART1_BASE 0x8000C840
47#define MP_UART2_BASE 0x8000C940
48
718ec0be 49#define MP_GPIO_BASE 0x8000D000
50#define MP_GPIO_SIZE 0x00001000
51
24859b68
AZ
52#define MP_FLASHCFG_BASE 0x90006000
53#define MP_FLASHCFG_SIZE 0x00001000
54
55#define MP_AUDIO_BASE 0x90007000
24859b68
AZ
56
57#define MP_PIC_BASE 0x90008000
58#define MP_PIC_SIZE 0x00001000
59
60#define MP_PIT_BASE 0x90009000
61#define MP_PIT_SIZE 0x00001000
62
63#define MP_LCD_BASE 0x9000c000
64#define MP_LCD_SIZE 0x00001000
65
66#define MP_SRAM_BASE 0xC0000000
67#define MP_SRAM_SIZE 0x00020000
68
69#define MP_RAM_DEFAULT_SIZE 32*1024*1024
70#define MP_FLASH_SIZE_MAX 32*1024*1024
71
72#define MP_TIMER1_IRQ 4
b47b50fa
PB
73#define MP_TIMER2_IRQ 5
74#define MP_TIMER3_IRQ 6
24859b68
AZ
75#define MP_TIMER4_IRQ 7
76#define MP_EHCI_IRQ 8
77#define MP_ETH_IRQ 9
78#define MP_UART1_IRQ 11
79#define MP_UART2_IRQ 11
80#define MP_GPIO_IRQ 12
81#define MP_RTC_IRQ 28
82#define MP_AUDIO_IRQ 30
83
24859b68 84/* Wolfson 8750 I2C address */
64258229 85#define MP_WM_ADDR 0x1A
24859b68 86
24859b68
AZ
87/* Ethernet register offsets */
88#define MP_ETH_SMIR 0x010
89#define MP_ETH_PCXR 0x408
90#define MP_ETH_SDCMR 0x448
91#define MP_ETH_ICR 0x450
92#define MP_ETH_IMR 0x458
93#define MP_ETH_FRDP0 0x480
94#define MP_ETH_FRDP1 0x484
95#define MP_ETH_FRDP2 0x488
96#define MP_ETH_FRDP3 0x48C
97#define MP_ETH_CRDP0 0x4A0
98#define MP_ETH_CRDP1 0x4A4
99#define MP_ETH_CRDP2 0x4A8
100#define MP_ETH_CRDP3 0x4AC
101#define MP_ETH_CTDP0 0x4E0
102#define MP_ETH_CTDP1 0x4E4
24859b68
AZ
103
104/* MII PHY access */
105#define MP_ETH_SMIR_DATA 0x0000FFFF
106#define MP_ETH_SMIR_ADDR 0x03FF0000
107#define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */
108#define MP_ETH_SMIR_RDVALID (1 << 27)
109
110/* PHY registers */
111#define MP_ETH_PHY1_BMSR 0x00210000
112#define MP_ETH_PHY1_PHYSID1 0x00410000
113#define MP_ETH_PHY1_PHYSID2 0x00610000
114
115#define MP_PHY_BMSR_LINK 0x0004
116#define MP_PHY_BMSR_AUTONEG 0x0008
117
118#define MP_PHY_88E3015 0x01410E20
119
120/* TX descriptor status */
2b194951 121#define MP_ETH_TX_OWN (1U << 31)
24859b68
AZ
122
123/* RX descriptor status */
2b194951 124#define MP_ETH_RX_OWN (1U << 31)
24859b68
AZ
125
126/* Interrupt cause/mask bits */
127#define MP_ETH_IRQ_RX_BIT 0
128#define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT)
129#define MP_ETH_IRQ_TXHI_BIT 2
130#define MP_ETH_IRQ_TXLO_BIT 3
131
132/* Port config bits */
133#define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */
134
135/* SDMA command bits */
136#define MP_ETH_CMD_TXHI (1 << 23)
137#define MP_ETH_CMD_TXLO (1 << 22)
138
139typedef struct mv88w8618_tx_desc {
140 uint32_t cmdstat;
141 uint16_t res;
142 uint16_t bytes;
143 uint32_t buffer;
144 uint32_t next;
145} mv88w8618_tx_desc;
146
147typedef struct mv88w8618_rx_desc {
148 uint32_t cmdstat;
149 uint16_t bytes;
150 uint16_t buffer_size;
151 uint32_t buffer;
152 uint32_t next;
153} mv88w8618_rx_desc;
154
a77d90e6
AF
155#define TYPE_MV88W8618_ETH "mv88w8618_eth"
156#define MV88W8618_ETH(obj) \
157 OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH)
158
24859b68 159typedef struct mv88w8618_eth_state {
a77d90e6
AF
160 /*< private >*/
161 SysBusDevice parent_obj;
162 /*< public >*/
163
19b4a424 164 MemoryRegion iomem;
24859b68
AZ
165 qemu_irq irq;
166 uint32_t smir;
167 uint32_t icr;
168 uint32_t imr;
b946a153 169 int mmio_index;
d5b61ddd 170 uint32_t vlan_header;
930c8682
PB
171 uint32_t tx_queue[2];
172 uint32_t rx_queue[4];
173 uint32_t frx_queue[4];
174 uint32_t cur_rx[4];
3a94dd18 175 NICState *nic;
4c91cd28 176 NICConf conf;
24859b68
AZ
177} mv88w8618_eth_state;
178
930c8682
PB
179static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
180{
181 cpu_to_le32s(&desc->cmdstat);
182 cpu_to_le16s(&desc->bytes);
183 cpu_to_le16s(&desc->buffer_size);
184 cpu_to_le32s(&desc->buffer);
185 cpu_to_le32s(&desc->next);
e1fe50dc 186 cpu_physical_memory_write(addr, desc, sizeof(*desc));
930c8682
PB
187}
188
189static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
190{
e1fe50dc 191 cpu_physical_memory_read(addr, desc, sizeof(*desc));
930c8682
PB
192 le32_to_cpus(&desc->cmdstat);
193 le16_to_cpus(&desc->bytes);
194 le16_to_cpus(&desc->buffer_size);
195 le32_to_cpus(&desc->buffer);
196 le32_to_cpus(&desc->next);
197}
198
4e68f7a0 199static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
24859b68 200{
cc1f0f45 201 mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
930c8682
PB
202 uint32_t desc_addr;
203 mv88w8618_rx_desc desc;
24859b68
AZ
204 int i;
205
206 for (i = 0; i < 4; i++) {
930c8682 207 desc_addr = s->cur_rx[i];
49fedd0d 208 if (!desc_addr) {
24859b68 209 continue;
49fedd0d 210 }
24859b68 211 do {
930c8682
PB
212 eth_rx_desc_get(desc_addr, &desc);
213 if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
214 cpu_physical_memory_write(desc.buffer + s->vlan_header,
215 buf, size);
216 desc.bytes = size + s->vlan_header;
217 desc.cmdstat &= ~MP_ETH_RX_OWN;
218 s->cur_rx[i] = desc.next;
24859b68
AZ
219
220 s->icr |= MP_ETH_IRQ_RX;
49fedd0d 221 if (s->icr & s->imr) {
24859b68 222 qemu_irq_raise(s->irq);
49fedd0d 223 }
930c8682 224 eth_rx_desc_put(desc_addr, &desc);
4f1c942b 225 return size;
24859b68 226 }
930c8682
PB
227 desc_addr = desc.next;
228 } while (desc_addr != s->rx_queue[i]);
24859b68 229 }
4f1c942b 230 return size;
24859b68
AZ
231}
232
930c8682
PB
233static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
234{
235 cpu_to_le32s(&desc->cmdstat);
236 cpu_to_le16s(&desc->res);
237 cpu_to_le16s(&desc->bytes);
238 cpu_to_le32s(&desc->buffer);
239 cpu_to_le32s(&desc->next);
e1fe50dc 240 cpu_physical_memory_write(addr, desc, sizeof(*desc));
930c8682
PB
241}
242
243static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
244{
e1fe50dc 245 cpu_physical_memory_read(addr, desc, sizeof(*desc));
930c8682
PB
246 le32_to_cpus(&desc->cmdstat);
247 le16_to_cpus(&desc->res);
248 le16_to_cpus(&desc->bytes);
249 le32_to_cpus(&desc->buffer);
250 le32_to_cpus(&desc->next);
251}
252
24859b68
AZ
253static void eth_send(mv88w8618_eth_state *s, int queue_index)
254{
930c8682
PB
255 uint32_t desc_addr = s->tx_queue[queue_index];
256 mv88w8618_tx_desc desc;
07b064e9 257 uint32_t next_desc;
930c8682
PB
258 uint8_t buf[2048];
259 int len;
260
24859b68 261 do {
930c8682 262 eth_tx_desc_get(desc_addr, &desc);
07b064e9 263 next_desc = desc.next;
930c8682
PB
264 if (desc.cmdstat & MP_ETH_TX_OWN) {
265 len = desc.bytes;
266 if (len < 2048) {
267 cpu_physical_memory_read(desc.buffer, buf, len);
b356f76d 268 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
930c8682
PB
269 }
270 desc.cmdstat &= ~MP_ETH_TX_OWN;
24859b68 271 s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
930c8682 272 eth_tx_desc_put(desc_addr, &desc);
24859b68 273 }
07b064e9 274 desc_addr = next_desc;
930c8682 275 } while (desc_addr != s->tx_queue[queue_index]);
24859b68
AZ
276}
277
a8170e5e 278static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
19b4a424 279 unsigned size)
24859b68
AZ
280{
281 mv88w8618_eth_state *s = opaque;
282
24859b68
AZ
283 switch (offset) {
284 case MP_ETH_SMIR:
285 if (s->smir & MP_ETH_SMIR_OPCODE) {
286 switch (s->smir & MP_ETH_SMIR_ADDR) {
287 case MP_ETH_PHY1_BMSR:
288 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
289 MP_ETH_SMIR_RDVALID;
290 case MP_ETH_PHY1_PHYSID1:
291 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
292 case MP_ETH_PHY1_PHYSID2:
293 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
294 default:
295 return MP_ETH_SMIR_RDVALID;
296 }
297 }
298 return 0;
299
300 case MP_ETH_ICR:
301 return s->icr;
302
303 case MP_ETH_IMR:
304 return s->imr;
305
306 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 307 return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
24859b68
AZ
308
309 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
930c8682 310 return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
24859b68 311
cf143ad3 312 case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
930c8682 313 return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
24859b68
AZ
314
315 default:
316 return 0;
317 }
318}
319
a8170e5e 320static void mv88w8618_eth_write(void *opaque, hwaddr offset,
19b4a424 321 uint64_t value, unsigned size)
24859b68
AZ
322{
323 mv88w8618_eth_state *s = opaque;
324
24859b68
AZ
325 switch (offset) {
326 case MP_ETH_SMIR:
327 s->smir = value;
328 break;
329
330 case MP_ETH_PCXR:
331 s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
332 break;
333
334 case MP_ETH_SDCMR:
49fedd0d 335 if (value & MP_ETH_CMD_TXHI) {
24859b68 336 eth_send(s, 1);
49fedd0d
JK
337 }
338 if (value & MP_ETH_CMD_TXLO) {
24859b68 339 eth_send(s, 0);
49fedd0d
JK
340 }
341 if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
24859b68 342 qemu_irq_raise(s->irq);
49fedd0d 343 }
24859b68
AZ
344 break;
345
346 case MP_ETH_ICR:
347 s->icr &= value;
348 break;
349
350 case MP_ETH_IMR:
351 s->imr = value;
49fedd0d 352 if (s->icr & s->imr) {
24859b68 353 qemu_irq_raise(s->irq);
49fedd0d 354 }
24859b68
AZ
355 break;
356
357 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 358 s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
24859b68
AZ
359 break;
360
361 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
362 s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
930c8682 363 s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
24859b68
AZ
364 break;
365
cf143ad3 366 case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
930c8682 367 s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
24859b68
AZ
368 break;
369 }
370}
371
19b4a424
AK
372static const MemoryRegionOps mv88w8618_eth_ops = {
373 .read = mv88w8618_eth_read,
374 .write = mv88w8618_eth_write,
375 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
376};
377
4e68f7a0 378static void eth_cleanup(NetClientState *nc)
b946a153 379{
cc1f0f45 380 mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
b946a153 381
3a94dd18 382 s->nic = NULL;
b946a153
AL
383}
384
3a94dd18 385static NetClientInfo net_mv88w8618_info = {
f394b2e2 386 .type = NET_CLIENT_DRIVER_NIC,
3a94dd18 387 .size = sizeof(NICState),
3a94dd18
MM
388 .receive = eth_receive,
389 .cleanup = eth_cleanup,
390};
391
ece71994 392static void mv88w8618_eth_init(Object *obj)
24859b68 393{
ece71994 394 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
a77d90e6
AF
395 DeviceState *dev = DEVICE(sbd);
396 mv88w8618_eth_state *s = MV88W8618_ETH(dev);
0ae18cee 397
a77d90e6 398 sysbus_init_irq(sbd, &s->irq);
ece71994 399 memory_region_init_io(&s->iomem, obj, &mv88w8618_eth_ops, s,
64bde0f3 400 "mv88w8618-eth", MP_ETH_SIZE);
a77d90e6 401 sysbus_init_mmio(sbd, &s->iomem);
ece71994
XZ
402}
403
404static void mv88w8618_eth_realize(DeviceState *dev, Error **errp)
405{
406 mv88w8618_eth_state *s = MV88W8618_ETH(dev);
407
408 s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
409 object_get_typename(OBJECT(dev)), dev->id, s);
24859b68
AZ
410}
411
d5b61ddd
JK
412static const VMStateDescription mv88w8618_eth_vmsd = {
413 .name = "mv88w8618_eth",
414 .version_id = 1,
415 .minimum_version_id = 1,
d5b61ddd
JK
416 .fields = (VMStateField[]) {
417 VMSTATE_UINT32(smir, mv88w8618_eth_state),
418 VMSTATE_UINT32(icr, mv88w8618_eth_state),
419 VMSTATE_UINT32(imr, mv88w8618_eth_state),
420 VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
421 VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
422 VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
423 VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
424 VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
425 VMSTATE_END_OF_LIST()
426 }
427};
428
999e12bb
AL
429static Property mv88w8618_eth_properties[] = {
430 DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
431 DEFINE_PROP_END_OF_LIST(),
432};
433
434static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
435{
39bffca2 436 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 437
39bffca2 438 dc->vmsd = &mv88w8618_eth_vmsd;
4f67d30b 439 device_class_set_props(dc, mv88w8618_eth_properties);
ece71994 440 dc->realize = mv88w8618_eth_realize;
999e12bb
AL
441}
442
8c43a6f0 443static const TypeInfo mv88w8618_eth_info = {
a77d90e6 444 .name = TYPE_MV88W8618_ETH,
39bffca2
AL
445 .parent = TYPE_SYS_BUS_DEVICE,
446 .instance_size = sizeof(mv88w8618_eth_state),
ece71994 447 .instance_init = mv88w8618_eth_init,
39bffca2 448 .class_init = mv88w8618_eth_class_init,
d5b61ddd
JK
449};
450
24859b68
AZ
451/* LCD register offsets */
452#define MP_LCD_IRQCTRL 0x180
453#define MP_LCD_IRQSTAT 0x184
454#define MP_LCD_SPICTRL 0x1ac
455#define MP_LCD_INST 0x1bc
456#define MP_LCD_DATA 0x1c0
457
458/* Mode magics */
459#define MP_LCD_SPI_DATA 0x00100011
460#define MP_LCD_SPI_CMD 0x00104011
461#define MP_LCD_SPI_INVALID 0x00000000
462
463/* Commmands */
464#define MP_LCD_INST_SETPAGE0 0xB0
465/* ... */
466#define MP_LCD_INST_SETPAGE7 0xB7
467
468#define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */
469
2cca58fd
AF
470#define TYPE_MUSICPAL_LCD "musicpal_lcd"
471#define MUSICPAL_LCD(obj) \
472 OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD)
473
24859b68 474typedef struct musicpal_lcd_state {
2cca58fd
AF
475 /*< private >*/
476 SysBusDevice parent_obj;
477 /*< public >*/
478
19b4a424 479 MemoryRegion iomem;
343ec8e4 480 uint32_t brightness;
24859b68
AZ
481 uint32_t mode;
482 uint32_t irqctrl;
d5b61ddd
JK
483 uint32_t page;
484 uint32_t page_off;
c78f7137 485 QemuConsole *con;
24859b68
AZ
486 uint8_t video_ram[128*64/8];
487} musicpal_lcd_state;
488
343ec8e4 489static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
24859b68 490{
343ec8e4
BC
491 switch (s->brightness) {
492 case 7:
493 return col;
494 case 0:
24859b68 495 return 0;
24859b68 496 default:
343ec8e4 497 return (col * s->brightness) / 7;
24859b68
AZ
498 }
499}
500
0266f2c7
AZ
501#define SET_LCD_PIXEL(depth, type) \
502static inline void glue(set_lcd_pixel, depth) \
503 (musicpal_lcd_state *s, int x, int y, type col) \
504{ \
505 int dx, dy; \
c78f7137
GH
506 DisplaySurface *surface = qemu_console_surface(s->con); \
507 type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
0266f2c7
AZ
508\
509 for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
510 for (dx = 0; dx < 3; dx++, pixel++) \
511 *pixel = col; \
24859b68 512}
0266f2c7
AZ
513SET_LCD_PIXEL(8, uint8_t)
514SET_LCD_PIXEL(16, uint16_t)
515SET_LCD_PIXEL(32, uint32_t)
516
24859b68
AZ
517static void lcd_refresh(void *opaque)
518{
519 musicpal_lcd_state *s = opaque;
c78f7137 520 DisplaySurface *surface = qemu_console_surface(s->con);
0266f2c7 521 int x, y, col;
24859b68 522
c78f7137 523 switch (surface_bits_per_pixel(surface)) {
0266f2c7
AZ
524 case 0:
525 return;
526#define LCD_REFRESH(depth, func) \
527 case depth: \
343ec8e4
BC
528 col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
529 scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
530 scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
49fedd0d
JK
531 for (x = 0; x < 128; x++) { \
532 for (y = 0; y < 64; y++) { \
533 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
0266f2c7 534 glue(set_lcd_pixel, depth)(s, x, y, col); \
49fedd0d 535 } else { \
0266f2c7 536 glue(set_lcd_pixel, depth)(s, x, y, 0); \
49fedd0d
JK
537 } \
538 } \
539 } \
0266f2c7
AZ
540 break;
541 LCD_REFRESH(8, rgb_to_pixel8)
542 LCD_REFRESH(16, rgb_to_pixel16)
c78f7137 543 LCD_REFRESH(32, (is_surface_bgr(surface) ?
bf9b48af 544 rgb_to_pixel32bgr : rgb_to_pixel32))
0266f2c7 545 default:
2ac71179 546 hw_error("unsupported colour depth %i\n",
c78f7137 547 surface_bits_per_pixel(surface));
0266f2c7 548 }
24859b68 549
c78f7137 550 dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
24859b68
AZ
551}
552
167bc3d2
AZ
553static void lcd_invalidate(void *opaque)
554{
167bc3d2
AZ
555}
556
2c79fed3 557static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level)
343ec8e4 558{
243cd13c 559 musicpal_lcd_state *s = opaque;
343ec8e4
BC
560 s->brightness &= ~(1 << irq);
561 s->brightness |= level << irq;
562}
563
a8170e5e 564static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
19b4a424 565 unsigned size)
24859b68
AZ
566{
567 musicpal_lcd_state *s = opaque;
568
24859b68
AZ
569 switch (offset) {
570 case MP_LCD_IRQCTRL:
571 return s->irqctrl;
572
573 default:
574 return 0;
575 }
576}
577
a8170e5e 578static void musicpal_lcd_write(void *opaque, hwaddr offset,
19b4a424 579 uint64_t value, unsigned size)
24859b68
AZ
580{
581 musicpal_lcd_state *s = opaque;
582
24859b68
AZ
583 switch (offset) {
584 case MP_LCD_IRQCTRL:
585 s->irqctrl = value;
586 break;
587
588 case MP_LCD_SPICTRL:
49fedd0d 589 if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
24859b68 590 s->mode = value;
49fedd0d 591 } else {
24859b68 592 s->mode = MP_LCD_SPI_INVALID;
49fedd0d 593 }
24859b68
AZ
594 break;
595
596 case MP_LCD_INST:
597 if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
598 s->page = value - MP_LCD_INST_SETPAGE0;
599 s->page_off = 0;
600 }
601 break;
602
603 case MP_LCD_DATA:
604 if (s->mode == MP_LCD_SPI_CMD) {
605 if (value >= MP_LCD_INST_SETPAGE0 &&
606 value <= MP_LCD_INST_SETPAGE7) {
607 s->page = value - MP_LCD_INST_SETPAGE0;
608 s->page_off = 0;
609 }
610 } else if (s->mode == MP_LCD_SPI_DATA) {
611 s->video_ram[s->page*128 + s->page_off] = value;
612 s->page_off = (s->page_off + 1) & 127;
613 }
614 break;
615 }
616}
617
19b4a424
AK
618static const MemoryRegionOps musicpal_lcd_ops = {
619 .read = musicpal_lcd_read,
620 .write = musicpal_lcd_write,
621 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
622};
623
380cd056
GH
624static const GraphicHwOps musicpal_gfx_ops = {
625 .invalidate = lcd_invalidate,
626 .gfx_update = lcd_refresh,
627};
628
ece71994
XZ
629static void musicpal_lcd_realize(DeviceState *dev, Error **errp)
630{
631 musicpal_lcd_state *s = MUSICPAL_LCD(dev);
632 s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s);
633 qemu_console_resize(s->con, 128 * 3, 64 * 3);
634}
635
636static void musicpal_lcd_init(Object *obj)
24859b68 637{
ece71994 638 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
2cca58fd
AF
639 DeviceState *dev = DEVICE(sbd);
640 musicpal_lcd_state *s = MUSICPAL_LCD(dev);
24859b68 641
343ec8e4
BC
642 s->brightness = 7;
643
ece71994 644 memory_region_init_io(&s->iomem, obj, &musicpal_lcd_ops, s,
19b4a424 645 "musicpal-lcd", MP_LCD_SIZE);
2cca58fd 646 sysbus_init_mmio(sbd, &s->iomem);
24859b68 647
2cca58fd 648 qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3);
24859b68
AZ
649}
650
d5b61ddd
JK
651static const VMStateDescription musicpal_lcd_vmsd = {
652 .name = "musicpal_lcd",
653 .version_id = 1,
654 .minimum_version_id = 1,
d5b61ddd
JK
655 .fields = (VMStateField[]) {
656 VMSTATE_UINT32(brightness, musicpal_lcd_state),
657 VMSTATE_UINT32(mode, musicpal_lcd_state),
658 VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
659 VMSTATE_UINT32(page, musicpal_lcd_state),
660 VMSTATE_UINT32(page_off, musicpal_lcd_state),
661 VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
662 VMSTATE_END_OF_LIST()
663 }
664};
665
999e12bb
AL
666static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
667{
39bffca2 668 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 669
39bffca2 670 dc->vmsd = &musicpal_lcd_vmsd;
ece71994 671 dc->realize = musicpal_lcd_realize;
999e12bb
AL
672}
673
8c43a6f0 674static const TypeInfo musicpal_lcd_info = {
2cca58fd 675 .name = TYPE_MUSICPAL_LCD,
39bffca2
AL
676 .parent = TYPE_SYS_BUS_DEVICE,
677 .instance_size = sizeof(musicpal_lcd_state),
ece71994 678 .instance_init = musicpal_lcd_init,
39bffca2 679 .class_init = musicpal_lcd_class_init,
d5b61ddd
JK
680};
681
24859b68
AZ
682/* PIC register offsets */
683#define MP_PIC_STATUS 0x00
684#define MP_PIC_ENABLE_SET 0x08
685#define MP_PIC_ENABLE_CLR 0x0C
686
c7bd0fd9
AF
687#define TYPE_MV88W8618_PIC "mv88w8618_pic"
688#define MV88W8618_PIC(obj) \
689 OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC)
690
691typedef struct mv88w8618_pic_state {
692 /*< private >*/
693 SysBusDevice parent_obj;
694 /*< public >*/
695
19b4a424 696 MemoryRegion iomem;
24859b68
AZ
697 uint32_t level;
698 uint32_t enabled;
699 qemu_irq parent_irq;
700} mv88w8618_pic_state;
701
702static void mv88w8618_pic_update(mv88w8618_pic_state *s)
703{
704 qemu_set_irq(s->parent_irq, (s->level & s->enabled));
705}
706
707static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
708{
709 mv88w8618_pic_state *s = opaque;
710
49fedd0d 711 if (level) {
24859b68 712 s->level |= 1 << irq;
49fedd0d 713 } else {
24859b68 714 s->level &= ~(1 << irq);
49fedd0d 715 }
24859b68
AZ
716 mv88w8618_pic_update(s);
717}
718
a8170e5e 719static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
19b4a424 720 unsigned size)
24859b68
AZ
721{
722 mv88w8618_pic_state *s = opaque;
723
24859b68
AZ
724 switch (offset) {
725 case MP_PIC_STATUS:
726 return s->level & s->enabled;
727
728 default:
729 return 0;
730 }
731}
732
a8170e5e 733static void mv88w8618_pic_write(void *opaque, hwaddr offset,
19b4a424 734 uint64_t value, unsigned size)
24859b68
AZ
735{
736 mv88w8618_pic_state *s = opaque;
737
24859b68
AZ
738 switch (offset) {
739 case MP_PIC_ENABLE_SET:
740 s->enabled |= value;
741 break;
742
743 case MP_PIC_ENABLE_CLR:
744 s->enabled &= ~value;
745 s->level &= ~value;
746 break;
747 }
748 mv88w8618_pic_update(s);
749}
750
d5b61ddd 751static void mv88w8618_pic_reset(DeviceState *d)
24859b68 752{
c7bd0fd9 753 mv88w8618_pic_state *s = MV88W8618_PIC(d);
24859b68
AZ
754
755 s->level = 0;
756 s->enabled = 0;
757}
758
19b4a424
AK
759static const MemoryRegionOps mv88w8618_pic_ops = {
760 .read = mv88w8618_pic_read,
761 .write = mv88w8618_pic_write,
762 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
763};
764
ece71994 765static void mv88w8618_pic_init(Object *obj)
24859b68 766{
ece71994 767 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
c7bd0fd9 768 mv88w8618_pic_state *s = MV88W8618_PIC(dev);
24859b68 769
c7bd0fd9 770 qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32);
b47b50fa 771 sysbus_init_irq(dev, &s->parent_irq);
ece71994 772 memory_region_init_io(&s->iomem, obj, &mv88w8618_pic_ops, s,
19b4a424 773 "musicpal-pic", MP_PIC_SIZE);
750ecd44 774 sysbus_init_mmio(dev, &s->iomem);
24859b68
AZ
775}
776
d5b61ddd
JK
777static const VMStateDescription mv88w8618_pic_vmsd = {
778 .name = "mv88w8618_pic",
779 .version_id = 1,
780 .minimum_version_id = 1,
d5b61ddd
JK
781 .fields = (VMStateField[]) {
782 VMSTATE_UINT32(level, mv88w8618_pic_state),
783 VMSTATE_UINT32(enabled, mv88w8618_pic_state),
784 VMSTATE_END_OF_LIST()
785 }
786};
787
999e12bb
AL
788static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
789{
39bffca2 790 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 791
39bffca2
AL
792 dc->reset = mv88w8618_pic_reset;
793 dc->vmsd = &mv88w8618_pic_vmsd;
999e12bb
AL
794}
795
8c43a6f0 796static const TypeInfo mv88w8618_pic_info = {
c7bd0fd9 797 .name = TYPE_MV88W8618_PIC,
39bffca2
AL
798 .parent = TYPE_SYS_BUS_DEVICE,
799 .instance_size = sizeof(mv88w8618_pic_state),
ece71994 800 .instance_init = mv88w8618_pic_init,
39bffca2 801 .class_init = mv88w8618_pic_class_init,
d5b61ddd
JK
802};
803
24859b68
AZ
804/* PIT register offsets */
805#define MP_PIT_TIMER1_LENGTH 0x00
806/* ... */
807#define MP_PIT_TIMER4_LENGTH 0x0C
808#define MP_PIT_CONTROL 0x10
809#define MP_PIT_TIMER1_VALUE 0x14
810/* ... */
811#define MP_PIT_TIMER4_VALUE 0x20
812#define MP_BOARD_RESET 0x34
813
814/* Magic board reset value (probably some watchdog behind it) */
815#define MP_BOARD_RESET_MAGIC 0x10000
816
817typedef struct mv88w8618_timer_state {
b47b50fa 818 ptimer_state *ptimer;
24859b68
AZ
819 uint32_t limit;
820 int freq;
821 qemu_irq irq;
822} mv88w8618_timer_state;
823
4adc8541
AF
824#define TYPE_MV88W8618_PIT "mv88w8618_pit"
825#define MV88W8618_PIT(obj) \
826 OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT)
827
24859b68 828typedef struct mv88w8618_pit_state {
4adc8541
AF
829 /*< private >*/
830 SysBusDevice parent_obj;
831 /*< public >*/
832
19b4a424 833 MemoryRegion iomem;
b47b50fa 834 mv88w8618_timer_state timer[4];
24859b68
AZ
835} mv88w8618_pit_state;
836
837static void mv88w8618_timer_tick(void *opaque)
838{
839 mv88w8618_timer_state *s = opaque;
840
841 qemu_irq_raise(s->irq);
842}
843
b47b50fa
PB
844static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
845 uint32_t freq)
24859b68 846{
b47b50fa 847 sysbus_init_irq(dev, &s->irq);
24859b68
AZ
848 s->freq = freq;
849
d8052a2e 850 s->ptimer = ptimer_init(mv88w8618_timer_tick, s, PTIMER_POLICY_DEFAULT);
24859b68
AZ
851}
852
a8170e5e 853static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
19b4a424 854 unsigned size)
24859b68
AZ
855{
856 mv88w8618_pit_state *s = opaque;
857 mv88w8618_timer_state *t;
858
24859b68
AZ
859 switch (offset) {
860 case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
b47b50fa
PB
861 t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
862 return ptimer_get_count(t->ptimer);
24859b68
AZ
863
864 default:
865 return 0;
866 }
867}
868
a8170e5e 869static void mv88w8618_pit_write(void *opaque, hwaddr offset,
19b4a424 870 uint64_t value, unsigned size)
24859b68
AZ
871{
872 mv88w8618_pit_state *s = opaque;
873 mv88w8618_timer_state *t;
874 int i;
875
24859b68
AZ
876 switch (offset) {
877 case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
b47b50fa 878 t = &s->timer[offset >> 2];
24859b68 879 t->limit = value;
d8052a2e 880 ptimer_transaction_begin(t->ptimer);
c88d6bde
JK
881 if (t->limit > 0) {
882 ptimer_set_limit(t->ptimer, t->limit, 1);
883 } else {
884 ptimer_stop(t->ptimer);
885 }
d8052a2e 886 ptimer_transaction_commit(t->ptimer);
24859b68
AZ
887 break;
888
889 case MP_PIT_CONTROL:
890 for (i = 0; i < 4; i++) {
c88d6bde 891 t = &s->timer[i];
d8052a2e 892 ptimer_transaction_begin(t->ptimer);
c88d6bde 893 if (value & 0xf && t->limit > 0) {
b47b50fa
PB
894 ptimer_set_limit(t->ptimer, t->limit, 0);
895 ptimer_set_freq(t->ptimer, t->freq);
896 ptimer_run(t->ptimer, 0);
c88d6bde
JK
897 } else {
898 ptimer_stop(t->ptimer);
24859b68 899 }
d8052a2e 900 ptimer_transaction_commit(t->ptimer);
24859b68
AZ
901 value >>= 4;
902 }
903 break;
904
905 case MP_BOARD_RESET:
49fedd0d 906 if (value == MP_BOARD_RESET_MAGIC) {
cf83f140 907 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
49fedd0d 908 }
24859b68
AZ
909 break;
910 }
911}
912
d5b61ddd 913static void mv88w8618_pit_reset(DeviceState *d)
c88d6bde 914{
4adc8541 915 mv88w8618_pit_state *s = MV88W8618_PIT(d);
c88d6bde
JK
916 int i;
917
918 for (i = 0; i < 4; i++) {
d8052a2e
PM
919 mv88w8618_timer_state *t = &s->timer[i];
920 ptimer_transaction_begin(t->ptimer);
921 ptimer_stop(t->ptimer);
922 ptimer_transaction_commit(t->ptimer);
923 t->limit = 0;
c88d6bde
JK
924 }
925}
926
19b4a424
AK
927static const MemoryRegionOps mv88w8618_pit_ops = {
928 .read = mv88w8618_pit_read,
929 .write = mv88w8618_pit_write,
930 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
931};
932
ece71994 933static void mv88w8618_pit_init(Object *obj)
24859b68 934{
ece71994 935 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
4adc8541 936 mv88w8618_pit_state *s = MV88W8618_PIT(dev);
b47b50fa 937 int i;
24859b68 938
24859b68
AZ
939 /* Letting them all run at 1 MHz is likely just a pragmatic
940 * simplification. */
b47b50fa
PB
941 for (i = 0; i < 4; i++) {
942 mv88w8618_timer_init(dev, &s->timer[i], 1000000);
943 }
24859b68 944
ece71994 945 memory_region_init_io(&s->iomem, obj, &mv88w8618_pit_ops, s,
19b4a424 946 "musicpal-pit", MP_PIT_SIZE);
750ecd44 947 sysbus_init_mmio(dev, &s->iomem);
24859b68
AZ
948}
949
d5b61ddd
JK
950static const VMStateDescription mv88w8618_timer_vmsd = {
951 .name = "timer",
952 .version_id = 1,
953 .minimum_version_id = 1,
d5b61ddd
JK
954 .fields = (VMStateField[]) {
955 VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
956 VMSTATE_UINT32(limit, mv88w8618_timer_state),
957 VMSTATE_END_OF_LIST()
958 }
959};
960
961static const VMStateDescription mv88w8618_pit_vmsd = {
962 .name = "mv88w8618_pit",
963 .version_id = 1,
964 .minimum_version_id = 1,
d5b61ddd
JK
965 .fields = (VMStateField[]) {
966 VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
967 mv88w8618_timer_vmsd, mv88w8618_timer_state),
968 VMSTATE_END_OF_LIST()
969 }
970};
971
999e12bb
AL
972static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
973{
39bffca2 974 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 975
39bffca2
AL
976 dc->reset = mv88w8618_pit_reset;
977 dc->vmsd = &mv88w8618_pit_vmsd;
999e12bb
AL
978}
979
8c43a6f0 980static const TypeInfo mv88w8618_pit_info = {
4adc8541 981 .name = TYPE_MV88W8618_PIT,
39bffca2
AL
982 .parent = TYPE_SYS_BUS_DEVICE,
983 .instance_size = sizeof(mv88w8618_pit_state),
ece71994 984 .instance_init = mv88w8618_pit_init,
39bffca2 985 .class_init = mv88w8618_pit_class_init,
c88d6bde
JK
986};
987
24859b68
AZ
988/* Flash config register offsets */
989#define MP_FLASHCFG_CFGR0 0x04
990
5952b01c
AF
991#define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg"
992#define MV88W8618_FLASHCFG(obj) \
993 OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG)
994
24859b68 995typedef struct mv88w8618_flashcfg_state {
5952b01c
AF
996 /*< private >*/
997 SysBusDevice parent_obj;
998 /*< public >*/
999
19b4a424 1000 MemoryRegion iomem;
24859b68
AZ
1001 uint32_t cfgr0;
1002} mv88w8618_flashcfg_state;
1003
19b4a424 1004static uint64_t mv88w8618_flashcfg_read(void *opaque,
a8170e5e 1005 hwaddr offset,
19b4a424 1006 unsigned size)
24859b68
AZ
1007{
1008 mv88w8618_flashcfg_state *s = opaque;
1009
24859b68
AZ
1010 switch (offset) {
1011 case MP_FLASHCFG_CFGR0:
1012 return s->cfgr0;
1013
1014 default:
1015 return 0;
1016 }
1017}
1018
a8170e5e 1019static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
19b4a424 1020 uint64_t value, unsigned size)
24859b68
AZ
1021{
1022 mv88w8618_flashcfg_state *s = opaque;
1023
24859b68
AZ
1024 switch (offset) {
1025 case MP_FLASHCFG_CFGR0:
1026 s->cfgr0 = value;
1027 break;
1028 }
1029}
1030
19b4a424
AK
1031static const MemoryRegionOps mv88w8618_flashcfg_ops = {
1032 .read = mv88w8618_flashcfg_read,
1033 .write = mv88w8618_flashcfg_write,
1034 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
1035};
1036
ece71994 1037static void mv88w8618_flashcfg_init(Object *obj)
24859b68 1038{
ece71994 1039 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
5952b01c 1040 mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev);
24859b68 1041
24859b68 1042 s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
ece71994 1043 memory_region_init_io(&s->iomem, obj, &mv88w8618_flashcfg_ops, s,
19b4a424 1044 "musicpal-flashcfg", MP_FLASHCFG_SIZE);
750ecd44 1045 sysbus_init_mmio(dev, &s->iomem);
24859b68
AZ
1046}
1047
d5b61ddd
JK
1048static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1049 .name = "mv88w8618_flashcfg",
1050 .version_id = 1,
1051 .minimum_version_id = 1,
d5b61ddd
JK
1052 .fields = (VMStateField[]) {
1053 VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1054 VMSTATE_END_OF_LIST()
1055 }
1056};
1057
999e12bb
AL
1058static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1059{
39bffca2 1060 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1061
39bffca2 1062 dc->vmsd = &mv88w8618_flashcfg_vmsd;
999e12bb
AL
1063}
1064
8c43a6f0 1065static const TypeInfo mv88w8618_flashcfg_info = {
5952b01c 1066 .name = TYPE_MV88W8618_FLASHCFG,
39bffca2
AL
1067 .parent = TYPE_SYS_BUS_DEVICE,
1068 .instance_size = sizeof(mv88w8618_flashcfg_state),
ece71994 1069 .instance_init = mv88w8618_flashcfg_init,
39bffca2 1070 .class_init = mv88w8618_flashcfg_class_init,
d5b61ddd
JK
1071};
1072
718ec0be 1073/* Misc register offsets */
1074#define MP_MISC_BOARD_REVISION 0x18
1075
1076#define MP_BOARD_REVISION 0x31
1077
a86f200a
PM
1078typedef struct {
1079 SysBusDevice parent_obj;
1080 MemoryRegion iomem;
1081} MusicPalMiscState;
1082
1083#define TYPE_MUSICPAL_MISC "musicpal-misc"
1084#define MUSICPAL_MISC(obj) \
1085 OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC)
1086
a8170e5e 1087static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
19b4a424 1088 unsigned size)
718ec0be 1089{
1090 switch (offset) {
1091 case MP_MISC_BOARD_REVISION:
1092 return MP_BOARD_REVISION;
1093
1094 default:
1095 return 0;
1096 }
1097}
1098
a8170e5e 1099static void musicpal_misc_write(void *opaque, hwaddr offset,
19b4a424 1100 uint64_t value, unsigned size)
718ec0be 1101{
1102}
1103
19b4a424
AK
1104static const MemoryRegionOps musicpal_misc_ops = {
1105 .read = musicpal_misc_read,
1106 .write = musicpal_misc_write,
1107 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1108};
1109
a86f200a 1110static void musicpal_misc_init(Object *obj)
718ec0be 1111{
a86f200a
PM
1112 SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1113 MusicPalMiscState *s = MUSICPAL_MISC(obj);
718ec0be 1114
64bde0f3 1115 memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL,
19b4a424 1116 "musicpal-misc", MP_MISC_SIZE);
a86f200a 1117 sysbus_init_mmio(sd, &s->iomem);
718ec0be 1118}
1119
a86f200a
PM
1120static const TypeInfo musicpal_misc_info = {
1121 .name = TYPE_MUSICPAL_MISC,
1122 .parent = TYPE_SYS_BUS_DEVICE,
1123 .instance_init = musicpal_misc_init,
1124 .instance_size = sizeof(MusicPalMiscState),
1125};
1126
718ec0be 1127/* WLAN register offsets */
1128#define MP_WLAN_MAGIC1 0x11c
1129#define MP_WLAN_MAGIC2 0x124
1130
a8170e5e 1131static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
19b4a424 1132 unsigned size)
718ec0be 1133{
1134 switch (offset) {
1135 /* Workaround to allow loading the binary-only wlandrv.ko crap
1136 * from the original Freecom firmware. */
1137 case MP_WLAN_MAGIC1:
1138 return ~3;
1139 case MP_WLAN_MAGIC2:
1140 return -1;
1141
1142 default:
1143 return 0;
1144 }
1145}
1146
a8170e5e 1147static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
19b4a424 1148 uint64_t value, unsigned size)
718ec0be 1149{
1150}
1151
19b4a424
AK
1152static const MemoryRegionOps mv88w8618_wlan_ops = {
1153 .read = mv88w8618_wlan_read,
1154 .write =mv88w8618_wlan_write,
1155 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1156};
1157
7f7420a0 1158static void mv88w8618_wlan_realize(DeviceState *dev, Error **errp)
718ec0be 1159{
19b4a424 1160 MemoryRegion *iomem = g_new(MemoryRegion, 1);
24859b68 1161
64bde0f3 1162 memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL,
19b4a424 1163 "musicpal-wlan", MP_WLAN_SIZE);
7f7420a0 1164 sysbus_init_mmio(SYS_BUS_DEVICE(dev), iomem);
718ec0be 1165}
24859b68 1166
718ec0be 1167/* GPIO register offsets */
1168#define MP_GPIO_OE_LO 0x008
1169#define MP_GPIO_OUT_LO 0x00c
1170#define MP_GPIO_IN_LO 0x010
708afdf3
JK
1171#define MP_GPIO_IER_LO 0x014
1172#define MP_GPIO_IMR_LO 0x018
718ec0be 1173#define MP_GPIO_ISR_LO 0x020
1174#define MP_GPIO_OE_HI 0x508
1175#define MP_GPIO_OUT_HI 0x50c
1176#define MP_GPIO_IN_HI 0x510
708afdf3
JK
1177#define MP_GPIO_IER_HI 0x514
1178#define MP_GPIO_IMR_HI 0x518
718ec0be 1179#define MP_GPIO_ISR_HI 0x520
24859b68
AZ
1180
1181/* GPIO bits & masks */
24859b68 1182#define MP_GPIO_LCD_BRIGHTNESS 0x00070000
24859b68 1183#define MP_GPIO_I2C_DATA_BIT 29
24859b68
AZ
1184#define MP_GPIO_I2C_CLOCK_BIT 30
1185
1186/* LCD brightness bits in GPIO_OE_HI */
1187#define MP_OE_LCD_BRIGHTNESS 0x0007
1188
7012d4b4
AF
1189#define TYPE_MUSICPAL_GPIO "musicpal_gpio"
1190#define MUSICPAL_GPIO(obj) \
1191 OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO)
1192
343ec8e4 1193typedef struct musicpal_gpio_state {
7012d4b4
AF
1194 /*< private >*/
1195 SysBusDevice parent_obj;
1196 /*< public >*/
1197
19b4a424 1198 MemoryRegion iomem;
343ec8e4
BC
1199 uint32_t lcd_brightness;
1200 uint32_t out_state;
1201 uint32_t in_state;
708afdf3
JK
1202 uint32_t ier;
1203 uint32_t imr;
343ec8e4 1204 uint32_t isr;
343ec8e4 1205 qemu_irq irq;
708afdf3 1206 qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
343ec8e4
BC
1207} musicpal_gpio_state;
1208
1209static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1210 int i;
1211 uint32_t brightness;
1212
1213 /* compute brightness ratio */
1214 switch (s->lcd_brightness) {
1215 case 0x00000007:
1216 brightness = 0;
1217 break;
1218
1219 case 0x00020000:
1220 brightness = 1;
1221 break;
1222
1223 case 0x00020001:
1224 brightness = 2;
1225 break;
1226
1227 case 0x00040000:
1228 brightness = 3;
1229 break;
1230
1231 case 0x00010006:
1232 brightness = 4;
1233 break;
1234
1235 case 0x00020005:
1236 brightness = 5;
1237 break;
1238
1239 case 0x00040003:
1240 brightness = 6;
1241 break;
1242
1243 case 0x00030004:
1244 default:
1245 brightness = 7;
1246 }
1247
1248 /* set lcd brightness GPIOs */
49fedd0d 1249 for (i = 0; i <= 2; i++) {
343ec8e4 1250 qemu_set_irq(s->out[i], (brightness >> i) & 1);
49fedd0d 1251 }
343ec8e4
BC
1252}
1253
708afdf3 1254static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
343ec8e4 1255{
243cd13c 1256 musicpal_gpio_state *s = opaque;
708afdf3
JK
1257 uint32_t mask = 1 << pin;
1258 uint32_t delta = level << pin;
1259 uint32_t old = s->in_state & mask;
343ec8e4 1260
708afdf3
JK
1261 s->in_state &= ~mask;
1262 s->in_state |= delta;
343ec8e4 1263
708afdf3
JK
1264 if ((old ^ delta) &&
1265 ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1266 s->isr = mask;
1267 qemu_irq_raise(s->irq);
343ec8e4 1268 }
343ec8e4
BC
1269}
1270
a8170e5e 1271static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
19b4a424 1272 unsigned size)
24859b68 1273{
243cd13c 1274 musicpal_gpio_state *s = opaque;
343ec8e4 1275
24859b68 1276 switch (offset) {
24859b68 1277 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1278 return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
24859b68
AZ
1279
1280 case MP_GPIO_OUT_LO:
343ec8e4 1281 return s->out_state & 0xFFFF;
24859b68 1282 case MP_GPIO_OUT_HI:
343ec8e4 1283 return s->out_state >> 16;
24859b68
AZ
1284
1285 case MP_GPIO_IN_LO:
343ec8e4 1286 return s->in_state & 0xFFFF;
24859b68 1287 case MP_GPIO_IN_HI:
343ec8e4 1288 return s->in_state >> 16;
24859b68 1289
708afdf3
JK
1290 case MP_GPIO_IER_LO:
1291 return s->ier & 0xFFFF;
1292 case MP_GPIO_IER_HI:
1293 return s->ier >> 16;
1294
1295 case MP_GPIO_IMR_LO:
1296 return s->imr & 0xFFFF;
1297 case MP_GPIO_IMR_HI:
1298 return s->imr >> 16;
1299
24859b68 1300 case MP_GPIO_ISR_LO:
343ec8e4 1301 return s->isr & 0xFFFF;
24859b68 1302 case MP_GPIO_ISR_HI:
343ec8e4 1303 return s->isr >> 16;
24859b68 1304
24859b68
AZ
1305 default:
1306 return 0;
1307 }
1308}
1309
a8170e5e 1310static void musicpal_gpio_write(void *opaque, hwaddr offset,
19b4a424 1311 uint64_t value, unsigned size)
24859b68 1312{
243cd13c 1313 musicpal_gpio_state *s = opaque;
24859b68
AZ
1314 switch (offset) {
1315 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1316 s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
24859b68 1317 (value & MP_OE_LCD_BRIGHTNESS);
343ec8e4 1318 musicpal_gpio_brightness_update(s);
24859b68
AZ
1319 break;
1320
1321 case MP_GPIO_OUT_LO:
343ec8e4 1322 s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
24859b68
AZ
1323 break;
1324 case MP_GPIO_OUT_HI:
343ec8e4
BC
1325 s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1326 s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1327 (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1328 musicpal_gpio_brightness_update(s);
d074769c
AZ
1329 qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1330 qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
24859b68
AZ
1331 break;
1332
708afdf3
JK
1333 case MP_GPIO_IER_LO:
1334 s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1335 break;
1336 case MP_GPIO_IER_HI:
1337 s->ier = (s->ier & 0xFFFF) | (value << 16);
1338 break;
1339
1340 case MP_GPIO_IMR_LO:
1341 s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1342 break;
1343 case MP_GPIO_IMR_HI:
1344 s->imr = (s->imr & 0xFFFF) | (value << 16);
1345 break;
24859b68
AZ
1346 }
1347}
1348
19b4a424
AK
1349static const MemoryRegionOps musicpal_gpio_ops = {
1350 .read = musicpal_gpio_read,
1351 .write = musicpal_gpio_write,
1352 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1353};
1354
d5b61ddd 1355static void musicpal_gpio_reset(DeviceState *d)
718ec0be 1356{
7012d4b4 1357 musicpal_gpio_state *s = MUSICPAL_GPIO(d);
30624c92
JK
1358
1359 s->lcd_brightness = 0;
1360 s->out_state = 0;
343ec8e4 1361 s->in_state = 0xffffffff;
708afdf3
JK
1362 s->ier = 0;
1363 s->imr = 0;
343ec8e4
BC
1364 s->isr = 0;
1365}
1366
ece71994 1367static void musicpal_gpio_init(Object *obj)
343ec8e4 1368{
ece71994 1369 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
7012d4b4
AF
1370 DeviceState *dev = DEVICE(sbd);
1371 musicpal_gpio_state *s = MUSICPAL_GPIO(dev);
718ec0be 1372
7012d4b4 1373 sysbus_init_irq(sbd, &s->irq);
343ec8e4 1374
ece71994 1375 memory_region_init_io(&s->iomem, obj, &musicpal_gpio_ops, s,
19b4a424 1376 "musicpal-gpio", MP_GPIO_SIZE);
7012d4b4 1377 sysbus_init_mmio(sbd, &s->iomem);
343ec8e4 1378
7012d4b4 1379 qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
708afdf3 1380
7012d4b4 1381 qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32);
718ec0be 1382}
1383
d5b61ddd
JK
1384static const VMStateDescription musicpal_gpio_vmsd = {
1385 .name = "musicpal_gpio",
1386 .version_id = 1,
1387 .minimum_version_id = 1,
d5b61ddd
JK
1388 .fields = (VMStateField[]) {
1389 VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1390 VMSTATE_UINT32(out_state, musicpal_gpio_state),
1391 VMSTATE_UINT32(in_state, musicpal_gpio_state),
1392 VMSTATE_UINT32(ier, musicpal_gpio_state),
1393 VMSTATE_UINT32(imr, musicpal_gpio_state),
1394 VMSTATE_UINT32(isr, musicpal_gpio_state),
1395 VMSTATE_END_OF_LIST()
1396 }
1397};
1398
999e12bb
AL
1399static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1400{
39bffca2 1401 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1402
39bffca2
AL
1403 dc->reset = musicpal_gpio_reset;
1404 dc->vmsd = &musicpal_gpio_vmsd;
999e12bb
AL
1405}
1406
8c43a6f0 1407static const TypeInfo musicpal_gpio_info = {
7012d4b4 1408 .name = TYPE_MUSICPAL_GPIO,
39bffca2
AL
1409 .parent = TYPE_SYS_BUS_DEVICE,
1410 .instance_size = sizeof(musicpal_gpio_state),
ece71994 1411 .instance_init = musicpal_gpio_init,
39bffca2 1412 .class_init = musicpal_gpio_class_init,
30624c92
JK
1413};
1414
24859b68 1415/* Keyboard codes & masks */
7c6ce4ba 1416#define KEY_RELEASED 0x80
24859b68
AZ
1417#define KEY_CODE 0x7f
1418
1419#define KEYCODE_TAB 0x0f
1420#define KEYCODE_ENTER 0x1c
1421#define KEYCODE_F 0x21
1422#define KEYCODE_M 0x32
1423
1424#define KEYCODE_EXTENDED 0xe0
1425#define KEYCODE_UP 0x48
1426#define KEYCODE_DOWN 0x50
1427#define KEYCODE_LEFT 0x4b
1428#define KEYCODE_RIGHT 0x4d
1429
708afdf3 1430#define MP_KEY_WHEEL_VOL (1 << 0)
343ec8e4
BC
1431#define MP_KEY_WHEEL_VOL_INV (1 << 1)
1432#define MP_KEY_WHEEL_NAV (1 << 2)
1433#define MP_KEY_WHEEL_NAV_INV (1 << 3)
1434#define MP_KEY_BTN_FAVORITS (1 << 4)
1435#define MP_KEY_BTN_MENU (1 << 5)
1436#define MP_KEY_BTN_VOLUME (1 << 6)
1437#define MP_KEY_BTN_NAVIGATION (1 << 7)
1438
3bdf5327
AF
1439#define TYPE_MUSICPAL_KEY "musicpal_key"
1440#define MUSICPAL_KEY(obj) \
1441 OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY)
1442
343ec8e4 1443typedef struct musicpal_key_state {
3bdf5327
AF
1444 /*< private >*/
1445 SysBusDevice parent_obj;
1446 /*< public >*/
1447
4f5c9479 1448 MemoryRegion iomem;
343ec8e4 1449 uint32_t kbd_extended;
708afdf3
JK
1450 uint32_t pressed_keys;
1451 qemu_irq out[8];
343ec8e4
BC
1452} musicpal_key_state;
1453
24859b68
AZ
1454static void musicpal_key_event(void *opaque, int keycode)
1455{
243cd13c 1456 musicpal_key_state *s = opaque;
24859b68 1457 uint32_t event = 0;
343ec8e4 1458 int i;
24859b68
AZ
1459
1460 if (keycode == KEYCODE_EXTENDED) {
343ec8e4 1461 s->kbd_extended = 1;
24859b68
AZ
1462 return;
1463 }
1464
49fedd0d 1465 if (s->kbd_extended) {
24859b68
AZ
1466 switch (keycode & KEY_CODE) {
1467 case KEYCODE_UP:
343ec8e4 1468 event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
24859b68
AZ
1469 break;
1470
1471 case KEYCODE_DOWN:
343ec8e4 1472 event = MP_KEY_WHEEL_NAV;
24859b68
AZ
1473 break;
1474
1475 case KEYCODE_LEFT:
343ec8e4 1476 event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
24859b68
AZ
1477 break;
1478
1479 case KEYCODE_RIGHT:
343ec8e4 1480 event = MP_KEY_WHEEL_VOL;
24859b68
AZ
1481 break;
1482 }
49fedd0d 1483 } else {
24859b68
AZ
1484 switch (keycode & KEY_CODE) {
1485 case KEYCODE_F:
343ec8e4 1486 event = MP_KEY_BTN_FAVORITS;
24859b68
AZ
1487 break;
1488
1489 case KEYCODE_TAB:
343ec8e4 1490 event = MP_KEY_BTN_VOLUME;
24859b68
AZ
1491 break;
1492
1493 case KEYCODE_ENTER:
343ec8e4 1494 event = MP_KEY_BTN_NAVIGATION;
24859b68
AZ
1495 break;
1496
1497 case KEYCODE_M:
343ec8e4 1498 event = MP_KEY_BTN_MENU;
24859b68
AZ
1499 break;
1500 }
7c6ce4ba 1501 /* Do not repeat already pressed buttons */
708afdf3 1502 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
7c6ce4ba 1503 event = 0;
708afdf3 1504 }
7c6ce4ba 1505 }
24859b68 1506
7c6ce4ba 1507 if (event) {
708afdf3
JK
1508 /* Raise GPIO pin first if repeating a key */
1509 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1510 for (i = 0; i <= 7; i++) {
1511 if (event & (1 << i)) {
1512 qemu_set_irq(s->out[i], 1);
1513 }
1514 }
1515 }
1516 for (i = 0; i <= 7; i++) {
1517 if (event & (1 << i)) {
1518 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1519 }
1520 }
7c6ce4ba 1521 if (keycode & KEY_RELEASED) {
708afdf3 1522 s->pressed_keys &= ~event;
7c6ce4ba 1523 } else {
708afdf3 1524 s->pressed_keys |= event;
7c6ce4ba 1525 }
24859b68
AZ
1526 }
1527
343ec8e4
BC
1528 s->kbd_extended = 0;
1529}
1530
ece71994 1531static void musicpal_key_init(Object *obj)
343ec8e4 1532{
ece71994 1533 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
3bdf5327
AF
1534 DeviceState *dev = DEVICE(sbd);
1535 musicpal_key_state *s = MUSICPAL_KEY(dev);
343ec8e4 1536
ece71994 1537 memory_region_init(&s->iomem, obj, "dummy", 0);
3bdf5327 1538 sysbus_init_mmio(sbd, &s->iomem);
343ec8e4
BC
1539
1540 s->kbd_extended = 0;
708afdf3 1541 s->pressed_keys = 0;
343ec8e4 1542
3bdf5327 1543 qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
343ec8e4
BC
1544
1545 qemu_add_kbd_event_handler(musicpal_key_event, s);
24859b68
AZ
1546}
1547
d5b61ddd
JK
1548static const VMStateDescription musicpal_key_vmsd = {
1549 .name = "musicpal_key",
1550 .version_id = 1,
1551 .minimum_version_id = 1,
d5b61ddd
JK
1552 .fields = (VMStateField[]) {
1553 VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1554 VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1555 VMSTATE_END_OF_LIST()
1556 }
1557};
1558
999e12bb
AL
1559static void musicpal_key_class_init(ObjectClass *klass, void *data)
1560{
39bffca2 1561 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1562
39bffca2 1563 dc->vmsd = &musicpal_key_vmsd;
999e12bb
AL
1564}
1565
8c43a6f0 1566static const TypeInfo musicpal_key_info = {
3bdf5327 1567 .name = TYPE_MUSICPAL_KEY,
39bffca2
AL
1568 .parent = TYPE_SYS_BUS_DEVICE,
1569 .instance_size = sizeof(musicpal_key_state),
ece71994 1570 .instance_init = musicpal_key_init,
39bffca2 1571 .class_init = musicpal_key_class_init,
d5b61ddd
JK
1572};
1573
24859b68
AZ
1574static struct arm_boot_info musicpal_binfo = {
1575 .loader_start = 0x0,
1576 .board_id = 0x20e,
1577};
1578
3ef96221 1579static void musicpal_init(MachineState *machine)
24859b68 1580{
f25608e9 1581 ARMCPU *cpu;
b47b50fa
PB
1582 qemu_irq pic[32];
1583 DeviceState *dev;
d074769c 1584 DeviceState *i2c_dev;
343ec8e4
BC
1585 DeviceState *lcd_dev;
1586 DeviceState *key_dev;
d074769c
AZ
1587 DeviceState *wm8750_dev;
1588 SysBusDevice *s;
a5c82852 1589 I2CBus *i2c;
b47b50fa 1590 int i;
24859b68 1591 unsigned long flash_size;
751c6a17 1592 DriveInfo *dinfo;
3ed61312 1593 MachineClass *mc = MACHINE_GET_CLASS(machine);
19b4a424 1594 MemoryRegion *address_space_mem = get_system_memory();
19b4a424 1595 MemoryRegion *sram = g_new(MemoryRegion, 1);
24859b68 1596
3ed61312
IM
1597 /* For now we use a fixed - the original - RAM size */
1598 if (machine->ram_size != mc->default_ram_size) {
1599 char *sz = size_to_str(mc->default_ram_size);
1600 error_report("Invalid RAM size, should be %s", sz);
1601 g_free(sz);
1602 exit(EXIT_FAILURE);
1603 }
1604
ba1ba5cc 1605 cpu = ARM_CPU(cpu_create(machine->cpu_type));
24859b68 1606
3ed61312 1607 memory_region_add_subregion(address_space_mem, 0, machine->ram);
24859b68 1608
98a99ce0 1609 memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE,
f8ed85ac 1610 &error_fatal);
19b4a424 1611 memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
24859b68 1612
c7bd0fd9 1613 dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
fcef61ec 1614 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
b47b50fa 1615 for (i = 0; i < 32; i++) {
067a3ddc 1616 pic[i] = qdev_get_gpio_in(dev, i);
b47b50fa 1617 }
4adc8541 1618 sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
b47b50fa
PB
1619 pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1620 pic[MP_TIMER4_IRQ], NULL);
24859b68 1621
9bca0edb 1622 if (serial_hd(0)) {
39186d8a 1623 serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
9bca0edb 1624 1825000, serial_hd(0), DEVICE_NATIVE_ENDIAN);
49fedd0d 1625 }
9bca0edb 1626 if (serial_hd(1)) {
39186d8a 1627 serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
9bca0edb 1628 1825000, serial_hd(1), DEVICE_NATIVE_ENDIAN);
49fedd0d 1629 }
24859b68
AZ
1630
1631 /* Register flash */
751c6a17
GH
1632 dinfo = drive_get(IF_PFLASH, 0, 0);
1633 if (dinfo) {
4be74634 1634 BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
fa1d36df 1635
4be74634 1636 flash_size = blk_getlength(blk);
24859b68
AZ
1637 if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1638 flash_size != 32*1024*1024) {
c0dbca36 1639 error_report("Invalid flash image size");
24859b68
AZ
1640 exit(1);
1641 }
1642
1643 /*
1644 * The original U-Boot accesses the flash at 0xFE000000 instead of
1645 * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1646 * image is smaller than 32 MB.
1647 */
940d5b13 1648 pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX,
cfe5f011 1649 "musicpal.flash", flash_size,
ce14710f 1650 blk, 0x10000,
5f9fc5ad
BS
1651 MP_FLASH_SIZE_MAX / flash_size,
1652 2, 0x00BF, 0x236D, 0x0000, 0x0000,
01e0451a 1653 0x5555, 0x2AAA, 0);
24859b68 1654 }
5952b01c 1655 sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL);
24859b68 1656
b47b50fa 1657 qemu_check_nic_model(&nd_table[0], "mv88w8618");
a77d90e6 1658 dev = qdev_create(NULL, TYPE_MV88W8618_ETH);
4c91cd28 1659 qdev_set_nic_properties(dev, &nd_table[0]);
e23a1b33 1660 qdev_init_nofail(dev);
1356b98d
AF
1661 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
1662 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
24859b68 1663
b47b50fa 1664 sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
718ec0be 1665
a86f200a 1666 sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
343ec8e4 1667
7012d4b4
AF
1668 dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
1669 pic[MP_GPIO_IRQ]);
d04fba94 1670 i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
a5c82852 1671 i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
d074769c 1672
2cca58fd 1673 lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL);
3bdf5327 1674 key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL);
343ec8e4 1675
d074769c 1676 /* I2C read data */
708afdf3
JK
1677 qdev_connect_gpio_out(i2c_dev, 0,
1678 qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
d074769c
AZ
1679 /* I2C data */
1680 qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1681 /* I2C clock */
1682 qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1683
49fedd0d 1684 for (i = 0; i < 3; i++) {
343ec8e4 1685 qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
49fedd0d 1686 }
708afdf3
JK
1687 for (i = 0; i < 4; i++) {
1688 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1689 }
1690 for (i = 4; i < 8; i++) {
1691 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1692 }
24859b68 1693
7ab14c5a 1694 wm8750_dev = i2c_create_slave(i2c, TYPE_WM8750, MP_WM_ADDR);
d436d4e7 1695 dev = qdev_create(NULL, TYPE_MV88W8618_AUDIO);
1356b98d 1696 s = SYS_BUS_DEVICE(dev);
a8299ec1 1697 object_property_set_link(OBJECT(dev), OBJECT(wm8750_dev),
bd02b014 1698 "wm8750", NULL);
e23a1b33 1699 qdev_init_nofail(dev);
d074769c
AZ
1700 sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1701 sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
d074769c 1702
24859b68 1703 musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
2744ece8 1704 arm_load_kernel(cpu, machine, &musicpal_binfo);
24859b68
AZ
1705}
1706
e264d29d 1707static void musicpal_machine_init(MachineClass *mc)
f80f9ec9 1708{
e264d29d
EH
1709 mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)";
1710 mc->init = musicpal_init;
4672cbd7 1711 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 1712 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
3ed61312
IM
1713 mc->default_ram_size = MP_RAM_DEFAULT_SIZE;
1714 mc->default_ram_id = "musicpal.ram";
f80f9ec9
AL
1715}
1716
e264d29d 1717DEFINE_MACHINE("musicpal", musicpal_machine_init)
f80f9ec9 1718
999e12bb
AL
1719static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1720{
7f7420a0 1721 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1722
7f7420a0 1723 dc->realize = mv88w8618_wlan_realize;
999e12bb
AL
1724}
1725
8c43a6f0 1726static const TypeInfo mv88w8618_wlan_info = {
39bffca2
AL
1727 .name = "mv88w8618_wlan",
1728 .parent = TYPE_SYS_BUS_DEVICE,
1729 .instance_size = sizeof(SysBusDevice),
1730 .class_init = mv88w8618_wlan_class_init,
999e12bb
AL
1731};
1732
83f7d43a 1733static void musicpal_register_types(void)
b47b50fa 1734{
39bffca2
AL
1735 type_register_static(&mv88w8618_pic_info);
1736 type_register_static(&mv88w8618_pit_info);
1737 type_register_static(&mv88w8618_flashcfg_info);
1738 type_register_static(&mv88w8618_eth_info);
1739 type_register_static(&mv88w8618_wlan_info);
1740 type_register_static(&musicpal_lcd_info);
1741 type_register_static(&musicpal_gpio_info);
1742 type_register_static(&musicpal_key_info);
a86f200a 1743 type_register_static(&musicpal_misc_info);
b47b50fa
PB
1744}
1745
83f7d43a 1746type_init(musicpal_register_types)