]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/musicpal.c
console: stop using DisplayState in gfx hardware emulation
[mirror_qemu.git] / hw / arm / musicpal.c
CommitLineData
24859b68
AZ
1/*
2 * Marvell MV88W8618 / Freecom MusicPal emulation.
3 *
4 * Copyright (c) 2008 Jan Kiszka
5 *
8e31bf38 6 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
7 *
8 * Contributions after 2012-01-13 are licensed under the terms of the
9 * GNU GPL, version 2 or (at your option) any later version.
24859b68
AZ
10 */
11
83c9f4ca
PB
12#include "hw/sysbus.h"
13#include "hw/arm-misc.h"
14#include "hw/devices.h"
1422e32d 15#include "net/net.h"
9c17d615 16#include "sysemu/sysemu.h"
83c9f4ca
PB
17#include "hw/boards.h"
18#include "hw/serial.h"
1de7afc9 19#include "qemu/timer.h"
83c9f4ca 20#include "hw/ptimer.h"
737e150e 21#include "block/block.h"
83c9f4ca 22#include "hw/flash.h"
28ecbaee 23#include "ui/console.h"
83c9f4ca 24#include "hw/i2c.h"
9c17d615 25#include "sysemu/blockdev.h"
022c62cb 26#include "exec/address-spaces.h"
28ecbaee 27#include "ui/pixel_ops.h"
24859b68 28
718ec0be 29#define MP_MISC_BASE 0x80002000
30#define MP_MISC_SIZE 0x00001000
31
24859b68
AZ
32#define MP_ETH_BASE 0x80008000
33#define MP_ETH_SIZE 0x00001000
34
718ec0be 35#define MP_WLAN_BASE 0x8000C000
36#define MP_WLAN_SIZE 0x00000800
37
24859b68
AZ
38#define MP_UART1_BASE 0x8000C840
39#define MP_UART2_BASE 0x8000C940
40
718ec0be 41#define MP_GPIO_BASE 0x8000D000
42#define MP_GPIO_SIZE 0x00001000
43
24859b68
AZ
44#define MP_FLASHCFG_BASE 0x90006000
45#define MP_FLASHCFG_SIZE 0x00001000
46
47#define MP_AUDIO_BASE 0x90007000
24859b68
AZ
48
49#define MP_PIC_BASE 0x90008000
50#define MP_PIC_SIZE 0x00001000
51
52#define MP_PIT_BASE 0x90009000
53#define MP_PIT_SIZE 0x00001000
54
55#define MP_LCD_BASE 0x9000c000
56#define MP_LCD_SIZE 0x00001000
57
58#define MP_SRAM_BASE 0xC0000000
59#define MP_SRAM_SIZE 0x00020000
60
61#define MP_RAM_DEFAULT_SIZE 32*1024*1024
62#define MP_FLASH_SIZE_MAX 32*1024*1024
63
64#define MP_TIMER1_IRQ 4
b47b50fa
PB
65#define MP_TIMER2_IRQ 5
66#define MP_TIMER3_IRQ 6
24859b68
AZ
67#define MP_TIMER4_IRQ 7
68#define MP_EHCI_IRQ 8
69#define MP_ETH_IRQ 9
70#define MP_UART1_IRQ 11
71#define MP_UART2_IRQ 11
72#define MP_GPIO_IRQ 12
73#define MP_RTC_IRQ 28
74#define MP_AUDIO_IRQ 30
75
24859b68 76/* Wolfson 8750 I2C address */
64258229 77#define MP_WM_ADDR 0x1A
24859b68 78
24859b68
AZ
79/* Ethernet register offsets */
80#define MP_ETH_SMIR 0x010
81#define MP_ETH_PCXR 0x408
82#define MP_ETH_SDCMR 0x448
83#define MP_ETH_ICR 0x450
84#define MP_ETH_IMR 0x458
85#define MP_ETH_FRDP0 0x480
86#define MP_ETH_FRDP1 0x484
87#define MP_ETH_FRDP2 0x488
88#define MP_ETH_FRDP3 0x48C
89#define MP_ETH_CRDP0 0x4A0
90#define MP_ETH_CRDP1 0x4A4
91#define MP_ETH_CRDP2 0x4A8
92#define MP_ETH_CRDP3 0x4AC
93#define MP_ETH_CTDP0 0x4E0
94#define MP_ETH_CTDP1 0x4E4
95#define MP_ETH_CTDP2 0x4E8
96#define MP_ETH_CTDP3 0x4EC
97
98/* MII PHY access */
99#define MP_ETH_SMIR_DATA 0x0000FFFF
100#define MP_ETH_SMIR_ADDR 0x03FF0000
101#define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */
102#define MP_ETH_SMIR_RDVALID (1 << 27)
103
104/* PHY registers */
105#define MP_ETH_PHY1_BMSR 0x00210000
106#define MP_ETH_PHY1_PHYSID1 0x00410000
107#define MP_ETH_PHY1_PHYSID2 0x00610000
108
109#define MP_PHY_BMSR_LINK 0x0004
110#define MP_PHY_BMSR_AUTONEG 0x0008
111
112#define MP_PHY_88E3015 0x01410E20
113
114/* TX descriptor status */
115#define MP_ETH_TX_OWN (1 << 31)
116
117/* RX descriptor status */
118#define MP_ETH_RX_OWN (1 << 31)
119
120/* Interrupt cause/mask bits */
121#define MP_ETH_IRQ_RX_BIT 0
122#define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT)
123#define MP_ETH_IRQ_TXHI_BIT 2
124#define MP_ETH_IRQ_TXLO_BIT 3
125
126/* Port config bits */
127#define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */
128
129/* SDMA command bits */
130#define MP_ETH_CMD_TXHI (1 << 23)
131#define MP_ETH_CMD_TXLO (1 << 22)
132
133typedef struct mv88w8618_tx_desc {
134 uint32_t cmdstat;
135 uint16_t res;
136 uint16_t bytes;
137 uint32_t buffer;
138 uint32_t next;
139} mv88w8618_tx_desc;
140
141typedef struct mv88w8618_rx_desc {
142 uint32_t cmdstat;
143 uint16_t bytes;
144 uint16_t buffer_size;
145 uint32_t buffer;
146 uint32_t next;
147} mv88w8618_rx_desc;
148
149typedef struct mv88w8618_eth_state {
b47b50fa 150 SysBusDevice busdev;
19b4a424 151 MemoryRegion iomem;
24859b68
AZ
152 qemu_irq irq;
153 uint32_t smir;
154 uint32_t icr;
155 uint32_t imr;
b946a153 156 int mmio_index;
d5b61ddd 157 uint32_t vlan_header;
930c8682
PB
158 uint32_t tx_queue[2];
159 uint32_t rx_queue[4];
160 uint32_t frx_queue[4];
161 uint32_t cur_rx[4];
3a94dd18 162 NICState *nic;
4c91cd28 163 NICConf conf;
24859b68
AZ
164} mv88w8618_eth_state;
165
930c8682
PB
166static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
167{
168 cpu_to_le32s(&desc->cmdstat);
169 cpu_to_le16s(&desc->bytes);
170 cpu_to_le16s(&desc->buffer_size);
171 cpu_to_le32s(&desc->buffer);
172 cpu_to_le32s(&desc->next);
173 cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
174}
175
176static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
177{
178 cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
179 le32_to_cpus(&desc->cmdstat);
180 le16_to_cpus(&desc->bytes);
181 le16_to_cpus(&desc->buffer_size);
182 le32_to_cpus(&desc->buffer);
183 le32_to_cpus(&desc->next);
184}
185
4e68f7a0 186static int eth_can_receive(NetClientState *nc)
24859b68
AZ
187{
188 return 1;
189}
190
4e68f7a0 191static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
24859b68 192{
cc1f0f45 193 mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
930c8682
PB
194 uint32_t desc_addr;
195 mv88w8618_rx_desc desc;
24859b68
AZ
196 int i;
197
198 for (i = 0; i < 4; i++) {
930c8682 199 desc_addr = s->cur_rx[i];
49fedd0d 200 if (!desc_addr) {
24859b68 201 continue;
49fedd0d 202 }
24859b68 203 do {
930c8682
PB
204 eth_rx_desc_get(desc_addr, &desc);
205 if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
206 cpu_physical_memory_write(desc.buffer + s->vlan_header,
207 buf, size);
208 desc.bytes = size + s->vlan_header;
209 desc.cmdstat &= ~MP_ETH_RX_OWN;
210 s->cur_rx[i] = desc.next;
24859b68
AZ
211
212 s->icr |= MP_ETH_IRQ_RX;
49fedd0d 213 if (s->icr & s->imr) {
24859b68 214 qemu_irq_raise(s->irq);
49fedd0d 215 }
930c8682 216 eth_rx_desc_put(desc_addr, &desc);
4f1c942b 217 return size;
24859b68 218 }
930c8682
PB
219 desc_addr = desc.next;
220 } while (desc_addr != s->rx_queue[i]);
24859b68 221 }
4f1c942b 222 return size;
24859b68
AZ
223}
224
930c8682
PB
225static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
226{
227 cpu_to_le32s(&desc->cmdstat);
228 cpu_to_le16s(&desc->res);
229 cpu_to_le16s(&desc->bytes);
230 cpu_to_le32s(&desc->buffer);
231 cpu_to_le32s(&desc->next);
232 cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
233}
234
235static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
236{
237 cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
238 le32_to_cpus(&desc->cmdstat);
239 le16_to_cpus(&desc->res);
240 le16_to_cpus(&desc->bytes);
241 le32_to_cpus(&desc->buffer);
242 le32_to_cpus(&desc->next);
243}
244
24859b68
AZ
245static void eth_send(mv88w8618_eth_state *s, int queue_index)
246{
930c8682
PB
247 uint32_t desc_addr = s->tx_queue[queue_index];
248 mv88w8618_tx_desc desc;
07b064e9 249 uint32_t next_desc;
930c8682
PB
250 uint8_t buf[2048];
251 int len;
252
24859b68 253 do {
930c8682 254 eth_tx_desc_get(desc_addr, &desc);
07b064e9 255 next_desc = desc.next;
930c8682
PB
256 if (desc.cmdstat & MP_ETH_TX_OWN) {
257 len = desc.bytes;
258 if (len < 2048) {
259 cpu_physical_memory_read(desc.buffer, buf, len);
b356f76d 260 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
930c8682
PB
261 }
262 desc.cmdstat &= ~MP_ETH_TX_OWN;
24859b68 263 s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
930c8682 264 eth_tx_desc_put(desc_addr, &desc);
24859b68 265 }
07b064e9 266 desc_addr = next_desc;
930c8682 267 } while (desc_addr != s->tx_queue[queue_index]);
24859b68
AZ
268}
269
a8170e5e 270static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
19b4a424 271 unsigned size)
24859b68
AZ
272{
273 mv88w8618_eth_state *s = opaque;
274
24859b68
AZ
275 switch (offset) {
276 case MP_ETH_SMIR:
277 if (s->smir & MP_ETH_SMIR_OPCODE) {
278 switch (s->smir & MP_ETH_SMIR_ADDR) {
279 case MP_ETH_PHY1_BMSR:
280 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
281 MP_ETH_SMIR_RDVALID;
282 case MP_ETH_PHY1_PHYSID1:
283 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
284 case MP_ETH_PHY1_PHYSID2:
285 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
286 default:
287 return MP_ETH_SMIR_RDVALID;
288 }
289 }
290 return 0;
291
292 case MP_ETH_ICR:
293 return s->icr;
294
295 case MP_ETH_IMR:
296 return s->imr;
297
298 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 299 return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
24859b68
AZ
300
301 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
930c8682 302 return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
24859b68
AZ
303
304 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
930c8682 305 return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
24859b68
AZ
306
307 default:
308 return 0;
309 }
310}
311
a8170e5e 312static void mv88w8618_eth_write(void *opaque, hwaddr offset,
19b4a424 313 uint64_t value, unsigned size)
24859b68
AZ
314{
315 mv88w8618_eth_state *s = opaque;
316
24859b68
AZ
317 switch (offset) {
318 case MP_ETH_SMIR:
319 s->smir = value;
320 break;
321
322 case MP_ETH_PCXR:
323 s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
324 break;
325
326 case MP_ETH_SDCMR:
49fedd0d 327 if (value & MP_ETH_CMD_TXHI) {
24859b68 328 eth_send(s, 1);
49fedd0d
JK
329 }
330 if (value & MP_ETH_CMD_TXLO) {
24859b68 331 eth_send(s, 0);
49fedd0d
JK
332 }
333 if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
24859b68 334 qemu_irq_raise(s->irq);
49fedd0d 335 }
24859b68
AZ
336 break;
337
338 case MP_ETH_ICR:
339 s->icr &= value;
340 break;
341
342 case MP_ETH_IMR:
343 s->imr = value;
49fedd0d 344 if (s->icr & s->imr) {
24859b68 345 qemu_irq_raise(s->irq);
49fedd0d 346 }
24859b68
AZ
347 break;
348
349 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 350 s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
24859b68
AZ
351 break;
352
353 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
354 s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
930c8682 355 s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
24859b68
AZ
356 break;
357
358 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
930c8682 359 s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
24859b68
AZ
360 break;
361 }
362}
363
19b4a424
AK
364static const MemoryRegionOps mv88w8618_eth_ops = {
365 .read = mv88w8618_eth_read,
366 .write = mv88w8618_eth_write,
367 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
368};
369
4e68f7a0 370static void eth_cleanup(NetClientState *nc)
b946a153 371{
cc1f0f45 372 mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
b946a153 373
3a94dd18 374 s->nic = NULL;
b946a153
AL
375}
376
3a94dd18 377static NetClientInfo net_mv88w8618_info = {
2be64a68 378 .type = NET_CLIENT_OPTIONS_KIND_NIC,
3a94dd18
MM
379 .size = sizeof(NICState),
380 .can_receive = eth_can_receive,
381 .receive = eth_receive,
382 .cleanup = eth_cleanup,
383};
384
81a322d4 385static int mv88w8618_eth_init(SysBusDevice *dev)
24859b68 386{
b47b50fa 387 mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev);
0ae18cee 388
b47b50fa 389 sysbus_init_irq(dev, &s->irq);
3a94dd18 390 s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
f79f2bfc 391 object_get_typename(OBJECT(dev)), dev->qdev.id, s);
19b4a424
AK
392 memory_region_init_io(&s->iomem, &mv88w8618_eth_ops, s, "mv88w8618-eth",
393 MP_ETH_SIZE);
750ecd44 394 sysbus_init_mmio(dev, &s->iomem);
81a322d4 395 return 0;
24859b68
AZ
396}
397
d5b61ddd
JK
398static const VMStateDescription mv88w8618_eth_vmsd = {
399 .name = "mv88w8618_eth",
400 .version_id = 1,
401 .minimum_version_id = 1,
402 .minimum_version_id_old = 1,
403 .fields = (VMStateField[]) {
404 VMSTATE_UINT32(smir, mv88w8618_eth_state),
405 VMSTATE_UINT32(icr, mv88w8618_eth_state),
406 VMSTATE_UINT32(imr, mv88w8618_eth_state),
407 VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
408 VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
409 VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
410 VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
411 VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
412 VMSTATE_END_OF_LIST()
413 }
414};
415
999e12bb
AL
416static Property mv88w8618_eth_properties[] = {
417 DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
418 DEFINE_PROP_END_OF_LIST(),
419};
420
421static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
422{
39bffca2 423 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
424 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
425
426 k->init = mv88w8618_eth_init;
39bffca2
AL
427 dc->vmsd = &mv88w8618_eth_vmsd;
428 dc->props = mv88w8618_eth_properties;
999e12bb
AL
429}
430
8c43a6f0 431static const TypeInfo mv88w8618_eth_info = {
39bffca2
AL
432 .name = "mv88w8618_eth",
433 .parent = TYPE_SYS_BUS_DEVICE,
434 .instance_size = sizeof(mv88w8618_eth_state),
435 .class_init = mv88w8618_eth_class_init,
d5b61ddd
JK
436};
437
24859b68
AZ
438/* LCD register offsets */
439#define MP_LCD_IRQCTRL 0x180
440#define MP_LCD_IRQSTAT 0x184
441#define MP_LCD_SPICTRL 0x1ac
442#define MP_LCD_INST 0x1bc
443#define MP_LCD_DATA 0x1c0
444
445/* Mode magics */
446#define MP_LCD_SPI_DATA 0x00100011
447#define MP_LCD_SPI_CMD 0x00104011
448#define MP_LCD_SPI_INVALID 0x00000000
449
450/* Commmands */
451#define MP_LCD_INST_SETPAGE0 0xB0
452/* ... */
453#define MP_LCD_INST_SETPAGE7 0xB7
454
455#define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */
456
457typedef struct musicpal_lcd_state {
b47b50fa 458 SysBusDevice busdev;
19b4a424 459 MemoryRegion iomem;
343ec8e4 460 uint32_t brightness;
24859b68
AZ
461 uint32_t mode;
462 uint32_t irqctrl;
d5b61ddd
JK
463 uint32_t page;
464 uint32_t page_off;
c78f7137 465 QemuConsole *con;
24859b68
AZ
466 uint8_t video_ram[128*64/8];
467} musicpal_lcd_state;
468
343ec8e4 469static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
24859b68 470{
343ec8e4
BC
471 switch (s->brightness) {
472 case 7:
473 return col;
474 case 0:
24859b68 475 return 0;
24859b68 476 default:
343ec8e4 477 return (col * s->brightness) / 7;
24859b68
AZ
478 }
479}
480
0266f2c7
AZ
481#define SET_LCD_PIXEL(depth, type) \
482static inline void glue(set_lcd_pixel, depth) \
483 (musicpal_lcd_state *s, int x, int y, type col) \
484{ \
485 int dx, dy; \
c78f7137
GH
486 DisplaySurface *surface = qemu_console_surface(s->con); \
487 type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
0266f2c7
AZ
488\
489 for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
490 for (dx = 0; dx < 3; dx++, pixel++) \
491 *pixel = col; \
24859b68 492}
0266f2c7
AZ
493SET_LCD_PIXEL(8, uint8_t)
494SET_LCD_PIXEL(16, uint16_t)
495SET_LCD_PIXEL(32, uint32_t)
496
24859b68
AZ
497static void lcd_refresh(void *opaque)
498{
499 musicpal_lcd_state *s = opaque;
c78f7137 500 DisplaySurface *surface = qemu_console_surface(s->con);
0266f2c7 501 int x, y, col;
24859b68 502
c78f7137 503 switch (surface_bits_per_pixel(surface)) {
0266f2c7
AZ
504 case 0:
505 return;
506#define LCD_REFRESH(depth, func) \
507 case depth: \
343ec8e4
BC
508 col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
509 scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
510 scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
49fedd0d
JK
511 for (x = 0; x < 128; x++) { \
512 for (y = 0; y < 64; y++) { \
513 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
0266f2c7 514 glue(set_lcd_pixel, depth)(s, x, y, col); \
49fedd0d 515 } else { \
0266f2c7 516 glue(set_lcd_pixel, depth)(s, x, y, 0); \
49fedd0d
JK
517 } \
518 } \
519 } \
0266f2c7
AZ
520 break;
521 LCD_REFRESH(8, rgb_to_pixel8)
522 LCD_REFRESH(16, rgb_to_pixel16)
c78f7137 523 LCD_REFRESH(32, (is_surface_bgr(surface) ?
bf9b48af 524 rgb_to_pixel32bgr : rgb_to_pixel32))
0266f2c7 525 default:
2ac71179 526 hw_error("unsupported colour depth %i\n",
c78f7137 527 surface_bits_per_pixel(surface));
0266f2c7 528 }
24859b68 529
c78f7137 530 dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
24859b68
AZ
531}
532
167bc3d2
AZ
533static void lcd_invalidate(void *opaque)
534{
167bc3d2
AZ
535}
536
343ec8e4
BC
537static void musicpal_lcd_gpio_brigthness_in(void *opaque, int irq, int level)
538{
243cd13c 539 musicpal_lcd_state *s = opaque;
343ec8e4
BC
540 s->brightness &= ~(1 << irq);
541 s->brightness |= level << irq;
542}
543
a8170e5e 544static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
19b4a424 545 unsigned size)
24859b68
AZ
546{
547 musicpal_lcd_state *s = opaque;
548
24859b68
AZ
549 switch (offset) {
550 case MP_LCD_IRQCTRL:
551 return s->irqctrl;
552
553 default:
554 return 0;
555 }
556}
557
a8170e5e 558static void musicpal_lcd_write(void *opaque, hwaddr offset,
19b4a424 559 uint64_t value, unsigned size)
24859b68
AZ
560{
561 musicpal_lcd_state *s = opaque;
562
24859b68
AZ
563 switch (offset) {
564 case MP_LCD_IRQCTRL:
565 s->irqctrl = value;
566 break;
567
568 case MP_LCD_SPICTRL:
49fedd0d 569 if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
24859b68 570 s->mode = value;
49fedd0d 571 } else {
24859b68 572 s->mode = MP_LCD_SPI_INVALID;
49fedd0d 573 }
24859b68
AZ
574 break;
575
576 case MP_LCD_INST:
577 if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
578 s->page = value - MP_LCD_INST_SETPAGE0;
579 s->page_off = 0;
580 }
581 break;
582
583 case MP_LCD_DATA:
584 if (s->mode == MP_LCD_SPI_CMD) {
585 if (value >= MP_LCD_INST_SETPAGE0 &&
586 value <= MP_LCD_INST_SETPAGE7) {
587 s->page = value - MP_LCD_INST_SETPAGE0;
588 s->page_off = 0;
589 }
590 } else if (s->mode == MP_LCD_SPI_DATA) {
591 s->video_ram[s->page*128 + s->page_off] = value;
592 s->page_off = (s->page_off + 1) & 127;
593 }
594 break;
595 }
596}
597
19b4a424
AK
598static const MemoryRegionOps musicpal_lcd_ops = {
599 .read = musicpal_lcd_read,
600 .write = musicpal_lcd_write,
601 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
602};
603
81a322d4 604static int musicpal_lcd_init(SysBusDevice *dev)
24859b68 605{
b47b50fa 606 musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev);
24859b68 607
343ec8e4
BC
608 s->brightness = 7;
609
19b4a424
AK
610 memory_region_init_io(&s->iomem, &musicpal_lcd_ops, s,
611 "musicpal-lcd", MP_LCD_SIZE);
750ecd44 612 sysbus_init_mmio(dev, &s->iomem);
24859b68 613
c78f7137
GH
614 s->con = graphic_console_init(lcd_refresh, lcd_invalidate,
615 NULL, NULL, s);
616 qemu_console_resize(s->con, 128*3, 64*3);
343ec8e4
BC
617
618 qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brigthness_in, 3);
81a322d4
GH
619
620 return 0;
24859b68
AZ
621}
622
d5b61ddd
JK
623static const VMStateDescription musicpal_lcd_vmsd = {
624 .name = "musicpal_lcd",
625 .version_id = 1,
626 .minimum_version_id = 1,
627 .minimum_version_id_old = 1,
628 .fields = (VMStateField[]) {
629 VMSTATE_UINT32(brightness, musicpal_lcd_state),
630 VMSTATE_UINT32(mode, musicpal_lcd_state),
631 VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
632 VMSTATE_UINT32(page, musicpal_lcd_state),
633 VMSTATE_UINT32(page_off, musicpal_lcd_state),
634 VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
635 VMSTATE_END_OF_LIST()
636 }
637};
638
999e12bb
AL
639static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
640{
39bffca2 641 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
642 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
643
644 k->init = musicpal_lcd_init;
39bffca2 645 dc->vmsd = &musicpal_lcd_vmsd;
999e12bb
AL
646}
647
8c43a6f0 648static const TypeInfo musicpal_lcd_info = {
39bffca2
AL
649 .name = "musicpal_lcd",
650 .parent = TYPE_SYS_BUS_DEVICE,
651 .instance_size = sizeof(musicpal_lcd_state),
652 .class_init = musicpal_lcd_class_init,
d5b61ddd
JK
653};
654
24859b68
AZ
655/* PIC register offsets */
656#define MP_PIC_STATUS 0x00
657#define MP_PIC_ENABLE_SET 0x08
658#define MP_PIC_ENABLE_CLR 0x0C
659
660typedef struct mv88w8618_pic_state
661{
b47b50fa 662 SysBusDevice busdev;
19b4a424 663 MemoryRegion iomem;
24859b68
AZ
664 uint32_t level;
665 uint32_t enabled;
666 qemu_irq parent_irq;
667} mv88w8618_pic_state;
668
669static void mv88w8618_pic_update(mv88w8618_pic_state *s)
670{
671 qemu_set_irq(s->parent_irq, (s->level & s->enabled));
672}
673
674static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
675{
676 mv88w8618_pic_state *s = opaque;
677
49fedd0d 678 if (level) {
24859b68 679 s->level |= 1 << irq;
49fedd0d 680 } else {
24859b68 681 s->level &= ~(1 << irq);
49fedd0d 682 }
24859b68
AZ
683 mv88w8618_pic_update(s);
684}
685
a8170e5e 686static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
19b4a424 687 unsigned size)
24859b68
AZ
688{
689 mv88w8618_pic_state *s = opaque;
690
24859b68
AZ
691 switch (offset) {
692 case MP_PIC_STATUS:
693 return s->level & s->enabled;
694
695 default:
696 return 0;
697 }
698}
699
a8170e5e 700static void mv88w8618_pic_write(void *opaque, hwaddr offset,
19b4a424 701 uint64_t value, unsigned size)
24859b68
AZ
702{
703 mv88w8618_pic_state *s = opaque;
704
24859b68
AZ
705 switch (offset) {
706 case MP_PIC_ENABLE_SET:
707 s->enabled |= value;
708 break;
709
710 case MP_PIC_ENABLE_CLR:
711 s->enabled &= ~value;
712 s->level &= ~value;
713 break;
714 }
715 mv88w8618_pic_update(s);
716}
717
d5b61ddd 718static void mv88w8618_pic_reset(DeviceState *d)
24859b68 719{
d5b61ddd 720 mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state,
1356b98d 721 SYS_BUS_DEVICE(d));
24859b68
AZ
722
723 s->level = 0;
724 s->enabled = 0;
725}
726
19b4a424
AK
727static const MemoryRegionOps mv88w8618_pic_ops = {
728 .read = mv88w8618_pic_read,
729 .write = mv88w8618_pic_write,
730 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
731};
732
81a322d4 733static int mv88w8618_pic_init(SysBusDevice *dev)
24859b68 734{
b47b50fa 735 mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev);
24859b68 736
067a3ddc 737 qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32);
b47b50fa 738 sysbus_init_irq(dev, &s->parent_irq);
19b4a424
AK
739 memory_region_init_io(&s->iomem, &mv88w8618_pic_ops, s,
740 "musicpal-pic", MP_PIC_SIZE);
750ecd44 741 sysbus_init_mmio(dev, &s->iomem);
81a322d4 742 return 0;
24859b68
AZ
743}
744
d5b61ddd
JK
745static const VMStateDescription mv88w8618_pic_vmsd = {
746 .name = "mv88w8618_pic",
747 .version_id = 1,
748 .minimum_version_id = 1,
749 .minimum_version_id_old = 1,
750 .fields = (VMStateField[]) {
751 VMSTATE_UINT32(level, mv88w8618_pic_state),
752 VMSTATE_UINT32(enabled, mv88w8618_pic_state),
753 VMSTATE_END_OF_LIST()
754 }
755};
756
999e12bb
AL
757static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
758{
39bffca2 759 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
760 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
761
762 k->init = mv88w8618_pic_init;
39bffca2
AL
763 dc->reset = mv88w8618_pic_reset;
764 dc->vmsd = &mv88w8618_pic_vmsd;
999e12bb
AL
765}
766
8c43a6f0 767static const TypeInfo mv88w8618_pic_info = {
39bffca2
AL
768 .name = "mv88w8618_pic",
769 .parent = TYPE_SYS_BUS_DEVICE,
770 .instance_size = sizeof(mv88w8618_pic_state),
771 .class_init = mv88w8618_pic_class_init,
d5b61ddd
JK
772};
773
24859b68
AZ
774/* PIT register offsets */
775#define MP_PIT_TIMER1_LENGTH 0x00
776/* ... */
777#define MP_PIT_TIMER4_LENGTH 0x0C
778#define MP_PIT_CONTROL 0x10
779#define MP_PIT_TIMER1_VALUE 0x14
780/* ... */
781#define MP_PIT_TIMER4_VALUE 0x20
782#define MP_BOARD_RESET 0x34
783
784/* Magic board reset value (probably some watchdog behind it) */
785#define MP_BOARD_RESET_MAGIC 0x10000
786
787typedef struct mv88w8618_timer_state {
b47b50fa 788 ptimer_state *ptimer;
24859b68
AZ
789 uint32_t limit;
790 int freq;
791 qemu_irq irq;
792} mv88w8618_timer_state;
793
794typedef struct mv88w8618_pit_state {
b47b50fa 795 SysBusDevice busdev;
19b4a424 796 MemoryRegion iomem;
b47b50fa 797 mv88w8618_timer_state timer[4];
24859b68
AZ
798} mv88w8618_pit_state;
799
800static void mv88w8618_timer_tick(void *opaque)
801{
802 mv88w8618_timer_state *s = opaque;
803
804 qemu_irq_raise(s->irq);
805}
806
b47b50fa
PB
807static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
808 uint32_t freq)
24859b68 809{
24859b68
AZ
810 QEMUBH *bh;
811
b47b50fa 812 sysbus_init_irq(dev, &s->irq);
24859b68
AZ
813 s->freq = freq;
814
815 bh = qemu_bh_new(mv88w8618_timer_tick, s);
b47b50fa 816 s->ptimer = ptimer_init(bh);
24859b68
AZ
817}
818
a8170e5e 819static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
19b4a424 820 unsigned size)
24859b68
AZ
821{
822 mv88w8618_pit_state *s = opaque;
823 mv88w8618_timer_state *t;
824
24859b68
AZ
825 switch (offset) {
826 case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
b47b50fa
PB
827 t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
828 return ptimer_get_count(t->ptimer);
24859b68
AZ
829
830 default:
831 return 0;
832 }
833}
834
a8170e5e 835static void mv88w8618_pit_write(void *opaque, hwaddr offset,
19b4a424 836 uint64_t value, unsigned size)
24859b68
AZ
837{
838 mv88w8618_pit_state *s = opaque;
839 mv88w8618_timer_state *t;
840 int i;
841
24859b68
AZ
842 switch (offset) {
843 case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
b47b50fa 844 t = &s->timer[offset >> 2];
24859b68 845 t->limit = value;
c88d6bde
JK
846 if (t->limit > 0) {
847 ptimer_set_limit(t->ptimer, t->limit, 1);
848 } else {
849 ptimer_stop(t->ptimer);
850 }
24859b68
AZ
851 break;
852
853 case MP_PIT_CONTROL:
854 for (i = 0; i < 4; i++) {
c88d6bde
JK
855 t = &s->timer[i];
856 if (value & 0xf && t->limit > 0) {
b47b50fa
PB
857 ptimer_set_limit(t->ptimer, t->limit, 0);
858 ptimer_set_freq(t->ptimer, t->freq);
859 ptimer_run(t->ptimer, 0);
c88d6bde
JK
860 } else {
861 ptimer_stop(t->ptimer);
24859b68
AZ
862 }
863 value >>= 4;
864 }
865 break;
866
867 case MP_BOARD_RESET:
49fedd0d 868 if (value == MP_BOARD_RESET_MAGIC) {
24859b68 869 qemu_system_reset_request();
49fedd0d 870 }
24859b68
AZ
871 break;
872 }
873}
874
d5b61ddd 875static void mv88w8618_pit_reset(DeviceState *d)
c88d6bde 876{
d5b61ddd 877 mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state,
1356b98d 878 SYS_BUS_DEVICE(d));
c88d6bde
JK
879 int i;
880
881 for (i = 0; i < 4; i++) {
882 ptimer_stop(s->timer[i].ptimer);
883 s->timer[i].limit = 0;
884 }
885}
886
19b4a424
AK
887static const MemoryRegionOps mv88w8618_pit_ops = {
888 .read = mv88w8618_pit_read,
889 .write = mv88w8618_pit_write,
890 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
891};
892
81a322d4 893static int mv88w8618_pit_init(SysBusDevice *dev)
24859b68 894{
b47b50fa
PB
895 mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev);
896 int i;
24859b68 897
24859b68
AZ
898 /* Letting them all run at 1 MHz is likely just a pragmatic
899 * simplification. */
b47b50fa
PB
900 for (i = 0; i < 4; i++) {
901 mv88w8618_timer_init(dev, &s->timer[i], 1000000);
902 }
24859b68 903
19b4a424
AK
904 memory_region_init_io(&s->iomem, &mv88w8618_pit_ops, s,
905 "musicpal-pit", MP_PIT_SIZE);
750ecd44 906 sysbus_init_mmio(dev, &s->iomem);
81a322d4 907 return 0;
24859b68
AZ
908}
909
d5b61ddd
JK
910static const VMStateDescription mv88w8618_timer_vmsd = {
911 .name = "timer",
912 .version_id = 1,
913 .minimum_version_id = 1,
914 .minimum_version_id_old = 1,
915 .fields = (VMStateField[]) {
916 VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
917 VMSTATE_UINT32(limit, mv88w8618_timer_state),
918 VMSTATE_END_OF_LIST()
919 }
920};
921
922static const VMStateDescription mv88w8618_pit_vmsd = {
923 .name = "mv88w8618_pit",
924 .version_id = 1,
925 .minimum_version_id = 1,
926 .minimum_version_id_old = 1,
927 .fields = (VMStateField[]) {
928 VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
929 mv88w8618_timer_vmsd, mv88w8618_timer_state),
930 VMSTATE_END_OF_LIST()
931 }
932};
933
999e12bb
AL
934static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
935{
39bffca2 936 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
937 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
938
939 k->init = mv88w8618_pit_init;
39bffca2
AL
940 dc->reset = mv88w8618_pit_reset;
941 dc->vmsd = &mv88w8618_pit_vmsd;
999e12bb
AL
942}
943
8c43a6f0 944static const TypeInfo mv88w8618_pit_info = {
39bffca2
AL
945 .name = "mv88w8618_pit",
946 .parent = TYPE_SYS_BUS_DEVICE,
947 .instance_size = sizeof(mv88w8618_pit_state),
948 .class_init = mv88w8618_pit_class_init,
c88d6bde
JK
949};
950
24859b68
AZ
951/* Flash config register offsets */
952#define MP_FLASHCFG_CFGR0 0x04
953
954typedef struct mv88w8618_flashcfg_state {
b47b50fa 955 SysBusDevice busdev;
19b4a424 956 MemoryRegion iomem;
24859b68
AZ
957 uint32_t cfgr0;
958} mv88w8618_flashcfg_state;
959
19b4a424 960static uint64_t mv88w8618_flashcfg_read(void *opaque,
a8170e5e 961 hwaddr offset,
19b4a424 962 unsigned size)
24859b68
AZ
963{
964 mv88w8618_flashcfg_state *s = opaque;
965
24859b68
AZ
966 switch (offset) {
967 case MP_FLASHCFG_CFGR0:
968 return s->cfgr0;
969
970 default:
971 return 0;
972 }
973}
974
a8170e5e 975static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
19b4a424 976 uint64_t value, unsigned size)
24859b68
AZ
977{
978 mv88w8618_flashcfg_state *s = opaque;
979
24859b68
AZ
980 switch (offset) {
981 case MP_FLASHCFG_CFGR0:
982 s->cfgr0 = value;
983 break;
984 }
985}
986
19b4a424
AK
987static const MemoryRegionOps mv88w8618_flashcfg_ops = {
988 .read = mv88w8618_flashcfg_read,
989 .write = mv88w8618_flashcfg_write,
990 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
991};
992
81a322d4 993static int mv88w8618_flashcfg_init(SysBusDevice *dev)
24859b68 994{
b47b50fa 995 mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev);
24859b68 996
24859b68 997 s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
19b4a424
AK
998 memory_region_init_io(&s->iomem, &mv88w8618_flashcfg_ops, s,
999 "musicpal-flashcfg", MP_FLASHCFG_SIZE);
750ecd44 1000 sysbus_init_mmio(dev, &s->iomem);
81a322d4 1001 return 0;
24859b68
AZ
1002}
1003
d5b61ddd
JK
1004static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1005 .name = "mv88w8618_flashcfg",
1006 .version_id = 1,
1007 .minimum_version_id = 1,
1008 .minimum_version_id_old = 1,
1009 .fields = (VMStateField[]) {
1010 VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1011 VMSTATE_END_OF_LIST()
1012 }
1013};
1014
999e12bb
AL
1015static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1016{
39bffca2 1017 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1018 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1019
1020 k->init = mv88w8618_flashcfg_init;
39bffca2 1021 dc->vmsd = &mv88w8618_flashcfg_vmsd;
999e12bb
AL
1022}
1023
8c43a6f0 1024static const TypeInfo mv88w8618_flashcfg_info = {
39bffca2
AL
1025 .name = "mv88w8618_flashcfg",
1026 .parent = TYPE_SYS_BUS_DEVICE,
1027 .instance_size = sizeof(mv88w8618_flashcfg_state),
1028 .class_init = mv88w8618_flashcfg_class_init,
d5b61ddd
JK
1029};
1030
718ec0be 1031/* Misc register offsets */
1032#define MP_MISC_BOARD_REVISION 0x18
1033
1034#define MP_BOARD_REVISION 0x31
1035
a8170e5e 1036static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
19b4a424 1037 unsigned size)
718ec0be 1038{
1039 switch (offset) {
1040 case MP_MISC_BOARD_REVISION:
1041 return MP_BOARD_REVISION;
1042
1043 default:
1044 return 0;
1045 }
1046}
1047
a8170e5e 1048static void musicpal_misc_write(void *opaque, hwaddr offset,
19b4a424 1049 uint64_t value, unsigned size)
718ec0be 1050{
1051}
1052
19b4a424
AK
1053static const MemoryRegionOps musicpal_misc_ops = {
1054 .read = musicpal_misc_read,
1055 .write = musicpal_misc_write,
1056 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1057};
1058
19b4a424 1059static void musicpal_misc_init(SysBusDevice *dev)
718ec0be 1060{
19b4a424 1061 MemoryRegion *iomem = g_new(MemoryRegion, 1);
718ec0be 1062
19b4a424
AK
1063 memory_region_init_io(iomem, &musicpal_misc_ops, NULL,
1064 "musicpal-misc", MP_MISC_SIZE);
1065 sysbus_add_memory(dev, MP_MISC_BASE, iomem);
718ec0be 1066}
1067
1068/* WLAN register offsets */
1069#define MP_WLAN_MAGIC1 0x11c
1070#define MP_WLAN_MAGIC2 0x124
1071
a8170e5e 1072static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
19b4a424 1073 unsigned size)
718ec0be 1074{
1075 switch (offset) {
1076 /* Workaround to allow loading the binary-only wlandrv.ko crap
1077 * from the original Freecom firmware. */
1078 case MP_WLAN_MAGIC1:
1079 return ~3;
1080 case MP_WLAN_MAGIC2:
1081 return -1;
1082
1083 default:
1084 return 0;
1085 }
1086}
1087
a8170e5e 1088static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
19b4a424 1089 uint64_t value, unsigned size)
718ec0be 1090{
1091}
1092
19b4a424
AK
1093static const MemoryRegionOps mv88w8618_wlan_ops = {
1094 .read = mv88w8618_wlan_read,
1095 .write =mv88w8618_wlan_write,
1096 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1097};
1098
81a322d4 1099static int mv88w8618_wlan_init(SysBusDevice *dev)
718ec0be 1100{
19b4a424 1101 MemoryRegion *iomem = g_new(MemoryRegion, 1);
24859b68 1102
19b4a424
AK
1103 memory_region_init_io(iomem, &mv88w8618_wlan_ops, NULL,
1104 "musicpal-wlan", MP_WLAN_SIZE);
750ecd44 1105 sysbus_init_mmio(dev, iomem);
81a322d4 1106 return 0;
718ec0be 1107}
24859b68 1108
718ec0be 1109/* GPIO register offsets */
1110#define MP_GPIO_OE_LO 0x008
1111#define MP_GPIO_OUT_LO 0x00c
1112#define MP_GPIO_IN_LO 0x010
708afdf3
JK
1113#define MP_GPIO_IER_LO 0x014
1114#define MP_GPIO_IMR_LO 0x018
718ec0be 1115#define MP_GPIO_ISR_LO 0x020
1116#define MP_GPIO_OE_HI 0x508
1117#define MP_GPIO_OUT_HI 0x50c
1118#define MP_GPIO_IN_HI 0x510
708afdf3
JK
1119#define MP_GPIO_IER_HI 0x514
1120#define MP_GPIO_IMR_HI 0x518
718ec0be 1121#define MP_GPIO_ISR_HI 0x520
24859b68
AZ
1122
1123/* GPIO bits & masks */
24859b68 1124#define MP_GPIO_LCD_BRIGHTNESS 0x00070000
24859b68 1125#define MP_GPIO_I2C_DATA_BIT 29
24859b68
AZ
1126#define MP_GPIO_I2C_CLOCK_BIT 30
1127
1128/* LCD brightness bits in GPIO_OE_HI */
1129#define MP_OE_LCD_BRIGHTNESS 0x0007
1130
343ec8e4
BC
1131typedef struct musicpal_gpio_state {
1132 SysBusDevice busdev;
19b4a424 1133 MemoryRegion iomem;
343ec8e4
BC
1134 uint32_t lcd_brightness;
1135 uint32_t out_state;
1136 uint32_t in_state;
708afdf3
JK
1137 uint32_t ier;
1138 uint32_t imr;
343ec8e4 1139 uint32_t isr;
343ec8e4 1140 qemu_irq irq;
708afdf3 1141 qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
343ec8e4
BC
1142} musicpal_gpio_state;
1143
1144static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1145 int i;
1146 uint32_t brightness;
1147
1148 /* compute brightness ratio */
1149 switch (s->lcd_brightness) {
1150 case 0x00000007:
1151 brightness = 0;
1152 break;
1153
1154 case 0x00020000:
1155 brightness = 1;
1156 break;
1157
1158 case 0x00020001:
1159 brightness = 2;
1160 break;
1161
1162 case 0x00040000:
1163 brightness = 3;
1164 break;
1165
1166 case 0x00010006:
1167 brightness = 4;
1168 break;
1169
1170 case 0x00020005:
1171 brightness = 5;
1172 break;
1173
1174 case 0x00040003:
1175 brightness = 6;
1176 break;
1177
1178 case 0x00030004:
1179 default:
1180 brightness = 7;
1181 }
1182
1183 /* set lcd brightness GPIOs */
49fedd0d 1184 for (i = 0; i <= 2; i++) {
343ec8e4 1185 qemu_set_irq(s->out[i], (brightness >> i) & 1);
49fedd0d 1186 }
343ec8e4
BC
1187}
1188
708afdf3 1189static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
343ec8e4 1190{
243cd13c 1191 musicpal_gpio_state *s = opaque;
708afdf3
JK
1192 uint32_t mask = 1 << pin;
1193 uint32_t delta = level << pin;
1194 uint32_t old = s->in_state & mask;
343ec8e4 1195
708afdf3
JK
1196 s->in_state &= ~mask;
1197 s->in_state |= delta;
343ec8e4 1198
708afdf3
JK
1199 if ((old ^ delta) &&
1200 ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1201 s->isr = mask;
1202 qemu_irq_raise(s->irq);
343ec8e4 1203 }
343ec8e4
BC
1204}
1205
a8170e5e 1206static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
19b4a424 1207 unsigned size)
24859b68 1208{
243cd13c 1209 musicpal_gpio_state *s = opaque;
343ec8e4 1210
24859b68 1211 switch (offset) {
24859b68 1212 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1213 return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
24859b68
AZ
1214
1215 case MP_GPIO_OUT_LO:
343ec8e4 1216 return s->out_state & 0xFFFF;
24859b68 1217 case MP_GPIO_OUT_HI:
343ec8e4 1218 return s->out_state >> 16;
24859b68
AZ
1219
1220 case MP_GPIO_IN_LO:
343ec8e4 1221 return s->in_state & 0xFFFF;
24859b68 1222 case MP_GPIO_IN_HI:
343ec8e4 1223 return s->in_state >> 16;
24859b68 1224
708afdf3
JK
1225 case MP_GPIO_IER_LO:
1226 return s->ier & 0xFFFF;
1227 case MP_GPIO_IER_HI:
1228 return s->ier >> 16;
1229
1230 case MP_GPIO_IMR_LO:
1231 return s->imr & 0xFFFF;
1232 case MP_GPIO_IMR_HI:
1233 return s->imr >> 16;
1234
24859b68 1235 case MP_GPIO_ISR_LO:
343ec8e4 1236 return s->isr & 0xFFFF;
24859b68 1237 case MP_GPIO_ISR_HI:
343ec8e4 1238 return s->isr >> 16;
24859b68 1239
24859b68
AZ
1240 default:
1241 return 0;
1242 }
1243}
1244
a8170e5e 1245static void musicpal_gpio_write(void *opaque, hwaddr offset,
19b4a424 1246 uint64_t value, unsigned size)
24859b68 1247{
243cd13c 1248 musicpal_gpio_state *s = opaque;
24859b68
AZ
1249 switch (offset) {
1250 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1251 s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
24859b68 1252 (value & MP_OE_LCD_BRIGHTNESS);
343ec8e4 1253 musicpal_gpio_brightness_update(s);
24859b68
AZ
1254 break;
1255
1256 case MP_GPIO_OUT_LO:
343ec8e4 1257 s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
24859b68
AZ
1258 break;
1259 case MP_GPIO_OUT_HI:
343ec8e4
BC
1260 s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1261 s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1262 (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1263 musicpal_gpio_brightness_update(s);
d074769c
AZ
1264 qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1265 qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
24859b68
AZ
1266 break;
1267
708afdf3
JK
1268 case MP_GPIO_IER_LO:
1269 s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1270 break;
1271 case MP_GPIO_IER_HI:
1272 s->ier = (s->ier & 0xFFFF) | (value << 16);
1273 break;
1274
1275 case MP_GPIO_IMR_LO:
1276 s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1277 break;
1278 case MP_GPIO_IMR_HI:
1279 s->imr = (s->imr & 0xFFFF) | (value << 16);
1280 break;
24859b68
AZ
1281 }
1282}
1283
19b4a424
AK
1284static const MemoryRegionOps musicpal_gpio_ops = {
1285 .read = musicpal_gpio_read,
1286 .write = musicpal_gpio_write,
1287 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1288};
1289
d5b61ddd 1290static void musicpal_gpio_reset(DeviceState *d)
718ec0be 1291{
d5b61ddd 1292 musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state,
1356b98d 1293 SYS_BUS_DEVICE(d));
30624c92
JK
1294
1295 s->lcd_brightness = 0;
1296 s->out_state = 0;
343ec8e4 1297 s->in_state = 0xffffffff;
708afdf3
JK
1298 s->ier = 0;
1299 s->imr = 0;
343ec8e4
BC
1300 s->isr = 0;
1301}
1302
81a322d4 1303static int musicpal_gpio_init(SysBusDevice *dev)
343ec8e4
BC
1304{
1305 musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev);
718ec0be 1306
343ec8e4
BC
1307 sysbus_init_irq(dev, &s->irq);
1308
19b4a424
AK
1309 memory_region_init_io(&s->iomem, &musicpal_gpio_ops, s,
1310 "musicpal-gpio", MP_GPIO_SIZE);
750ecd44 1311 sysbus_init_mmio(dev, &s->iomem);
343ec8e4 1312
708afdf3
JK
1313 qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
1314
1315 qdev_init_gpio_in(&dev->qdev, musicpal_gpio_pin_event, 32);
81a322d4
GH
1316
1317 return 0;
718ec0be 1318}
1319
d5b61ddd
JK
1320static const VMStateDescription musicpal_gpio_vmsd = {
1321 .name = "musicpal_gpio",
1322 .version_id = 1,
1323 .minimum_version_id = 1,
1324 .minimum_version_id_old = 1,
1325 .fields = (VMStateField[]) {
1326 VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1327 VMSTATE_UINT32(out_state, musicpal_gpio_state),
1328 VMSTATE_UINT32(in_state, musicpal_gpio_state),
1329 VMSTATE_UINT32(ier, musicpal_gpio_state),
1330 VMSTATE_UINT32(imr, musicpal_gpio_state),
1331 VMSTATE_UINT32(isr, musicpal_gpio_state),
1332 VMSTATE_END_OF_LIST()
1333 }
1334};
1335
999e12bb
AL
1336static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1337{
39bffca2 1338 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1339 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1340
1341 k->init = musicpal_gpio_init;
39bffca2
AL
1342 dc->reset = musicpal_gpio_reset;
1343 dc->vmsd = &musicpal_gpio_vmsd;
999e12bb
AL
1344}
1345
8c43a6f0 1346static const TypeInfo musicpal_gpio_info = {
39bffca2
AL
1347 .name = "musicpal_gpio",
1348 .parent = TYPE_SYS_BUS_DEVICE,
1349 .instance_size = sizeof(musicpal_gpio_state),
1350 .class_init = musicpal_gpio_class_init,
30624c92
JK
1351};
1352
24859b68 1353/* Keyboard codes & masks */
7c6ce4ba 1354#define KEY_RELEASED 0x80
24859b68
AZ
1355#define KEY_CODE 0x7f
1356
1357#define KEYCODE_TAB 0x0f
1358#define KEYCODE_ENTER 0x1c
1359#define KEYCODE_F 0x21
1360#define KEYCODE_M 0x32
1361
1362#define KEYCODE_EXTENDED 0xe0
1363#define KEYCODE_UP 0x48
1364#define KEYCODE_DOWN 0x50
1365#define KEYCODE_LEFT 0x4b
1366#define KEYCODE_RIGHT 0x4d
1367
708afdf3 1368#define MP_KEY_WHEEL_VOL (1 << 0)
343ec8e4
BC
1369#define MP_KEY_WHEEL_VOL_INV (1 << 1)
1370#define MP_KEY_WHEEL_NAV (1 << 2)
1371#define MP_KEY_WHEEL_NAV_INV (1 << 3)
1372#define MP_KEY_BTN_FAVORITS (1 << 4)
1373#define MP_KEY_BTN_MENU (1 << 5)
1374#define MP_KEY_BTN_VOLUME (1 << 6)
1375#define MP_KEY_BTN_NAVIGATION (1 << 7)
1376
1377typedef struct musicpal_key_state {
1378 SysBusDevice busdev;
4f5c9479 1379 MemoryRegion iomem;
343ec8e4 1380 uint32_t kbd_extended;
708afdf3
JK
1381 uint32_t pressed_keys;
1382 qemu_irq out[8];
343ec8e4
BC
1383} musicpal_key_state;
1384
24859b68
AZ
1385static void musicpal_key_event(void *opaque, int keycode)
1386{
243cd13c 1387 musicpal_key_state *s = opaque;
24859b68 1388 uint32_t event = 0;
343ec8e4 1389 int i;
24859b68
AZ
1390
1391 if (keycode == KEYCODE_EXTENDED) {
343ec8e4 1392 s->kbd_extended = 1;
24859b68
AZ
1393 return;
1394 }
1395
49fedd0d 1396 if (s->kbd_extended) {
24859b68
AZ
1397 switch (keycode & KEY_CODE) {
1398 case KEYCODE_UP:
343ec8e4 1399 event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
24859b68
AZ
1400 break;
1401
1402 case KEYCODE_DOWN:
343ec8e4 1403 event = MP_KEY_WHEEL_NAV;
24859b68
AZ
1404 break;
1405
1406 case KEYCODE_LEFT:
343ec8e4 1407 event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
24859b68
AZ
1408 break;
1409
1410 case KEYCODE_RIGHT:
343ec8e4 1411 event = MP_KEY_WHEEL_VOL;
24859b68
AZ
1412 break;
1413 }
49fedd0d 1414 } else {
24859b68
AZ
1415 switch (keycode & KEY_CODE) {
1416 case KEYCODE_F:
343ec8e4 1417 event = MP_KEY_BTN_FAVORITS;
24859b68
AZ
1418 break;
1419
1420 case KEYCODE_TAB:
343ec8e4 1421 event = MP_KEY_BTN_VOLUME;
24859b68
AZ
1422 break;
1423
1424 case KEYCODE_ENTER:
343ec8e4 1425 event = MP_KEY_BTN_NAVIGATION;
24859b68
AZ
1426 break;
1427
1428 case KEYCODE_M:
343ec8e4 1429 event = MP_KEY_BTN_MENU;
24859b68
AZ
1430 break;
1431 }
7c6ce4ba 1432 /* Do not repeat already pressed buttons */
708afdf3 1433 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
7c6ce4ba 1434 event = 0;
708afdf3 1435 }
7c6ce4ba 1436 }
24859b68 1437
7c6ce4ba 1438 if (event) {
708afdf3
JK
1439 /* Raise GPIO pin first if repeating a key */
1440 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1441 for (i = 0; i <= 7; i++) {
1442 if (event & (1 << i)) {
1443 qemu_set_irq(s->out[i], 1);
1444 }
1445 }
1446 }
1447 for (i = 0; i <= 7; i++) {
1448 if (event & (1 << i)) {
1449 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1450 }
1451 }
7c6ce4ba 1452 if (keycode & KEY_RELEASED) {
708afdf3 1453 s->pressed_keys &= ~event;
7c6ce4ba 1454 } else {
708afdf3 1455 s->pressed_keys |= event;
7c6ce4ba 1456 }
24859b68
AZ
1457 }
1458
343ec8e4
BC
1459 s->kbd_extended = 0;
1460}
1461
81a322d4 1462static int musicpal_key_init(SysBusDevice *dev)
343ec8e4
BC
1463{
1464 musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev);
1465
4f5c9479 1466 memory_region_init(&s->iomem, "dummy", 0);
750ecd44 1467 sysbus_init_mmio(dev, &s->iomem);
343ec8e4
BC
1468
1469 s->kbd_extended = 0;
708afdf3 1470 s->pressed_keys = 0;
343ec8e4 1471
708afdf3 1472 qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out));
343ec8e4
BC
1473
1474 qemu_add_kbd_event_handler(musicpal_key_event, s);
81a322d4
GH
1475
1476 return 0;
24859b68
AZ
1477}
1478
d5b61ddd
JK
1479static const VMStateDescription musicpal_key_vmsd = {
1480 .name = "musicpal_key",
1481 .version_id = 1,
1482 .minimum_version_id = 1,
1483 .minimum_version_id_old = 1,
1484 .fields = (VMStateField[]) {
1485 VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1486 VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1487 VMSTATE_END_OF_LIST()
1488 }
1489};
1490
999e12bb
AL
1491static void musicpal_key_class_init(ObjectClass *klass, void *data)
1492{
39bffca2 1493 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1494 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1495
1496 k->init = musicpal_key_init;
39bffca2 1497 dc->vmsd = &musicpal_key_vmsd;
999e12bb
AL
1498}
1499
8c43a6f0 1500static const TypeInfo musicpal_key_info = {
39bffca2
AL
1501 .name = "musicpal_key",
1502 .parent = TYPE_SYS_BUS_DEVICE,
1503 .instance_size = sizeof(musicpal_key_state),
1504 .class_init = musicpal_key_class_init,
d5b61ddd
JK
1505};
1506
24859b68
AZ
1507static struct arm_boot_info musicpal_binfo = {
1508 .loader_start = 0x0,
1509 .board_id = 0x20e,
1510};
1511
5f072e1f 1512static void musicpal_init(QEMUMachineInitArgs *args)
24859b68 1513{
5f072e1f
EH
1514 const char *cpu_model = args->cpu_model;
1515 const char *kernel_filename = args->kernel_filename;
1516 const char *kernel_cmdline = args->kernel_cmdline;
1517 const char *initrd_filename = args->initrd_filename;
f25608e9 1518 ARMCPU *cpu;
b47b50fa
PB
1519 qemu_irq *cpu_pic;
1520 qemu_irq pic[32];
1521 DeviceState *dev;
d074769c 1522 DeviceState *i2c_dev;
343ec8e4
BC
1523 DeviceState *lcd_dev;
1524 DeviceState *key_dev;
d074769c
AZ
1525 DeviceState *wm8750_dev;
1526 SysBusDevice *s;
d074769c 1527 i2c_bus *i2c;
b47b50fa 1528 int i;
24859b68 1529 unsigned long flash_size;
751c6a17 1530 DriveInfo *dinfo;
19b4a424
AK
1531 MemoryRegion *address_space_mem = get_system_memory();
1532 MemoryRegion *ram = g_new(MemoryRegion, 1);
1533 MemoryRegion *sram = g_new(MemoryRegion, 1);
24859b68 1534
49fedd0d 1535 if (!cpu_model) {
24859b68 1536 cpu_model = "arm926";
49fedd0d 1537 }
f25608e9
AF
1538 cpu = cpu_arm_init(cpu_model);
1539 if (!cpu) {
24859b68
AZ
1540 fprintf(stderr, "Unable to find CPU definition\n");
1541 exit(1);
1542 }
4bd74661 1543 cpu_pic = arm_pic_init_cpu(cpu);
24859b68
AZ
1544
1545 /* For now we use a fixed - the original - RAM size */
c5705a77
AK
1546 memory_region_init_ram(ram, "musicpal.ram", MP_RAM_DEFAULT_SIZE);
1547 vmstate_register_ram_global(ram);
19b4a424 1548 memory_region_add_subregion(address_space_mem, 0, ram);
24859b68 1549
c5705a77
AK
1550 memory_region_init_ram(sram, "musicpal.sram", MP_SRAM_SIZE);
1551 vmstate_register_ram_global(sram);
19b4a424 1552 memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
24859b68 1553
b47b50fa
PB
1554 dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE,
1555 cpu_pic[ARM_PIC_CPU_IRQ]);
1556 for (i = 0; i < 32; i++) {
067a3ddc 1557 pic[i] = qdev_get_gpio_in(dev, i);
b47b50fa
PB
1558 }
1559 sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ],
1560 pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1561 pic[MP_TIMER4_IRQ], NULL);
24859b68 1562
49fedd0d 1563 if (serial_hds[0]) {
39186d8a
RH
1564 serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
1565 1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN);
49fedd0d
JK
1566 }
1567 if (serial_hds[1]) {
39186d8a
RH
1568 serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
1569 1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN);
49fedd0d 1570 }
24859b68
AZ
1571
1572 /* Register flash */
751c6a17
GH
1573 dinfo = drive_get(IF_PFLASH, 0, 0);
1574 if (dinfo) {
1575 flash_size = bdrv_getlength(dinfo->bdrv);
24859b68
AZ
1576 if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1577 flash_size != 32*1024*1024) {
1578 fprintf(stderr, "Invalid flash image size\n");
1579 exit(1);
1580 }
1581
1582 /*
1583 * The original U-Boot accesses the flash at 0xFE000000 instead of
1584 * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1585 * image is smaller than 32 MB.
1586 */
5f9fc5ad 1587#ifdef TARGET_WORDS_BIGENDIAN
0c267217 1588 pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
cfe5f011 1589 "musicpal.flash", flash_size,
751c6a17 1590 dinfo->bdrv, 0x10000,
24859b68
AZ
1591 (flash_size + 0xffff) >> 16,
1592 MP_FLASH_SIZE_MAX / flash_size,
1593 2, 0x00BF, 0x236D, 0x0000, 0x0000,
01e0451a 1594 0x5555, 0x2AAA, 1);
5f9fc5ad 1595#else
0c267217 1596 pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
cfe5f011 1597 "musicpal.flash", flash_size,
5f9fc5ad
BS
1598 dinfo->bdrv, 0x10000,
1599 (flash_size + 0xffff) >> 16,
1600 MP_FLASH_SIZE_MAX / flash_size,
1601 2, 0x00BF, 0x236D, 0x0000, 0x0000,
01e0451a 1602 0x5555, 0x2AAA, 0);
5f9fc5ad
BS
1603#endif
1604
24859b68 1605 }
b47b50fa 1606 sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL);
24859b68 1607
b47b50fa
PB
1608 qemu_check_nic_model(&nd_table[0], "mv88w8618");
1609 dev = qdev_create(NULL, "mv88w8618_eth");
4c91cd28 1610 qdev_set_nic_properties(dev, &nd_table[0]);
e23a1b33 1611 qdev_init_nofail(dev);
1356b98d
AF
1612 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
1613 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
24859b68 1614
b47b50fa 1615 sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
718ec0be 1616
1356b98d 1617 musicpal_misc_init(SYS_BUS_DEVICE(dev));
343ec8e4
BC
1618
1619 dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]);
d04fba94 1620 i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
d074769c
AZ
1621 i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c");
1622
343ec8e4 1623 lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL);
d04fba94 1624 key_dev = sysbus_create_simple("musicpal_key", -1, NULL);
343ec8e4 1625
d074769c 1626 /* I2C read data */
708afdf3
JK
1627 qdev_connect_gpio_out(i2c_dev, 0,
1628 qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
d074769c
AZ
1629 /* I2C data */
1630 qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1631 /* I2C clock */
1632 qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1633
49fedd0d 1634 for (i = 0; i < 3; i++) {
343ec8e4 1635 qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
49fedd0d 1636 }
708afdf3
JK
1637 for (i = 0; i < 4; i++) {
1638 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1639 }
1640 for (i = 4; i < 8; i++) {
1641 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1642 }
24859b68 1643
d074769c
AZ
1644 wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1645 dev = qdev_create(NULL, "mv88w8618_audio");
1356b98d 1646 s = SYS_BUS_DEVICE(dev);
d074769c 1647 qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
e23a1b33 1648 qdev_init_nofail(dev);
d074769c
AZ
1649 sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1650 sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
d074769c 1651
24859b68
AZ
1652 musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
1653 musicpal_binfo.kernel_filename = kernel_filename;
1654 musicpal_binfo.kernel_cmdline = kernel_cmdline;
1655 musicpal_binfo.initrd_filename = initrd_filename;
3aaa8dfa 1656 arm_load_kernel(cpu, &musicpal_binfo);
24859b68
AZ
1657}
1658
f80f9ec9 1659static QEMUMachine musicpal_machine = {
4b32e168
AL
1660 .name = "musicpal",
1661 .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
1662 .init = musicpal_init,
e4ada29e 1663 DEFAULT_MACHINE_OPTIONS,
24859b68 1664};
b47b50fa 1665
f80f9ec9
AL
1666static void musicpal_machine_init(void)
1667{
1668 qemu_register_machine(&musicpal_machine);
1669}
1670
1671machine_init(musicpal_machine_init);
1672
999e12bb
AL
1673static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1674{
1675 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
1676
1677 sdc->init = mv88w8618_wlan_init;
1678}
1679
8c43a6f0 1680static const TypeInfo mv88w8618_wlan_info = {
39bffca2
AL
1681 .name = "mv88w8618_wlan",
1682 .parent = TYPE_SYS_BUS_DEVICE,
1683 .instance_size = sizeof(SysBusDevice),
1684 .class_init = mv88w8618_wlan_class_init,
999e12bb
AL
1685};
1686
83f7d43a 1687static void musicpal_register_types(void)
b47b50fa 1688{
39bffca2
AL
1689 type_register_static(&mv88w8618_pic_info);
1690 type_register_static(&mv88w8618_pit_info);
1691 type_register_static(&mv88w8618_flashcfg_info);
1692 type_register_static(&mv88w8618_eth_info);
1693 type_register_static(&mv88w8618_wlan_info);
1694 type_register_static(&musicpal_lcd_info);
1695 type_register_static(&musicpal_gpio_info);
1696 type_register_static(&musicpal_key_info);
b47b50fa
PB
1697}
1698
83f7d43a 1699type_init(musicpal_register_types)