]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/musicpal.c
hw/intc/exynos4210_combiner: Don't overrun output_irq array in init
[mirror_qemu.git] / hw / arm / musicpal.c
CommitLineData
24859b68
AZ
1/*
2 * Marvell MV88W8618 / Freecom MusicPal emulation.
3 *
4 * Copyright (c) 2008 Jan Kiszka
5 *
8e31bf38 6 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
7 *
8 * Contributions after 2012-01-13 are licensed under the terms of the
9 * GNU GPL, version 2 or (at your option) any later version.
24859b68
AZ
10 */
11
83c9f4ca 12#include "hw/sysbus.h"
bd2be150
PM
13#include "hw/arm/arm.h"
14#include "hw/devices.h"
1422e32d 15#include "net/net.h"
9c17d615 16#include "sysemu/sysemu.h"
83c9f4ca 17#include "hw/boards.h"
0d09e41a 18#include "hw/char/serial.h"
1de7afc9 19#include "qemu/timer.h"
83c9f4ca 20#include "hw/ptimer.h"
737e150e 21#include "block/block.h"
0d09e41a 22#include "hw/block/flash.h"
28ecbaee 23#include "ui/console.h"
0d09e41a 24#include "hw/i2c/i2c.h"
9c17d615 25#include "sysemu/blockdev.h"
022c62cb 26#include "exec/address-spaces.h"
28ecbaee 27#include "ui/pixel_ops.h"
24859b68 28
718ec0be 29#define MP_MISC_BASE 0x80002000
30#define MP_MISC_SIZE 0x00001000
31
24859b68
AZ
32#define MP_ETH_BASE 0x80008000
33#define MP_ETH_SIZE 0x00001000
34
718ec0be 35#define MP_WLAN_BASE 0x8000C000
36#define MP_WLAN_SIZE 0x00000800
37
24859b68
AZ
38#define MP_UART1_BASE 0x8000C840
39#define MP_UART2_BASE 0x8000C940
40
718ec0be 41#define MP_GPIO_BASE 0x8000D000
42#define MP_GPIO_SIZE 0x00001000
43
24859b68
AZ
44#define MP_FLASHCFG_BASE 0x90006000
45#define MP_FLASHCFG_SIZE 0x00001000
46
47#define MP_AUDIO_BASE 0x90007000
24859b68
AZ
48
49#define MP_PIC_BASE 0x90008000
50#define MP_PIC_SIZE 0x00001000
51
52#define MP_PIT_BASE 0x90009000
53#define MP_PIT_SIZE 0x00001000
54
55#define MP_LCD_BASE 0x9000c000
56#define MP_LCD_SIZE 0x00001000
57
58#define MP_SRAM_BASE 0xC0000000
59#define MP_SRAM_SIZE 0x00020000
60
61#define MP_RAM_DEFAULT_SIZE 32*1024*1024
62#define MP_FLASH_SIZE_MAX 32*1024*1024
63
64#define MP_TIMER1_IRQ 4
b47b50fa
PB
65#define MP_TIMER2_IRQ 5
66#define MP_TIMER3_IRQ 6
24859b68
AZ
67#define MP_TIMER4_IRQ 7
68#define MP_EHCI_IRQ 8
69#define MP_ETH_IRQ 9
70#define MP_UART1_IRQ 11
71#define MP_UART2_IRQ 11
72#define MP_GPIO_IRQ 12
73#define MP_RTC_IRQ 28
74#define MP_AUDIO_IRQ 30
75
24859b68 76/* Wolfson 8750 I2C address */
64258229 77#define MP_WM_ADDR 0x1A
24859b68 78
24859b68
AZ
79/* Ethernet register offsets */
80#define MP_ETH_SMIR 0x010
81#define MP_ETH_PCXR 0x408
82#define MP_ETH_SDCMR 0x448
83#define MP_ETH_ICR 0x450
84#define MP_ETH_IMR 0x458
85#define MP_ETH_FRDP0 0x480
86#define MP_ETH_FRDP1 0x484
87#define MP_ETH_FRDP2 0x488
88#define MP_ETH_FRDP3 0x48C
89#define MP_ETH_CRDP0 0x4A0
90#define MP_ETH_CRDP1 0x4A4
91#define MP_ETH_CRDP2 0x4A8
92#define MP_ETH_CRDP3 0x4AC
93#define MP_ETH_CTDP0 0x4E0
94#define MP_ETH_CTDP1 0x4E4
95#define MP_ETH_CTDP2 0x4E8
96#define MP_ETH_CTDP3 0x4EC
97
98/* MII PHY access */
99#define MP_ETH_SMIR_DATA 0x0000FFFF
100#define MP_ETH_SMIR_ADDR 0x03FF0000
101#define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */
102#define MP_ETH_SMIR_RDVALID (1 << 27)
103
104/* PHY registers */
105#define MP_ETH_PHY1_BMSR 0x00210000
106#define MP_ETH_PHY1_PHYSID1 0x00410000
107#define MP_ETH_PHY1_PHYSID2 0x00610000
108
109#define MP_PHY_BMSR_LINK 0x0004
110#define MP_PHY_BMSR_AUTONEG 0x0008
111
112#define MP_PHY_88E3015 0x01410E20
113
114/* TX descriptor status */
115#define MP_ETH_TX_OWN (1 << 31)
116
117/* RX descriptor status */
118#define MP_ETH_RX_OWN (1 << 31)
119
120/* Interrupt cause/mask bits */
121#define MP_ETH_IRQ_RX_BIT 0
122#define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT)
123#define MP_ETH_IRQ_TXHI_BIT 2
124#define MP_ETH_IRQ_TXLO_BIT 3
125
126/* Port config bits */
127#define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */
128
129/* SDMA command bits */
130#define MP_ETH_CMD_TXHI (1 << 23)
131#define MP_ETH_CMD_TXLO (1 << 22)
132
133typedef struct mv88w8618_tx_desc {
134 uint32_t cmdstat;
135 uint16_t res;
136 uint16_t bytes;
137 uint32_t buffer;
138 uint32_t next;
139} mv88w8618_tx_desc;
140
141typedef struct mv88w8618_rx_desc {
142 uint32_t cmdstat;
143 uint16_t bytes;
144 uint16_t buffer_size;
145 uint32_t buffer;
146 uint32_t next;
147} mv88w8618_rx_desc;
148
a77d90e6
AF
149#define TYPE_MV88W8618_ETH "mv88w8618_eth"
150#define MV88W8618_ETH(obj) \
151 OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH)
152
24859b68 153typedef struct mv88w8618_eth_state {
a77d90e6
AF
154 /*< private >*/
155 SysBusDevice parent_obj;
156 /*< public >*/
157
19b4a424 158 MemoryRegion iomem;
24859b68
AZ
159 qemu_irq irq;
160 uint32_t smir;
161 uint32_t icr;
162 uint32_t imr;
b946a153 163 int mmio_index;
d5b61ddd 164 uint32_t vlan_header;
930c8682
PB
165 uint32_t tx_queue[2];
166 uint32_t rx_queue[4];
167 uint32_t frx_queue[4];
168 uint32_t cur_rx[4];
3a94dd18 169 NICState *nic;
4c91cd28 170 NICConf conf;
24859b68
AZ
171} mv88w8618_eth_state;
172
930c8682
PB
173static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
174{
175 cpu_to_le32s(&desc->cmdstat);
176 cpu_to_le16s(&desc->bytes);
177 cpu_to_le16s(&desc->buffer_size);
178 cpu_to_le32s(&desc->buffer);
179 cpu_to_le32s(&desc->next);
e1fe50dc 180 cpu_physical_memory_write(addr, desc, sizeof(*desc));
930c8682
PB
181}
182
183static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
184{
e1fe50dc 185 cpu_physical_memory_read(addr, desc, sizeof(*desc));
930c8682
PB
186 le32_to_cpus(&desc->cmdstat);
187 le16_to_cpus(&desc->bytes);
188 le16_to_cpus(&desc->buffer_size);
189 le32_to_cpus(&desc->buffer);
190 le32_to_cpus(&desc->next);
191}
192
4e68f7a0 193static int eth_can_receive(NetClientState *nc)
24859b68
AZ
194{
195 return 1;
196}
197
4e68f7a0 198static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
24859b68 199{
cc1f0f45 200 mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
930c8682
PB
201 uint32_t desc_addr;
202 mv88w8618_rx_desc desc;
24859b68
AZ
203 int i;
204
205 for (i = 0; i < 4; i++) {
930c8682 206 desc_addr = s->cur_rx[i];
49fedd0d 207 if (!desc_addr) {
24859b68 208 continue;
49fedd0d 209 }
24859b68 210 do {
930c8682
PB
211 eth_rx_desc_get(desc_addr, &desc);
212 if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
213 cpu_physical_memory_write(desc.buffer + s->vlan_header,
214 buf, size);
215 desc.bytes = size + s->vlan_header;
216 desc.cmdstat &= ~MP_ETH_RX_OWN;
217 s->cur_rx[i] = desc.next;
24859b68
AZ
218
219 s->icr |= MP_ETH_IRQ_RX;
49fedd0d 220 if (s->icr & s->imr) {
24859b68 221 qemu_irq_raise(s->irq);
49fedd0d 222 }
930c8682 223 eth_rx_desc_put(desc_addr, &desc);
4f1c942b 224 return size;
24859b68 225 }
930c8682
PB
226 desc_addr = desc.next;
227 } while (desc_addr != s->rx_queue[i]);
24859b68 228 }
4f1c942b 229 return size;
24859b68
AZ
230}
231
930c8682
PB
232static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
233{
234 cpu_to_le32s(&desc->cmdstat);
235 cpu_to_le16s(&desc->res);
236 cpu_to_le16s(&desc->bytes);
237 cpu_to_le32s(&desc->buffer);
238 cpu_to_le32s(&desc->next);
e1fe50dc 239 cpu_physical_memory_write(addr, desc, sizeof(*desc));
930c8682
PB
240}
241
242static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
243{
e1fe50dc 244 cpu_physical_memory_read(addr, desc, sizeof(*desc));
930c8682
PB
245 le32_to_cpus(&desc->cmdstat);
246 le16_to_cpus(&desc->res);
247 le16_to_cpus(&desc->bytes);
248 le32_to_cpus(&desc->buffer);
249 le32_to_cpus(&desc->next);
250}
251
24859b68
AZ
252static void eth_send(mv88w8618_eth_state *s, int queue_index)
253{
930c8682
PB
254 uint32_t desc_addr = s->tx_queue[queue_index];
255 mv88w8618_tx_desc desc;
07b064e9 256 uint32_t next_desc;
930c8682
PB
257 uint8_t buf[2048];
258 int len;
259
24859b68 260 do {
930c8682 261 eth_tx_desc_get(desc_addr, &desc);
07b064e9 262 next_desc = desc.next;
930c8682
PB
263 if (desc.cmdstat & MP_ETH_TX_OWN) {
264 len = desc.bytes;
265 if (len < 2048) {
266 cpu_physical_memory_read(desc.buffer, buf, len);
b356f76d 267 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
930c8682
PB
268 }
269 desc.cmdstat &= ~MP_ETH_TX_OWN;
24859b68 270 s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
930c8682 271 eth_tx_desc_put(desc_addr, &desc);
24859b68 272 }
07b064e9 273 desc_addr = next_desc;
930c8682 274 } while (desc_addr != s->tx_queue[queue_index]);
24859b68
AZ
275}
276
a8170e5e 277static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
19b4a424 278 unsigned size)
24859b68
AZ
279{
280 mv88w8618_eth_state *s = opaque;
281
24859b68
AZ
282 switch (offset) {
283 case MP_ETH_SMIR:
284 if (s->smir & MP_ETH_SMIR_OPCODE) {
285 switch (s->smir & MP_ETH_SMIR_ADDR) {
286 case MP_ETH_PHY1_BMSR:
287 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
288 MP_ETH_SMIR_RDVALID;
289 case MP_ETH_PHY1_PHYSID1:
290 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
291 case MP_ETH_PHY1_PHYSID2:
292 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
293 default:
294 return MP_ETH_SMIR_RDVALID;
295 }
296 }
297 return 0;
298
299 case MP_ETH_ICR:
300 return s->icr;
301
302 case MP_ETH_IMR:
303 return s->imr;
304
305 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 306 return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
24859b68
AZ
307
308 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
930c8682 309 return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
24859b68
AZ
310
311 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
930c8682 312 return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
24859b68
AZ
313
314 default:
315 return 0;
316 }
317}
318
a8170e5e 319static void mv88w8618_eth_write(void *opaque, hwaddr offset,
19b4a424 320 uint64_t value, unsigned size)
24859b68
AZ
321{
322 mv88w8618_eth_state *s = opaque;
323
24859b68
AZ
324 switch (offset) {
325 case MP_ETH_SMIR:
326 s->smir = value;
327 break;
328
329 case MP_ETH_PCXR:
330 s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
331 break;
332
333 case MP_ETH_SDCMR:
49fedd0d 334 if (value & MP_ETH_CMD_TXHI) {
24859b68 335 eth_send(s, 1);
49fedd0d
JK
336 }
337 if (value & MP_ETH_CMD_TXLO) {
24859b68 338 eth_send(s, 0);
49fedd0d
JK
339 }
340 if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
24859b68 341 qemu_irq_raise(s->irq);
49fedd0d 342 }
24859b68
AZ
343 break;
344
345 case MP_ETH_ICR:
346 s->icr &= value;
347 break;
348
349 case MP_ETH_IMR:
350 s->imr = value;
49fedd0d 351 if (s->icr & s->imr) {
24859b68 352 qemu_irq_raise(s->irq);
49fedd0d 353 }
24859b68
AZ
354 break;
355
356 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 357 s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
24859b68
AZ
358 break;
359
360 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
361 s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
930c8682 362 s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
24859b68
AZ
363 break;
364
365 case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
930c8682 366 s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
24859b68
AZ
367 break;
368 }
369}
370
19b4a424
AK
371static const MemoryRegionOps mv88w8618_eth_ops = {
372 .read = mv88w8618_eth_read,
373 .write = mv88w8618_eth_write,
374 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
375};
376
4e68f7a0 377static void eth_cleanup(NetClientState *nc)
b946a153 378{
cc1f0f45 379 mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
b946a153 380
3a94dd18 381 s->nic = NULL;
b946a153
AL
382}
383
3a94dd18 384static NetClientInfo net_mv88w8618_info = {
2be64a68 385 .type = NET_CLIENT_OPTIONS_KIND_NIC,
3a94dd18
MM
386 .size = sizeof(NICState),
387 .can_receive = eth_can_receive,
388 .receive = eth_receive,
389 .cleanup = eth_cleanup,
390};
391
a77d90e6 392static int mv88w8618_eth_init(SysBusDevice *sbd)
24859b68 393{
a77d90e6
AF
394 DeviceState *dev = DEVICE(sbd);
395 mv88w8618_eth_state *s = MV88W8618_ETH(dev);
0ae18cee 396
a77d90e6 397 sysbus_init_irq(sbd, &s->irq);
3a94dd18 398 s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
a77d90e6 399 object_get_typename(OBJECT(dev)), dev->id, s);
64bde0f3
PB
400 memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_eth_ops, s,
401 "mv88w8618-eth", MP_ETH_SIZE);
a77d90e6 402 sysbus_init_mmio(sbd, &s->iomem);
81a322d4 403 return 0;
24859b68
AZ
404}
405
d5b61ddd
JK
406static const VMStateDescription mv88w8618_eth_vmsd = {
407 .name = "mv88w8618_eth",
408 .version_id = 1,
409 .minimum_version_id = 1,
410 .minimum_version_id_old = 1,
411 .fields = (VMStateField[]) {
412 VMSTATE_UINT32(smir, mv88w8618_eth_state),
413 VMSTATE_UINT32(icr, mv88w8618_eth_state),
414 VMSTATE_UINT32(imr, mv88w8618_eth_state),
415 VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
416 VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
417 VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
418 VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
419 VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
420 VMSTATE_END_OF_LIST()
421 }
422};
423
999e12bb
AL
424static Property mv88w8618_eth_properties[] = {
425 DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
426 DEFINE_PROP_END_OF_LIST(),
427};
428
429static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
430{
39bffca2 431 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
432 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
433
434 k->init = mv88w8618_eth_init;
39bffca2
AL
435 dc->vmsd = &mv88w8618_eth_vmsd;
436 dc->props = mv88w8618_eth_properties;
999e12bb
AL
437}
438
8c43a6f0 439static const TypeInfo mv88w8618_eth_info = {
a77d90e6 440 .name = TYPE_MV88W8618_ETH,
39bffca2
AL
441 .parent = TYPE_SYS_BUS_DEVICE,
442 .instance_size = sizeof(mv88w8618_eth_state),
443 .class_init = mv88w8618_eth_class_init,
d5b61ddd
JK
444};
445
24859b68
AZ
446/* LCD register offsets */
447#define MP_LCD_IRQCTRL 0x180
448#define MP_LCD_IRQSTAT 0x184
449#define MP_LCD_SPICTRL 0x1ac
450#define MP_LCD_INST 0x1bc
451#define MP_LCD_DATA 0x1c0
452
453/* Mode magics */
454#define MP_LCD_SPI_DATA 0x00100011
455#define MP_LCD_SPI_CMD 0x00104011
456#define MP_LCD_SPI_INVALID 0x00000000
457
458/* Commmands */
459#define MP_LCD_INST_SETPAGE0 0xB0
460/* ... */
461#define MP_LCD_INST_SETPAGE7 0xB7
462
463#define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */
464
2cca58fd
AF
465#define TYPE_MUSICPAL_LCD "musicpal_lcd"
466#define MUSICPAL_LCD(obj) \
467 OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD)
468
24859b68 469typedef struct musicpal_lcd_state {
2cca58fd
AF
470 /*< private >*/
471 SysBusDevice parent_obj;
472 /*< public >*/
473
19b4a424 474 MemoryRegion iomem;
343ec8e4 475 uint32_t brightness;
24859b68
AZ
476 uint32_t mode;
477 uint32_t irqctrl;
d5b61ddd
JK
478 uint32_t page;
479 uint32_t page_off;
c78f7137 480 QemuConsole *con;
24859b68
AZ
481 uint8_t video_ram[128*64/8];
482} musicpal_lcd_state;
483
343ec8e4 484static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
24859b68 485{
343ec8e4
BC
486 switch (s->brightness) {
487 case 7:
488 return col;
489 case 0:
24859b68 490 return 0;
24859b68 491 default:
343ec8e4 492 return (col * s->brightness) / 7;
24859b68
AZ
493 }
494}
495
0266f2c7
AZ
496#define SET_LCD_PIXEL(depth, type) \
497static inline void glue(set_lcd_pixel, depth) \
498 (musicpal_lcd_state *s, int x, int y, type col) \
499{ \
500 int dx, dy; \
c78f7137
GH
501 DisplaySurface *surface = qemu_console_surface(s->con); \
502 type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
0266f2c7
AZ
503\
504 for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
505 for (dx = 0; dx < 3; dx++, pixel++) \
506 *pixel = col; \
24859b68 507}
0266f2c7
AZ
508SET_LCD_PIXEL(8, uint8_t)
509SET_LCD_PIXEL(16, uint16_t)
510SET_LCD_PIXEL(32, uint32_t)
511
24859b68
AZ
512static void lcd_refresh(void *opaque)
513{
514 musicpal_lcd_state *s = opaque;
c78f7137 515 DisplaySurface *surface = qemu_console_surface(s->con);
0266f2c7 516 int x, y, col;
24859b68 517
c78f7137 518 switch (surface_bits_per_pixel(surface)) {
0266f2c7
AZ
519 case 0:
520 return;
521#define LCD_REFRESH(depth, func) \
522 case depth: \
343ec8e4
BC
523 col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
524 scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
525 scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
49fedd0d
JK
526 for (x = 0; x < 128; x++) { \
527 for (y = 0; y < 64; y++) { \
528 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
0266f2c7 529 glue(set_lcd_pixel, depth)(s, x, y, col); \
49fedd0d 530 } else { \
0266f2c7 531 glue(set_lcd_pixel, depth)(s, x, y, 0); \
49fedd0d
JK
532 } \
533 } \
534 } \
0266f2c7
AZ
535 break;
536 LCD_REFRESH(8, rgb_to_pixel8)
537 LCD_REFRESH(16, rgb_to_pixel16)
c78f7137 538 LCD_REFRESH(32, (is_surface_bgr(surface) ?
bf9b48af 539 rgb_to_pixel32bgr : rgb_to_pixel32))
0266f2c7 540 default:
2ac71179 541 hw_error("unsupported colour depth %i\n",
c78f7137 542 surface_bits_per_pixel(surface));
0266f2c7 543 }
24859b68 544
c78f7137 545 dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
24859b68
AZ
546}
547
167bc3d2
AZ
548static void lcd_invalidate(void *opaque)
549{
167bc3d2
AZ
550}
551
2c79fed3 552static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level)
343ec8e4 553{
243cd13c 554 musicpal_lcd_state *s = opaque;
343ec8e4
BC
555 s->brightness &= ~(1 << irq);
556 s->brightness |= level << irq;
557}
558
a8170e5e 559static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
19b4a424 560 unsigned size)
24859b68
AZ
561{
562 musicpal_lcd_state *s = opaque;
563
24859b68
AZ
564 switch (offset) {
565 case MP_LCD_IRQCTRL:
566 return s->irqctrl;
567
568 default:
569 return 0;
570 }
571}
572
a8170e5e 573static void musicpal_lcd_write(void *opaque, hwaddr offset,
19b4a424 574 uint64_t value, unsigned size)
24859b68
AZ
575{
576 musicpal_lcd_state *s = opaque;
577
24859b68
AZ
578 switch (offset) {
579 case MP_LCD_IRQCTRL:
580 s->irqctrl = value;
581 break;
582
583 case MP_LCD_SPICTRL:
49fedd0d 584 if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
24859b68 585 s->mode = value;
49fedd0d 586 } else {
24859b68 587 s->mode = MP_LCD_SPI_INVALID;
49fedd0d 588 }
24859b68
AZ
589 break;
590
591 case MP_LCD_INST:
592 if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
593 s->page = value - MP_LCD_INST_SETPAGE0;
594 s->page_off = 0;
595 }
596 break;
597
598 case MP_LCD_DATA:
599 if (s->mode == MP_LCD_SPI_CMD) {
600 if (value >= MP_LCD_INST_SETPAGE0 &&
601 value <= MP_LCD_INST_SETPAGE7) {
602 s->page = value - MP_LCD_INST_SETPAGE0;
603 s->page_off = 0;
604 }
605 } else if (s->mode == MP_LCD_SPI_DATA) {
606 s->video_ram[s->page*128 + s->page_off] = value;
607 s->page_off = (s->page_off + 1) & 127;
608 }
609 break;
610 }
611}
612
19b4a424
AK
613static const MemoryRegionOps musicpal_lcd_ops = {
614 .read = musicpal_lcd_read,
615 .write = musicpal_lcd_write,
616 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
617};
618
380cd056
GH
619static const GraphicHwOps musicpal_gfx_ops = {
620 .invalidate = lcd_invalidate,
621 .gfx_update = lcd_refresh,
622};
623
2cca58fd 624static int musicpal_lcd_init(SysBusDevice *sbd)
24859b68 625{
2cca58fd
AF
626 DeviceState *dev = DEVICE(sbd);
627 musicpal_lcd_state *s = MUSICPAL_LCD(dev);
24859b68 628
343ec8e4
BC
629 s->brightness = 7;
630
64bde0f3 631 memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_lcd_ops, s,
19b4a424 632 "musicpal-lcd", MP_LCD_SIZE);
2cca58fd 633 sysbus_init_mmio(sbd, &s->iomem);
24859b68 634
2cca58fd 635 s->con = graphic_console_init(dev, &musicpal_gfx_ops, s);
c78f7137 636 qemu_console_resize(s->con, 128*3, 64*3);
343ec8e4 637
2cca58fd 638 qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3);
81a322d4
GH
639
640 return 0;
24859b68
AZ
641}
642
d5b61ddd
JK
643static const VMStateDescription musicpal_lcd_vmsd = {
644 .name = "musicpal_lcd",
645 .version_id = 1,
646 .minimum_version_id = 1,
647 .minimum_version_id_old = 1,
648 .fields = (VMStateField[]) {
649 VMSTATE_UINT32(brightness, musicpal_lcd_state),
650 VMSTATE_UINT32(mode, musicpal_lcd_state),
651 VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
652 VMSTATE_UINT32(page, musicpal_lcd_state),
653 VMSTATE_UINT32(page_off, musicpal_lcd_state),
654 VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
655 VMSTATE_END_OF_LIST()
656 }
657};
658
999e12bb
AL
659static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
660{
39bffca2 661 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
662 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
663
664 k->init = musicpal_lcd_init;
39bffca2 665 dc->vmsd = &musicpal_lcd_vmsd;
999e12bb
AL
666}
667
8c43a6f0 668static const TypeInfo musicpal_lcd_info = {
2cca58fd 669 .name = TYPE_MUSICPAL_LCD,
39bffca2
AL
670 .parent = TYPE_SYS_BUS_DEVICE,
671 .instance_size = sizeof(musicpal_lcd_state),
672 .class_init = musicpal_lcd_class_init,
d5b61ddd
JK
673};
674
24859b68
AZ
675/* PIC register offsets */
676#define MP_PIC_STATUS 0x00
677#define MP_PIC_ENABLE_SET 0x08
678#define MP_PIC_ENABLE_CLR 0x0C
679
c7bd0fd9
AF
680#define TYPE_MV88W8618_PIC "mv88w8618_pic"
681#define MV88W8618_PIC(obj) \
682 OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC)
683
684typedef struct mv88w8618_pic_state {
685 /*< private >*/
686 SysBusDevice parent_obj;
687 /*< public >*/
688
19b4a424 689 MemoryRegion iomem;
24859b68
AZ
690 uint32_t level;
691 uint32_t enabled;
692 qemu_irq parent_irq;
693} mv88w8618_pic_state;
694
695static void mv88w8618_pic_update(mv88w8618_pic_state *s)
696{
697 qemu_set_irq(s->parent_irq, (s->level & s->enabled));
698}
699
700static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
701{
702 mv88w8618_pic_state *s = opaque;
703
49fedd0d 704 if (level) {
24859b68 705 s->level |= 1 << irq;
49fedd0d 706 } else {
24859b68 707 s->level &= ~(1 << irq);
49fedd0d 708 }
24859b68
AZ
709 mv88w8618_pic_update(s);
710}
711
a8170e5e 712static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
19b4a424 713 unsigned size)
24859b68
AZ
714{
715 mv88w8618_pic_state *s = opaque;
716
24859b68
AZ
717 switch (offset) {
718 case MP_PIC_STATUS:
719 return s->level & s->enabled;
720
721 default:
722 return 0;
723 }
724}
725
a8170e5e 726static void mv88w8618_pic_write(void *opaque, hwaddr offset,
19b4a424 727 uint64_t value, unsigned size)
24859b68
AZ
728{
729 mv88w8618_pic_state *s = opaque;
730
24859b68
AZ
731 switch (offset) {
732 case MP_PIC_ENABLE_SET:
733 s->enabled |= value;
734 break;
735
736 case MP_PIC_ENABLE_CLR:
737 s->enabled &= ~value;
738 s->level &= ~value;
739 break;
740 }
741 mv88w8618_pic_update(s);
742}
743
d5b61ddd 744static void mv88w8618_pic_reset(DeviceState *d)
24859b68 745{
c7bd0fd9 746 mv88w8618_pic_state *s = MV88W8618_PIC(d);
24859b68
AZ
747
748 s->level = 0;
749 s->enabled = 0;
750}
751
19b4a424
AK
752static const MemoryRegionOps mv88w8618_pic_ops = {
753 .read = mv88w8618_pic_read,
754 .write = mv88w8618_pic_write,
755 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
756};
757
81a322d4 758static int mv88w8618_pic_init(SysBusDevice *dev)
24859b68 759{
c7bd0fd9 760 mv88w8618_pic_state *s = MV88W8618_PIC(dev);
24859b68 761
c7bd0fd9 762 qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32);
b47b50fa 763 sysbus_init_irq(dev, &s->parent_irq);
64bde0f3 764 memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pic_ops, s,
19b4a424 765 "musicpal-pic", MP_PIC_SIZE);
750ecd44 766 sysbus_init_mmio(dev, &s->iomem);
81a322d4 767 return 0;
24859b68
AZ
768}
769
d5b61ddd
JK
770static const VMStateDescription mv88w8618_pic_vmsd = {
771 .name = "mv88w8618_pic",
772 .version_id = 1,
773 .minimum_version_id = 1,
774 .minimum_version_id_old = 1,
775 .fields = (VMStateField[]) {
776 VMSTATE_UINT32(level, mv88w8618_pic_state),
777 VMSTATE_UINT32(enabled, mv88w8618_pic_state),
778 VMSTATE_END_OF_LIST()
779 }
780};
781
999e12bb
AL
782static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
783{
39bffca2 784 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
785 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
786
787 k->init = mv88w8618_pic_init;
39bffca2
AL
788 dc->reset = mv88w8618_pic_reset;
789 dc->vmsd = &mv88w8618_pic_vmsd;
999e12bb
AL
790}
791
8c43a6f0 792static const TypeInfo mv88w8618_pic_info = {
c7bd0fd9 793 .name = TYPE_MV88W8618_PIC,
39bffca2
AL
794 .parent = TYPE_SYS_BUS_DEVICE,
795 .instance_size = sizeof(mv88w8618_pic_state),
796 .class_init = mv88w8618_pic_class_init,
d5b61ddd
JK
797};
798
24859b68
AZ
799/* PIT register offsets */
800#define MP_PIT_TIMER1_LENGTH 0x00
801/* ... */
802#define MP_PIT_TIMER4_LENGTH 0x0C
803#define MP_PIT_CONTROL 0x10
804#define MP_PIT_TIMER1_VALUE 0x14
805/* ... */
806#define MP_PIT_TIMER4_VALUE 0x20
807#define MP_BOARD_RESET 0x34
808
809/* Magic board reset value (probably some watchdog behind it) */
810#define MP_BOARD_RESET_MAGIC 0x10000
811
812typedef struct mv88w8618_timer_state {
b47b50fa 813 ptimer_state *ptimer;
24859b68
AZ
814 uint32_t limit;
815 int freq;
816 qemu_irq irq;
817} mv88w8618_timer_state;
818
4adc8541
AF
819#define TYPE_MV88W8618_PIT "mv88w8618_pit"
820#define MV88W8618_PIT(obj) \
821 OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT)
822
24859b68 823typedef struct mv88w8618_pit_state {
4adc8541
AF
824 /*< private >*/
825 SysBusDevice parent_obj;
826 /*< public >*/
827
19b4a424 828 MemoryRegion iomem;
b47b50fa 829 mv88w8618_timer_state timer[4];
24859b68
AZ
830} mv88w8618_pit_state;
831
832static void mv88w8618_timer_tick(void *opaque)
833{
834 mv88w8618_timer_state *s = opaque;
835
836 qemu_irq_raise(s->irq);
837}
838
b47b50fa
PB
839static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
840 uint32_t freq)
24859b68 841{
24859b68
AZ
842 QEMUBH *bh;
843
b47b50fa 844 sysbus_init_irq(dev, &s->irq);
24859b68
AZ
845 s->freq = freq;
846
847 bh = qemu_bh_new(mv88w8618_timer_tick, s);
b47b50fa 848 s->ptimer = ptimer_init(bh);
24859b68
AZ
849}
850
a8170e5e 851static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
19b4a424 852 unsigned size)
24859b68
AZ
853{
854 mv88w8618_pit_state *s = opaque;
855 mv88w8618_timer_state *t;
856
24859b68
AZ
857 switch (offset) {
858 case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
b47b50fa
PB
859 t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
860 return ptimer_get_count(t->ptimer);
24859b68
AZ
861
862 default:
863 return 0;
864 }
865}
866
a8170e5e 867static void mv88w8618_pit_write(void *opaque, hwaddr offset,
19b4a424 868 uint64_t value, unsigned size)
24859b68
AZ
869{
870 mv88w8618_pit_state *s = opaque;
871 mv88w8618_timer_state *t;
872 int i;
873
24859b68
AZ
874 switch (offset) {
875 case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
b47b50fa 876 t = &s->timer[offset >> 2];
24859b68 877 t->limit = value;
c88d6bde
JK
878 if (t->limit > 0) {
879 ptimer_set_limit(t->ptimer, t->limit, 1);
880 } else {
881 ptimer_stop(t->ptimer);
882 }
24859b68
AZ
883 break;
884
885 case MP_PIT_CONTROL:
886 for (i = 0; i < 4; i++) {
c88d6bde
JK
887 t = &s->timer[i];
888 if (value & 0xf && t->limit > 0) {
b47b50fa
PB
889 ptimer_set_limit(t->ptimer, t->limit, 0);
890 ptimer_set_freq(t->ptimer, t->freq);
891 ptimer_run(t->ptimer, 0);
c88d6bde
JK
892 } else {
893 ptimer_stop(t->ptimer);
24859b68
AZ
894 }
895 value >>= 4;
896 }
897 break;
898
899 case MP_BOARD_RESET:
49fedd0d 900 if (value == MP_BOARD_RESET_MAGIC) {
24859b68 901 qemu_system_reset_request();
49fedd0d 902 }
24859b68
AZ
903 break;
904 }
905}
906
d5b61ddd 907static void mv88w8618_pit_reset(DeviceState *d)
c88d6bde 908{
4adc8541 909 mv88w8618_pit_state *s = MV88W8618_PIT(d);
c88d6bde
JK
910 int i;
911
912 for (i = 0; i < 4; i++) {
913 ptimer_stop(s->timer[i].ptimer);
914 s->timer[i].limit = 0;
915 }
916}
917
19b4a424
AK
918static const MemoryRegionOps mv88w8618_pit_ops = {
919 .read = mv88w8618_pit_read,
920 .write = mv88w8618_pit_write,
921 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
922};
923
81a322d4 924static int mv88w8618_pit_init(SysBusDevice *dev)
24859b68 925{
4adc8541 926 mv88w8618_pit_state *s = MV88W8618_PIT(dev);
b47b50fa 927 int i;
24859b68 928
24859b68
AZ
929 /* Letting them all run at 1 MHz is likely just a pragmatic
930 * simplification. */
b47b50fa
PB
931 for (i = 0; i < 4; i++) {
932 mv88w8618_timer_init(dev, &s->timer[i], 1000000);
933 }
24859b68 934
64bde0f3 935 memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_pit_ops, s,
19b4a424 936 "musicpal-pit", MP_PIT_SIZE);
750ecd44 937 sysbus_init_mmio(dev, &s->iomem);
81a322d4 938 return 0;
24859b68
AZ
939}
940
d5b61ddd
JK
941static const VMStateDescription mv88w8618_timer_vmsd = {
942 .name = "timer",
943 .version_id = 1,
944 .minimum_version_id = 1,
945 .minimum_version_id_old = 1,
946 .fields = (VMStateField[]) {
947 VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
948 VMSTATE_UINT32(limit, mv88w8618_timer_state),
949 VMSTATE_END_OF_LIST()
950 }
951};
952
953static const VMStateDescription mv88w8618_pit_vmsd = {
954 .name = "mv88w8618_pit",
955 .version_id = 1,
956 .minimum_version_id = 1,
957 .minimum_version_id_old = 1,
958 .fields = (VMStateField[]) {
959 VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
960 mv88w8618_timer_vmsd, mv88w8618_timer_state),
961 VMSTATE_END_OF_LIST()
962 }
963};
964
999e12bb
AL
965static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
966{
39bffca2 967 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
968 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
969
970 k->init = mv88w8618_pit_init;
39bffca2
AL
971 dc->reset = mv88w8618_pit_reset;
972 dc->vmsd = &mv88w8618_pit_vmsd;
999e12bb
AL
973}
974
8c43a6f0 975static const TypeInfo mv88w8618_pit_info = {
4adc8541 976 .name = TYPE_MV88W8618_PIT,
39bffca2
AL
977 .parent = TYPE_SYS_BUS_DEVICE,
978 .instance_size = sizeof(mv88w8618_pit_state),
979 .class_init = mv88w8618_pit_class_init,
c88d6bde
JK
980};
981
24859b68
AZ
982/* Flash config register offsets */
983#define MP_FLASHCFG_CFGR0 0x04
984
5952b01c
AF
985#define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg"
986#define MV88W8618_FLASHCFG(obj) \
987 OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG)
988
24859b68 989typedef struct mv88w8618_flashcfg_state {
5952b01c
AF
990 /*< private >*/
991 SysBusDevice parent_obj;
992 /*< public >*/
993
19b4a424 994 MemoryRegion iomem;
24859b68
AZ
995 uint32_t cfgr0;
996} mv88w8618_flashcfg_state;
997
19b4a424 998static uint64_t mv88w8618_flashcfg_read(void *opaque,
a8170e5e 999 hwaddr offset,
19b4a424 1000 unsigned size)
24859b68
AZ
1001{
1002 mv88w8618_flashcfg_state *s = opaque;
1003
24859b68
AZ
1004 switch (offset) {
1005 case MP_FLASHCFG_CFGR0:
1006 return s->cfgr0;
1007
1008 default:
1009 return 0;
1010 }
1011}
1012
a8170e5e 1013static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
19b4a424 1014 uint64_t value, unsigned size)
24859b68
AZ
1015{
1016 mv88w8618_flashcfg_state *s = opaque;
1017
24859b68
AZ
1018 switch (offset) {
1019 case MP_FLASHCFG_CFGR0:
1020 s->cfgr0 = value;
1021 break;
1022 }
1023}
1024
19b4a424
AK
1025static const MemoryRegionOps mv88w8618_flashcfg_ops = {
1026 .read = mv88w8618_flashcfg_read,
1027 .write = mv88w8618_flashcfg_write,
1028 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
1029};
1030
81a322d4 1031static int mv88w8618_flashcfg_init(SysBusDevice *dev)
24859b68 1032{
5952b01c 1033 mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev);
24859b68 1034
24859b68 1035 s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
64bde0f3 1036 memory_region_init_io(&s->iomem, OBJECT(s), &mv88w8618_flashcfg_ops, s,
19b4a424 1037 "musicpal-flashcfg", MP_FLASHCFG_SIZE);
750ecd44 1038 sysbus_init_mmio(dev, &s->iomem);
81a322d4 1039 return 0;
24859b68
AZ
1040}
1041
d5b61ddd
JK
1042static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1043 .name = "mv88w8618_flashcfg",
1044 .version_id = 1,
1045 .minimum_version_id = 1,
1046 .minimum_version_id_old = 1,
1047 .fields = (VMStateField[]) {
1048 VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1049 VMSTATE_END_OF_LIST()
1050 }
1051};
1052
999e12bb
AL
1053static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1054{
39bffca2 1055 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1056 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1057
1058 k->init = mv88w8618_flashcfg_init;
39bffca2 1059 dc->vmsd = &mv88w8618_flashcfg_vmsd;
999e12bb
AL
1060}
1061
8c43a6f0 1062static const TypeInfo mv88w8618_flashcfg_info = {
5952b01c 1063 .name = TYPE_MV88W8618_FLASHCFG,
39bffca2
AL
1064 .parent = TYPE_SYS_BUS_DEVICE,
1065 .instance_size = sizeof(mv88w8618_flashcfg_state),
1066 .class_init = mv88w8618_flashcfg_class_init,
d5b61ddd
JK
1067};
1068
718ec0be 1069/* Misc register offsets */
1070#define MP_MISC_BOARD_REVISION 0x18
1071
1072#define MP_BOARD_REVISION 0x31
1073
a86f200a
PM
1074typedef struct {
1075 SysBusDevice parent_obj;
1076 MemoryRegion iomem;
1077} MusicPalMiscState;
1078
1079#define TYPE_MUSICPAL_MISC "musicpal-misc"
1080#define MUSICPAL_MISC(obj) \
1081 OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC)
1082
a8170e5e 1083static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
19b4a424 1084 unsigned size)
718ec0be 1085{
1086 switch (offset) {
1087 case MP_MISC_BOARD_REVISION:
1088 return MP_BOARD_REVISION;
1089
1090 default:
1091 return 0;
1092 }
1093}
1094
a8170e5e 1095static void musicpal_misc_write(void *opaque, hwaddr offset,
19b4a424 1096 uint64_t value, unsigned size)
718ec0be 1097{
1098}
1099
19b4a424
AK
1100static const MemoryRegionOps musicpal_misc_ops = {
1101 .read = musicpal_misc_read,
1102 .write = musicpal_misc_write,
1103 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1104};
1105
a86f200a 1106static void musicpal_misc_init(Object *obj)
718ec0be 1107{
a86f200a
PM
1108 SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1109 MusicPalMiscState *s = MUSICPAL_MISC(obj);
718ec0be 1110
64bde0f3 1111 memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL,
19b4a424 1112 "musicpal-misc", MP_MISC_SIZE);
a86f200a 1113 sysbus_init_mmio(sd, &s->iomem);
718ec0be 1114}
1115
a86f200a
PM
1116static const TypeInfo musicpal_misc_info = {
1117 .name = TYPE_MUSICPAL_MISC,
1118 .parent = TYPE_SYS_BUS_DEVICE,
1119 .instance_init = musicpal_misc_init,
1120 .instance_size = sizeof(MusicPalMiscState),
1121};
1122
718ec0be 1123/* WLAN register offsets */
1124#define MP_WLAN_MAGIC1 0x11c
1125#define MP_WLAN_MAGIC2 0x124
1126
a8170e5e 1127static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
19b4a424 1128 unsigned size)
718ec0be 1129{
1130 switch (offset) {
1131 /* Workaround to allow loading the binary-only wlandrv.ko crap
1132 * from the original Freecom firmware. */
1133 case MP_WLAN_MAGIC1:
1134 return ~3;
1135 case MP_WLAN_MAGIC2:
1136 return -1;
1137
1138 default:
1139 return 0;
1140 }
1141}
1142
a8170e5e 1143static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
19b4a424 1144 uint64_t value, unsigned size)
718ec0be 1145{
1146}
1147
19b4a424
AK
1148static const MemoryRegionOps mv88w8618_wlan_ops = {
1149 .read = mv88w8618_wlan_read,
1150 .write =mv88w8618_wlan_write,
1151 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1152};
1153
81a322d4 1154static int mv88w8618_wlan_init(SysBusDevice *dev)
718ec0be 1155{
19b4a424 1156 MemoryRegion *iomem = g_new(MemoryRegion, 1);
24859b68 1157
64bde0f3 1158 memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL,
19b4a424 1159 "musicpal-wlan", MP_WLAN_SIZE);
750ecd44 1160 sysbus_init_mmio(dev, iomem);
81a322d4 1161 return 0;
718ec0be 1162}
24859b68 1163
718ec0be 1164/* GPIO register offsets */
1165#define MP_GPIO_OE_LO 0x008
1166#define MP_GPIO_OUT_LO 0x00c
1167#define MP_GPIO_IN_LO 0x010
708afdf3
JK
1168#define MP_GPIO_IER_LO 0x014
1169#define MP_GPIO_IMR_LO 0x018
718ec0be 1170#define MP_GPIO_ISR_LO 0x020
1171#define MP_GPIO_OE_HI 0x508
1172#define MP_GPIO_OUT_HI 0x50c
1173#define MP_GPIO_IN_HI 0x510
708afdf3
JK
1174#define MP_GPIO_IER_HI 0x514
1175#define MP_GPIO_IMR_HI 0x518
718ec0be 1176#define MP_GPIO_ISR_HI 0x520
24859b68
AZ
1177
1178/* GPIO bits & masks */
24859b68 1179#define MP_GPIO_LCD_BRIGHTNESS 0x00070000
24859b68 1180#define MP_GPIO_I2C_DATA_BIT 29
24859b68
AZ
1181#define MP_GPIO_I2C_CLOCK_BIT 30
1182
1183/* LCD brightness bits in GPIO_OE_HI */
1184#define MP_OE_LCD_BRIGHTNESS 0x0007
1185
7012d4b4
AF
1186#define TYPE_MUSICPAL_GPIO "musicpal_gpio"
1187#define MUSICPAL_GPIO(obj) \
1188 OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO)
1189
343ec8e4 1190typedef struct musicpal_gpio_state {
7012d4b4
AF
1191 /*< private >*/
1192 SysBusDevice parent_obj;
1193 /*< public >*/
1194
19b4a424 1195 MemoryRegion iomem;
343ec8e4
BC
1196 uint32_t lcd_brightness;
1197 uint32_t out_state;
1198 uint32_t in_state;
708afdf3
JK
1199 uint32_t ier;
1200 uint32_t imr;
343ec8e4 1201 uint32_t isr;
343ec8e4 1202 qemu_irq irq;
708afdf3 1203 qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
343ec8e4
BC
1204} musicpal_gpio_state;
1205
1206static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1207 int i;
1208 uint32_t brightness;
1209
1210 /* compute brightness ratio */
1211 switch (s->lcd_brightness) {
1212 case 0x00000007:
1213 brightness = 0;
1214 break;
1215
1216 case 0x00020000:
1217 brightness = 1;
1218 break;
1219
1220 case 0x00020001:
1221 brightness = 2;
1222 break;
1223
1224 case 0x00040000:
1225 brightness = 3;
1226 break;
1227
1228 case 0x00010006:
1229 brightness = 4;
1230 break;
1231
1232 case 0x00020005:
1233 brightness = 5;
1234 break;
1235
1236 case 0x00040003:
1237 brightness = 6;
1238 break;
1239
1240 case 0x00030004:
1241 default:
1242 brightness = 7;
1243 }
1244
1245 /* set lcd brightness GPIOs */
49fedd0d 1246 for (i = 0; i <= 2; i++) {
343ec8e4 1247 qemu_set_irq(s->out[i], (brightness >> i) & 1);
49fedd0d 1248 }
343ec8e4
BC
1249}
1250
708afdf3 1251static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
343ec8e4 1252{
243cd13c 1253 musicpal_gpio_state *s = opaque;
708afdf3
JK
1254 uint32_t mask = 1 << pin;
1255 uint32_t delta = level << pin;
1256 uint32_t old = s->in_state & mask;
343ec8e4 1257
708afdf3
JK
1258 s->in_state &= ~mask;
1259 s->in_state |= delta;
343ec8e4 1260
708afdf3
JK
1261 if ((old ^ delta) &&
1262 ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1263 s->isr = mask;
1264 qemu_irq_raise(s->irq);
343ec8e4 1265 }
343ec8e4
BC
1266}
1267
a8170e5e 1268static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
19b4a424 1269 unsigned size)
24859b68 1270{
243cd13c 1271 musicpal_gpio_state *s = opaque;
343ec8e4 1272
24859b68 1273 switch (offset) {
24859b68 1274 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1275 return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
24859b68
AZ
1276
1277 case MP_GPIO_OUT_LO:
343ec8e4 1278 return s->out_state & 0xFFFF;
24859b68 1279 case MP_GPIO_OUT_HI:
343ec8e4 1280 return s->out_state >> 16;
24859b68
AZ
1281
1282 case MP_GPIO_IN_LO:
343ec8e4 1283 return s->in_state & 0xFFFF;
24859b68 1284 case MP_GPIO_IN_HI:
343ec8e4 1285 return s->in_state >> 16;
24859b68 1286
708afdf3
JK
1287 case MP_GPIO_IER_LO:
1288 return s->ier & 0xFFFF;
1289 case MP_GPIO_IER_HI:
1290 return s->ier >> 16;
1291
1292 case MP_GPIO_IMR_LO:
1293 return s->imr & 0xFFFF;
1294 case MP_GPIO_IMR_HI:
1295 return s->imr >> 16;
1296
24859b68 1297 case MP_GPIO_ISR_LO:
343ec8e4 1298 return s->isr & 0xFFFF;
24859b68 1299 case MP_GPIO_ISR_HI:
343ec8e4 1300 return s->isr >> 16;
24859b68 1301
24859b68
AZ
1302 default:
1303 return 0;
1304 }
1305}
1306
a8170e5e 1307static void musicpal_gpio_write(void *opaque, hwaddr offset,
19b4a424 1308 uint64_t value, unsigned size)
24859b68 1309{
243cd13c 1310 musicpal_gpio_state *s = opaque;
24859b68
AZ
1311 switch (offset) {
1312 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1313 s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
24859b68 1314 (value & MP_OE_LCD_BRIGHTNESS);
343ec8e4 1315 musicpal_gpio_brightness_update(s);
24859b68
AZ
1316 break;
1317
1318 case MP_GPIO_OUT_LO:
343ec8e4 1319 s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
24859b68
AZ
1320 break;
1321 case MP_GPIO_OUT_HI:
343ec8e4
BC
1322 s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1323 s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1324 (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1325 musicpal_gpio_brightness_update(s);
d074769c
AZ
1326 qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1327 qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
24859b68
AZ
1328 break;
1329
708afdf3
JK
1330 case MP_GPIO_IER_LO:
1331 s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1332 break;
1333 case MP_GPIO_IER_HI:
1334 s->ier = (s->ier & 0xFFFF) | (value << 16);
1335 break;
1336
1337 case MP_GPIO_IMR_LO:
1338 s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1339 break;
1340 case MP_GPIO_IMR_HI:
1341 s->imr = (s->imr & 0xFFFF) | (value << 16);
1342 break;
24859b68
AZ
1343 }
1344}
1345
19b4a424
AK
1346static const MemoryRegionOps musicpal_gpio_ops = {
1347 .read = musicpal_gpio_read,
1348 .write = musicpal_gpio_write,
1349 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1350};
1351
d5b61ddd 1352static void musicpal_gpio_reset(DeviceState *d)
718ec0be 1353{
7012d4b4 1354 musicpal_gpio_state *s = MUSICPAL_GPIO(d);
30624c92
JK
1355
1356 s->lcd_brightness = 0;
1357 s->out_state = 0;
343ec8e4 1358 s->in_state = 0xffffffff;
708afdf3
JK
1359 s->ier = 0;
1360 s->imr = 0;
343ec8e4
BC
1361 s->isr = 0;
1362}
1363
7012d4b4 1364static int musicpal_gpio_init(SysBusDevice *sbd)
343ec8e4 1365{
7012d4b4
AF
1366 DeviceState *dev = DEVICE(sbd);
1367 musicpal_gpio_state *s = MUSICPAL_GPIO(dev);
718ec0be 1368
7012d4b4 1369 sysbus_init_irq(sbd, &s->irq);
343ec8e4 1370
64bde0f3 1371 memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_gpio_ops, s,
19b4a424 1372 "musicpal-gpio", MP_GPIO_SIZE);
7012d4b4 1373 sysbus_init_mmio(sbd, &s->iomem);
343ec8e4 1374
7012d4b4 1375 qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
708afdf3 1376
7012d4b4 1377 qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32);
81a322d4
GH
1378
1379 return 0;
718ec0be 1380}
1381
d5b61ddd
JK
1382static const VMStateDescription musicpal_gpio_vmsd = {
1383 .name = "musicpal_gpio",
1384 .version_id = 1,
1385 .minimum_version_id = 1,
1386 .minimum_version_id_old = 1,
1387 .fields = (VMStateField[]) {
1388 VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1389 VMSTATE_UINT32(out_state, musicpal_gpio_state),
1390 VMSTATE_UINT32(in_state, musicpal_gpio_state),
1391 VMSTATE_UINT32(ier, musicpal_gpio_state),
1392 VMSTATE_UINT32(imr, musicpal_gpio_state),
1393 VMSTATE_UINT32(isr, musicpal_gpio_state),
1394 VMSTATE_END_OF_LIST()
1395 }
1396};
1397
999e12bb
AL
1398static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1399{
39bffca2 1400 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1401 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1402
1403 k->init = musicpal_gpio_init;
39bffca2
AL
1404 dc->reset = musicpal_gpio_reset;
1405 dc->vmsd = &musicpal_gpio_vmsd;
999e12bb
AL
1406}
1407
8c43a6f0 1408static const TypeInfo musicpal_gpio_info = {
7012d4b4 1409 .name = TYPE_MUSICPAL_GPIO,
39bffca2
AL
1410 .parent = TYPE_SYS_BUS_DEVICE,
1411 .instance_size = sizeof(musicpal_gpio_state),
1412 .class_init = musicpal_gpio_class_init,
30624c92
JK
1413};
1414
24859b68 1415/* Keyboard codes & masks */
7c6ce4ba 1416#define KEY_RELEASED 0x80
24859b68
AZ
1417#define KEY_CODE 0x7f
1418
1419#define KEYCODE_TAB 0x0f
1420#define KEYCODE_ENTER 0x1c
1421#define KEYCODE_F 0x21
1422#define KEYCODE_M 0x32
1423
1424#define KEYCODE_EXTENDED 0xe0
1425#define KEYCODE_UP 0x48
1426#define KEYCODE_DOWN 0x50
1427#define KEYCODE_LEFT 0x4b
1428#define KEYCODE_RIGHT 0x4d
1429
708afdf3 1430#define MP_KEY_WHEEL_VOL (1 << 0)
343ec8e4
BC
1431#define MP_KEY_WHEEL_VOL_INV (1 << 1)
1432#define MP_KEY_WHEEL_NAV (1 << 2)
1433#define MP_KEY_WHEEL_NAV_INV (1 << 3)
1434#define MP_KEY_BTN_FAVORITS (1 << 4)
1435#define MP_KEY_BTN_MENU (1 << 5)
1436#define MP_KEY_BTN_VOLUME (1 << 6)
1437#define MP_KEY_BTN_NAVIGATION (1 << 7)
1438
3bdf5327
AF
1439#define TYPE_MUSICPAL_KEY "musicpal_key"
1440#define MUSICPAL_KEY(obj) \
1441 OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY)
1442
343ec8e4 1443typedef struct musicpal_key_state {
3bdf5327
AF
1444 /*< private >*/
1445 SysBusDevice parent_obj;
1446 /*< public >*/
1447
4f5c9479 1448 MemoryRegion iomem;
343ec8e4 1449 uint32_t kbd_extended;
708afdf3
JK
1450 uint32_t pressed_keys;
1451 qemu_irq out[8];
343ec8e4
BC
1452} musicpal_key_state;
1453
24859b68
AZ
1454static void musicpal_key_event(void *opaque, int keycode)
1455{
243cd13c 1456 musicpal_key_state *s = opaque;
24859b68 1457 uint32_t event = 0;
343ec8e4 1458 int i;
24859b68
AZ
1459
1460 if (keycode == KEYCODE_EXTENDED) {
343ec8e4 1461 s->kbd_extended = 1;
24859b68
AZ
1462 return;
1463 }
1464
49fedd0d 1465 if (s->kbd_extended) {
24859b68
AZ
1466 switch (keycode & KEY_CODE) {
1467 case KEYCODE_UP:
343ec8e4 1468 event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
24859b68
AZ
1469 break;
1470
1471 case KEYCODE_DOWN:
343ec8e4 1472 event = MP_KEY_WHEEL_NAV;
24859b68
AZ
1473 break;
1474
1475 case KEYCODE_LEFT:
343ec8e4 1476 event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
24859b68
AZ
1477 break;
1478
1479 case KEYCODE_RIGHT:
343ec8e4 1480 event = MP_KEY_WHEEL_VOL;
24859b68
AZ
1481 break;
1482 }
49fedd0d 1483 } else {
24859b68
AZ
1484 switch (keycode & KEY_CODE) {
1485 case KEYCODE_F:
343ec8e4 1486 event = MP_KEY_BTN_FAVORITS;
24859b68
AZ
1487 break;
1488
1489 case KEYCODE_TAB:
343ec8e4 1490 event = MP_KEY_BTN_VOLUME;
24859b68
AZ
1491 break;
1492
1493 case KEYCODE_ENTER:
343ec8e4 1494 event = MP_KEY_BTN_NAVIGATION;
24859b68
AZ
1495 break;
1496
1497 case KEYCODE_M:
343ec8e4 1498 event = MP_KEY_BTN_MENU;
24859b68
AZ
1499 break;
1500 }
7c6ce4ba 1501 /* Do not repeat already pressed buttons */
708afdf3 1502 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
7c6ce4ba 1503 event = 0;
708afdf3 1504 }
7c6ce4ba 1505 }
24859b68 1506
7c6ce4ba 1507 if (event) {
708afdf3
JK
1508 /* Raise GPIO pin first if repeating a key */
1509 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1510 for (i = 0; i <= 7; i++) {
1511 if (event & (1 << i)) {
1512 qemu_set_irq(s->out[i], 1);
1513 }
1514 }
1515 }
1516 for (i = 0; i <= 7; i++) {
1517 if (event & (1 << i)) {
1518 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1519 }
1520 }
7c6ce4ba 1521 if (keycode & KEY_RELEASED) {
708afdf3 1522 s->pressed_keys &= ~event;
7c6ce4ba 1523 } else {
708afdf3 1524 s->pressed_keys |= event;
7c6ce4ba 1525 }
24859b68
AZ
1526 }
1527
343ec8e4
BC
1528 s->kbd_extended = 0;
1529}
1530
3bdf5327 1531static int musicpal_key_init(SysBusDevice *sbd)
343ec8e4 1532{
3bdf5327
AF
1533 DeviceState *dev = DEVICE(sbd);
1534 musicpal_key_state *s = MUSICPAL_KEY(dev);
343ec8e4 1535
64bde0f3 1536 memory_region_init(&s->iomem, OBJECT(s), "dummy", 0);
3bdf5327 1537 sysbus_init_mmio(sbd, &s->iomem);
343ec8e4
BC
1538
1539 s->kbd_extended = 0;
708afdf3 1540 s->pressed_keys = 0;
343ec8e4 1541
3bdf5327 1542 qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
343ec8e4
BC
1543
1544 qemu_add_kbd_event_handler(musicpal_key_event, s);
81a322d4
GH
1545
1546 return 0;
24859b68
AZ
1547}
1548
d5b61ddd
JK
1549static const VMStateDescription musicpal_key_vmsd = {
1550 .name = "musicpal_key",
1551 .version_id = 1,
1552 .minimum_version_id = 1,
1553 .minimum_version_id_old = 1,
1554 .fields = (VMStateField[]) {
1555 VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1556 VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1557 VMSTATE_END_OF_LIST()
1558 }
1559};
1560
999e12bb
AL
1561static void musicpal_key_class_init(ObjectClass *klass, void *data)
1562{
39bffca2 1563 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1564 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1565
1566 k->init = musicpal_key_init;
39bffca2 1567 dc->vmsd = &musicpal_key_vmsd;
999e12bb
AL
1568}
1569
8c43a6f0 1570static const TypeInfo musicpal_key_info = {
3bdf5327 1571 .name = TYPE_MUSICPAL_KEY,
39bffca2
AL
1572 .parent = TYPE_SYS_BUS_DEVICE,
1573 .instance_size = sizeof(musicpal_key_state),
1574 .class_init = musicpal_key_class_init,
d5b61ddd
JK
1575};
1576
24859b68
AZ
1577static struct arm_boot_info musicpal_binfo = {
1578 .loader_start = 0x0,
1579 .board_id = 0x20e,
1580};
1581
5f072e1f 1582static void musicpal_init(QEMUMachineInitArgs *args)
24859b68 1583{
5f072e1f
EH
1584 const char *cpu_model = args->cpu_model;
1585 const char *kernel_filename = args->kernel_filename;
1586 const char *kernel_cmdline = args->kernel_cmdline;
1587 const char *initrd_filename = args->initrd_filename;
f25608e9 1588 ARMCPU *cpu;
b47b50fa
PB
1589 qemu_irq pic[32];
1590 DeviceState *dev;
d074769c 1591 DeviceState *i2c_dev;
343ec8e4
BC
1592 DeviceState *lcd_dev;
1593 DeviceState *key_dev;
d074769c
AZ
1594 DeviceState *wm8750_dev;
1595 SysBusDevice *s;
a5c82852 1596 I2CBus *i2c;
b47b50fa 1597 int i;
24859b68 1598 unsigned long flash_size;
751c6a17 1599 DriveInfo *dinfo;
19b4a424
AK
1600 MemoryRegion *address_space_mem = get_system_memory();
1601 MemoryRegion *ram = g_new(MemoryRegion, 1);
1602 MemoryRegion *sram = g_new(MemoryRegion, 1);
24859b68 1603
49fedd0d 1604 if (!cpu_model) {
24859b68 1605 cpu_model = "arm926";
49fedd0d 1606 }
f25608e9
AF
1607 cpu = cpu_arm_init(cpu_model);
1608 if (!cpu) {
24859b68
AZ
1609 fprintf(stderr, "Unable to find CPU definition\n");
1610 exit(1);
1611 }
24859b68
AZ
1612
1613 /* For now we use a fixed - the original - RAM size */
2c9b15ca 1614 memory_region_init_ram(ram, NULL, "musicpal.ram", MP_RAM_DEFAULT_SIZE);
c5705a77 1615 vmstate_register_ram_global(ram);
19b4a424 1616 memory_region_add_subregion(address_space_mem, 0, ram);
24859b68 1617
2c9b15ca 1618 memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE);
c5705a77 1619 vmstate_register_ram_global(sram);
19b4a424 1620 memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
24859b68 1621
c7bd0fd9 1622 dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
fcef61ec 1623 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
b47b50fa 1624 for (i = 0; i < 32; i++) {
067a3ddc 1625 pic[i] = qdev_get_gpio_in(dev, i);
b47b50fa 1626 }
4adc8541 1627 sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
b47b50fa
PB
1628 pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1629 pic[MP_TIMER4_IRQ], NULL);
24859b68 1630
49fedd0d 1631 if (serial_hds[0]) {
39186d8a
RH
1632 serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ],
1633 1825000, serial_hds[0], DEVICE_NATIVE_ENDIAN);
49fedd0d
JK
1634 }
1635 if (serial_hds[1]) {
39186d8a
RH
1636 serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ],
1637 1825000, serial_hds[1], DEVICE_NATIVE_ENDIAN);
49fedd0d 1638 }
24859b68
AZ
1639
1640 /* Register flash */
751c6a17
GH
1641 dinfo = drive_get(IF_PFLASH, 0, 0);
1642 if (dinfo) {
1643 flash_size = bdrv_getlength(dinfo->bdrv);
24859b68
AZ
1644 if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1645 flash_size != 32*1024*1024) {
1646 fprintf(stderr, "Invalid flash image size\n");
1647 exit(1);
1648 }
1649
1650 /*
1651 * The original U-Boot accesses the flash at 0xFE000000 instead of
1652 * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1653 * image is smaller than 32 MB.
1654 */
5f9fc5ad 1655#ifdef TARGET_WORDS_BIGENDIAN
0c267217 1656 pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
cfe5f011 1657 "musicpal.flash", flash_size,
751c6a17 1658 dinfo->bdrv, 0x10000,
24859b68
AZ
1659 (flash_size + 0xffff) >> 16,
1660 MP_FLASH_SIZE_MAX / flash_size,
1661 2, 0x00BF, 0x236D, 0x0000, 0x0000,
01e0451a 1662 0x5555, 0x2AAA, 1);
5f9fc5ad 1663#else
0c267217 1664 pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL,
cfe5f011 1665 "musicpal.flash", flash_size,
5f9fc5ad
BS
1666 dinfo->bdrv, 0x10000,
1667 (flash_size + 0xffff) >> 16,
1668 MP_FLASH_SIZE_MAX / flash_size,
1669 2, 0x00BF, 0x236D, 0x0000, 0x0000,
01e0451a 1670 0x5555, 0x2AAA, 0);
5f9fc5ad
BS
1671#endif
1672
24859b68 1673 }
5952b01c 1674 sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL);
24859b68 1675
b47b50fa 1676 qemu_check_nic_model(&nd_table[0], "mv88w8618");
a77d90e6 1677 dev = qdev_create(NULL, TYPE_MV88W8618_ETH);
4c91cd28 1678 qdev_set_nic_properties(dev, &nd_table[0]);
e23a1b33 1679 qdev_init_nofail(dev);
1356b98d
AF
1680 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
1681 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
24859b68 1682
b47b50fa 1683 sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
718ec0be 1684
a86f200a 1685 sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
343ec8e4 1686
7012d4b4
AF
1687 dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
1688 pic[MP_GPIO_IRQ]);
d04fba94 1689 i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
a5c82852 1690 i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
d074769c 1691
2cca58fd 1692 lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL);
3bdf5327 1693 key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL);
343ec8e4 1694
d074769c 1695 /* I2C read data */
708afdf3
JK
1696 qdev_connect_gpio_out(i2c_dev, 0,
1697 qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
d074769c
AZ
1698 /* I2C data */
1699 qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1700 /* I2C clock */
1701 qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1702
49fedd0d 1703 for (i = 0; i < 3; i++) {
343ec8e4 1704 qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
49fedd0d 1705 }
708afdf3
JK
1706 for (i = 0; i < 4; i++) {
1707 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1708 }
1709 for (i = 4; i < 8; i++) {
1710 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1711 }
24859b68 1712
d074769c
AZ
1713 wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
1714 dev = qdev_create(NULL, "mv88w8618_audio");
1356b98d 1715 s = SYS_BUS_DEVICE(dev);
d074769c 1716 qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
e23a1b33 1717 qdev_init_nofail(dev);
d074769c
AZ
1718 sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1719 sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
d074769c 1720
24859b68
AZ
1721 musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
1722 musicpal_binfo.kernel_filename = kernel_filename;
1723 musicpal_binfo.kernel_cmdline = kernel_cmdline;
1724 musicpal_binfo.initrd_filename = initrd_filename;
3aaa8dfa 1725 arm_load_kernel(cpu, &musicpal_binfo);
24859b68
AZ
1726}
1727
f80f9ec9 1728static QEMUMachine musicpal_machine = {
4b32e168
AL
1729 .name = "musicpal",
1730 .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
1731 .init = musicpal_init,
24859b68 1732};
b47b50fa 1733
f80f9ec9
AL
1734static void musicpal_machine_init(void)
1735{
1736 qemu_register_machine(&musicpal_machine);
1737}
1738
1739machine_init(musicpal_machine_init);
1740
999e12bb
AL
1741static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1742{
1743 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
1744
1745 sdc->init = mv88w8618_wlan_init;
1746}
1747
8c43a6f0 1748static const TypeInfo mv88w8618_wlan_info = {
39bffca2
AL
1749 .name = "mv88w8618_wlan",
1750 .parent = TYPE_SYS_BUS_DEVICE,
1751 .instance_size = sizeof(SysBusDevice),
1752 .class_init = mv88w8618_wlan_class_init,
999e12bb
AL
1753};
1754
83f7d43a 1755static void musicpal_register_types(void)
b47b50fa 1756{
39bffca2
AL
1757 type_register_static(&mv88w8618_pic_info);
1758 type_register_static(&mv88w8618_pit_info);
1759 type_register_static(&mv88w8618_flashcfg_info);
1760 type_register_static(&mv88w8618_eth_info);
1761 type_register_static(&mv88w8618_wlan_info);
1762 type_register_static(&musicpal_lcd_info);
1763 type_register_static(&musicpal_gpio_info);
1764 type_register_static(&musicpal_key_info);
a86f200a 1765 type_register_static(&musicpal_misc_info);
b47b50fa
PB
1766}
1767
83f7d43a 1768type_init(musicpal_register_types)