]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/nseries.c
qemu-common: push cpu.h inclusion out of qemu-common.h
[mirror_qemu.git] / hw / arm / nseries.c
CommitLineData
7e7c5e4c
AZ
1/*
2 * Nokia N-series internet tablets.
3 *
4 * Copyright (C) 2007 Nokia Corporation
5 * Written by Andrzej Zaborowski <andrew@openedhand.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 or
10 * (at your option) version 3 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
fad6cb1a 17 * You should have received a copy of the GNU General Public License along
8167ee88 18 * with this program; if not, see <http://www.gnu.org/licenses/>.
7e7c5e4c
AZ
19 */
20
12b16722 21#include "qemu/osdep.h"
da34e65c 22#include "qapi/error.h"
33c11879 23#include "cpu.h"
f348b6d1 24#include "qemu/cutils.h"
58369e22 25#include "qemu/bswap.h"
9c17d615 26#include "sysemu/sysemu.h"
0d09e41a 27#include "hw/arm/omap.h"
bd2be150 28#include "hw/arm/arm.h"
83c9f4ca 29#include "hw/irq.h"
28ecbaee 30#include "ui/console.h"
83c9f4ca 31#include "hw/boards.h"
0d09e41a 32#include "hw/i2c/i2c.h"
bd2be150 33#include "hw/devices.h"
0d09e41a 34#include "hw/block/flash.h"
83c9f4ca
PB
35#include "hw/hw.h"
36#include "hw/bt.h"
37#include "hw/loader.h"
fa1d36df 38#include "sysemu/block-backend.h"
83c9f4ca 39#include "hw/sysbus.h"
022c62cb 40#include "exec/address-spaces.h"
7e7c5e4c
AZ
41
42/* Nokia N8x0 support */
43struct n800_s {
518ec134 44 struct omap_mpu_state_s *mpu;
7e7c5e4c
AZ
45
46 struct rfbi_chip_s blizzard;
e927bb00
AZ
47 struct {
48 void *opaque;
49 uint32_t (*txrx)(void *opaque, uint32_t value, int len);
bc24a225 50 uWireSlave *chip;
e927bb00 51 } ts;
7e7c5e4c
AZ
52
53 int keymap[0x80];
c4f05c8c 54 DeviceState *kbd;
7e7c5e4c 55
bdc76462 56 DeviceState *usb;
7e7c5e4c
AZ
57 void *retu;
58 void *tahvo;
500954e3 59 DeviceState *nand;
7e7c5e4c
AZ
60};
61
62/* GPIO pins */
e927bb00 63#define N8X0_TUSB_ENABLE_GPIO 0
7e7c5e4c
AZ
64#define N800_MMC2_WP_GPIO 8
65#define N800_UNKNOWN_GPIO0 9 /* out */
0941041e 66#define N810_MMC2_VIOSD_GPIO 9
99570a40 67#define N810_HEADSET_AMP_GPIO 10
7e7c5e4c 68#define N800_CAM_TURN_GPIO 12
e927bb00 69#define N810_GPS_RESET_GPIO 12
7e7c5e4c
AZ
70#define N800_BLIZZARD_POWERDOWN_GPIO 15
71#define N800_MMC1_WP_GPIO 23
0941041e 72#define N810_MMC2_VSD_GPIO 23
7e7c5e4c 73#define N8X0_ONENAND_GPIO 26
e927bb00 74#define N810_BLIZZARD_RESET_GPIO 30
7e7c5e4c
AZ
75#define N800_UNKNOWN_GPIO2 53 /* out */
76#define N8X0_TUSB_INT_GPIO 58
e927bb00
AZ
77#define N8X0_BT_WKUP_GPIO 61
78#define N8X0_STI_GPIO 62
7e7c5e4c 79#define N8X0_CBUS_SEL_GPIO 64
e927bb00
AZ
80#define N8X0_CBUS_DAT_GPIO 65
81#define N8X0_CBUS_CLK_GPIO 66
82#define N8X0_WLAN_IRQ_GPIO 87
83#define N8X0_BT_RESET_GPIO 92
84#define N8X0_TEA5761_CS_GPIO 93
7e7c5e4c 85#define N800_UNKNOWN_GPIO 94
e927bb00 86#define N810_TSC_RESET_GPIO 94
7e7c5e4c 87#define N800_CAM_ACT_GPIO 95
e927bb00
AZ
88#define N810_GPS_WAKEUP_GPIO 95
89#define N8X0_MMC_CS_GPIO 96
90#define N8X0_WLAN_PWR_GPIO 97
7e7c5e4c 91#define N8X0_BT_HOST_WKUP_GPIO 98
99570a40 92#define N810_SPEAKER_AMP_GPIO 101
7e7c5e4c
AZ
93#define N810_KB_LOCK_GPIO 102
94#define N800_TSC_TS_GPIO 103
e927bb00
AZ
95#define N810_TSC_TS_GPIO 106
96#define N8X0_HEADPHONE_GPIO 107
7e7c5e4c
AZ
97#define N8X0_RETU_GPIO 108
98#define N800_TSC_KP_IRQ_GPIO 109
99#define N810_KEYBOARD_GPIO 109
100#define N800_BAT_COVER_GPIO 110
101#define N810_SLIDE_GPIO 110
102#define N8X0_TAHVO_GPIO 111
103#define N800_UNKNOWN_GPIO4 112 /* out */
e927bb00 104#define N810_SLEEPX_LED_GPIO 112
1d4e547b 105#define N800_TSC_RESET_GPIO 118 /* ? */
99570a40 106#define N810_AIC33_RESET_GPIO 118
1d4e547b 107#define N800_TSC_UNKNOWN_GPIO 119 /* out */
7e7c5e4c
AZ
108#define N8X0_TMP105_GPIO 125
109
110/* Config */
c580d92b 111#define BT_UART 0
7e7c5e4c
AZ
112#define XLDR_LL_UART 1
113
1d4e547b
AZ
114/* Addresses on the I2C bus 0 */
115#define N810_TLV320AIC33_ADDR 0x18 /* Audio CODEC */
116#define N8X0_TCM825x_ADDR 0x29 /* Camera */
117#define N810_LP5521_ADDR 0x32 /* LEDs */
118#define N810_TSL2563_ADDR 0x3d /* Light sensor */
119#define N810_LM8323_ADDR 0x45 /* Keyboard */
120/* Addresses on the I2C bus 1 */
121#define N8X0_TMP105_ADDR 0x48 /* Temperature sensor */
122#define N8X0_MENELAUS_ADDR 0x72 /* Power management */
7e7c5e4c
AZ
123
124/* Chipselects on GPMC NOR interface */
125#define N8X0_ONENAND_CS 0
126#define N8X0_USB_ASYNC_CS 1
127#define N8X0_USB_SYNC_CS 4
128
c580d92b
AZ
129#define N8X0_BD_ADDR 0x00, 0x1a, 0x89, 0x9e, 0x3e, 0x81
130
7e7c5e4c
AZ
131static void n800_mmc_cs_cb(void *opaque, int line, int level)
132{
133 /* TODO: this seems to actually be connected to the menelaus, to
134 * which also both MMC slots connect. */
135 omap_mmc_enable((struct omap_mmc_s *) opaque, !level);
7e7c5e4c
AZ
136}
137
e927bb00 138static void n8x0_gpio_setup(struct n800_s *s)
7e7c5e4c 139{
294972ce
SZ
140 qdev_connect_gpio_out(s->mpu->gpio, N8X0_MMC_CS_GPIO,
141 qemu_allocate_irq(n800_mmc_cs_cb, s->mpu->mmc, 0));
518ec134 142 qemu_irq_lower(qdev_get_gpio_in(s->mpu->gpio, N800_BAT_COVER_GPIO));
7e7c5e4c
AZ
143}
144
c580d92b
AZ
145#define MAEMO_CAL_HEADER(...) \
146 'C', 'o', 'n', 'F', 0x02, 0x00, 0x04, 0x00, \
147 __VA_ARGS__, \
148 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
149
150static const uint8_t n8x0_cal_wlan_mac[] = {
151 MAEMO_CAL_HEADER('w', 'l', 'a', 'n', '-', 'm', 'a', 'c')
152 0x1c, 0x00, 0x00, 0x00, 0x47, 0xd6, 0x69, 0xb3,
153 0x30, 0x08, 0xa0, 0x83, 0x00, 0x00, 0x00, 0x00,
154 0x00, 0x00, 0x00, 0x00, 0x1a, 0x00, 0x00, 0x00,
155 0x89, 0x00, 0x00, 0x00, 0x9e, 0x00, 0x00, 0x00,
156 0x5d, 0x00, 0x00, 0x00, 0xc1, 0x00, 0x00, 0x00,
157};
158
159static const uint8_t n8x0_cal_bt_id[] = {
160 MAEMO_CAL_HEADER('b', 't', '-', 'i', 'd', 0, 0, 0)
161 0x0a, 0x00, 0x00, 0x00, 0xa3, 0x4b, 0xf6, 0x96,
162 0xa8, 0xeb, 0xb2, 0x41, 0x00, 0x00, 0x00, 0x00,
163 N8X0_BD_ADDR,
164};
165
7e7c5e4c
AZ
166static void n8x0_nand_setup(struct n800_s *s)
167{
c580d92b 168 char *otp_region;
af5a75f4 169 DriveInfo *dinfo;
c580d92b 170
500954e3
JR
171 s->nand = qdev_create(NULL, "onenand");
172 qdev_prop_set_uint16(s->nand, "manufacturer_id", NAND_MFR_SAMSUNG);
5923ba42 173 /* Either 0x40 or 0x48 are OK for the device ID */
500954e3
JR
174 qdev_prop_set_uint16(s->nand, "device_id", 0x48);
175 qdev_prop_set_uint16(s->nand, "version_id", 0);
176 qdev_prop_set_int32(s->nand, "shift", 1);
177 dinfo = drive_get(IF_MTD, 0, 0);
fa1d36df 178 if (dinfo) {
6231a6da
MA
179 qdev_prop_set_drive(s->nand, "drive", blk_by_legacy_dinfo(dinfo),
180 &error_fatal);
500954e3
JR
181 }
182 qdev_init_nofail(s->nand);
1356b98d 183 sysbus_connect_irq(SYS_BUS_DEVICE(s->nand), 0,
518ec134
AF
184 qdev_get_gpio_in(s->mpu->gpio, N8X0_ONENAND_GPIO));
185 omap_gpmc_attach(s->mpu->gpmc, N8X0_ONENAND_CS,
1356b98d 186 sysbus_mmio_get_region(SYS_BUS_DEVICE(s->nand), 0));
c580d92b
AZ
187 otp_region = onenand_raw_otp(s->nand);
188
189 memcpy(otp_region + 0x000, n8x0_cal_wlan_mac, sizeof(n8x0_cal_wlan_mac));
190 memcpy(otp_region + 0x800, n8x0_cal_bt_id, sizeof(n8x0_cal_bt_id));
191 /* XXX: in theory should also update the OOB for both pages */
7e7c5e4c
AZ
192}
193
c72ddb1e
IM
194static qemu_irq n8x0_system_powerdown;
195
196static void n8x0_powerdown_req(Notifier *n, void *opaque)
197{
198 qemu_irq_raise(n8x0_system_powerdown);
199}
200
201static Notifier n8x0_system_powerdown_notifier = {
202 .notify = n8x0_powerdown_req
203};
204
e927bb00 205static void n8x0_i2c_setup(struct n800_s *s)
7e7c5e4c 206{
697454eb 207 DeviceState *dev;
518ec134 208 qemu_irq tmp_irq = qdev_get_gpio_in(s->mpu->gpio, N8X0_TMP105_GPIO);
a5c82852 209 I2CBus *i2c = omap_i2c_bus(s->mpu->i2c[0]);
7e7c5e4c
AZ
210
211 /* Attach a menelaus PM chip */
54e17933 212 dev = i2c_create_slave(i2c, "twl92230", N8X0_MENELAUS_ADDR);
0919ac78 213 qdev_connect_gpio_out(dev, 3,
518ec134 214 qdev_get_gpio_in(s->mpu->ih[0],
0919ac78 215 OMAP_INT_24XX_SYS_NIRQ));
7e7c5e4c 216
c72ddb1e
IM
217 n8x0_system_powerdown = qdev_get_gpio_in(dev, 3);
218 qemu_register_powerdown_notifier(&n8x0_system_powerdown_notifier);
dd4427a6 219
7e7c5e4c 220 /* Attach a TMP105 PM chip (A0 wired to ground) */
54e17933 221 dev = i2c_create_slave(i2c, "tmp105", N8X0_TMP105_ADDR);
697454eb 222 qdev_connect_gpio_out(dev, 0, tmp_irq);
7e7c5e4c
AZ
223}
224
225/* Touchscreen and keypad controller */
bc24a225 226static MouseTransformInfo n800_pointercal = {
e927bb00
AZ
227 .x = 800,
228 .y = 480,
229 .a = { 14560, -68, -3455208, -39, -9621, 35152972, 65536 },
230};
231
bc24a225 232static MouseTransformInfo n810_pointercal = {
e927bb00
AZ
233 .x = 800,
234 .y = 480,
235 .a = { 15041, 148, -4731056, 171, -10238, 35933380, 65536 },
236};
237
7e7c5e4c
AZ
238#define RETU_KEYCODE 61 /* F3 */
239
240static void n800_key_event(void *opaque, int keycode)
241{
242 struct n800_s *s = (struct n800_s *) opaque;
243 int code = s->keymap[keycode & 0x7f];
244
245 if (code == -1) {
fddbd80c 246 if ((keycode & 0x7f) == RETU_KEYCODE) {
7e7c5e4c 247 retu_key_event(s->retu, !(keycode & 0x80));
fddbd80c 248 }
7e7c5e4c
AZ
249 return;
250 }
251
e927bb00 252 tsc210x_key_event(s->ts.chip, code, !(keycode & 0x80));
7e7c5e4c
AZ
253}
254
255static const int n800_keys[16] = {
256 -1,
257 72, /* Up */
258 63, /* Home (F5) */
259 -1,
260 75, /* Left */
261 28, /* Enter */
262 77, /* Right */
263 -1,
1d4e547b 264 1, /* Cycle (ESC) */
7e7c5e4c
AZ
265 80, /* Down */
266 62, /* Menu (F4) */
267 -1,
268 66, /* Zoom- (F8) */
1d4e547b 269 64, /* FullScreen (F6) */
7e7c5e4c
AZ
270 65, /* Zoom+ (F7) */
271 -1,
272};
273
e927bb00 274static void n800_tsc_kbd_setup(struct n800_s *s)
7e7c5e4c
AZ
275{
276 int i;
277
278 /* XXX: are the three pins inverted inside the chip between the
279 * tsc and the cpu (N4111)? */
b9d38e95 280 qemu_irq penirq = NULL; /* NC */
518ec134
AF
281 qemu_irq kbirq = qdev_get_gpio_in(s->mpu->gpio, N800_TSC_KP_IRQ_GPIO);
282 qemu_irq dav = qdev_get_gpio_in(s->mpu->gpio, N800_TSC_TS_GPIO);
7e7c5e4c 283
22d83b14 284 s->ts.chip = tsc2301_init(penirq, kbirq, dav);
e927bb00
AZ
285 s->ts.opaque = s->ts.chip->opaque;
286 s->ts.txrx = tsc210x_txrx;
7e7c5e4c 287
fddbd80c 288 for (i = 0; i < 0x80; i++) {
7e7c5e4c 289 s->keymap[i] = -1;
fddbd80c
PB
290 }
291 for (i = 0; i < 0x10; i++) {
292 if (n800_keys[i] >= 0) {
7e7c5e4c 293 s->keymap[n800_keys[i]] = i;
fddbd80c
PB
294 }
295 }
7e7c5e4c
AZ
296
297 qemu_add_kbd_event_handler(n800_key_event, s);
298
e927bb00
AZ
299 tsc210x_set_transform(s->ts.chip, &n800_pointercal);
300}
301
302static void n810_tsc_setup(struct n800_s *s)
303{
518ec134 304 qemu_irq pintdav = qdev_get_gpio_in(s->mpu->gpio, N810_TSC_TS_GPIO);
e927bb00
AZ
305
306 s->ts.opaque = tsc2005_init(pintdav);
307 s->ts.txrx = tsc2005_txrx;
308
309 tsc2005_set_transform(s->ts.opaque, &n810_pointercal);
7e7c5e4c
AZ
310}
311
1d4e547b
AZ
312/* N810 Keyboard controller */
313static void n810_key_event(void *opaque, int keycode)
314{
315 struct n800_s *s = (struct n800_s *) opaque;
316 int code = s->keymap[keycode & 0x7f];
317
318 if (code == -1) {
fddbd80c 319 if ((keycode & 0x7f) == RETU_KEYCODE) {
1d4e547b 320 retu_key_event(s->retu, !(keycode & 0x80));
fddbd80c 321 }
1d4e547b
AZ
322 return;
323 }
324
325 lm832x_key_event(s->kbd, code, !(keycode & 0x80));
326}
327
328#define M 0
329
330static int n810_keys[0x80] = {
331 [0x01] = 16, /* Q */
332 [0x02] = 37, /* K */
333 [0x03] = 24, /* O */
334 [0x04] = 25, /* P */
335 [0x05] = 14, /* Backspace */
336 [0x06] = 30, /* A */
337 [0x07] = 31, /* S */
338 [0x08] = 32, /* D */
339 [0x09] = 33, /* F */
340 [0x0a] = 34, /* G */
341 [0x0b] = 35, /* H */
342 [0x0c] = 36, /* J */
343
344 [0x11] = 17, /* W */
345 [0x12] = 62, /* Menu (F4) */
346 [0x13] = 38, /* L */
347 [0x14] = 40, /* ' (Apostrophe) */
348 [0x16] = 44, /* Z */
349 [0x17] = 45, /* X */
350 [0x18] = 46, /* C */
351 [0x19] = 47, /* V */
352 [0x1a] = 48, /* B */
353 [0x1b] = 49, /* N */
354 [0x1c] = 42, /* Shift (Left shift) */
355 [0x1f] = 65, /* Zoom+ (F7) */
356
357 [0x21] = 18, /* E */
358 [0x22] = 39, /* ; (Semicolon) */
359 [0x23] = 12, /* - (Minus) */
360 [0x24] = 13, /* = (Equal) */
361 [0x2b] = 56, /* Fn (Left Alt) */
362 [0x2c] = 50, /* M */
363 [0x2f] = 66, /* Zoom- (F8) */
364
365 [0x31] = 19, /* R */
366 [0x32] = 29 | M, /* Right Ctrl */
367 [0x34] = 57, /* Space */
368 [0x35] = 51, /* , (Comma) */
369 [0x37] = 72 | M, /* Up */
370 [0x3c] = 82 | M, /* Compose (Insert) */
371 [0x3f] = 64, /* FullScreen (F6) */
372
373 [0x41] = 20, /* T */
374 [0x44] = 52, /* . (Dot) */
375 [0x46] = 77 | M, /* Right */
376 [0x4f] = 63, /* Home (F5) */
377 [0x51] = 21, /* Y */
378 [0x53] = 80 | M, /* Down */
379 [0x55] = 28, /* Enter */
380 [0x5f] = 1, /* Cycle (ESC) */
381
382 [0x61] = 22, /* U */
383 [0x64] = 75 | M, /* Left */
384
385 [0x71] = 23, /* I */
386#if 0
387 [0x75] = 28 | M, /* KP Enter (KP Enter) */
388#else
389 [0x75] = 15, /* KP Enter (Tab) */
390#endif
391};
392
393#undef M
394
395static void n810_kbd_setup(struct n800_s *s)
396{
518ec134 397 qemu_irq kbd_irq = qdev_get_gpio_in(s->mpu->gpio, N810_KEYBOARD_GPIO);
1d4e547b
AZ
398 int i;
399
fddbd80c 400 for (i = 0; i < 0x80; i++) {
1d4e547b 401 s->keymap[i] = -1;
fddbd80c
PB
402 }
403 for (i = 0; i < 0x80; i++) {
404 if (n810_keys[i] > 0) {
1d4e547b 405 s->keymap[n810_keys[i]] = i;
fddbd80c
PB
406 }
407 }
1d4e547b
AZ
408
409 qemu_add_kbd_event_handler(n810_key_event, s);
410
411 /* Attach the LM8322 keyboard to the I2C bus,
412 * should happen in n8x0_i2c_setup and s->kbd be initialised here. */
518ec134 413 s->kbd = i2c_create_slave(omap_i2c_bus(s->mpu->i2c[0]),
54e17933 414 "lm8323", N810_LM8323_ADDR);
c4f05c8c 415 qdev_connect_gpio_out(s->kbd, 0, kbd_irq);
1d4e547b
AZ
416}
417
7e7c5e4c
AZ
418/* LCD MIPI DBI-C controller (URAL) */
419struct mipid_s {
420 int resp[4];
421 int param[4];
422 int p;
423 int pm;
424 int cmd;
425
426 int sleep;
427 int booster;
428 int te;
429 int selfcheck;
430 int partial;
431 int normal;
432 int vscr;
433 int invert;
434 int onoff;
435 int gamma;
436 uint32_t id;
437};
438
439static void mipid_reset(struct mipid_s *s)
440{
7e7c5e4c
AZ
441 s->pm = 0;
442 s->cmd = 0;
443
444 s->sleep = 1;
445 s->booster = 0;
446 s->selfcheck =
447 (1 << 7) | /* Register loading OK. */
448 (1 << 5) | /* The chip is attached. */
449 (1 << 4); /* Display glass still in one piece. */
450 s->te = 0;
451 s->partial = 0;
452 s->normal = 1;
453 s->vscr = 0;
454 s->invert = 0;
455 s->onoff = 1;
456 s->gamma = 0;
457}
458
e927bb00 459static uint32_t mipid_txrx(void *opaque, uint32_t cmd, int len)
7e7c5e4c
AZ
460{
461 struct mipid_s *s = (struct mipid_s *) opaque;
462 uint8_t ret;
463
fddbd80c 464 if (len > 9) {
2ac71179 465 hw_error("%s: FIXME: bad SPI word width %i\n", __FUNCTION__, len);
fddbd80c 466 }
e927bb00 467
fddbd80c 468 if (s->p >= ARRAY_SIZE(s->resp)) {
7e7c5e4c 469 ret = 0;
fddbd80c
PB
470 } else {
471 ret = s->resp[s->p++];
472 }
473 if (s->pm-- > 0) {
7e7c5e4c 474 s->param[s->pm] = cmd;
fddbd80c 475 } else {
7e7c5e4c 476 s->cmd = cmd;
fddbd80c 477 }
7e7c5e4c
AZ
478
479 switch (s->cmd) {
480 case 0x00: /* NOP */
481 break;
482
483 case 0x01: /* SWRESET */
484 mipid_reset(s);
485 break;
486
487 case 0x02: /* BSTROFF */
488 s->booster = 0;
489 break;
490 case 0x03: /* BSTRON */
491 s->booster = 1;
492 break;
493
494 case 0x04: /* RDDID */
495 s->p = 0;
496 s->resp[0] = (s->id >> 16) & 0xff;
497 s->resp[1] = (s->id >> 8) & 0xff;
498 s->resp[2] = (s->id >> 0) & 0xff;
499 break;
500
501 case 0x06: /* RD_RED */
502 case 0x07: /* RD_GREEN */
503 /* XXX the bootloader sometimes issues RD_BLUE meaning RDDID so
504 * for the bootloader one needs to change this. */
505 case 0x08: /* RD_BLUE */
506 s->p = 0;
507 /* TODO: return first pixel components */
508 s->resp[0] = 0x01;
509 break;
510
511 case 0x09: /* RDDST */
512 s->p = 0;
513 s->resp[0] = s->booster << 7;
514 s->resp[1] = (5 << 4) | (s->partial << 2) |
515 (s->sleep << 1) | s->normal;
516 s->resp[2] = (s->vscr << 7) | (s->invert << 5) |
517 (s->onoff << 2) | (s->te << 1) | (s->gamma >> 2);
518 s->resp[3] = s->gamma << 6;
519 break;
520
521 case 0x0a: /* RDDPM */
522 s->p = 0;
523 s->resp[0] = (s->onoff << 2) | (s->normal << 3) | (s->sleep << 4) |
524 (s->partial << 5) | (s->sleep << 6) | (s->booster << 7);
525 break;
526 case 0x0b: /* RDDMADCTR */
527 s->p = 0;
528 s->resp[0] = 0;
529 break;
530 case 0x0c: /* RDDCOLMOD */
531 s->p = 0;
532 s->resp[0] = 5; /* 65K colours */
533 break;
534 case 0x0d: /* RDDIM */
535 s->p = 0;
536 s->resp[0] = (s->invert << 5) | (s->vscr << 7) | s->gamma;
537 break;
538 case 0x0e: /* RDDSM */
539 s->p = 0;
540 s->resp[0] = s->te << 7;
541 break;
542 case 0x0f: /* RDDSDR */
543 s->p = 0;
544 s->resp[0] = s->selfcheck;
545 break;
546
547 case 0x10: /* SLPIN */
548 s->sleep = 1;
549 break;
550 case 0x11: /* SLPOUT */
551 s->sleep = 0;
552 s->selfcheck ^= 1 << 6; /* POFF self-diagnosis Ok */
553 break;
554
555 case 0x12: /* PTLON */
556 s->partial = 1;
557 s->normal = 0;
558 s->vscr = 0;
559 break;
560 case 0x13: /* NORON */
561 s->partial = 0;
562 s->normal = 1;
563 s->vscr = 0;
564 break;
565
566 case 0x20: /* INVOFF */
567 s->invert = 0;
568 break;
569 case 0x21: /* INVON */
570 s->invert = 1;
571 break;
572
573 case 0x22: /* APOFF */
574 case 0x23: /* APON */
575 goto bad_cmd;
576
577 case 0x25: /* WRCNTR */
fddbd80c 578 if (s->pm < 0) {
7e7c5e4c 579 s->pm = 1;
fddbd80c 580 }
7e7c5e4c
AZ
581 goto bad_cmd;
582
583 case 0x26: /* GAMSET */
fddbd80c 584 if (!s->pm) {
ad5f5fdc
SH
585 s->gamma = ctz32(s->param[0] & 0xf);
586 if (s->gamma == 32) {
587 s->gamma = -1; /* XXX: should this be 0? */
588 }
fddbd80c 589 } else if (s->pm < 0) {
7e7c5e4c 590 s->pm = 1;
fddbd80c 591 }
7e7c5e4c
AZ
592 break;
593
594 case 0x28: /* DISPOFF */
595 s->onoff = 0;
7e7c5e4c
AZ
596 break;
597 case 0x29: /* DISPON */
598 s->onoff = 1;
7e7c5e4c
AZ
599 break;
600
601 case 0x2a: /* CASET */
602 case 0x2b: /* RASET */
603 case 0x2c: /* RAMWR */
604 case 0x2d: /* RGBSET */
605 case 0x2e: /* RAMRD */
606 case 0x30: /* PTLAR */
607 case 0x33: /* SCRLAR */
608 goto bad_cmd;
609
610 case 0x34: /* TEOFF */
611 s->te = 0;
612 break;
613 case 0x35: /* TEON */
fddbd80c 614 if (!s->pm) {
7e7c5e4c 615 s->te = 1;
fddbd80c 616 } else if (s->pm < 0) {
7e7c5e4c 617 s->pm = 1;
fddbd80c 618 }
7e7c5e4c
AZ
619 break;
620
621 case 0x36: /* MADCTR */
622 goto bad_cmd;
623
624 case 0x37: /* VSCSAD */
625 s->partial = 0;
626 s->normal = 0;
627 s->vscr = 1;
628 break;
629
630 case 0x38: /* IDMOFF */
631 case 0x39: /* IDMON */
632 case 0x3a: /* COLMOD */
633 goto bad_cmd;
634
635 case 0xb0: /* CLKINT / DISCTL */
636 case 0xb1: /* CLKEXT */
fddbd80c 637 if (s->pm < 0) {
7e7c5e4c 638 s->pm = 2;
fddbd80c 639 }
7e7c5e4c
AZ
640 break;
641
642 case 0xb4: /* FRMSEL */
643 break;
644
645 case 0xb5: /* FRM8SEL */
646 case 0xb6: /* TMPRNG / INIESC */
647 case 0xb7: /* TMPHIS / NOP2 */
648 case 0xb8: /* TMPREAD / MADCTL */
649 case 0xba: /* DISTCTR */
650 case 0xbb: /* EPVOL */
651 goto bad_cmd;
652
653 case 0xbd: /* Unknown */
654 s->p = 0;
655 s->resp[0] = 0;
656 s->resp[1] = 1;
657 break;
658
659 case 0xc2: /* IFMOD */
fddbd80c 660 if (s->pm < 0) {
7e7c5e4c 661 s->pm = 2;
fddbd80c 662 }
7e7c5e4c
AZ
663 break;
664
665 case 0xc6: /* PWRCTL */
666 case 0xc7: /* PPWRCTL */
667 case 0xd0: /* EPWROUT */
668 case 0xd1: /* EPWRIN */
669 case 0xd4: /* RDEV */
670 case 0xd5: /* RDRR */
671 goto bad_cmd;
672
673 case 0xda: /* RDID1 */
674 s->p = 0;
675 s->resp[0] = (s->id >> 16) & 0xff;
676 break;
677 case 0xdb: /* RDID2 */
678 s->p = 0;
679 s->resp[0] = (s->id >> 8) & 0xff;
680 break;
681 case 0xdc: /* RDID3 */
682 s->p = 0;
683 s->resp[0] = (s->id >> 0) & 0xff;
684 break;
685
686 default:
687 bad_cmd:
591f73f6
PM
688 qemu_log_mask(LOG_GUEST_ERROR,
689 "%s: unknown command %02x\n", __func__, s->cmd);
7e7c5e4c
AZ
690 break;
691 }
692
693 return ret;
694}
695
696static void *mipid_init(void)
697{
7267c094 698 struct mipid_s *s = (struct mipid_s *) g_malloc0(sizeof(*s));
7e7c5e4c
AZ
699
700 s->id = 0x838f03;
701 mipid_reset(s);
702
703 return s;
704}
705
e927bb00 706static void n8x0_spi_setup(struct n800_s *s)
7e7c5e4c 707{
e927bb00 708 void *tsc = s->ts.opaque;
7e7c5e4c
AZ
709 void *mipid = mipid_init();
710
518ec134
AF
711 omap_mcspi_attach(s->mpu->mcspi[0], s->ts.txrx, tsc, 0);
712 omap_mcspi_attach(s->mpu->mcspi[0], mipid_txrx, mipid, 1);
7e7c5e4c
AZ
713}
714
715/* This task is normally performed by the bootloader. If we're loading
716 * a kernel directly, we need to enable the Blizzard ourselves. */
717static void n800_dss_init(struct rfbi_chip_s *chip)
718{
719 uint8_t *fb_blank;
720
721 chip->write(chip->opaque, 0, 0x2a); /* LCD Width register */
722 chip->write(chip->opaque, 1, 0x64);
723 chip->write(chip->opaque, 0, 0x2c); /* LCD HNDP register */
724 chip->write(chip->opaque, 1, 0x1e);
725 chip->write(chip->opaque, 0, 0x2e); /* LCD Height 0 register */
726 chip->write(chip->opaque, 1, 0xe0);
727 chip->write(chip->opaque, 0, 0x30); /* LCD Height 1 register */
728 chip->write(chip->opaque, 1, 0x01);
729 chip->write(chip->opaque, 0, 0x32); /* LCD VNDP register */
730 chip->write(chip->opaque, 1, 0x06);
731 chip->write(chip->opaque, 0, 0x68); /* Display Mode register */
732 chip->write(chip->opaque, 1, 1); /* Enable bit */
733
734 chip->write(chip->opaque, 0, 0x6c);
735 chip->write(chip->opaque, 1, 0x00); /* Input X Start Position */
736 chip->write(chip->opaque, 1, 0x00); /* Input X Start Position */
737 chip->write(chip->opaque, 1, 0x00); /* Input Y Start Position */
738 chip->write(chip->opaque, 1, 0x00); /* Input Y Start Position */
739 chip->write(chip->opaque, 1, 0x1f); /* Input X End Position */
740 chip->write(chip->opaque, 1, 0x03); /* Input X End Position */
741 chip->write(chip->opaque, 1, 0xdf); /* Input Y End Position */
742 chip->write(chip->opaque, 1, 0x01); /* Input Y End Position */
743 chip->write(chip->opaque, 1, 0x00); /* Output X Start Position */
744 chip->write(chip->opaque, 1, 0x00); /* Output X Start Position */
745 chip->write(chip->opaque, 1, 0x00); /* Output Y Start Position */
746 chip->write(chip->opaque, 1, 0x00); /* Output Y Start Position */
747 chip->write(chip->opaque, 1, 0x1f); /* Output X End Position */
748 chip->write(chip->opaque, 1, 0x03); /* Output X End Position */
749 chip->write(chip->opaque, 1, 0xdf); /* Output Y End Position */
750 chip->write(chip->opaque, 1, 0x01); /* Output Y End Position */
751 chip->write(chip->opaque, 1, 0x01); /* Input Data Format */
752 chip->write(chip->opaque, 1, 0x01); /* Data Source Select */
753
7267c094 754 fb_blank = memset(g_malloc(800 * 480 * 2), 0xff, 800 * 480 * 2);
7e7c5e4c
AZ
755 /* Display Memory Data Port */
756 chip->block(chip->opaque, 1, fb_blank, 800 * 480 * 2, 800);
7267c094 757 g_free(fb_blank);
7e7c5e4c
AZ
758}
759
3023f332 760static void n8x0_dss_setup(struct n800_s *s)
7e7c5e4c 761{
b9d38e95 762 s->blizzard.opaque = s1d13745_init(NULL);
7e7c5e4c
AZ
763 s->blizzard.block = s1d13745_write_block;
764 s->blizzard.write = s1d13745_write;
765 s->blizzard.read = s1d13745_read;
766
518ec134 767 omap_rfbi_attach(s->mpu->dss, 0, &s->blizzard);
7e7c5e4c
AZ
768}
769
e927bb00 770static void n8x0_cbus_setup(struct n800_s *s)
7e7c5e4c 771{
518ec134
AF
772 qemu_irq dat_out = qdev_get_gpio_in(s->mpu->gpio, N8X0_CBUS_DAT_GPIO);
773 qemu_irq retu_irq = qdev_get_gpio_in(s->mpu->gpio, N8X0_RETU_GPIO);
774 qemu_irq tahvo_irq = qdev_get_gpio_in(s->mpu->gpio, N8X0_TAHVO_GPIO);
7e7c5e4c 775
bc24a225 776 CBus *cbus = cbus_init(dat_out);
7e7c5e4c 777
518ec134
AF
778 qdev_connect_gpio_out(s->mpu->gpio, N8X0_CBUS_CLK_GPIO, cbus->clk);
779 qdev_connect_gpio_out(s->mpu->gpio, N8X0_CBUS_DAT_GPIO, cbus->dat);
780 qdev_connect_gpio_out(s->mpu->gpio, N8X0_CBUS_SEL_GPIO, cbus->sel);
7e7c5e4c
AZ
781
782 cbus_attach(cbus, s->retu = retu_init(retu_irq, 1));
783 cbus_attach(cbus, s->tahvo = tahvo_init(tahvo_irq, 1));
784}
785
58a26b47
AZ
786static void n8x0_uart_setup(struct n800_s *s)
787{
788 CharDriverState *radio = uart_hci_init(
518ec134 789 qdev_get_gpio_in(s->mpu->gpio, N8X0_BT_HOST_WKUP_GPIO));
58a26b47 790
518ec134 791 qdev_connect_gpio_out(s->mpu->gpio, N8X0_BT_RESET_GPIO,
58a26b47 792 csrhci_pins_get(radio)[csrhci_pin_reset]);
518ec134 793 qdev_connect_gpio_out(s->mpu->gpio, N8X0_BT_WKUP_GPIO,
58a26b47
AZ
794 csrhci_pins_get(radio)[csrhci_pin_wakeup]);
795
518ec134 796 omap_uart_attach(s->mpu->uart[BT_UART], radio);
58a26b47
AZ
797}
798
e927bb00 799static void n8x0_usb_setup(struct n800_s *s)
942ac052 800{
bdc76462
PM
801 SysBusDevice *dev;
802 s->usb = qdev_create(NULL, "tusb6010");
1356b98d 803 dev = SYS_BUS_DEVICE(s->usb);
bdc76462
PM
804 qdev_init_nofail(s->usb);
805 sysbus_connect_irq(dev, 0,
518ec134 806 qdev_get_gpio_in(s->mpu->gpio, N8X0_TUSB_INT_GPIO));
942ac052 807 /* Using the NOR interface */
518ec134 808 omap_gpmc_attach(s->mpu->gpmc, N8X0_USB_ASYNC_CS,
bdc76462 809 sysbus_mmio_get_region(dev, 0));
518ec134 810 omap_gpmc_attach(s->mpu->gpmc, N8X0_USB_SYNC_CS,
bdc76462 811 sysbus_mmio_get_region(dev, 1));
518ec134 812 qdev_connect_gpio_out(s->mpu->gpio, N8X0_TUSB_ENABLE_GPIO,
bdc76462 813 qdev_get_gpio_in(s->usb, 0)); /* tusb_pwr */
942ac052
AZ
814}
815
d238db7f
AZ
816/* Setup done before the main bootloader starts by some early setup code
817 * - used when we want to run the main bootloader in emulation. This
818 * isn't documented. */
819static uint32_t n800_pinout[104] = {
820 0x080f00d8, 0x00d40808, 0x03080808, 0x080800d0,
821 0x00dc0808, 0x0b0f0f00, 0x080800b4, 0x00c00808,
822 0x08080808, 0x180800c4, 0x00b80000, 0x08080808,
823 0x080800bc, 0x00cc0808, 0x08081818, 0x18180128,
824 0x01241800, 0x18181818, 0x000000f0, 0x01300000,
825 0x00001b0b, 0x1b0f0138, 0x00e0181b, 0x1b031b0b,
826 0x180f0078, 0x00740018, 0x0f0f0f1a, 0x00000080,
827 0x007c0000, 0x00000000, 0x00000088, 0x00840000,
828 0x00000000, 0x00000094, 0x00980300, 0x0f180003,
829 0x0000008c, 0x00900f0f, 0x0f0f1b00, 0x0f00009c,
830 0x01140000, 0x1b1b0f18, 0x0818013c, 0x01400008,
831 0x00001818, 0x000b0110, 0x010c1800, 0x0b030b0f,
832 0x181800f4, 0x00f81818, 0x00000018, 0x000000fc,
833 0x00401808, 0x00000000, 0x0f1b0030, 0x003c0008,
834 0x00000000, 0x00000038, 0x00340000, 0x00000000,
835 0x1a080070, 0x00641a1a, 0x08080808, 0x08080060,
836 0x005c0808, 0x08080808, 0x08080058, 0x00540808,
837 0x08080808, 0x0808006c, 0x00680808, 0x08080808,
838 0x000000a8, 0x00b00000, 0x08080808, 0x000000a0,
839 0x00a40000, 0x00000000, 0x08ff0050, 0x004c0808,
840 0xffffffff, 0xffff0048, 0x0044ffff, 0xffffffff,
841 0x000000ac, 0x01040800, 0x08080b0f, 0x18180100,
842 0x01081818, 0x0b0b1808, 0x1a0300e4, 0x012c0b1a,
843 0x02020018, 0x0b000134, 0x011c0800, 0x0b1b1b00,
844 0x0f0000c8, 0x00ec181b, 0x000f0f02, 0x00180118,
845 0x01200000, 0x0f0b1b1b, 0x0f0200e8, 0x0000020b,
846};
847
848static void n800_setup_nolo_tags(void *sram_base)
849{
850 int i;
851 uint32_t *p = sram_base + 0x8000;
852 uint32_t *v = sram_base + 0xa000;
853
854 memset(p, 0, 0x3000);
855
856 strcpy((void *) (p + 0), "QEMU N800");
857
858 strcpy((void *) (p + 8), "F5");
859
0983979b 860 stl_p(p + 10, 0x04f70000);
d238db7f
AZ
861 strcpy((void *) (p + 9), "RX-34");
862
863 /* RAM size in MB? */
0983979b 864 stl_p(p + 12, 0x80);
d238db7f
AZ
865
866 /* Pointer to the list of tags */
0983979b 867 stl_p(p + 13, OMAP2_SRAM_BASE + 0x9000);
d238db7f
AZ
868
869 /* The NOLO tags start here */
870 p = sram_base + 0x9000;
871#define ADD_TAG(tag, len) \
0983979b
PB
872 stw_p((uint16_t *) p + 0, tag); \
873 stw_p((uint16_t *) p + 1, len); p++; \
874 stl_p(p++, OMAP2_SRAM_BASE | (((void *) v - sram_base) & 0xffff));
d238db7f
AZ
875
876 /* OMAP STI console? Pin out settings? */
877 ADD_TAG(0x6e01, 414);
fddbd80c 878 for (i = 0; i < ARRAY_SIZE(n800_pinout); i++) {
0983979b 879 stl_p(v++, n800_pinout[i]);
fddbd80c 880 }
d238db7f
AZ
881
882 /* Kernel memsize? */
883 ADD_TAG(0x6e05, 1);
0983979b 884 stl_p(v++, 2);
d238db7f
AZ
885
886 /* NOLO serial console */
887 ADD_TAG(0x6e02, 4);
0983979b 888 stl_p(v++, XLDR_LL_UART); /* UART number (1 - 3) */
d238db7f
AZ
889
890#if 0
891 /* CBUS settings (Retu/AVilma) */
892 ADD_TAG(0x6e03, 6);
0983979b
PB
893 stw_p((uint16_t *) v + 0, 65); /* CBUS GPIO0 */
894 stw_p((uint16_t *) v + 1, 66); /* CBUS GPIO1 */
895 stw_p((uint16_t *) v + 2, 64); /* CBUS GPIO2 */
d238db7f
AZ
896 v += 2;
897#endif
898
899 /* Nokia ASIC BB5 (Retu/Tahvo) */
900 ADD_TAG(0x6e0a, 4);
0983979b
PB
901 stw_p((uint16_t *) v + 0, 111); /* "Retu" interrupt GPIO */
902 stw_p((uint16_t *) v + 1, 108); /* "Tahvo" interrupt GPIO */
fddbd80c 903 v++;
d238db7f
AZ
904
905 /* LCD console? */
906 ADD_TAG(0x6e04, 4);
0983979b
PB
907 stw_p((uint16_t *) v + 0, 30); /* ??? */
908 stw_p((uint16_t *) v + 1, 24); /* ??? */
fddbd80c 909 v++;
d238db7f
AZ
910
911#if 0
912 /* LCD settings */
913 ADD_TAG(0x6e06, 2);
0983979b 914 stw_p((uint16_t *) (v++), 15); /* ??? */
d238db7f
AZ
915#endif
916
917 /* I^2C (Menelaus) */
918 ADD_TAG(0x6e07, 4);
0983979b 919 stl_p(v++, 0x00720000); /* ??? */
d238db7f
AZ
920
921 /* Unknown */
922 ADD_TAG(0x6e0b, 6);
0983979b
PB
923 stw_p((uint16_t *) v + 0, 94); /* ??? */
924 stw_p((uint16_t *) v + 1, 23); /* ??? */
925 stw_p((uint16_t *) v + 2, 0); /* ??? */
d238db7f
AZ
926 v += 2;
927
928 /* OMAP gpio switch info */
929 ADD_TAG(0x6e0c, 80);
930 strcpy((void *) v, "bat_cover"); v += 3;
0983979b
PB
931 stw_p((uint16_t *) v + 0, 110); /* GPIO num ??? */
932 stw_p((uint16_t *) v + 1, 1); /* GPIO num ??? */
d238db7f
AZ
933 v += 2;
934 strcpy((void *) v, "cam_act"); v += 3;
0983979b
PB
935 stw_p((uint16_t *) v + 0, 95); /* GPIO num ??? */
936 stw_p((uint16_t *) v + 1, 32); /* GPIO num ??? */
d238db7f
AZ
937 v += 2;
938 strcpy((void *) v, "cam_turn"); v += 3;
0983979b
PB
939 stw_p((uint16_t *) v + 0, 12); /* GPIO num ??? */
940 stw_p((uint16_t *) v + 1, 33); /* GPIO num ??? */
d238db7f
AZ
941 v += 2;
942 strcpy((void *) v, "headphone"); v += 3;
0983979b
PB
943 stw_p((uint16_t *) v + 0, 107); /* GPIO num ??? */
944 stw_p((uint16_t *) v + 1, 17); /* GPIO num ??? */
d238db7f
AZ
945 v += 2;
946
947 /* Bluetooth */
948 ADD_TAG(0x6e0e, 12);
0983979b
PB
949 stl_p(v++, 0x5c623d01); /* ??? */
950 stl_p(v++, 0x00000201); /* ??? */
951 stl_p(v++, 0x00000000); /* ??? */
d238db7f
AZ
952
953 /* CX3110x WLAN settings */
954 ADD_TAG(0x6e0f, 8);
0983979b
PB
955 stl_p(v++, 0x00610025); /* ??? */
956 stl_p(v++, 0xffff0057); /* ??? */
d238db7f
AZ
957
958 /* MMC host settings */
959 ADD_TAG(0x6e10, 12);
0983979b
PB
960 stl_p(v++, 0xffff000f); /* ??? */
961 stl_p(v++, 0xffffffff); /* ??? */
962 stl_p(v++, 0x00000060); /* ??? */
d238db7f
AZ
963
964 /* OneNAND chip select */
965 ADD_TAG(0x6e11, 10);
0983979b
PB
966 stl_p(v++, 0x00000401); /* ??? */
967 stl_p(v++, 0x0002003a); /* ??? */
968 stl_p(v++, 0x00000002); /* ??? */
d238db7f
AZ
969
970 /* TEA5761 sensor settings */
971 ADD_TAG(0x6e12, 2);
0983979b 972 stl_p(v++, 93); /* GPIO num ??? */
d238db7f
AZ
973
974#if 0
975 /* Unknown tag */
976 ADD_TAG(6e09, 0);
977
978 /* Kernel UART / console */
979 ADD_TAG(6e12, 0);
980#endif
981
982 /* End of the list */
0983979b
PB
983 stl_p(p++, 0x00000000);
984 stl_p(p++, 0x00000000);
d238db7f
AZ
985}
986
7e7c5e4c
AZ
987/* This task is normally performed by the bootloader. If we're loading
988 * a kernel directly, we need to set up GPMC mappings ourselves. */
989static void n800_gpmc_init(struct n800_s *s)
990{
991 uint32_t config7 =
992 (0xf << 8) | /* MASKADDRESS */
993 (1 << 6) | /* CSVALID */
994 (4 << 0); /* BASEADDRESS */
995
996 cpu_physical_memory_write(0x6800a078, /* GPMC_CONFIG7_0 */
e1fe50dc 997 &config7, sizeof(config7));
7e7c5e4c
AZ
998}
999
1000/* Setup sequence done by the bootloader */
e927bb00 1001static void n8x0_boot_init(void *opaque)
7e7c5e4c
AZ
1002{
1003 struct n800_s *s = (struct n800_s *) opaque;
1004 uint32_t buf;
1005
1006 /* PRCM setup */
1007#define omap_writel(addr, val) \
1008 buf = (val); \
e1fe50dc 1009 cpu_physical_memory_write(addr, &buf, sizeof(buf))
7e7c5e4c
AZ
1010
1011 omap_writel(0x48008060, 0x41); /* PRCM_CLKSRC_CTRL */
1012 omap_writel(0x48008070, 1); /* PRCM_CLKOUT_CTRL */
1013 omap_writel(0x48008078, 0); /* PRCM_CLKEMUL_CTRL */
1014 omap_writel(0x48008090, 0); /* PRCM_VOLTSETUP */
1015 omap_writel(0x48008094, 0); /* PRCM_CLKSSETUP */
1016 omap_writel(0x48008098, 0); /* PRCM_POLCTRL */
1017 omap_writel(0x48008140, 2); /* CM_CLKSEL_MPU */
1018 omap_writel(0x48008148, 0); /* CM_CLKSTCTRL_MPU */
1019 omap_writel(0x48008158, 1); /* RM_RSTST_MPU */
1020 omap_writel(0x480081c8, 0x15); /* PM_WKDEP_MPU */
1021 omap_writel(0x480081d4, 0x1d4); /* PM_EVGENCTRL_MPU */
1022 omap_writel(0x480081d8, 0); /* PM_EVEGENONTIM_MPU */
1023 omap_writel(0x480081dc, 0); /* PM_EVEGENOFFTIM_MPU */
1024 omap_writel(0x480081e0, 0xc); /* PM_PWSTCTRL_MPU */
1025 omap_writel(0x48008200, 0x047e7ff7); /* CM_FCLKEN1_CORE */
1026 omap_writel(0x48008204, 0x00000004); /* CM_FCLKEN2_CORE */
1027 omap_writel(0x48008210, 0x047e7ff1); /* CM_ICLKEN1_CORE */
1028 omap_writel(0x48008214, 0x00000004); /* CM_ICLKEN2_CORE */
1029 omap_writel(0x4800821c, 0x00000000); /* CM_ICLKEN4_CORE */
1030 omap_writel(0x48008230, 0); /* CM_AUTOIDLE1_CORE */
1031 omap_writel(0x48008234, 0); /* CM_AUTOIDLE2_CORE */
1032 omap_writel(0x48008238, 7); /* CM_AUTOIDLE3_CORE */
1033 omap_writel(0x4800823c, 0); /* CM_AUTOIDLE4_CORE */
1034 omap_writel(0x48008240, 0x04360626); /* CM_CLKSEL1_CORE */
1035 omap_writel(0x48008244, 0x00000014); /* CM_CLKSEL2_CORE */
1036 omap_writel(0x48008248, 0); /* CM_CLKSTCTRL_CORE */
1037 omap_writel(0x48008300, 0x00000000); /* CM_FCLKEN_GFX */
1038 omap_writel(0x48008310, 0x00000000); /* CM_ICLKEN_GFX */
1039 omap_writel(0x48008340, 0x00000001); /* CM_CLKSEL_GFX */
1040 omap_writel(0x48008400, 0x00000004); /* CM_FCLKEN_WKUP */
1041 omap_writel(0x48008410, 0x00000004); /* CM_ICLKEN_WKUP */
1042 omap_writel(0x48008440, 0x00000000); /* CM_CLKSEL_WKUP */
1043 omap_writel(0x48008500, 0x000000cf); /* CM_CLKEN_PLL */
1044 omap_writel(0x48008530, 0x0000000c); /* CM_AUTOIDLE_PLL */
1045 omap_writel(0x48008540, /* CM_CLKSEL1_PLL */
1046 (0x78 << 12) | (6 << 8));
1047 omap_writel(0x48008544, 2); /* CM_CLKSEL2_PLL */
1048
1049 /* GPMC setup */
1050 n800_gpmc_init(s);
1051
1052 /* Video setup */
1053 n800_dss_init(&s->blizzard);
1054
1055 /* CPU setup */
518ec134 1056 s->mpu->cpu->env.GE = 0x5;
0941041e
AZ
1057
1058 /* If the machine has a slided keyboard, open it */
fddbd80c 1059 if (s->kbd) {
518ec134 1060 qemu_irq_raise(qdev_get_gpio_in(s->mpu->gpio, N810_SLIDE_GPIO));
fddbd80c 1061 }
7e7c5e4c
AZ
1062}
1063
1064#define OMAP_TAG_NOKIA_BT 0x4e01
1065#define OMAP_TAG_WLAN_CX3110X 0x4e02
1066#define OMAP_TAG_CBUS 0x4e03
1067#define OMAP_TAG_EM_ASIC_BB5 0x4e04
1068
e927bb00
AZ
1069static struct omap_gpiosw_info_s {
1070 const char *name;
1071 int line;
1072 int type;
1073} n800_gpiosw_info[] = {
1074 {
1075 "bat_cover", N800_BAT_COVER_GPIO,
1076 OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED,
1077 }, {
1078 "cam_act", N800_CAM_ACT_GPIO,
1079 OMAP_GPIOSW_TYPE_ACTIVITY,
1080 }, {
1081 "cam_turn", N800_CAM_TURN_GPIO,
1082 OMAP_GPIOSW_TYPE_ACTIVITY | OMAP_GPIOSW_INVERTED,
1083 }, {
1084 "headphone", N8X0_HEADPHONE_GPIO,
1085 OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED,
1086 },
b9d38e95 1087 { NULL }
e927bb00
AZ
1088}, n810_gpiosw_info[] = {
1089 {
1090 "gps_reset", N810_GPS_RESET_GPIO,
1091 OMAP_GPIOSW_TYPE_ACTIVITY | OMAP_GPIOSW_OUTPUT,
1092 }, {
1093 "gps_wakeup", N810_GPS_WAKEUP_GPIO,
1094 OMAP_GPIOSW_TYPE_ACTIVITY | OMAP_GPIOSW_OUTPUT,
1095 }, {
1096 "headphone", N8X0_HEADPHONE_GPIO,
1097 OMAP_GPIOSW_TYPE_CONNECTION | OMAP_GPIOSW_INVERTED,
1098 }, {
1099 "kb_lock", N810_KB_LOCK_GPIO,
1100 OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED,
1101 }, {
1102 "sleepx_led", N810_SLEEPX_LED_GPIO,
1103 OMAP_GPIOSW_TYPE_ACTIVITY | OMAP_GPIOSW_INVERTED | OMAP_GPIOSW_OUTPUT,
1104 }, {
1105 "slide", N810_SLIDE_GPIO,
1106 OMAP_GPIOSW_TYPE_COVER | OMAP_GPIOSW_INVERTED,
1107 },
b9d38e95 1108 { NULL }
e927bb00
AZ
1109};
1110
1111static struct omap_partition_info_s {
1112 uint32_t offset;
1113 uint32_t size;
1114 int mask;
1115 const char *name;
1116} n800_part_info[] = {
1117 { 0x00000000, 0x00020000, 0x3, "bootloader" },
1118 { 0x00020000, 0x00060000, 0x0, "config" },
1119 { 0x00080000, 0x00200000, 0x0, "kernel" },
1120 { 0x00280000, 0x00200000, 0x3, "initfs" },
1121 { 0x00480000, 0x0fb80000, 0x3, "rootfs" },
1122
b9d38e95 1123 { 0, 0, 0, NULL }
e927bb00
AZ
1124}, n810_part_info[] = {
1125 { 0x00000000, 0x00020000, 0x3, "bootloader" },
1126 { 0x00020000, 0x00060000, 0x0, "config" },
1127 { 0x00080000, 0x00220000, 0x0, "kernel" },
1128 { 0x002a0000, 0x00400000, 0x0, "initfs" },
1129 { 0x006a0000, 0x0f960000, 0x0, "rootfs" },
1130
b9d38e95 1131 { 0, 0, 0, NULL }
e927bb00
AZ
1132};
1133
c227f099 1134static bdaddr_t n8x0_bd_addr = {{ N8X0_BD_ADDR }};
c580d92b 1135
e927bb00 1136static int n8x0_atag_setup(void *p, int model)
7e7c5e4c
AZ
1137{
1138 uint8_t *b;
1139 uint16_t *w;
1140 uint32_t *l;
e927bb00
AZ
1141 struct omap_gpiosw_info_s *gpiosw;
1142 struct omap_partition_info_s *partition;
1143 const char *tag;
7e7c5e4c
AZ
1144
1145 w = p;
1146
0983979b
PB
1147 stw_p(w++, OMAP_TAG_UART); /* u16 tag */
1148 stw_p(w++, 4); /* u16 len */
1149 stw_p(w++, (1 << 2) | (1 << 1) | (1 << 0)); /* uint enabled_uarts */
fddbd80c 1150 w++;
7e7c5e4c 1151
e927bb00 1152#if 0
0983979b
PB
1153 stw_p(w++, OMAP_TAG_SERIAL_CONSOLE); /* u16 tag */
1154 stw_p(w++, 4); /* u16 len */
1155 stw_p(w++, XLDR_LL_UART + 1); /* u8 console_uart */
1156 stw_p(w++, 115200); /* u32 console_speed */
e927bb00
AZ
1157#endif
1158
0983979b
PB
1159 stw_p(w++, OMAP_TAG_LCD); /* u16 tag */
1160 stw_p(w++, 36); /* u16 len */
e927bb00
AZ
1161 strcpy((void *) w, "QEMU LCD panel"); /* char panel_name[16] */
1162 w += 8;
1163 strcpy((void *) w, "blizzard"); /* char ctrl_name[16] */
1164 w += 8;
0983979b
PB
1165 stw_p(w++, N810_BLIZZARD_RESET_GPIO); /* TODO: n800 s16 nreset_gpio */
1166 stw_p(w++, 24); /* u8 data_lines */
1167
1168 stw_p(w++, OMAP_TAG_CBUS); /* u16 tag */
1169 stw_p(w++, 8); /* u16 len */
1170 stw_p(w++, N8X0_CBUS_CLK_GPIO); /* s16 clk_gpio */
1171 stw_p(w++, N8X0_CBUS_DAT_GPIO); /* s16 dat_gpio */
1172 stw_p(w++, N8X0_CBUS_SEL_GPIO); /* s16 sel_gpio */
fddbd80c 1173 w++;
7e7c5e4c 1174
0983979b
PB
1175 stw_p(w++, OMAP_TAG_EM_ASIC_BB5); /* u16 tag */
1176 stw_p(w++, 4); /* u16 len */
1177 stw_p(w++, N8X0_RETU_GPIO); /* s16 retu_irq_gpio */
1178 stw_p(w++, N8X0_TAHVO_GPIO); /* s16 tahvo_irq_gpio */
e927bb00
AZ
1179
1180 gpiosw = (model == 810) ? n810_gpiosw_info : n800_gpiosw_info;
fddbd80c 1181 for (; gpiosw->name; gpiosw++) {
0983979b
PB
1182 stw_p(w++, OMAP_TAG_GPIO_SWITCH); /* u16 tag */
1183 stw_p(w++, 20); /* u16 len */
e927bb00
AZ
1184 strcpy((void *) w, gpiosw->name); /* char name[12] */
1185 w += 6;
0983979b
PB
1186 stw_p(w++, gpiosw->line); /* u16 gpio */
1187 stw_p(w++, gpiosw->type);
1188 stw_p(w++, 0);
1189 stw_p(w++, 0);
e927bb00 1190 }
7e7c5e4c 1191
0983979b
PB
1192 stw_p(w++, OMAP_TAG_NOKIA_BT); /* u16 tag */
1193 stw_p(w++, 12); /* u16 len */
7e7c5e4c 1194 b = (void *) w;
0983979b
PB
1195 stb_p(b++, 0x01); /* u8 chip_type (CSR) */
1196 stb_p(b++, N8X0_BT_WKUP_GPIO); /* u8 bt_wakeup_gpio */
1197 stb_p(b++, N8X0_BT_HOST_WKUP_GPIO); /* u8 host_wakeup_gpio */
1198 stb_p(b++, N8X0_BT_RESET_GPIO); /* u8 reset_gpio */
1199 stb_p(b++, BT_UART + 1); /* u8 bt_uart */
c580d92b 1200 memcpy(b, &n8x0_bd_addr, 6); /* u8 bd_addr[6] */
7e7c5e4c 1201 b += 6;
0983979b 1202 stb_p(b++, 0x02); /* u8 bt_sysclk (38.4) */
7e7c5e4c
AZ
1203 w = (void *) b;
1204
0983979b
PB
1205 stw_p(w++, OMAP_TAG_WLAN_CX3110X); /* u16 tag */
1206 stw_p(w++, 8); /* u16 len */
1207 stw_p(w++, 0x25); /* u8 chip_type */
1208 stw_p(w++, N8X0_WLAN_PWR_GPIO); /* s16 power_gpio */
1209 stw_p(w++, N8X0_WLAN_IRQ_GPIO); /* s16 irq_gpio */
1210 stw_p(w++, -1); /* s16 spi_cs_gpio */
7e7c5e4c 1211
0983979b
PB
1212 stw_p(w++, OMAP_TAG_MMC); /* u16 tag */
1213 stw_p(w++, 16); /* u16 len */
e927bb00 1214 if (model == 810) {
0983979b
PB
1215 stw_p(w++, 0x23f); /* unsigned flags */
1216 stw_p(w++, -1); /* s16 power_pin */
1217 stw_p(w++, -1); /* s16 switch_pin */
1218 stw_p(w++, -1); /* s16 wp_pin */
1219 stw_p(w++, 0x240); /* unsigned flags */
1220 stw_p(w++, 0xc000); /* s16 power_pin */
1221 stw_p(w++, 0x0248); /* s16 switch_pin */
1222 stw_p(w++, 0xc000); /* s16 wp_pin */
e927bb00 1223 } else {
0983979b
PB
1224 stw_p(w++, 0xf); /* unsigned flags */
1225 stw_p(w++, -1); /* s16 power_pin */
1226 stw_p(w++, -1); /* s16 switch_pin */
1227 stw_p(w++, -1); /* s16 wp_pin */
1228 stw_p(w++, 0); /* unsigned flags */
1229 stw_p(w++, 0); /* s16 power_pin */
1230 stw_p(w++, 0); /* s16 switch_pin */
1231 stw_p(w++, 0); /* s16 wp_pin */
e927bb00 1232 }
7e7c5e4c 1233
0983979b
PB
1234 stw_p(w++, OMAP_TAG_TEA5761); /* u16 tag */
1235 stw_p(w++, 4); /* u16 len */
1236 stw_p(w++, N8X0_TEA5761_CS_GPIO); /* u16 enable_gpio */
fddbd80c 1237 w++;
7e7c5e4c 1238
e927bb00 1239 partition = (model == 810) ? n810_part_info : n800_part_info;
fddbd80c 1240 for (; partition->name; partition++) {
0983979b
PB
1241 stw_p(w++, OMAP_TAG_PARTITION); /* u16 tag */
1242 stw_p(w++, 28); /* u16 len */
e927bb00
AZ
1243 strcpy((void *) w, partition->name); /* char name[16] */
1244 l = (void *) (w + 8);
0983979b
PB
1245 stl_p(l++, partition->size); /* unsigned int size */
1246 stl_p(l++, partition->offset); /* unsigned int offset */
1247 stl_p(l++, partition->mask); /* unsigned int mask_flags */
e927bb00
AZ
1248 w = (void *) l;
1249 }
7e7c5e4c 1250
0983979b
PB
1251 stw_p(w++, OMAP_TAG_BOOT_REASON); /* u16 tag */
1252 stw_p(w++, 12); /* u16 len */
7e7c5e4c
AZ
1253#if 0
1254 strcpy((void *) w, "por"); /* char reason_str[12] */
1255 strcpy((void *) w, "charger"); /* char reason_str[12] */
1256 strcpy((void *) w, "32wd_to"); /* char reason_str[12] */
1257 strcpy((void *) w, "sw_rst"); /* char reason_str[12] */
1258 strcpy((void *) w, "mbus"); /* char reason_str[12] */
1259 strcpy((void *) w, "unknown"); /* char reason_str[12] */
1260 strcpy((void *) w, "swdg_to"); /* char reason_str[12] */
1261 strcpy((void *) w, "sec_vio"); /* char reason_str[12] */
1262 strcpy((void *) w, "pwr_key"); /* char reason_str[12] */
1263 strcpy((void *) w, "rtc_alarm"); /* char reason_str[12] */
1264#else
1265 strcpy((void *) w, "pwr_key"); /* char reason_str[12] */
1266#endif
1267 w += 6;
1268
e927bb00 1269 tag = (model == 810) ? "RX-44" : "RX-34";
0983979b
PB
1270 stw_p(w++, OMAP_TAG_VERSION_STR); /* u16 tag */
1271 stw_p(w++, 24); /* u16 len */
7e7c5e4c
AZ
1272 strcpy((void *) w, "product"); /* char component[12] */
1273 w += 6;
e927bb00 1274 strcpy((void *) w, tag); /* char version[12] */
7e7c5e4c
AZ
1275 w += 6;
1276
0983979b
PB
1277 stw_p(w++, OMAP_TAG_VERSION_STR); /* u16 tag */
1278 stw_p(w++, 24); /* u16 len */
7e7c5e4c
AZ
1279 strcpy((void *) w, "hw-build"); /* char component[12] */
1280 w += 6;
93bfef4c 1281 strcpy((void *) w, "QEMU ");
35c2c8dc 1282 pstrcat((void *) w, 12, qemu_hw_version()); /* char version[12] */
7e7c5e4c
AZ
1283 w += 6;
1284
e927bb00 1285 tag = (model == 810) ? "1.1.10-qemu" : "1.1.6-qemu";
0983979b
PB
1286 stw_p(w++, OMAP_TAG_VERSION_STR); /* u16 tag */
1287 stw_p(w++, 24); /* u16 len */
7e7c5e4c
AZ
1288 strcpy((void *) w, "nolo"); /* char component[12] */
1289 w += 6;
e927bb00 1290 strcpy((void *) w, tag); /* char version[12] */
7e7c5e4c 1291 w += 6;
7e7c5e4c
AZ
1292
1293 return (void *) w - p;
1294}
1295
462a8bc6 1296static int n800_atag_setup(const struct arm_boot_info *info, void *p)
e927bb00
AZ
1297{
1298 return n8x0_atag_setup(p, 800);
1299}
7e7c5e4c 1300
462a8bc6 1301static int n810_atag_setup(const struct arm_boot_info *info, void *p)
e927bb00
AZ
1302{
1303 return n8x0_atag_setup(p, 810);
1304}
1305
3ef96221 1306static void n8x0_init(MachineState *machine,
462b69bb 1307 struct arm_boot_info *binfo, int model)
7e7c5e4c 1308{
aee39503 1309 MemoryRegion *sysmem = get_system_memory();
7267c094 1310 struct n800_s *s = (struct n800_s *) g_malloc0(sizeof(*s));
e927bb00 1311 int sdram_size = binfo->ram_size;
7e7c5e4c 1312
3ef96221 1313 s->mpu = omap2420_mpu_init(sysmem, sdram_size, machine->cpu_model);
7e7c5e4c 1314
0941041e
AZ
1315 /* Setup peripherals
1316 *
1317 * Believed external peripherals layout in the N810:
1318 * (spi bus 1)
1319 * tsc2005
1320 * lcd_mipid
1321 * (spi bus 2)
1322 * Conexant cx3110x (WLAN)
1323 * optional: pc2400m (WiMAX)
1324 * (i2c bus 0)
1325 * TLV320AIC33 (audio codec)
1326 * TCM825x (camera by Toshiba)
1327 * lp5521 (clever LEDs)
1328 * tsl2563 (light sensor, hwmon, model 7, rev. 0)
1329 * lm8323 (keypad, manf 00, rev 04)
1330 * (i2c bus 1)
1331 * tmp105 (temperature sensor, hwmon)
1332 * menelaus (pm)
d238db7f
AZ
1333 * (somewhere on i2c - maybe N800-only)
1334 * tea5761 (FM tuner)
1335 * (serial 0)
1336 * GPS
1337 * (some serial port)
1338 * csr41814 (Bluetooth)
0941041e 1339 */
e927bb00 1340 n8x0_gpio_setup(s);
7e7c5e4c 1341 n8x0_nand_setup(s);
e927bb00 1342 n8x0_i2c_setup(s);
fddbd80c 1343 if (model == 800) {
e927bb00 1344 n800_tsc_kbd_setup(s);
fddbd80c 1345 } else if (model == 810) {
e927bb00 1346 n810_tsc_setup(s);
1d4e547b
AZ
1347 n810_kbd_setup(s);
1348 }
e927bb00 1349 n8x0_spi_setup(s);
3023f332 1350 n8x0_dss_setup(s);
e927bb00 1351 n8x0_cbus_setup(s);
58a26b47 1352 n8x0_uart_setup(s);
de77a243 1353 if (usb_enabled()) {
e927bb00 1354 n8x0_usb_setup(s);
094b287f 1355 }
7e7c5e4c 1356
3ef96221 1357 if (machine->kernel_filename) {
7e7c5e4c 1358 /* Or at the linux loader. */
3ef96221
MA
1359 binfo->kernel_filename = machine->kernel_filename;
1360 binfo->kernel_cmdline = machine->kernel_cmdline;
1361 binfo->initrd_filename = machine->initrd_filename;
3aaa8dfa 1362 arm_load_kernel(s->mpu->cpu, binfo);
7e7c5e4c 1363
a08d4367 1364 qemu_register_reset(n8x0_boot_init, s);
7e7c5e4c
AZ
1365 }
1366
462b69bb 1367 if (option_rom[0].name &&
3ef96221 1368 (machine->boot_order[0] == 'n' || !machine->kernel_filename)) {
0b062eb0 1369 uint8_t *nolo_tags = g_new(uint8_t, 0x10000);
d238db7f 1370 /* No, wait, better start at the ROM. */
518ec134 1371 s->mpu->cpu->env.regs[15] = OMAP2_Q2_BASE + 0x400000;
d238db7f
AZ
1372
1373 /* This is intended for loading the `secondary.bin' program from
1374 * Nokia images (the NOLO bootloader). The entry point seems
1375 * to be at OMAP2_Q2_BASE + 0x400000.
1376 *
1377 * The `2nd.bin' files contain some kind of earlier boot code and
1378 * for them the entry point needs to be set to OMAP2_SRAM_BASE.
1379 *
1380 * The code above is for loading the `zImage' file from Nokia
1381 * images. */
591f73f6
PM
1382 load_image_targphys(option_rom[0].name,
1383 OMAP2_Q2_BASE + 0x400000,
1384 sdram_size - 0x400000);
d238db7f 1385
5c130f65
PB
1386 n800_setup_nolo_tags(nolo_tags);
1387 cpu_physical_memory_write(OMAP2_SRAM_BASE, nolo_tags, 0x10000);
0b062eb0 1388 g_free(nolo_tags);
d238db7f 1389 }
7e7c5e4c
AZ
1390}
1391
e927bb00
AZ
1392static struct arm_boot_info n800_binfo = {
1393 .loader_start = OMAP2_Q2_BASE,
1394 /* Actually two chips of 0x4000000 bytes each */
1395 .ram_size = 0x08000000,
1396 .board_id = 0x4f7,
1397 .atag_board = n800_atag_setup,
1398};
1399
1400static struct arm_boot_info n810_binfo = {
1401 .loader_start = OMAP2_Q2_BASE,
1402 /* Actually two chips of 0x4000000 bytes each */
1403 .ram_size = 0x08000000,
1404 /* 0x60c and 0x6bf (WiMAX Edition) have been assigned but are not
1405 * used by some older versions of the bootloader and 5555 is used
1406 * instead (including versions that shipped with many devices). */
1407 .board_id = 0x60c,
1408 .atag_board = n810_atag_setup,
1409};
1410
3ef96221 1411static void n800_init(MachineState *machine)
e927bb00 1412{
30d76f13 1413 n8x0_init(machine, &n800_binfo, 800);
e927bb00
AZ
1414}
1415
3ef96221 1416static void n810_init(MachineState *machine)
e927bb00 1417{
30d76f13 1418 n8x0_init(machine, &n810_binfo, 810);
e927bb00
AZ
1419}
1420
8a661aea 1421static void n800_class_init(ObjectClass *oc, void *data)
e264d29d 1422{
8a661aea
AF
1423 MachineClass *mc = MACHINE_CLASS(oc);
1424
e264d29d
EH
1425 mc->desc = "Nokia N800 tablet aka. RX-34 (OMAP2420)";
1426 mc->init = n800_init;
1427 mc->default_boot_order = "";
1428}
e927bb00 1429
8a661aea
AF
1430static const TypeInfo n800_type = {
1431 .name = MACHINE_TYPE_NAME("n800"),
1432 .parent = TYPE_MACHINE,
1433 .class_init = n800_class_init,
1434};
f80f9ec9 1435
8a661aea 1436static void n810_class_init(ObjectClass *oc, void *data)
f80f9ec9 1437{
8a661aea
AF
1438 MachineClass *mc = MACHINE_CLASS(oc);
1439
e264d29d
EH
1440 mc->desc = "Nokia N810 tablet aka. RX-44 (OMAP2420)";
1441 mc->init = n810_init;
1442 mc->default_boot_order = "";
f80f9ec9
AL
1443}
1444
8a661aea
AF
1445static const TypeInfo n810_type = {
1446 .name = MACHINE_TYPE_NAME("n810"),
1447 .parent = TYPE_MACHINE,
1448 .class_init = n810_class_init,
1449};
1450
1451static void nseries_machine_init(void)
1452{
1453 type_register_static(&n800_type);
1454 type_register_static(&n810_type);
1455}
1456
0e6aac87 1457type_init(nseries_machine_init)