]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/pxa2xx.c
pxa2xx: QOM cast cleanup for PXA2xxSSPState
[mirror_qemu.git] / hw / arm / pxa2xx.c
CommitLineData
c1713132
AZ
1/*
2 * Intel XScale PXA255/270 processor support.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 *
8e31bf38 7 * This code is licensed under the GPL.
c1713132
AZ
8 */
9
83c9f4ca 10#include "hw/sysbus.h"
0d09e41a 11#include "hw/arm/pxa.h"
9c17d615 12#include "sysemu/sysemu.h"
0d09e41a
PB
13#include "hw/char/serial.h"
14#include "hw/i2c/i2c.h"
83c9f4ca 15#include "hw/ssi.h"
dccfcd0e 16#include "sysemu/char.h"
9c17d615 17#include "sysemu/blockdev.h"
c1713132
AZ
18
19static struct {
a8170e5e 20 hwaddr io_base;
c1713132
AZ
21 int irqn;
22} pxa255_serial[] = {
23 { 0x40100000, PXA2XX_PIC_FFUART },
24 { 0x40200000, PXA2XX_PIC_BTUART },
25 { 0x40700000, PXA2XX_PIC_STUART },
26 { 0x41600000, PXA25X_PIC_HWUART },
27 { 0, 0 }
28}, pxa270_serial[] = {
29 { 0x40100000, PXA2XX_PIC_FFUART },
30 { 0x40200000, PXA2XX_PIC_BTUART },
31 { 0x40700000, PXA2XX_PIC_STUART },
32 { 0, 0 }
33};
34
fa58c156 35typedef struct PXASSPDef {
a8170e5e 36 hwaddr io_base;
c1713132 37 int irqn;
fa58c156
FB
38} PXASSPDef;
39
40#if 0
41static PXASSPDef pxa250_ssp[] = {
c1713132
AZ
42 { 0x41000000, PXA2XX_PIC_SSP },
43 { 0, 0 }
fa58c156
FB
44};
45#endif
46
47static PXASSPDef pxa255_ssp[] = {
c1713132
AZ
48 { 0x41000000, PXA2XX_PIC_SSP },
49 { 0x41400000, PXA25X_PIC_NSSP },
50 { 0, 0 }
fa58c156
FB
51};
52
53#if 0
54static PXASSPDef pxa26x_ssp[] = {
c1713132
AZ
55 { 0x41000000, PXA2XX_PIC_SSP },
56 { 0x41400000, PXA25X_PIC_NSSP },
57 { 0x41500000, PXA26X_PIC_ASSP },
58 { 0, 0 }
fa58c156
FB
59};
60#endif
61
62static PXASSPDef pxa27x_ssp[] = {
c1713132
AZ
63 { 0x41000000, PXA2XX_PIC_SSP },
64 { 0x41700000, PXA27X_PIC_SSP2 },
65 { 0x41900000, PXA2XX_PIC_SSP3 },
66 { 0, 0 }
67};
68
69#define PMCR 0x00 /* Power Manager Control register */
70#define PSSR 0x04 /* Power Manager Sleep Status register */
71#define PSPR 0x08 /* Power Manager Scratch-Pad register */
72#define PWER 0x0c /* Power Manager Wake-Up Enable register */
73#define PRER 0x10 /* Power Manager Rising-Edge Detect Enable register */
74#define PFER 0x14 /* Power Manager Falling-Edge Detect Enable register */
75#define PEDR 0x18 /* Power Manager Edge-Detect Status register */
76#define PCFR 0x1c /* Power Manager General Configuration register */
77#define PGSR0 0x20 /* Power Manager GPIO Sleep-State register 0 */
78#define PGSR1 0x24 /* Power Manager GPIO Sleep-State register 1 */
79#define PGSR2 0x28 /* Power Manager GPIO Sleep-State register 2 */
80#define PGSR3 0x2c /* Power Manager GPIO Sleep-State register 3 */
81#define RCSR 0x30 /* Reset Controller Status register */
82#define PSLR 0x34 /* Power Manager Sleep Configuration register */
83#define PTSR 0x38 /* Power Manager Standby Configuration register */
84#define PVCR 0x40 /* Power Manager Voltage Change Control register */
85#define PUCR 0x4c /* Power Manager USIM Card Control/Status register */
86#define PKWR 0x50 /* Power Manager Keyboard Wake-Up Enable register */
87#define PKSR 0x54 /* Power Manager Keyboard Level-Detect Status */
88#define PCMD0 0x80 /* Power Manager I2C Command register File 0 */
89#define PCMD31 0xfc /* Power Manager I2C Command register File 31 */
90
a8170e5e 91static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
adfc39ea 92 unsigned size)
c1713132 93{
bc24a225 94 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
95
96 switch (addr) {
97 case PMCR ... PCMD31:
98 if (addr & 3)
99 goto fail;
100
101 return s->pm_regs[addr >> 2];
102 default:
103 fail:
104 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
105 break;
106 }
107 return 0;
108}
109
a8170e5e 110static void pxa2xx_pm_write(void *opaque, hwaddr addr,
adfc39ea 111 uint64_t value, unsigned size)
c1713132 112{
bc24a225 113 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
114
115 switch (addr) {
116 case PMCR:
afd4a652
PM
117 /* Clear the write-one-to-clear bits... */
118 s->pm_regs[addr >> 2] &= ~(value & 0x2a);
119 /* ...and set the plain r/w bits */
7c64d297 120 s->pm_regs[addr >> 2] &= ~0x15;
c1713132
AZ
121 s->pm_regs[addr >> 2] |= value & 0x15;
122 break;
123
124 case PSSR: /* Read-clean registers */
125 case RCSR:
126 case PKSR:
127 s->pm_regs[addr >> 2] &= ~value;
128 break;
129
130 default: /* Read-write registers */
603ff776 131 if (!(addr & 3)) {
c1713132
AZ
132 s->pm_regs[addr >> 2] = value;
133 break;
134 }
135
136 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
137 break;
138 }
139}
140
adfc39ea
AK
141static const MemoryRegionOps pxa2xx_pm_ops = {
142 .read = pxa2xx_pm_read,
143 .write = pxa2xx_pm_write,
144 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
145};
146
f0ab24ce
JQ
147static const VMStateDescription vmstate_pxa2xx_pm = {
148 .name = "pxa2xx_pm",
149 .version_id = 0,
150 .minimum_version_id = 0,
151 .minimum_version_id_old = 0,
152 .fields = (VMStateField[]) {
153 VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
154 VMSTATE_END_OF_LIST()
155 }
156};
aa941b94 157
c1713132
AZ
158#define CCCR 0x00 /* Core Clock Configuration register */
159#define CKEN 0x04 /* Clock Enable register */
160#define OSCC 0x08 /* Oscillator Configuration register */
161#define CCSR 0x0c /* Core Clock Status register */
162
a8170e5e 163static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
adfc39ea 164 unsigned size)
c1713132 165{
bc24a225 166 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
167
168 switch (addr) {
169 case CCCR:
170 case CKEN:
171 case OSCC:
172 return s->cm_regs[addr >> 2];
173
174 case CCSR:
175 return s->cm_regs[CCCR >> 2] | (3 << 28);
176
177 default:
178 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
179 break;
180 }
181 return 0;
182}
183
a8170e5e 184static void pxa2xx_cm_write(void *opaque, hwaddr addr,
adfc39ea 185 uint64_t value, unsigned size)
c1713132 186{
bc24a225 187 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
188
189 switch (addr) {
190 case CCCR:
191 case CKEN:
192 s->cm_regs[addr >> 2] = value;
193 break;
194
195 case OSCC:
565d2895 196 s->cm_regs[addr >> 2] &= ~0x6c;
c1713132 197 s->cm_regs[addr >> 2] |= value & 0x6e;
565d2895
AZ
198 if ((value >> 1) & 1) /* OON */
199 s->cm_regs[addr >> 2] |= 1 << 0; /* Oscillator is now stable */
c1713132
AZ
200 break;
201
202 default:
203 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
204 break;
205 }
206}
207
adfc39ea
AK
208static const MemoryRegionOps pxa2xx_cm_ops = {
209 .read = pxa2xx_cm_read,
210 .write = pxa2xx_cm_write,
211 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
212};
213
ae1f90de
JQ
214static const VMStateDescription vmstate_pxa2xx_cm = {
215 .name = "pxa2xx_cm",
216 .version_id = 0,
217 .minimum_version_id = 0,
218 .minimum_version_id_old = 0,
219 .fields = (VMStateField[]) {
220 VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
221 VMSTATE_UINT32(clkcfg, PXA2xxState),
222 VMSTATE_UINT32(pmnc, PXA2xxState),
223 VMSTATE_END_OF_LIST()
224 }
225};
aa941b94 226
e2f8a44d
PM
227static int pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri,
228 uint64_t *value)
c1713132 229{
e2f8a44d
PM
230 PXA2xxState *s = (PXA2xxState *)ri->opaque;
231 *value = s->clkcfg;
232 return 0;
233}
c1713132 234
e2f8a44d
PM
235static int pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
236 uint64_t value)
237{
238 PXA2xxState *s = (PXA2xxState *)ri->opaque;
239 s->clkcfg = value & 0xf;
240 if (value & 2) {
241 printf("%s: CPU frequency change attempt\n", __func__);
c1713132
AZ
242 }
243 return 0;
244}
245
e2f8a44d
PM
246static int pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
247 uint64_t value)
c1713132 248{
e2f8a44d 249 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c1713132
AZ
250 static const char *pwrmode[8] = {
251 "Normal", "Idle", "Deep-idle", "Standby",
252 "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
253 };
254
e2f8a44d
PM
255 if (value & 8) {
256 printf("%s: CPU voltage change attempt\n", __func__);
257 }
258 switch (value & 7) {
259 case 0:
260 /* Do nothing */
c1713132
AZ
261 break;
262
e2f8a44d
PM
263 case 1:
264 /* Idle */
265 if (!(s->cm_regs[CCCR >> 2] & (1 << 31))) { /* CPDIS */
c3affe56 266 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
e2f8a44d
PM
267 break;
268 }
269 /* Fall through. */
270
271 case 2:
272 /* Deep-Idle */
c3affe56 273 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
e2f8a44d
PM
274 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
275 goto message;
276
277 case 3:
278 s->cpu->env.uncached_cpsr =
279 ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
280 s->cpu->env.cp15.c1_sys = 0;
281 s->cpu->env.cp15.c1_coproc = 0;
282 s->cpu->env.cp15.c2_base0 = 0;
283 s->cpu->env.cp15.c3 = 0;
284 s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
285 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
286
287 /*
288 * The scratch-pad register is almost universally used
289 * for storing the return address on suspend. For the
290 * lack of a resuming bootloader, perform a jump
291 * directly to that address.
292 */
293 memset(s->cpu->env.regs, 0, 4 * 15);
294 s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
c1713132
AZ
295
296#if 0
e2f8a44d
PM
297 buffer = 0xe59ff000; /* ldr pc, [pc, #0] */
298 cpu_physical_memory_write(0, &buffer, 4);
299 buffer = s->pm_regs[PSPR >> 2];
300 cpu_physical_memory_write(8, &buffer, 4);
c1713132
AZ
301#endif
302
e2f8a44d 303 /* Suspend */
4917cf44 304 cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
c1713132 305
e2f8a44d 306 goto message;
c1713132
AZ
307
308 default:
e2f8a44d
PM
309 message:
310 printf("%s: machine entered %s mode\n", __func__,
311 pwrmode[value & 7]);
c1713132 312 }
c1713132 313
c1713132
AZ
314 return 0;
315}
316
dc2a9045
PM
317static int pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri,
318 uint64_t *value)
319{
320 PXA2xxState *s = (PXA2xxState *)ri->opaque;
321 *value = s->pmnc;
322 return 0;
323}
324
325static int pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
326 uint64_t value)
327{
328 PXA2xxState *s = (PXA2xxState *)ri->opaque;
329 s->pmnc = value;
330 return 0;
331}
332
333static int pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri,
334 uint64_t *value)
335{
336 PXA2xxState *s = (PXA2xxState *)ri->opaque;
337 if (s->pmnc & 1) {
338 *value = qemu_get_clock_ns(vm_clock);
339 } else {
340 *value = 0;
341 }
342 return 0;
343}
344
345static const ARMCPRegInfo pxa_cp_reginfo[] = {
f565235b
PM
346 /* cp14 crm==1: perf registers */
347 { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045
PM
348 .access = PL1_RW,
349 .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
350 { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
351 .access = PL1_RW,
352 .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
f565235b 353 { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 354 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 355 { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 356 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 357 { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 358 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b
PM
359 /* cp14 crm==2: performance count registers */
360 { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
dc2a9045 361 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 362 { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
dc2a9045
PM
363 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
364 { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
365 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
366 { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
367 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
e2f8a44d
PM
368 /* cp14 crn==6: CLKCFG */
369 { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
370 .access = PL1_RW,
371 .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
372 /* cp14 crn==7: PWRMODE */
373 { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
374 .access = PL1_RW,
375 .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
dc2a9045
PM
376 REGINFO_SENTINEL
377};
378
379static void pxa2xx_setup_cp14(PXA2xxState *s)
380{
381 define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
382}
383
c1713132
AZ
384#define MDCNFG 0x00 /* SDRAM Configuration register */
385#define MDREFR 0x04 /* SDRAM Refresh Control register */
386#define MSC0 0x08 /* Static Memory Control register 0 */
387#define MSC1 0x0c /* Static Memory Control register 1 */
388#define MSC2 0x10 /* Static Memory Control register 2 */
389#define MECR 0x14 /* Expansion Memory Bus Config register */
390#define SXCNFG 0x1c /* Synchronous Static Memory Config register */
391#define MCMEM0 0x28 /* PC Card Memory Socket 0 Timing register */
392#define MCMEM1 0x2c /* PC Card Memory Socket 1 Timing register */
393#define MCATT0 0x30 /* PC Card Attribute Socket 0 register */
394#define MCATT1 0x34 /* PC Card Attribute Socket 1 register */
395#define MCIO0 0x38 /* PC Card I/O Socket 0 Timing register */
396#define MCIO1 0x3c /* PC Card I/O Socket 1 Timing register */
397#define MDMRS 0x40 /* SDRAM Mode Register Set Config register */
398#define BOOT_DEF 0x44 /* Boot-time Default Configuration register */
399#define ARB_CNTL 0x48 /* Arbiter Control register */
400#define BSCNTR0 0x4c /* Memory Buffer Strength Control register 0 */
401#define BSCNTR1 0x50 /* Memory Buffer Strength Control register 1 */
402#define LCDBSCNTR 0x54 /* LCD Buffer Strength Control register */
403#define MDMRSLP 0x58 /* Low Power SDRAM Mode Set Config register */
404#define BSCNTR2 0x5c /* Memory Buffer Strength Control register 2 */
405#define BSCNTR3 0x60 /* Memory Buffer Strength Control register 3 */
406#define SA1110 0x64 /* SA-1110 Memory Compatibility register */
407
a8170e5e 408static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
adfc39ea 409 unsigned size)
c1713132 410{
bc24a225 411 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
412
413 switch (addr) {
414 case MDCNFG ... SA1110:
415 if ((addr & 3) == 0)
416 return s->mm_regs[addr >> 2];
417
418 default:
419 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
420 break;
421 }
422 return 0;
423}
424
a8170e5e 425static void pxa2xx_mm_write(void *opaque, hwaddr addr,
adfc39ea 426 uint64_t value, unsigned size)
c1713132 427{
bc24a225 428 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
429
430 switch (addr) {
431 case MDCNFG ... SA1110:
432 if ((addr & 3) == 0) {
433 s->mm_regs[addr >> 2] = value;
434 break;
435 }
436
437 default:
438 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
439 break;
440 }
441}
442
adfc39ea
AK
443static const MemoryRegionOps pxa2xx_mm_ops = {
444 .read = pxa2xx_mm_read,
445 .write = pxa2xx_mm_write,
446 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
447};
448
d102d495
JQ
449static const VMStateDescription vmstate_pxa2xx_mm = {
450 .name = "pxa2xx_mm",
451 .version_id = 0,
452 .minimum_version_id = 0,
453 .minimum_version_id_old = 0,
454 .fields = (VMStateField[]) {
455 VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
456 VMSTATE_END_OF_LIST()
457 }
458};
aa941b94 459
12a82804
AF
460#define TYPE_PXA2XX_SSP "pxa2xx-ssp"
461#define PXA2XX_SSP(obj) \
462 OBJECT_CHECK(PXA2xxSSPState, (obj), TYPE_PXA2XX_SSP)
463
c1713132 464/* Synchronous Serial Ports */
a984a69e 465typedef struct {
12a82804
AF
466 /*< private >*/
467 SysBusDevice parent_obj;
468 /*< public >*/
469
9c843933 470 MemoryRegion iomem;
c1713132
AZ
471 qemu_irq irq;
472 int enable;
a984a69e 473 SSIBus *bus;
c1713132
AZ
474
475 uint32_t sscr[2];
476 uint32_t sspsp;
477 uint32_t ssto;
478 uint32_t ssitr;
479 uint32_t sssr;
480 uint8_t sstsa;
481 uint8_t ssrsa;
482 uint8_t ssacd;
483
484 uint32_t rx_fifo[16];
485 int rx_level;
486 int rx_start;
a984a69e 487} PXA2xxSSPState;
c1713132
AZ
488
489#define SSCR0 0x00 /* SSP Control register 0 */
490#define SSCR1 0x04 /* SSP Control register 1 */
491#define SSSR 0x08 /* SSP Status register */
492#define SSITR 0x0c /* SSP Interrupt Test register */
493#define SSDR 0x10 /* SSP Data register */
494#define SSTO 0x28 /* SSP Time-Out register */
495#define SSPSP 0x2c /* SSP Programmable Serial Protocol register */
496#define SSTSA 0x30 /* SSP TX Time Slot Active register */
497#define SSRSA 0x34 /* SSP RX Time Slot Active register */
498#define SSTSS 0x38 /* SSP Time Slot Status register */
499#define SSACD 0x3c /* SSP Audio Clock Divider register */
500
501/* Bitfields for above registers */
502#define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
503#define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
504#define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
505#define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
506#define SSCR0_SSE (1 << 7)
507#define SSCR0_RIM (1 << 22)
508#define SSCR0_TIM (1 << 23)
509#define SSCR0_MOD (1 << 31)
510#define SSCR0_DSS(x) (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
511#define SSCR1_RIE (1 << 0)
512#define SSCR1_TIE (1 << 1)
513#define SSCR1_LBM (1 << 2)
514#define SSCR1_MWDS (1 << 5)
515#define SSCR1_TFT(x) ((((x) >> 6) & 0xf) + 1)
516#define SSCR1_RFT(x) ((((x) >> 10) & 0xf) + 1)
517#define SSCR1_EFWR (1 << 14)
518#define SSCR1_PINTE (1 << 18)
519#define SSCR1_TINTE (1 << 19)
520#define SSCR1_RSRE (1 << 20)
521#define SSCR1_TSRE (1 << 21)
522#define SSCR1_EBCEI (1 << 29)
523#define SSITR_INT (7 << 5)
524#define SSSR_TNF (1 << 2)
525#define SSSR_RNE (1 << 3)
526#define SSSR_TFS (1 << 5)
527#define SSSR_RFS (1 << 6)
528#define SSSR_ROR (1 << 7)
529#define SSSR_PINT (1 << 18)
530#define SSSR_TINT (1 << 19)
531#define SSSR_EOC (1 << 20)
532#define SSSR_TUR (1 << 21)
533#define SSSR_BCE (1 << 23)
534#define SSSR_RW 0x00bc0080
535
bc24a225 536static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
c1713132
AZ
537{
538 int level = 0;
539
540 level |= s->ssitr & SSITR_INT;
541 level |= (s->sssr & SSSR_BCE) && (s->sscr[1] & SSCR1_EBCEI);
542 level |= (s->sssr & SSSR_TUR) && !(s->sscr[0] & SSCR0_TIM);
543 level |= (s->sssr & SSSR_EOC) && (s->sssr & (SSSR_TINT | SSSR_PINT));
544 level |= (s->sssr & SSSR_TINT) && (s->sscr[1] & SSCR1_TINTE);
545 level |= (s->sssr & SSSR_PINT) && (s->sscr[1] & SSCR1_PINTE);
546 level |= (s->sssr & SSSR_ROR) && !(s->sscr[0] & SSCR0_RIM);
547 level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
548 level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
549 qemu_set_irq(s->irq, !!level);
550}
551
bc24a225 552static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
c1713132
AZ
553{
554 s->sssr &= ~(0xf << 12); /* Clear RFL */
555 s->sssr &= ~(0xf << 8); /* Clear TFL */
7d147689 556 s->sssr &= ~SSSR_TFS;
c1713132
AZ
557 s->sssr &= ~SSSR_TNF;
558 if (s->enable) {
559 s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
560 if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
561 s->sssr |= SSSR_RFS;
562 else
563 s->sssr &= ~SSSR_RFS;
c1713132
AZ
564 if (s->rx_level)
565 s->sssr |= SSSR_RNE;
566 else
567 s->sssr &= ~SSSR_RNE;
7d147689
BS
568 /* TX FIFO is never filled, so it is always in underrun
569 condition if SSP is enabled */
570 s->sssr |= SSSR_TFS;
c1713132
AZ
571 s->sssr |= SSSR_TNF;
572 }
573
574 pxa2xx_ssp_int_update(s);
575}
576
a8170e5e 577static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
9c843933 578 unsigned size)
c1713132 579{
bc24a225 580 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
c1713132 581 uint32_t retval;
c1713132
AZ
582
583 switch (addr) {
584 case SSCR0:
585 return s->sscr[0];
586 case SSCR1:
587 return s->sscr[1];
588 case SSPSP:
589 return s->sspsp;
590 case SSTO:
591 return s->ssto;
592 case SSITR:
593 return s->ssitr;
594 case SSSR:
595 return s->sssr | s->ssitr;
596 case SSDR:
597 if (!s->enable)
598 return 0xffffffff;
599 if (s->rx_level < 1) {
600 printf("%s: SSP Rx Underrun\n", __FUNCTION__);
601 return 0xffffffff;
602 }
603 s->rx_level --;
604 retval = s->rx_fifo[s->rx_start ++];
605 s->rx_start &= 0xf;
606 pxa2xx_ssp_fifo_update(s);
607 return retval;
608 case SSTSA:
609 return s->sstsa;
610 case SSRSA:
611 return s->ssrsa;
612 case SSTSS:
613 return 0;
614 case SSACD:
615 return s->ssacd;
616 default:
617 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
618 break;
619 }
620 return 0;
621}
622
a8170e5e 623static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
9c843933 624 uint64_t value64, unsigned size)
c1713132 625{
bc24a225 626 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
9c843933 627 uint32_t value = value64;
c1713132
AZ
628
629 switch (addr) {
630 case SSCR0:
631 s->sscr[0] = value & 0xc7ffffff;
632 s->enable = value & SSCR0_SSE;
633 if (value & SSCR0_MOD)
634 printf("%s: Attempt to use network mode\n", __FUNCTION__);
635 if (s->enable && SSCR0_DSS(value) < 4)
636 printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
637 SSCR0_DSS(value));
638 if (!(value & SSCR0_SSE)) {
639 s->sssr = 0;
640 s->ssitr = 0;
641 s->rx_level = 0;
642 }
643 pxa2xx_ssp_fifo_update(s);
644 break;
645
646 case SSCR1:
647 s->sscr[1] = value;
648 if (value & (SSCR1_LBM | SSCR1_EFWR))
649 printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
650 pxa2xx_ssp_fifo_update(s);
651 break;
652
653 case SSPSP:
654 s->sspsp = value;
655 break;
656
657 case SSTO:
658 s->ssto = value;
659 break;
660
661 case SSITR:
662 s->ssitr = value & SSITR_INT;
663 pxa2xx_ssp_int_update(s);
664 break;
665
666 case SSSR:
667 s->sssr &= ~(value & SSSR_RW);
668 pxa2xx_ssp_int_update(s);
669 break;
670
671 case SSDR:
672 if (SSCR0_UWIRE(s->sscr[0])) {
673 if (s->sscr[1] & SSCR1_MWDS)
674 value &= 0xffff;
675 else
676 value &= 0xff;
677 } else
678 /* Note how 32bits overflow does no harm here */
679 value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
680
681 /* Data goes from here to the Tx FIFO and is shifted out from
682 * there directly to the slave, no need to buffer it.
683 */
684 if (s->enable) {
a984a69e
PB
685 uint32_t readval;
686 readval = ssi_transfer(s->bus, value);
c1713132 687 if (s->rx_level < 0x10) {
a984a69e
PB
688 s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
689 } else {
c1713132 690 s->sssr |= SSSR_ROR;
a984a69e 691 }
c1713132
AZ
692 }
693 pxa2xx_ssp_fifo_update(s);
694 break;
695
696 case SSTSA:
697 s->sstsa = value;
698 break;
699
700 case SSRSA:
701 s->ssrsa = value;
702 break;
703
704 case SSACD:
705 s->ssacd = value;
706 break;
707
708 default:
709 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
710 break;
711 }
712}
713
9c843933
AK
714static const MemoryRegionOps pxa2xx_ssp_ops = {
715 .read = pxa2xx_ssp_read,
716 .write = pxa2xx_ssp_write,
717 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
718};
719
aa941b94
AZ
720static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
721{
bc24a225 722 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
aa941b94
AZ
723 int i;
724
725 qemu_put_be32(f, s->enable);
726
727 qemu_put_be32s(f, &s->sscr[0]);
728 qemu_put_be32s(f, &s->sscr[1]);
729 qemu_put_be32s(f, &s->sspsp);
730 qemu_put_be32s(f, &s->ssto);
731 qemu_put_be32s(f, &s->ssitr);
732 qemu_put_be32s(f, &s->sssr);
733 qemu_put_8s(f, &s->sstsa);
734 qemu_put_8s(f, &s->ssrsa);
735 qemu_put_8s(f, &s->ssacd);
736
737 qemu_put_byte(f, s->rx_level);
738 for (i = 0; i < s->rx_level; i ++)
739 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
740}
741
742static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
743{
bc24a225 744 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
aa941b94
AZ
745 int i;
746
747 s->enable = qemu_get_be32(f);
748
749 qemu_get_be32s(f, &s->sscr[0]);
750 qemu_get_be32s(f, &s->sscr[1]);
751 qemu_get_be32s(f, &s->sspsp);
752 qemu_get_be32s(f, &s->ssto);
753 qemu_get_be32s(f, &s->ssitr);
754 qemu_get_be32s(f, &s->sssr);
755 qemu_get_8s(f, &s->sstsa);
756 qemu_get_8s(f, &s->ssrsa);
757 qemu_get_8s(f, &s->ssacd);
758
759 s->rx_level = qemu_get_byte(f);
760 s->rx_start = 0;
761 for (i = 0; i < s->rx_level; i ++)
762 s->rx_fifo[i] = qemu_get_byte(f);
763
764 return 0;
765}
766
12a82804 767static int pxa2xx_ssp_init(SysBusDevice *sbd)
a984a69e 768{
12a82804
AF
769 DeviceState *dev = DEVICE(sbd);
770 PXA2xxSSPState *s = PXA2XX_SSP(dev);
a984a69e 771
12a82804 772 sysbus_init_irq(sbd, &s->irq);
a984a69e 773
64bde0f3
PB
774 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s,
775 "pxa2xx-ssp", 0x1000);
12a82804
AF
776 sysbus_init_mmio(sbd, &s->iomem);
777 register_savevm(dev, "pxa2xx_ssp", -1, 0,
a984a69e
PB
778 pxa2xx_ssp_save, pxa2xx_ssp_load, s);
779
12a82804 780 s->bus = ssi_create_bus(dev, "ssi");
81a322d4 781 return 0;
a984a69e
PB
782}
783
c1713132
AZ
784/* Real-Time Clock */
785#define RCNR 0x00 /* RTC Counter register */
786#define RTAR 0x04 /* RTC Alarm register */
787#define RTSR 0x08 /* RTC Status register */
788#define RTTR 0x0c /* RTC Timer Trim register */
789#define RDCR 0x10 /* RTC Day Counter register */
790#define RYCR 0x14 /* RTC Year Counter register */
791#define RDAR1 0x18 /* RTC Wristwatch Day Alarm register 1 */
792#define RYAR1 0x1c /* RTC Wristwatch Year Alarm register 1 */
793#define RDAR2 0x20 /* RTC Wristwatch Day Alarm register 2 */
794#define RYAR2 0x24 /* RTC Wristwatch Year Alarm register 2 */
795#define SWCR 0x28 /* RTC Stopwatch Counter register */
796#define SWAR1 0x2c /* RTC Stopwatch Alarm register 1 */
797#define SWAR2 0x30 /* RTC Stopwatch Alarm register 2 */
798#define RTCPICR 0x34 /* RTC Periodic Interrupt Counter register */
799#define PIAR 0x38 /* RTC Periodic Interrupt Alarm register */
800
8a231487
AZ
801typedef struct {
802 SysBusDevice busdev;
9c843933 803 MemoryRegion iomem;
8a231487
AZ
804 uint32_t rttr;
805 uint32_t rtsr;
806 uint32_t rtar;
807 uint32_t rdar1;
808 uint32_t rdar2;
809 uint32_t ryar1;
810 uint32_t ryar2;
811 uint32_t swar1;
812 uint32_t swar2;
813 uint32_t piar;
814 uint32_t last_rcnr;
815 uint32_t last_rdcr;
816 uint32_t last_rycr;
817 uint32_t last_swcr;
818 uint32_t last_rtcpicr;
819 int64_t last_hz;
820 int64_t last_sw;
821 int64_t last_pi;
822 QEMUTimer *rtc_hz;
823 QEMUTimer *rtc_rdal1;
824 QEMUTimer *rtc_rdal2;
825 QEMUTimer *rtc_swal1;
826 QEMUTimer *rtc_swal2;
827 QEMUTimer *rtc_pi;
828 qemu_irq rtc_irq;
829} PXA2xxRTCState;
830
831static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
c1713132 832{
e1f8c729 833 qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
c1713132
AZ
834}
835
8a231487 836static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
c1713132 837{
348abc86 838 int64_t rt = qemu_get_clock_ms(rtc_clock);
c1713132
AZ
839 s->last_rcnr += ((rt - s->last_hz) << 15) /
840 (1000 * ((s->rttr & 0xffff) + 1));
841 s->last_rdcr += ((rt - s->last_hz) << 15) /
842 (1000 * ((s->rttr & 0xffff) + 1));
843 s->last_hz = rt;
844}
845
8a231487 846static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
c1713132 847{
348abc86 848 int64_t rt = qemu_get_clock_ms(rtc_clock);
c1713132
AZ
849 if (s->rtsr & (1 << 12))
850 s->last_swcr += (rt - s->last_sw) / 10;
851 s->last_sw = rt;
852}
853
8a231487 854static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
c1713132 855{
348abc86 856 int64_t rt = qemu_get_clock_ms(rtc_clock);
c1713132
AZ
857 if (s->rtsr & (1 << 15))
858 s->last_swcr += rt - s->last_pi;
859 s->last_pi = rt;
860}
861
8a231487 862static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
c1713132
AZ
863 uint32_t rtsr)
864{
865 if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
866 qemu_mod_timer(s->rtc_hz, s->last_hz +
867 (((s->rtar - s->last_rcnr) * 1000 *
868 ((s->rttr & 0xffff) + 1)) >> 15));
869 else
870 qemu_del_timer(s->rtc_hz);
871
872 if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
873 qemu_mod_timer(s->rtc_rdal1, s->last_hz +
874 (((s->rdar1 - s->last_rdcr) * 1000 *
875 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
876 else
877 qemu_del_timer(s->rtc_rdal1);
878
879 if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
880 qemu_mod_timer(s->rtc_rdal2, s->last_hz +
881 (((s->rdar2 - s->last_rdcr) * 1000 *
882 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
883 else
884 qemu_del_timer(s->rtc_rdal2);
885
886 if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
887 qemu_mod_timer(s->rtc_swal1, s->last_sw +
888 (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
889 else
890 qemu_del_timer(s->rtc_swal1);
891
892 if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
893 qemu_mod_timer(s->rtc_swal2, s->last_sw +
894 (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
895 else
896 qemu_del_timer(s->rtc_swal2);
897
898 if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
899 qemu_mod_timer(s->rtc_pi, s->last_pi +
900 (s->piar & 0xffff) - s->last_rtcpicr);
901 else
902 qemu_del_timer(s->rtc_pi);
903}
904
905static inline void pxa2xx_rtc_hz_tick(void *opaque)
906{
8a231487 907 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
908 s->rtsr |= (1 << 0);
909 pxa2xx_rtc_alarm_update(s, s->rtsr);
910 pxa2xx_rtc_int_update(s);
911}
912
913static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
914{
8a231487 915 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
916 s->rtsr |= (1 << 4);
917 pxa2xx_rtc_alarm_update(s, s->rtsr);
918 pxa2xx_rtc_int_update(s);
919}
920
921static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
922{
8a231487 923 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
924 s->rtsr |= (1 << 6);
925 pxa2xx_rtc_alarm_update(s, s->rtsr);
926 pxa2xx_rtc_int_update(s);
927}
928
929static inline void pxa2xx_rtc_swal1_tick(void *opaque)
930{
8a231487 931 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
932 s->rtsr |= (1 << 8);
933 pxa2xx_rtc_alarm_update(s, s->rtsr);
934 pxa2xx_rtc_int_update(s);
935}
936
937static inline void pxa2xx_rtc_swal2_tick(void *opaque)
938{
8a231487 939 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
940 s->rtsr |= (1 << 10);
941 pxa2xx_rtc_alarm_update(s, s->rtsr);
942 pxa2xx_rtc_int_update(s);
943}
944
945static inline void pxa2xx_rtc_pi_tick(void *opaque)
946{
8a231487 947 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
948 s->rtsr |= (1 << 13);
949 pxa2xx_rtc_piupdate(s);
950 s->last_rtcpicr = 0;
951 pxa2xx_rtc_alarm_update(s, s->rtsr);
952 pxa2xx_rtc_int_update(s);
953}
954
a8170e5e 955static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
9c843933 956 unsigned size)
c1713132 957{
8a231487 958 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
959
960 switch (addr) {
961 case RTTR:
962 return s->rttr;
963 case RTSR:
964 return s->rtsr;
965 case RTAR:
966 return s->rtar;
967 case RDAR1:
968 return s->rdar1;
969 case RDAR2:
970 return s->rdar2;
971 case RYAR1:
972 return s->ryar1;
973 case RYAR2:
974 return s->ryar2;
975 case SWAR1:
976 return s->swar1;
977 case SWAR2:
978 return s->swar2;
979 case PIAR:
980 return s->piar;
981 case RCNR:
348abc86 982 return s->last_rcnr + ((qemu_get_clock_ms(rtc_clock) - s->last_hz) << 15) /
c1713132
AZ
983 (1000 * ((s->rttr & 0xffff) + 1));
984 case RDCR:
348abc86 985 return s->last_rdcr + ((qemu_get_clock_ms(rtc_clock) - s->last_hz) << 15) /
c1713132
AZ
986 (1000 * ((s->rttr & 0xffff) + 1));
987 case RYCR:
988 return s->last_rycr;
989 case SWCR:
990 if (s->rtsr & (1 << 12))
348abc86 991 return s->last_swcr + (qemu_get_clock_ms(rtc_clock) - s->last_sw) / 10;
c1713132
AZ
992 else
993 return s->last_swcr;
994 default:
995 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
996 break;
997 }
998 return 0;
999}
1000
a8170e5e 1001static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
9c843933 1002 uint64_t value64, unsigned size)
c1713132 1003{
8a231487 1004 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
9c843933 1005 uint32_t value = value64;
c1713132
AZ
1006
1007 switch (addr) {
1008 case RTTR:
1009 if (!(s->rttr & (1 << 31))) {
1010 pxa2xx_rtc_hzupdate(s);
1011 s->rttr = value;
1012 pxa2xx_rtc_alarm_update(s, s->rtsr);
1013 }
1014 break;
1015
1016 case RTSR:
1017 if ((s->rtsr ^ value) & (1 << 15))
1018 pxa2xx_rtc_piupdate(s);
1019
1020 if ((s->rtsr ^ value) & (1 << 12))
1021 pxa2xx_rtc_swupdate(s);
1022
1023 if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
1024 pxa2xx_rtc_alarm_update(s, value);
1025
1026 s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
1027 pxa2xx_rtc_int_update(s);
1028 break;
1029
1030 case RTAR:
1031 s->rtar = value;
1032 pxa2xx_rtc_alarm_update(s, s->rtsr);
1033 break;
1034
1035 case RDAR1:
1036 s->rdar1 = value;
1037 pxa2xx_rtc_alarm_update(s, s->rtsr);
1038 break;
1039
1040 case RDAR2:
1041 s->rdar2 = value;
1042 pxa2xx_rtc_alarm_update(s, s->rtsr);
1043 break;
1044
1045 case RYAR1:
1046 s->ryar1 = value;
1047 pxa2xx_rtc_alarm_update(s, s->rtsr);
1048 break;
1049
1050 case RYAR2:
1051 s->ryar2 = value;
1052 pxa2xx_rtc_alarm_update(s, s->rtsr);
1053 break;
1054
1055 case SWAR1:
1056 pxa2xx_rtc_swupdate(s);
1057 s->swar1 = value;
1058 s->last_swcr = 0;
1059 pxa2xx_rtc_alarm_update(s, s->rtsr);
1060 break;
1061
1062 case SWAR2:
1063 s->swar2 = value;
1064 pxa2xx_rtc_alarm_update(s, s->rtsr);
1065 break;
1066
1067 case PIAR:
1068 s->piar = value;
1069 pxa2xx_rtc_alarm_update(s, s->rtsr);
1070 break;
1071
1072 case RCNR:
1073 pxa2xx_rtc_hzupdate(s);
1074 s->last_rcnr = value;
1075 pxa2xx_rtc_alarm_update(s, s->rtsr);
1076 break;
1077
1078 case RDCR:
1079 pxa2xx_rtc_hzupdate(s);
1080 s->last_rdcr = value;
1081 pxa2xx_rtc_alarm_update(s, s->rtsr);
1082 break;
1083
1084 case RYCR:
1085 s->last_rycr = value;
1086 break;
1087
1088 case SWCR:
1089 pxa2xx_rtc_swupdate(s);
1090 s->last_swcr = value;
1091 pxa2xx_rtc_alarm_update(s, s->rtsr);
1092 break;
1093
1094 case RTCPICR:
1095 pxa2xx_rtc_piupdate(s);
1096 s->last_rtcpicr = value & 0xffff;
1097 pxa2xx_rtc_alarm_update(s, s->rtsr);
1098 break;
1099
1100 default:
1101 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1102 }
1103}
1104
9c843933
AK
1105static const MemoryRegionOps pxa2xx_rtc_ops = {
1106 .read = pxa2xx_rtc_read,
1107 .write = pxa2xx_rtc_write,
1108 .endianness = DEVICE_NATIVE_ENDIAN,
aa941b94
AZ
1109};
1110
8a231487 1111static int pxa2xx_rtc_init(SysBusDevice *dev)
c1713132 1112{
8a231487 1113 PXA2xxRTCState *s = FROM_SYSBUS(PXA2xxRTCState, dev);
f6503059 1114 struct tm tm;
c1713132
AZ
1115 int wom;
1116
1117 s->rttr = 0x7fff;
1118 s->rtsr = 0;
1119
f6503059
AZ
1120 qemu_get_timedate(&tm, 0);
1121 wom = ((tm.tm_mday - 1) / 7) + 1;
1122
0cd2df75 1123 s->last_rcnr = (uint32_t) mktimegm(&tm);
f6503059
AZ
1124 s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
1125 (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
1126 s->last_rycr = ((tm.tm_year + 1900) << 9) |
1127 ((tm.tm_mon + 1) << 5) | tm.tm_mday;
1128 s->last_swcr = (tm.tm_hour << 19) |
1129 (tm.tm_min << 13) | (tm.tm_sec << 7);
c1713132 1130 s->last_rtcpicr = 0;
348abc86
PB
1131 s->last_hz = s->last_sw = s->last_pi = qemu_get_clock_ms(rtc_clock);
1132
1133 s->rtc_hz = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_hz_tick, s);
1134 s->rtc_rdal1 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
1135 s->rtc_rdal2 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
1136 s->rtc_swal1 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
1137 s->rtc_swal2 = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
1138 s->rtc_pi = qemu_new_timer_ms(rtc_clock, pxa2xx_rtc_pi_tick, s);
e1f8c729 1139
8a231487
AZ
1140 sysbus_init_irq(dev, &s->rtc_irq);
1141
64bde0f3
PB
1142 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_rtc_ops, s,
1143 "pxa2xx-rtc", 0x10000);
750ecd44 1144 sysbus_init_mmio(dev, &s->iomem);
8a231487
AZ
1145
1146 return 0;
c1713132
AZ
1147}
1148
8a231487 1149static void pxa2xx_rtc_pre_save(void *opaque)
aa941b94 1150{
8a231487 1151 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132 1152
aa941b94
AZ
1153 pxa2xx_rtc_hzupdate(s);
1154 pxa2xx_rtc_piupdate(s);
1155 pxa2xx_rtc_swupdate(s);
8a231487 1156}
aa941b94 1157
8a231487 1158static int pxa2xx_rtc_post_load(void *opaque, int version_id)
aa941b94 1159{
8a231487 1160 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
aa941b94
AZ
1161
1162 pxa2xx_rtc_alarm_update(s, s->rtsr);
1163
1164 return 0;
1165}
c1713132 1166
8a231487
AZ
1167static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
1168 .name = "pxa2xx_rtc",
1169 .version_id = 0,
1170 .minimum_version_id = 0,
1171 .minimum_version_id_old = 0,
1172 .pre_save = pxa2xx_rtc_pre_save,
1173 .post_load = pxa2xx_rtc_post_load,
1174 .fields = (VMStateField[]) {
1175 VMSTATE_UINT32(rttr, PXA2xxRTCState),
1176 VMSTATE_UINT32(rtsr, PXA2xxRTCState),
1177 VMSTATE_UINT32(rtar, PXA2xxRTCState),
1178 VMSTATE_UINT32(rdar1, PXA2xxRTCState),
1179 VMSTATE_UINT32(rdar2, PXA2xxRTCState),
1180 VMSTATE_UINT32(ryar1, PXA2xxRTCState),
1181 VMSTATE_UINT32(ryar2, PXA2xxRTCState),
1182 VMSTATE_UINT32(swar1, PXA2xxRTCState),
1183 VMSTATE_UINT32(swar2, PXA2xxRTCState),
1184 VMSTATE_UINT32(piar, PXA2xxRTCState),
1185 VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
1186 VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
1187 VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
1188 VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
1189 VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
1190 VMSTATE_INT64(last_hz, PXA2xxRTCState),
1191 VMSTATE_INT64(last_sw, PXA2xxRTCState),
1192 VMSTATE_INT64(last_pi, PXA2xxRTCState),
1193 VMSTATE_END_OF_LIST(),
1194 },
1195};
1196
999e12bb
AL
1197static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
1198{
39bffca2 1199 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1200 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1201
1202 k->init = pxa2xx_rtc_init;
39bffca2
AL
1203 dc->desc = "PXA2xx RTC Controller";
1204 dc->vmsd = &vmstate_pxa2xx_rtc_regs;
999e12bb
AL
1205}
1206
8c43a6f0 1207static const TypeInfo pxa2xx_rtc_sysbus_info = {
39bffca2
AL
1208 .name = "pxa2xx_rtc",
1209 .parent = TYPE_SYS_BUS_DEVICE,
1210 .instance_size = sizeof(PXA2xxRTCState),
1211 .class_init = pxa2xx_rtc_sysbus_class_init,
8a231487
AZ
1212};
1213
3f582262 1214/* I2C Interface */
e3b42536 1215typedef struct {
9e07bdf8 1216 I2CSlave i2c;
e3b42536
PB
1217 PXA2xxI2CState *host;
1218} PXA2xxI2CSlaveState;
1219
bc24a225 1220struct PXA2xxI2CState {
c8ba63f8 1221 SysBusDevice busdev;
9c843933 1222 MemoryRegion iomem;
e3b42536 1223 PXA2xxI2CSlaveState *slave;
3f582262 1224 i2c_bus *bus;
3f582262 1225 qemu_irq irq;
c8ba63f8
DES
1226 uint32_t offset;
1227 uint32_t region_size;
3f582262
AZ
1228
1229 uint16_t control;
1230 uint16_t status;
1231 uint8_t ibmr;
1232 uint8_t data;
1233};
1234
1235#define IBMR 0x80 /* I2C Bus Monitor register */
1236#define IDBR 0x88 /* I2C Data Buffer register */
1237#define ICR 0x90 /* I2C Control register */
1238#define ISR 0x98 /* I2C Status register */
1239#define ISAR 0xa0 /* I2C Slave Address register */
1240
bc24a225 1241static void pxa2xx_i2c_update(PXA2xxI2CState *s)
3f582262
AZ
1242{
1243 uint16_t level = 0;
1244 level |= s->status & s->control & (1 << 10); /* BED */
1245 level |= (s->status & (1 << 7)) && (s->control & (1 << 9)); /* IRF */
1246 level |= (s->status & (1 << 6)) && (s->control & (1 << 8)); /* ITE */
1247 level |= s->status & (1 << 9); /* SAD */
1248 qemu_set_irq(s->irq, !!level);
1249}
1250
1251/* These are only stubs now. */
9e07bdf8 1252static void pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
3f582262 1253{
e3b42536
PB
1254 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1255 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1256
1257 switch (event) {
1258 case I2C_START_SEND:
1259 s->status |= (1 << 9); /* set SAD */
1260 s->status &= ~(1 << 0); /* clear RWM */
1261 break;
1262 case I2C_START_RECV:
1263 s->status |= (1 << 9); /* set SAD */
1264 s->status |= 1 << 0; /* set RWM */
1265 break;
1266 case I2C_FINISH:
1267 s->status |= (1 << 4); /* set SSD */
1268 break;
1269 case I2C_NACK:
1270 s->status |= 1 << 1; /* set ACKNAK */
1271 break;
1272 }
1273 pxa2xx_i2c_update(s);
1274}
1275
9e07bdf8 1276static int pxa2xx_i2c_rx(I2CSlave *i2c)
3f582262 1277{
e3b42536
PB
1278 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1279 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1280 if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1281 return 0;
1282
1283 if (s->status & (1 << 0)) { /* RWM */
1284 s->status |= 1 << 6; /* set ITE */
1285 }
1286 pxa2xx_i2c_update(s);
1287
1288 return s->data;
1289}
1290
9e07bdf8 1291static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
3f582262 1292{
e3b42536
PB
1293 PXA2xxI2CSlaveState *slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, i2c);
1294 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1295 if ((s->control & (1 << 14)) || !(s->control & (1 << 6)))
1296 return 1;
1297
1298 if (!(s->status & (1 << 0))) { /* RWM */
1299 s->status |= 1 << 7; /* set IRF */
1300 s->data = data;
1301 }
1302 pxa2xx_i2c_update(s);
1303
1304 return 1;
1305}
1306
a8170e5e 1307static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
9c843933 1308 unsigned size)
3f582262 1309{
bc24a225 1310 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
3f582262 1311
ed005253 1312 addr -= s->offset;
3f582262
AZ
1313 switch (addr) {
1314 case ICR:
1315 return s->control;
1316 case ISR:
1317 return s->status | (i2c_bus_busy(s->bus) << 2);
1318 case ISAR:
e3b42536 1319 return s->slave->i2c.address;
3f582262
AZ
1320 case IDBR:
1321 return s->data;
1322 case IBMR:
1323 if (s->status & (1 << 2))
1324 s->ibmr ^= 3; /* Fake SCL and SDA pin changes */
1325 else
1326 s->ibmr = 0;
1327 return s->ibmr;
1328 default:
1329 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1330 break;
1331 }
1332 return 0;
1333}
1334
a8170e5e 1335static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
9c843933 1336 uint64_t value64, unsigned size)
3f582262 1337{
bc24a225 1338 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
9c843933 1339 uint32_t value = value64;
3f582262 1340 int ack;
3f582262 1341
ed005253 1342 addr -= s->offset;
3f582262
AZ
1343 switch (addr) {
1344 case ICR:
1345 s->control = value & 0xfff7;
1346 if ((value & (1 << 3)) && (value & (1 << 6))) { /* TB and IUE */
1347 /* TODO: slave mode */
1348 if (value & (1 << 0)) { /* START condition */
1349 if (s->data & 1)
1350 s->status |= 1 << 0; /* set RWM */
1351 else
1352 s->status &= ~(1 << 0); /* clear RWM */
1353 ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
1354 } else {
1355 if (s->status & (1 << 0)) { /* RWM */
1356 s->data = i2c_recv(s->bus);
1357 if (value & (1 << 2)) /* ACKNAK */
1358 i2c_nack(s->bus);
1359 ack = 1;
1360 } else
1361 ack = !i2c_send(s->bus, s->data);
1362 }
1363
1364 if (value & (1 << 1)) /* STOP condition */
1365 i2c_end_transfer(s->bus);
1366
1367 if (ack) {
1368 if (value & (1 << 0)) /* START condition */
1369 s->status |= 1 << 6; /* set ITE */
1370 else
1371 if (s->status & (1 << 0)) /* RWM */
1372 s->status |= 1 << 7; /* set IRF */
1373 else
1374 s->status |= 1 << 6; /* set ITE */
1375 s->status &= ~(1 << 1); /* clear ACKNAK */
1376 } else {
1377 s->status |= 1 << 6; /* set ITE */
1378 s->status |= 1 << 10; /* set BED */
1379 s->status |= 1 << 1; /* set ACKNAK */
1380 }
1381 }
1382 if (!(value & (1 << 3)) && (value & (1 << 6))) /* !TB and IUE */
1383 if (value & (1 << 4)) /* MA */
1384 i2c_end_transfer(s->bus);
1385 pxa2xx_i2c_update(s);
1386 break;
1387
1388 case ISR:
1389 s->status &= ~(value & 0x07f0);
1390 pxa2xx_i2c_update(s);
1391 break;
1392
1393 case ISAR:
e3b42536 1394 i2c_set_slave_address(&s->slave->i2c, value & 0x7f);
3f582262
AZ
1395 break;
1396
1397 case IDBR:
1398 s->data = value & 0xff;
1399 break;
1400
1401 default:
1402 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1403 }
1404}
1405
9c843933
AK
1406static const MemoryRegionOps pxa2xx_i2c_ops = {
1407 .read = pxa2xx_i2c_read,
1408 .write = pxa2xx_i2c_write,
1409 .endianness = DEVICE_NATIVE_ENDIAN,
3f582262
AZ
1410};
1411
0211364d
JQ
1412static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
1413 .name = "pxa2xx_i2c_slave",
1414 .version_id = 1,
1415 .minimum_version_id = 1,
1416 .minimum_version_id_old = 1,
1417 .fields = (VMStateField []) {
1418 VMSTATE_I2C_SLAVE(i2c, PXA2xxI2CSlaveState),
1419 VMSTATE_END_OF_LIST()
1420 }
1421};
aa941b94 1422
0211364d
JQ
1423static const VMStateDescription vmstate_pxa2xx_i2c = {
1424 .name = "pxa2xx_i2c",
1425 .version_id = 1,
1426 .minimum_version_id = 1,
1427 .minimum_version_id_old = 1,
1428 .fields = (VMStateField []) {
1429 VMSTATE_UINT16(control, PXA2xxI2CState),
1430 VMSTATE_UINT16(status, PXA2xxI2CState),
1431 VMSTATE_UINT8(ibmr, PXA2xxI2CState),
1432 VMSTATE_UINT8(data, PXA2xxI2CState),
1433 VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
f69866ea 1434 vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState *),
0211364d
JQ
1435 VMSTATE_END_OF_LIST()
1436 }
1437};
aa941b94 1438
9e07bdf8 1439static int pxa2xx_i2c_slave_init(I2CSlave *i2c)
e3b42536
PB
1440{
1441 /* Nothing to do. */
81a322d4 1442 return 0;
e3b42536
PB
1443}
1444
999e12bb 1445static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
b5ea9327
AL
1446{
1447 I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);
1448
1449 k->init = pxa2xx_i2c_slave_init;
1450 k->event = pxa2xx_i2c_event;
1451 k->recv = pxa2xx_i2c_rx;
1452 k->send = pxa2xx_i2c_tx;
1453}
1454
8c43a6f0 1455static const TypeInfo pxa2xx_i2c_slave_info = {
39bffca2
AL
1456 .name = "pxa2xx-i2c-slave",
1457 .parent = TYPE_I2C_SLAVE,
1458 .instance_size = sizeof(PXA2xxI2CSlaveState),
1459 .class_init = pxa2xx_i2c_slave_class_init,
e3b42536
PB
1460};
1461
a8170e5e 1462PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
ed005253 1463 qemu_irq irq, uint32_t region_size)
3f582262 1464{
e3b42536 1465 DeviceState *dev;
c8ba63f8
DES
1466 SysBusDevice *i2c_dev;
1467 PXA2xxI2CState *s;
1468
1356b98d 1469 i2c_dev = SYS_BUS_DEVICE(qdev_create(NULL, "pxa2xx_i2c"));
c8ba63f8 1470 qdev_prop_set_uint32(&i2c_dev->qdev, "size", region_size + 1);
14dd5faa 1471 qdev_prop_set_uint32(&i2c_dev->qdev, "offset", base & region_size);
c8ba63f8
DES
1472
1473 qdev_init_nofail(&i2c_dev->qdev);
1474
1475 sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
1476 sysbus_connect_irq(i2c_dev, 0, irq);
e3b42536 1477
c8ba63f8 1478 s = FROM_SYSBUS(PXA2xxI2CState, i2c_dev);
c701b35b 1479 /* FIXME: Should the slave device really be on a separate bus? */
02e2da45 1480 dev = i2c_create_slave(i2c_init_bus(NULL, "dummy"), "pxa2xx-i2c-slave", 0);
8aae84a1 1481 s->slave = FROM_I2C_SLAVE(PXA2xxI2CSlaveState, I2C_SLAVE(dev));
e3b42536 1482 s->slave->host = s;
3f582262 1483
c8ba63f8
DES
1484 return s;
1485}
1486
1487static int pxa2xx_i2c_initfn(SysBusDevice *dev)
1488{
1489 PXA2xxI2CState *s = FROM_SYSBUS(PXA2xxI2CState, dev);
c8ba63f8
DES
1490
1491 s->bus = i2c_init_bus(&dev->qdev, "i2c");
3f582262 1492
64bde0f3
PB
1493 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_i2c_ops, s,
1494 "pxa2xx-i2c", s->region_size);
750ecd44 1495 sysbus_init_mmio(dev, &s->iomem);
c8ba63f8 1496 sysbus_init_irq(dev, &s->irq);
aa941b94 1497
c8ba63f8 1498 return 0;
3f582262
AZ
1499}
1500
bc24a225 1501i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
3f582262
AZ
1502{
1503 return s->bus;
1504}
1505
999e12bb
AL
1506static Property pxa2xx_i2c_properties[] = {
1507 DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
1508 DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
1509 DEFINE_PROP_END_OF_LIST(),
1510};
1511
1512static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
1513{
39bffca2 1514 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1515 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1516
1517 k->init = pxa2xx_i2c_initfn;
39bffca2
AL
1518 dc->desc = "PXA2xx I2C Bus Controller";
1519 dc->vmsd = &vmstate_pxa2xx_i2c;
1520 dc->props = pxa2xx_i2c_properties;
999e12bb
AL
1521}
1522
8c43a6f0 1523static const TypeInfo pxa2xx_i2c_info = {
39bffca2
AL
1524 .name = "pxa2xx_i2c",
1525 .parent = TYPE_SYS_BUS_DEVICE,
1526 .instance_size = sizeof(PXA2xxI2CState),
1527 .class_init = pxa2xx_i2c_class_init,
c8ba63f8
DES
1528};
1529
c1713132 1530/* PXA Inter-IC Sound Controller */
bc24a225 1531static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
c1713132
AZ
1532{
1533 i2s->rx_len = 0;
1534 i2s->tx_len = 0;
1535 i2s->fifo_len = 0;
1536 i2s->clk = 0x1a;
1537 i2s->control[0] = 0x00;
1538 i2s->control[1] = 0x00;
1539 i2s->status = 0x00;
1540 i2s->mask = 0x00;
1541}
1542
1543#define SACR_TFTH(val) ((val >> 8) & 0xf)
1544#define SACR_RFTH(val) ((val >> 12) & 0xf)
1545#define SACR_DREC(val) (val & (1 << 3))
1546#define SACR_DPRL(val) (val & (1 << 4))
1547
bc24a225 1548static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
c1713132
AZ
1549{
1550 int rfs, tfs;
1551 rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
1552 !SACR_DREC(i2s->control[1]);
1553 tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
1554 i2s->enable && !SACR_DPRL(i2s->control[1]);
1555
2115c019
AZ
1556 qemu_set_irq(i2s->rx_dma, rfs);
1557 qemu_set_irq(i2s->tx_dma, tfs);
c1713132
AZ
1558
1559 i2s->status &= 0xe0;
59c0149b
AZ
1560 if (i2s->fifo_len < 16 || !i2s->enable)
1561 i2s->status |= 1 << 0; /* TNF */
c1713132
AZ
1562 if (i2s->rx_len)
1563 i2s->status |= 1 << 1; /* RNE */
1564 if (i2s->enable)
1565 i2s->status |= 1 << 2; /* BSY */
1566 if (tfs)
1567 i2s->status |= 1 << 3; /* TFS */
1568 if (rfs)
1569 i2s->status |= 1 << 4; /* RFS */
1570 if (!(i2s->tx_len && i2s->enable))
1571 i2s->status |= i2s->fifo_len << 8; /* TFL */
1572 i2s->status |= MAX(i2s->rx_len, 0xf) << 12; /* RFL */
1573
1574 qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
1575}
1576
1577#define SACR0 0x00 /* Serial Audio Global Control register */
1578#define SACR1 0x04 /* Serial Audio I2S/MSB-Justified Control register */
1579#define SASR0 0x0c /* Serial Audio Interface and FIFO Status register */
1580#define SAIMR 0x14 /* Serial Audio Interrupt Mask register */
1581#define SAICR 0x18 /* Serial Audio Interrupt Clear register */
1582#define SADIV 0x60 /* Serial Audio Clock Divider register */
1583#define SADR 0x80 /* Serial Audio Data register */
1584
a8170e5e 1585static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
9c843933 1586 unsigned size)
c1713132 1587{
bc24a225 1588 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1589
1590 switch (addr) {
1591 case SACR0:
1592 return s->control[0];
1593 case SACR1:
1594 return s->control[1];
1595 case SASR0:
1596 return s->status;
1597 case SAIMR:
1598 return s->mask;
1599 case SAICR:
1600 return 0;
1601 case SADIV:
1602 return s->clk;
1603 case SADR:
1604 if (s->rx_len > 0) {
1605 s->rx_len --;
1606 pxa2xx_i2s_update(s);
1607 return s->codec_in(s->opaque);
1608 }
1609 return 0;
1610 default:
1611 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1612 break;
1613 }
1614 return 0;
1615}
1616
a8170e5e 1617static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
9c843933 1618 uint64_t value, unsigned size)
c1713132 1619{
bc24a225 1620 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132 1621 uint32_t *sample;
c1713132
AZ
1622
1623 switch (addr) {
1624 case SACR0:
1625 if (value & (1 << 3)) /* RST */
1626 pxa2xx_i2s_reset(s);
1627 s->control[0] = value & 0xff3d;
1628 if (!s->enable && (value & 1) && s->tx_len) { /* ENB */
1629 for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
1630 s->codec_out(s->opaque, *sample);
1631 s->status &= ~(1 << 7); /* I2SOFF */
1632 }
1633 if (value & (1 << 4)) /* EFWR */
1634 printf("%s: Attempt to use special function\n", __FUNCTION__);
9dda2465 1635 s->enable = (value & 9) == 1; /* ENB && !RST*/
c1713132
AZ
1636 pxa2xx_i2s_update(s);
1637 break;
1638 case SACR1:
1639 s->control[1] = value & 0x0039;
1640 if (value & (1 << 5)) /* ENLBF */
1641 printf("%s: Attempt to use loopback function\n", __FUNCTION__);
1642 if (value & (1 << 4)) /* DPRL */
1643 s->fifo_len = 0;
1644 pxa2xx_i2s_update(s);
1645 break;
1646 case SAIMR:
1647 s->mask = value & 0x0078;
1648 pxa2xx_i2s_update(s);
1649 break;
1650 case SAICR:
1651 s->status &= ~(value & (3 << 5));
1652 pxa2xx_i2s_update(s);
1653 break;
1654 case SADIV:
1655 s->clk = value & 0x007f;
1656 break;
1657 case SADR:
1658 if (s->tx_len && s->enable) {
1659 s->tx_len --;
1660 pxa2xx_i2s_update(s);
1661 s->codec_out(s->opaque, value);
1662 } else if (s->fifo_len < 16) {
1663 s->fifo[s->fifo_len ++] = value;
1664 pxa2xx_i2s_update(s);
1665 }
1666 break;
1667 default:
1668 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1669 }
1670}
1671
9c843933
AK
1672static const MemoryRegionOps pxa2xx_i2s_ops = {
1673 .read = pxa2xx_i2s_read,
1674 .write = pxa2xx_i2s_write,
1675 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
1676};
1677
9f5dfe29
JQ
1678static const VMStateDescription vmstate_pxa2xx_i2s = {
1679 .name = "pxa2xx_i2s",
1680 .version_id = 0,
1681 .minimum_version_id = 0,
1682 .minimum_version_id_old = 0,
1683 .fields = (VMStateField[]) {
1684 VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
1685 VMSTATE_UINT32(status, PXA2xxI2SState),
1686 VMSTATE_UINT32(mask, PXA2xxI2SState),
1687 VMSTATE_UINT32(clk, PXA2xxI2SState),
1688 VMSTATE_INT32(enable, PXA2xxI2SState),
1689 VMSTATE_INT32(rx_len, PXA2xxI2SState),
1690 VMSTATE_INT32(tx_len, PXA2xxI2SState),
1691 VMSTATE_INT32(fifo_len, PXA2xxI2SState),
1692 VMSTATE_END_OF_LIST()
1693 }
1694};
aa941b94 1695
c1713132
AZ
1696static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
1697{
bc24a225 1698 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1699 uint32_t *sample;
1700
1701 /* Signal FIFO errors */
1702 if (s->enable && s->tx_len)
1703 s->status |= 1 << 5; /* TUR */
1704 if (s->enable && s->rx_len)
1705 s->status |= 1 << 6; /* ROR */
1706
1707 /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
1708 * handle the cases where it makes a difference. */
1709 s->tx_len = tx - s->fifo_len;
1710 s->rx_len = rx;
1711 /* Note that is s->codec_out wasn't set, we wouldn't get called. */
1712 if (s->enable)
1713 for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
1714 s->codec_out(s->opaque, *sample);
1715 pxa2xx_i2s_update(s);
1716}
1717
9c843933 1718static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
a8170e5e 1719 hwaddr base,
2115c019 1720 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
c1713132 1721{
bc24a225 1722 PXA2xxI2SState *s = (PXA2xxI2SState *)
7267c094 1723 g_malloc0(sizeof(PXA2xxI2SState));
c1713132 1724
c1713132 1725 s->irq = irq;
2115c019
AZ
1726 s->rx_dma = rx_dma;
1727 s->tx_dma = tx_dma;
c1713132
AZ
1728 s->data_req = pxa2xx_i2s_data_req;
1729
1730 pxa2xx_i2s_reset(s);
1731
2c9b15ca 1732 memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
9c843933
AK
1733 "pxa2xx-i2s", 0x100000);
1734 memory_region_add_subregion(sysmem, base, &s->iomem);
c1713132 1735
9f5dfe29 1736 vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
aa941b94 1737
c1713132
AZ
1738 return s;
1739}
1740
1741/* PXA Fast Infra-red Communications Port */
bc24a225 1742struct PXA2xxFIrState {
adfc39ea 1743 MemoryRegion iomem;
c1713132 1744 qemu_irq irq;
2115c019
AZ
1745 qemu_irq rx_dma;
1746 qemu_irq tx_dma;
c1713132
AZ
1747 int enable;
1748 CharDriverState *chr;
1749
1750 uint8_t control[3];
1751 uint8_t status[2];
1752
1753 int rx_len;
1754 int rx_start;
1755 uint8_t rx_fifo[64];
1756};
1757
bc24a225 1758static void pxa2xx_fir_reset(PXA2xxFIrState *s)
c1713132
AZ
1759{
1760 s->control[0] = 0x00;
1761 s->control[1] = 0x00;
1762 s->control[2] = 0x00;
1763 s->status[0] = 0x00;
1764 s->status[1] = 0x00;
1765 s->enable = 0;
1766}
1767
bc24a225 1768static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
c1713132
AZ
1769{
1770 static const int tresh[4] = { 8, 16, 32, 0 };
1771 int intr = 0;
1772 if ((s->control[0] & (1 << 4)) && /* RXE */
1773 s->rx_len >= tresh[s->control[2] & 3]) /* TRIG */
1774 s->status[0] |= 1 << 4; /* RFS */
1775 else
1776 s->status[0] &= ~(1 << 4); /* RFS */
1777 if (s->control[0] & (1 << 3)) /* TXE */
1778 s->status[0] |= 1 << 3; /* TFS */
1779 else
1780 s->status[0] &= ~(1 << 3); /* TFS */
1781 if (s->rx_len)
1782 s->status[1] |= 1 << 2; /* RNE */
1783 else
1784 s->status[1] &= ~(1 << 2); /* RNE */
1785 if (s->control[0] & (1 << 4)) /* RXE */
1786 s->status[1] |= 1 << 0; /* RSY */
1787 else
1788 s->status[1] &= ~(1 << 0); /* RSY */
1789
1790 intr |= (s->control[0] & (1 << 5)) && /* RIE */
1791 (s->status[0] & (1 << 4)); /* RFS */
1792 intr |= (s->control[0] & (1 << 6)) && /* TIE */
1793 (s->status[0] & (1 << 3)); /* TFS */
1794 intr |= (s->control[2] & (1 << 4)) && /* TRAIL */
1795 (s->status[0] & (1 << 6)); /* EOC */
1796 intr |= (s->control[0] & (1 << 2)) && /* TUS */
1797 (s->status[0] & (1 << 1)); /* TUR */
1798 intr |= s->status[0] & 0x25; /* FRE, RAB, EIF */
1799
2115c019
AZ
1800 qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
1801 qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
c1713132
AZ
1802
1803 qemu_set_irq(s->irq, intr && s->enable);
1804}
1805
1806#define ICCR0 0x00 /* FICP Control register 0 */
1807#define ICCR1 0x04 /* FICP Control register 1 */
1808#define ICCR2 0x08 /* FICP Control register 2 */
1809#define ICDR 0x0c /* FICP Data register */
1810#define ICSR0 0x14 /* FICP Status register 0 */
1811#define ICSR1 0x18 /* FICP Status register 1 */
1812#define ICFOR 0x1c /* FICP FIFO Occupancy Status register */
1813
a8170e5e 1814static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
adfc39ea 1815 unsigned size)
c1713132 1816{
bc24a225 1817 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132 1818 uint8_t ret;
c1713132
AZ
1819
1820 switch (addr) {
1821 case ICCR0:
1822 return s->control[0];
1823 case ICCR1:
1824 return s->control[1];
1825 case ICCR2:
1826 return s->control[2];
1827 case ICDR:
1828 s->status[0] &= ~0x01;
1829 s->status[1] &= ~0x72;
1830 if (s->rx_len) {
1831 s->rx_len --;
1832 ret = s->rx_fifo[s->rx_start ++];
1833 s->rx_start &= 63;
1834 pxa2xx_fir_update(s);
1835 return ret;
1836 }
1837 printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
1838 break;
1839 case ICSR0:
1840 return s->status[0];
1841 case ICSR1:
1842 return s->status[1] | (1 << 3); /* TNF */
1843 case ICFOR:
1844 return s->rx_len;
1845 default:
1846 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1847 break;
1848 }
1849 return 0;
1850}
1851
a8170e5e 1852static void pxa2xx_fir_write(void *opaque, hwaddr addr,
adfc39ea 1853 uint64_t value64, unsigned size)
c1713132 1854{
bc24a225 1855 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
adfc39ea 1856 uint32_t value = value64;
c1713132 1857 uint8_t ch;
c1713132
AZ
1858
1859 switch (addr) {
1860 case ICCR0:
1861 s->control[0] = value;
1862 if (!(value & (1 << 4))) /* RXE */
1863 s->rx_len = s->rx_start = 0;
3ffd710e
BS
1864 if (!(value & (1 << 3))) { /* TXE */
1865 /* Nop */
1866 }
c1713132
AZ
1867 s->enable = value & 1; /* ITR */
1868 if (!s->enable)
1869 s->status[0] = 0;
1870 pxa2xx_fir_update(s);
1871 break;
1872 case ICCR1:
1873 s->control[1] = value;
1874 break;
1875 case ICCR2:
1876 s->control[2] = value & 0x3f;
1877 pxa2xx_fir_update(s);
1878 break;
1879 case ICDR:
1880 if (s->control[2] & (1 << 2)) /* TXP */
1881 ch = value;
1882 else
1883 ch = ~value;
1884 if (s->chr && s->enable && (s->control[0] & (1 << 3))) /* TXE */
2cc6e0a1 1885 qemu_chr_fe_write(s->chr, &ch, 1);
c1713132
AZ
1886 break;
1887 case ICSR0:
1888 s->status[0] &= ~(value & 0x66);
1889 pxa2xx_fir_update(s);
1890 break;
1891 case ICFOR:
1892 break;
1893 default:
1894 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1895 }
1896}
1897
adfc39ea
AK
1898static const MemoryRegionOps pxa2xx_fir_ops = {
1899 .read = pxa2xx_fir_read,
1900 .write = pxa2xx_fir_write,
1901 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
1902};
1903
1904static int pxa2xx_fir_is_empty(void *opaque)
1905{
bc24a225 1906 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1907 return (s->rx_len < 64);
1908}
1909
1910static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
1911{
bc24a225 1912 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1913 if (!(s->control[0] & (1 << 4))) /* RXE */
1914 return;
1915
1916 while (size --) {
1917 s->status[1] |= 1 << 4; /* EOF */
1918 if (s->rx_len >= 64) {
1919 s->status[1] |= 1 << 6; /* ROR */
1920 break;
1921 }
1922
1923 if (s->control[2] & (1 << 3)) /* RXP */
1924 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
1925 else
1926 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
1927 }
1928
1929 pxa2xx_fir_update(s);
1930}
1931
1932static void pxa2xx_fir_event(void *opaque, int event)
1933{
1934}
1935
aa941b94
AZ
1936static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
1937{
bc24a225 1938 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
aa941b94
AZ
1939 int i;
1940
1941 qemu_put_be32(f, s->enable);
1942
1943 qemu_put_8s(f, &s->control[0]);
1944 qemu_put_8s(f, &s->control[1]);
1945 qemu_put_8s(f, &s->control[2]);
1946 qemu_put_8s(f, &s->status[0]);
1947 qemu_put_8s(f, &s->status[1]);
1948
1949 qemu_put_byte(f, s->rx_len);
1950 for (i = 0; i < s->rx_len; i ++)
1951 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
1952}
1953
1954static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
1955{
bc24a225 1956 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
aa941b94
AZ
1957 int i;
1958
1959 s->enable = qemu_get_be32(f);
1960
1961 qemu_get_8s(f, &s->control[0]);
1962 qemu_get_8s(f, &s->control[1]);
1963 qemu_get_8s(f, &s->control[2]);
1964 qemu_get_8s(f, &s->status[0]);
1965 qemu_get_8s(f, &s->status[1]);
1966
1967 s->rx_len = qemu_get_byte(f);
1968 s->rx_start = 0;
1969 for (i = 0; i < s->rx_len; i ++)
1970 s->rx_fifo[i] = qemu_get_byte(f);
1971
1972 return 0;
1973}
1974
adfc39ea 1975static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
a8170e5e 1976 hwaddr base,
2115c019 1977 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma,
c1713132
AZ
1978 CharDriverState *chr)
1979{
bc24a225 1980 PXA2xxFIrState *s = (PXA2xxFIrState *)
7267c094 1981 g_malloc0(sizeof(PXA2xxFIrState));
c1713132 1982
c1713132 1983 s->irq = irq;
2115c019
AZ
1984 s->rx_dma = rx_dma;
1985 s->tx_dma = tx_dma;
c1713132
AZ
1986 s->chr = chr;
1987
1988 pxa2xx_fir_reset(s);
1989
2c9b15ca 1990 memory_region_init_io(&s->iomem, NULL, &pxa2xx_fir_ops, s, "pxa2xx-fir", 0x1000);
adfc39ea 1991 memory_region_add_subregion(sysmem, base, &s->iomem);
c1713132 1992
456d6069
HG
1993 if (chr) {
1994 qemu_chr_fe_claim_no_fail(chr);
c1713132
AZ
1995 qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
1996 pxa2xx_fir_rx, pxa2xx_fir_event, s);
456d6069 1997 }
c1713132 1998
0be71e32
AW
1999 register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save,
2000 pxa2xx_fir_load, s);
aa941b94 2001
c1713132
AZ
2002 return s;
2003}
2004
38641a52 2005static void pxa2xx_reset(void *opaque, int line, int level)
c1713132 2006{
bc24a225 2007 PXA2xxState *s = (PXA2xxState *) opaque;
38641a52 2008
c1713132 2009 if (level && (s->pm_regs[PCFR >> 2] & 0x10)) { /* GPR_EN */
43824588 2010 cpu_reset(CPU(s->cpu));
c1713132
AZ
2011 /* TODO: reset peripherals */
2012 }
2013}
2014
2015/* Initialise a PXA270 integrated chip (ARM based core). */
a6dc4c2d
RH
2016PXA2xxState *pxa270_init(MemoryRegion *address_space,
2017 unsigned int sdram_size, const char *revision)
c1713132 2018{
bc24a225 2019 PXA2xxState *s;
adfc39ea 2020 int i;
751c6a17 2021 DriveInfo *dinfo;
7267c094 2022 s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
c1713132 2023
4207117c
AZ
2024 if (revision && strncmp(revision, "pxa27", 5)) {
2025 fprintf(stderr, "Machine requires a PXA27x processor.\n");
2026 exit(1);
2027 }
aaed909a
FB
2028 if (!revision)
2029 revision = "pxa270";
2030
43824588
AF
2031 s->cpu = cpu_arm_init(revision);
2032 if (s->cpu == NULL) {
aaed909a
FB
2033 fprintf(stderr, "Unable to find CPU definition\n");
2034 exit(1);
2035 }
38641a52
AZ
2036 s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2037
d95b2f8d 2038 /* SDRAM & Internal Memory Storage */
2c9b15ca 2039 memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size);
c5705a77 2040 vmstate_register_ram_global(&s->sdram);
adfc39ea 2041 memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2c9b15ca 2042 memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000);
c5705a77 2043 vmstate_register_ram_global(&s->internal);
adfc39ea
AK
2044 memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2045 &s->internal);
d95b2f8d 2046
f161bcd0 2047 s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
c1713132 2048
e1f8c729
DES
2049 s->dma = pxa27x_dma_init(0x40000000,
2050 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2051
797e9542
DES
2052 sysbus_create_varargs("pxa27x-timer", 0x40a00000,
2053 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2054 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2055 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2056 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2057 qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
2058 NULL);
a171fe39 2059
55e5c285 2060 s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
c1713132 2061
751c6a17
GH
2062 dinfo = drive_get(IF_SD, 0, 0);
2063 if (!dinfo) {
e4bcb14c
TS
2064 fprintf(stderr, "qemu: missing SecureDigital device\n");
2065 exit(1);
2066 }
2bf90458 2067 s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2115c019
AZ
2068 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2069 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2070 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2071
fb50cfe4
RH
2072 for (i = 0; pxa270_serial[i].io_base; i++) {
2073 if (serial_hds[i]) {
a6dc4c2d 2074 serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
fb50cfe4 2075 qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2ff0c7c3 2076 14857000 / 16, serial_hds[i],
fb50cfe4
RH
2077 DEVICE_NATIVE_ENDIAN);
2078 } else {
c1713132 2079 break;
fb50cfe4
RH
2080 }
2081 }
c1713132 2082 if (serial_hds[i])
adfc39ea 2083 s->fir = pxa2xx_fir_init(address_space, 0x40800000,
e1f8c729 2084 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2085 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2086 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2087 serial_hds[i]);
c1713132 2088
5a6fdd91 2089 s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
e1f8c729 2090 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2091
c1713132 2092 s->cm_base = 0x41300000;
82d17978 2093 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2094 s->clkcfg = 0x00000009; /* Turbo mode active */
2c9b15ca 2095 memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
adfc39ea 2096 memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
ae1f90de 2097 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132 2098
dc2a9045 2099 pxa2xx_setup_cp14(s);
c1713132
AZ
2100
2101 s->mm_base = 0x48000000;
2102 s->mm_regs[MDMRS >> 2] = 0x00020002;
2103 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2104 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
2c9b15ca 2105 memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
adfc39ea 2106 memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
d102d495 2107 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2108
2a163929 2109 s->pm_base = 0x40f00000;
2c9b15ca 2110 memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
adfc39ea 2111 memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
f0ab24ce 2112 vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2a163929 2113
c1713132 2114 for (i = 0; pxa27x_ssp[i].io_base; i ++);
7267c094 2115 s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
c1713132 2116 for (i = 0; pxa27x_ssp[i].io_base; i ++) {
a984a69e 2117 DeviceState *dev;
12a82804 2118 dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa27x_ssp[i].io_base,
e1f8c729 2119 qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
02e2da45 2120 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2121 }
2122
094b287f 2123 if (usb_enabled(false)) {
61d3cf93 2124 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2125 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2126 }
2127
354a8c06
BC
2128 s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2129 s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
a171fe39 2130
8a231487
AZ
2131 sysbus_create_simple("pxa2xx_rtc", 0x40900000,
2132 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2133
e1f8c729
DES
2134 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2135 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2136 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2137 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2138
9c843933 2139 s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2115c019
AZ
2140 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2141 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2142 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132 2143
6cd816b8 2144 s->kp = pxa27x_keypad_init(address_space, 0x41500000,
e1f8c729 2145 qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
31b87f2e 2146
c1713132 2147 /* GPIO1 resets the processor */
fe8f096b 2148 /* The handler can be overridden by board-specific code */
0bb53337 2149 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2150 return s;
2151}
2152
2153/* Initialise a PXA255 integrated chip (ARM based core). */
a6dc4c2d 2154PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
c1713132 2155{
bc24a225 2156 PXA2xxState *s;
adfc39ea 2157 int i;
751c6a17 2158 DriveInfo *dinfo;
aaed909a 2159
7267c094 2160 s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
c1713132 2161
43824588
AF
2162 s->cpu = cpu_arm_init("pxa255");
2163 if (s->cpu == NULL) {
aaed909a
FB
2164 fprintf(stderr, "Unable to find CPU definition\n");
2165 exit(1);
2166 }
38641a52
AZ
2167 s->reset = qemu_allocate_irqs(pxa2xx_reset, s, 1)[0];
2168
d95b2f8d 2169 /* SDRAM & Internal Memory Storage */
2c9b15ca 2170 memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size);
c5705a77 2171 vmstate_register_ram_global(&s->sdram);
adfc39ea 2172 memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2c9b15ca 2173 memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
adfc39ea 2174 PXA2XX_INTERNAL_SIZE);
c5705a77 2175 vmstate_register_ram_global(&s->internal);
adfc39ea
AK
2176 memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2177 &s->internal);
d95b2f8d 2178
f161bcd0 2179 s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
c1713132 2180
e1f8c729
DES
2181 s->dma = pxa255_dma_init(0x40000000,
2182 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2183
797e9542
DES
2184 sysbus_create_varargs("pxa25x-timer", 0x40a00000,
2185 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2186 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2187 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2188 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2189 NULL);
a171fe39 2190
55e5c285 2191 s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
c1713132 2192
751c6a17
GH
2193 dinfo = drive_get(IF_SD, 0, 0);
2194 if (!dinfo) {
e4bcb14c
TS
2195 fprintf(stderr, "qemu: missing SecureDigital device\n");
2196 exit(1);
2197 }
2bf90458 2198 s->mmc = pxa2xx_mmci_init(address_space, 0x41100000, dinfo->bdrv,
2115c019
AZ
2199 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2200 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2201 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2202
fb50cfe4 2203 for (i = 0; pxa255_serial[i].io_base; i++) {
2d48377a 2204 if (serial_hds[i]) {
a6dc4c2d 2205 serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
fb50cfe4 2206 qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2ff0c7c3 2207 14745600 / 16, serial_hds[i],
fb50cfe4 2208 DEVICE_NATIVE_ENDIAN);
2d48377a 2209 } else {
c1713132 2210 break;
2d48377a 2211 }
fb50cfe4 2212 }
c1713132 2213 if (serial_hds[i])
adfc39ea 2214 s->fir = pxa2xx_fir_init(address_space, 0x40800000,
e1f8c729 2215 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2216 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2217 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2218 serial_hds[i]);
c1713132 2219
5a6fdd91 2220 s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
e1f8c729 2221 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2222
c1713132 2223 s->cm_base = 0x41300000;
82d17978 2224 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2225 s->clkcfg = 0x00000009; /* Turbo mode active */
2c9b15ca 2226 memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
adfc39ea 2227 memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
ae1f90de 2228 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132 2229
dc2a9045 2230 pxa2xx_setup_cp14(s);
c1713132
AZ
2231
2232 s->mm_base = 0x48000000;
2233 s->mm_regs[MDMRS >> 2] = 0x00020002;
2234 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2235 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
2c9b15ca 2236 memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
adfc39ea 2237 memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
d102d495 2238 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2239
2a163929 2240 s->pm_base = 0x40f00000;
2c9b15ca 2241 memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
adfc39ea 2242 memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
f0ab24ce 2243 vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2a163929 2244
c1713132 2245 for (i = 0; pxa255_ssp[i].io_base; i ++);
7267c094 2246 s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
c1713132 2247 for (i = 0; pxa255_ssp[i].io_base; i ++) {
a984a69e 2248 DeviceState *dev;
12a82804 2249 dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa255_ssp[i].io_base,
e1f8c729 2250 qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
02e2da45 2251 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2252 }
2253
094b287f 2254 if (usb_enabled(false)) {
61d3cf93 2255 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2256 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2257 }
2258
354a8c06
BC
2259 s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2260 s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
a171fe39 2261
8a231487
AZ
2262 sysbus_create_simple("pxa2xx_rtc", 0x40900000,
2263 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2264
e1f8c729
DES
2265 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2266 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2267 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2268 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2269
9c843933 2270 s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2115c019
AZ
2271 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2272 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2273 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132
AZ
2274
2275 /* GPIO1 resets the processor */
fe8f096b 2276 /* The handler can be overridden by board-specific code */
0bb53337 2277 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2278 return s;
2279}
e3b42536 2280
999e12bb
AL
2281static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
2282{
2283 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
2284
2285 sdc->init = pxa2xx_ssp_init;
2286}
2287
8c43a6f0 2288static const TypeInfo pxa2xx_ssp_info = {
12a82804 2289 .name = TYPE_PXA2XX_SSP,
39bffca2
AL
2290 .parent = TYPE_SYS_BUS_DEVICE,
2291 .instance_size = sizeof(PXA2xxSSPState),
2292 .class_init = pxa2xx_ssp_class_init,
999e12bb
AL
2293};
2294
83f7d43a 2295static void pxa2xx_register_types(void)
e3b42536 2296{
39bffca2
AL
2297 type_register_static(&pxa2xx_i2c_slave_info);
2298 type_register_static(&pxa2xx_ssp_info);
2299 type_register_static(&pxa2xx_i2c_info);
2300 type_register_static(&pxa2xx_rtc_sysbus_info);
e3b42536
PB
2301}
2302
83f7d43a 2303type_init(pxa2xx_register_types)