]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/pxa2xx.c
hw: Convert from BlockDriverState to BlockBackend, mostly
[mirror_qemu.git] / hw / arm / pxa2xx.c
CommitLineData
c1713132
AZ
1/*
2 * Intel XScale PXA255/270 processor support.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 *
8e31bf38 7 * This code is licensed under the GPL.
c1713132
AZ
8 */
9
83c9f4ca 10#include "hw/sysbus.h"
0d09e41a 11#include "hw/arm/pxa.h"
9c17d615 12#include "sysemu/sysemu.h"
0d09e41a
PB
13#include "hw/char/serial.h"
14#include "hw/i2c/i2c.h"
83c9f4ca 15#include "hw/ssi.h"
dccfcd0e 16#include "sysemu/char.h"
fa1d36df 17#include "sysemu/block-backend.h"
9c17d615 18#include "sysemu/blockdev.h"
c1713132
AZ
19
20static struct {
a8170e5e 21 hwaddr io_base;
c1713132
AZ
22 int irqn;
23} pxa255_serial[] = {
24 { 0x40100000, PXA2XX_PIC_FFUART },
25 { 0x40200000, PXA2XX_PIC_BTUART },
26 { 0x40700000, PXA2XX_PIC_STUART },
27 { 0x41600000, PXA25X_PIC_HWUART },
28 { 0, 0 }
29}, pxa270_serial[] = {
30 { 0x40100000, PXA2XX_PIC_FFUART },
31 { 0x40200000, PXA2XX_PIC_BTUART },
32 { 0x40700000, PXA2XX_PIC_STUART },
33 { 0, 0 }
34};
35
fa58c156 36typedef struct PXASSPDef {
a8170e5e 37 hwaddr io_base;
c1713132 38 int irqn;
fa58c156
FB
39} PXASSPDef;
40
41#if 0
42static PXASSPDef pxa250_ssp[] = {
c1713132
AZ
43 { 0x41000000, PXA2XX_PIC_SSP },
44 { 0, 0 }
fa58c156
FB
45};
46#endif
47
48static PXASSPDef pxa255_ssp[] = {
c1713132
AZ
49 { 0x41000000, PXA2XX_PIC_SSP },
50 { 0x41400000, PXA25X_PIC_NSSP },
51 { 0, 0 }
fa58c156
FB
52};
53
54#if 0
55static PXASSPDef pxa26x_ssp[] = {
c1713132
AZ
56 { 0x41000000, PXA2XX_PIC_SSP },
57 { 0x41400000, PXA25X_PIC_NSSP },
58 { 0x41500000, PXA26X_PIC_ASSP },
59 { 0, 0 }
fa58c156
FB
60};
61#endif
62
63static PXASSPDef pxa27x_ssp[] = {
c1713132
AZ
64 { 0x41000000, PXA2XX_PIC_SSP },
65 { 0x41700000, PXA27X_PIC_SSP2 },
66 { 0x41900000, PXA2XX_PIC_SSP3 },
67 { 0, 0 }
68};
69
70#define PMCR 0x00 /* Power Manager Control register */
71#define PSSR 0x04 /* Power Manager Sleep Status register */
72#define PSPR 0x08 /* Power Manager Scratch-Pad register */
73#define PWER 0x0c /* Power Manager Wake-Up Enable register */
74#define PRER 0x10 /* Power Manager Rising-Edge Detect Enable register */
75#define PFER 0x14 /* Power Manager Falling-Edge Detect Enable register */
76#define PEDR 0x18 /* Power Manager Edge-Detect Status register */
77#define PCFR 0x1c /* Power Manager General Configuration register */
78#define PGSR0 0x20 /* Power Manager GPIO Sleep-State register 0 */
79#define PGSR1 0x24 /* Power Manager GPIO Sleep-State register 1 */
80#define PGSR2 0x28 /* Power Manager GPIO Sleep-State register 2 */
81#define PGSR3 0x2c /* Power Manager GPIO Sleep-State register 3 */
82#define RCSR 0x30 /* Reset Controller Status register */
83#define PSLR 0x34 /* Power Manager Sleep Configuration register */
84#define PTSR 0x38 /* Power Manager Standby Configuration register */
85#define PVCR 0x40 /* Power Manager Voltage Change Control register */
86#define PUCR 0x4c /* Power Manager USIM Card Control/Status register */
87#define PKWR 0x50 /* Power Manager Keyboard Wake-Up Enable register */
88#define PKSR 0x54 /* Power Manager Keyboard Level-Detect Status */
89#define PCMD0 0x80 /* Power Manager I2C Command register File 0 */
90#define PCMD31 0xfc /* Power Manager I2C Command register File 31 */
91
a8170e5e 92static uint64_t pxa2xx_pm_read(void *opaque, hwaddr addr,
adfc39ea 93 unsigned size)
c1713132 94{
bc24a225 95 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
96
97 switch (addr) {
98 case PMCR ... PCMD31:
99 if (addr & 3)
100 goto fail;
101
102 return s->pm_regs[addr >> 2];
103 default:
104 fail:
105 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
106 break;
107 }
108 return 0;
109}
110
a8170e5e 111static void pxa2xx_pm_write(void *opaque, hwaddr addr,
adfc39ea 112 uint64_t value, unsigned size)
c1713132 113{
bc24a225 114 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
115
116 switch (addr) {
117 case PMCR:
afd4a652
PM
118 /* Clear the write-one-to-clear bits... */
119 s->pm_regs[addr >> 2] &= ~(value & 0x2a);
120 /* ...and set the plain r/w bits */
7c64d297 121 s->pm_regs[addr >> 2] &= ~0x15;
c1713132
AZ
122 s->pm_regs[addr >> 2] |= value & 0x15;
123 break;
124
125 case PSSR: /* Read-clean registers */
126 case RCSR:
127 case PKSR:
128 s->pm_regs[addr >> 2] &= ~value;
129 break;
130
131 default: /* Read-write registers */
603ff776 132 if (!(addr & 3)) {
c1713132
AZ
133 s->pm_regs[addr >> 2] = value;
134 break;
135 }
136
137 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
138 break;
139 }
140}
141
adfc39ea
AK
142static const MemoryRegionOps pxa2xx_pm_ops = {
143 .read = pxa2xx_pm_read,
144 .write = pxa2xx_pm_write,
145 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
146};
147
f0ab24ce
JQ
148static const VMStateDescription vmstate_pxa2xx_pm = {
149 .name = "pxa2xx_pm",
150 .version_id = 0,
151 .minimum_version_id = 0,
8f1e884b 152 .fields = (VMStateField[]) {
f0ab24ce
JQ
153 VMSTATE_UINT32_ARRAY(pm_regs, PXA2xxState, 0x40),
154 VMSTATE_END_OF_LIST()
155 }
156};
aa941b94 157
c1713132
AZ
158#define CCCR 0x00 /* Core Clock Configuration register */
159#define CKEN 0x04 /* Clock Enable register */
160#define OSCC 0x08 /* Oscillator Configuration register */
161#define CCSR 0x0c /* Core Clock Status register */
162
a8170e5e 163static uint64_t pxa2xx_cm_read(void *opaque, hwaddr addr,
adfc39ea 164 unsigned size)
c1713132 165{
bc24a225 166 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
167
168 switch (addr) {
169 case CCCR:
170 case CKEN:
171 case OSCC:
172 return s->cm_regs[addr >> 2];
173
174 case CCSR:
175 return s->cm_regs[CCCR >> 2] | (3 << 28);
176
177 default:
178 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
179 break;
180 }
181 return 0;
182}
183
a8170e5e 184static void pxa2xx_cm_write(void *opaque, hwaddr addr,
adfc39ea 185 uint64_t value, unsigned size)
c1713132 186{
bc24a225 187 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
188
189 switch (addr) {
190 case CCCR:
191 case CKEN:
192 s->cm_regs[addr >> 2] = value;
193 break;
194
195 case OSCC:
565d2895 196 s->cm_regs[addr >> 2] &= ~0x6c;
c1713132 197 s->cm_regs[addr >> 2] |= value & 0x6e;
565d2895
AZ
198 if ((value >> 1) & 1) /* OON */
199 s->cm_regs[addr >> 2] |= 1 << 0; /* Oscillator is now stable */
c1713132
AZ
200 break;
201
202 default:
203 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
204 break;
205 }
206}
207
adfc39ea
AK
208static const MemoryRegionOps pxa2xx_cm_ops = {
209 .read = pxa2xx_cm_read,
210 .write = pxa2xx_cm_write,
211 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
212};
213
ae1f90de
JQ
214static const VMStateDescription vmstate_pxa2xx_cm = {
215 .name = "pxa2xx_cm",
216 .version_id = 0,
217 .minimum_version_id = 0,
8f1e884b 218 .fields = (VMStateField[]) {
ae1f90de
JQ
219 VMSTATE_UINT32_ARRAY(cm_regs, PXA2xxState, 4),
220 VMSTATE_UINT32(clkcfg, PXA2xxState),
221 VMSTATE_UINT32(pmnc, PXA2xxState),
222 VMSTATE_END_OF_LIST()
223 }
224};
aa941b94 225
c4241c7d 226static uint64_t pxa2xx_clkcfg_read(CPUARMState *env, const ARMCPRegInfo *ri)
c1713132 227{
e2f8a44d 228 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c4241c7d 229 return s->clkcfg;
e2f8a44d 230}
c1713132 231
c4241c7d
PM
232static void pxa2xx_clkcfg_write(CPUARMState *env, const ARMCPRegInfo *ri,
233 uint64_t value)
e2f8a44d
PM
234{
235 PXA2xxState *s = (PXA2xxState *)ri->opaque;
236 s->clkcfg = value & 0xf;
237 if (value & 2) {
238 printf("%s: CPU frequency change attempt\n", __func__);
c1713132 239 }
c1713132
AZ
240}
241
c4241c7d
PM
242static void pxa2xx_pwrmode_write(CPUARMState *env, const ARMCPRegInfo *ri,
243 uint64_t value)
c1713132 244{
e2f8a44d 245 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c1713132
AZ
246 static const char *pwrmode[8] = {
247 "Normal", "Idle", "Deep-idle", "Standby",
248 "Sleep", "reserved (!)", "reserved (!)", "Deep-sleep",
249 };
250
e2f8a44d
PM
251 if (value & 8) {
252 printf("%s: CPU voltage change attempt\n", __func__);
253 }
254 switch (value & 7) {
255 case 0:
256 /* Do nothing */
c1713132
AZ
257 break;
258
e2f8a44d
PM
259 case 1:
260 /* Idle */
43a32ed6 261 if (!(s->cm_regs[CCCR >> 2] & (1U << 31))) { /* CPDIS */
c3affe56 262 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
e2f8a44d
PM
263 break;
264 }
265 /* Fall through. */
266
267 case 2:
268 /* Deep-Idle */
c3affe56 269 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HALT);
e2f8a44d
PM
270 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
271 goto message;
272
273 case 3:
4cc35614
PM
274 s->cpu->env.uncached_cpsr = ARM_CPU_MODE_SVC;
275 s->cpu->env.daif = PSTATE_A | PSTATE_F | PSTATE_I;
e2f8a44d
PM
276 s->cpu->env.cp15.c1_sys = 0;
277 s->cpu->env.cp15.c1_coproc = 0;
327ed10f 278 s->cpu->env.cp15.ttbr0_el1 = 0;
e2f8a44d
PM
279 s->cpu->env.cp15.c3 = 0;
280 s->pm_regs[PSSR >> 2] |= 0x8; /* Set STS */
281 s->pm_regs[RCSR >> 2] |= 0x8; /* Set GPR */
282
283 /*
284 * The scratch-pad register is almost universally used
285 * for storing the return address on suspend. For the
286 * lack of a resuming bootloader, perform a jump
287 * directly to that address.
288 */
289 memset(s->cpu->env.regs, 0, 4 * 15);
290 s->cpu->env.regs[15] = s->pm_regs[PSPR >> 2];
c1713132
AZ
291
292#if 0
e2f8a44d
PM
293 buffer = 0xe59ff000; /* ldr pc, [pc, #0] */
294 cpu_physical_memory_write(0, &buffer, 4);
295 buffer = s->pm_regs[PSPR >> 2];
296 cpu_physical_memory_write(8, &buffer, 4);
c1713132
AZ
297#endif
298
e2f8a44d 299 /* Suspend */
4917cf44 300 cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
c1713132 301
e2f8a44d 302 goto message;
c1713132
AZ
303
304 default:
e2f8a44d
PM
305 message:
306 printf("%s: machine entered %s mode\n", __func__,
307 pwrmode[value & 7]);
c1713132 308 }
c1713132
AZ
309}
310
c4241c7d 311static uint64_t pxa2xx_cppmnc_read(CPUARMState *env, const ARMCPRegInfo *ri)
dc2a9045
PM
312{
313 PXA2xxState *s = (PXA2xxState *)ri->opaque;
c4241c7d 314 return s->pmnc;
dc2a9045
PM
315}
316
c4241c7d
PM
317static void pxa2xx_cppmnc_write(CPUARMState *env, const ARMCPRegInfo *ri,
318 uint64_t value)
dc2a9045
PM
319{
320 PXA2xxState *s = (PXA2xxState *)ri->opaque;
321 s->pmnc = value;
dc2a9045
PM
322}
323
c4241c7d 324static uint64_t pxa2xx_cpccnt_read(CPUARMState *env, const ARMCPRegInfo *ri)
dc2a9045
PM
325{
326 PXA2xxState *s = (PXA2xxState *)ri->opaque;
327 if (s->pmnc & 1) {
c4241c7d 328 return qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
dc2a9045 329 } else {
c4241c7d 330 return 0;
dc2a9045 331 }
dc2a9045
PM
332}
333
334static const ARMCPRegInfo pxa_cp_reginfo[] = {
f565235b
PM
335 /* cp14 crm==1: perf registers */
336 { .name = "CPPMNC", .cp = 14, .crn = 0, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045
PM
337 .access = PL1_RW,
338 .readfn = pxa2xx_cppmnc_read, .writefn = pxa2xx_cppmnc_write },
339 { .name = "CPCCNT", .cp = 14, .crn = 1, .crm = 1, .opc1 = 0, .opc2 = 0,
340 .access = PL1_RW,
341 .readfn = pxa2xx_cpccnt_read, .writefn = arm_cp_write_ignore },
f565235b 342 { .name = "CPINTEN", .cp = 14, .crn = 4, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 343 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 344 { .name = "CPFLAG", .cp = 14, .crn = 5, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 345 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 346 { .name = "CPEVTSEL", .cp = 14, .crn = 8, .crm = 1, .opc1 = 0, .opc2 = 0,
dc2a9045 347 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b
PM
348 /* cp14 crm==2: performance count registers */
349 { .name = "CPPMN0", .cp = 14, .crn = 0, .crm = 2, .opc1 = 0, .opc2 = 0,
dc2a9045 350 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
f565235b 351 { .name = "CPPMN1", .cp = 14, .crn = 1, .crm = 2, .opc1 = 0, .opc2 = 0,
dc2a9045
PM
352 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
353 { .name = "CPPMN2", .cp = 14, .crn = 2, .crm = 2, .opc1 = 0, .opc2 = 0,
354 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
355 { .name = "CPPMN3", .cp = 14, .crn = 2, .crm = 3, .opc1 = 0, .opc2 = 0,
356 .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
e2f8a44d
PM
357 /* cp14 crn==6: CLKCFG */
358 { .name = "CLKCFG", .cp = 14, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 0,
359 .access = PL1_RW,
360 .readfn = pxa2xx_clkcfg_read, .writefn = pxa2xx_clkcfg_write },
361 /* cp14 crn==7: PWRMODE */
362 { .name = "PWRMODE", .cp = 14, .crn = 7, .crm = 0, .opc1 = 0, .opc2 = 0,
363 .access = PL1_RW,
364 .readfn = arm_cp_read_zero, .writefn = pxa2xx_pwrmode_write },
dc2a9045
PM
365 REGINFO_SENTINEL
366};
367
368static void pxa2xx_setup_cp14(PXA2xxState *s)
369{
370 define_arm_cp_regs_with_opaque(s->cpu, pxa_cp_reginfo, s);
371}
372
c1713132
AZ
373#define MDCNFG 0x00 /* SDRAM Configuration register */
374#define MDREFR 0x04 /* SDRAM Refresh Control register */
375#define MSC0 0x08 /* Static Memory Control register 0 */
376#define MSC1 0x0c /* Static Memory Control register 1 */
377#define MSC2 0x10 /* Static Memory Control register 2 */
378#define MECR 0x14 /* Expansion Memory Bus Config register */
379#define SXCNFG 0x1c /* Synchronous Static Memory Config register */
380#define MCMEM0 0x28 /* PC Card Memory Socket 0 Timing register */
381#define MCMEM1 0x2c /* PC Card Memory Socket 1 Timing register */
382#define MCATT0 0x30 /* PC Card Attribute Socket 0 register */
383#define MCATT1 0x34 /* PC Card Attribute Socket 1 register */
384#define MCIO0 0x38 /* PC Card I/O Socket 0 Timing register */
385#define MCIO1 0x3c /* PC Card I/O Socket 1 Timing register */
386#define MDMRS 0x40 /* SDRAM Mode Register Set Config register */
387#define BOOT_DEF 0x44 /* Boot-time Default Configuration register */
388#define ARB_CNTL 0x48 /* Arbiter Control register */
389#define BSCNTR0 0x4c /* Memory Buffer Strength Control register 0 */
390#define BSCNTR1 0x50 /* Memory Buffer Strength Control register 1 */
391#define LCDBSCNTR 0x54 /* LCD Buffer Strength Control register */
392#define MDMRSLP 0x58 /* Low Power SDRAM Mode Set Config register */
393#define BSCNTR2 0x5c /* Memory Buffer Strength Control register 2 */
394#define BSCNTR3 0x60 /* Memory Buffer Strength Control register 3 */
395#define SA1110 0x64 /* SA-1110 Memory Compatibility register */
396
a8170e5e 397static uint64_t pxa2xx_mm_read(void *opaque, hwaddr addr,
adfc39ea 398 unsigned size)
c1713132 399{
bc24a225 400 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
401
402 switch (addr) {
403 case MDCNFG ... SA1110:
404 if ((addr & 3) == 0)
405 return s->mm_regs[addr >> 2];
406
407 default:
408 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
409 break;
410 }
411 return 0;
412}
413
a8170e5e 414static void pxa2xx_mm_write(void *opaque, hwaddr addr,
adfc39ea 415 uint64_t value, unsigned size)
c1713132 416{
bc24a225 417 PXA2xxState *s = (PXA2xxState *) opaque;
c1713132
AZ
418
419 switch (addr) {
420 case MDCNFG ... SA1110:
421 if ((addr & 3) == 0) {
422 s->mm_regs[addr >> 2] = value;
423 break;
424 }
425
426 default:
427 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
428 break;
429 }
430}
431
adfc39ea
AK
432static const MemoryRegionOps pxa2xx_mm_ops = {
433 .read = pxa2xx_mm_read,
434 .write = pxa2xx_mm_write,
435 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
436};
437
d102d495
JQ
438static const VMStateDescription vmstate_pxa2xx_mm = {
439 .name = "pxa2xx_mm",
440 .version_id = 0,
441 .minimum_version_id = 0,
8f1e884b 442 .fields = (VMStateField[]) {
d102d495
JQ
443 VMSTATE_UINT32_ARRAY(mm_regs, PXA2xxState, 0x1a),
444 VMSTATE_END_OF_LIST()
445 }
446};
aa941b94 447
12a82804
AF
448#define TYPE_PXA2XX_SSP "pxa2xx-ssp"
449#define PXA2XX_SSP(obj) \
450 OBJECT_CHECK(PXA2xxSSPState, (obj), TYPE_PXA2XX_SSP)
451
c1713132 452/* Synchronous Serial Ports */
a984a69e 453typedef struct {
12a82804
AF
454 /*< private >*/
455 SysBusDevice parent_obj;
456 /*< public >*/
457
9c843933 458 MemoryRegion iomem;
c1713132
AZ
459 qemu_irq irq;
460 int enable;
a984a69e 461 SSIBus *bus;
c1713132
AZ
462
463 uint32_t sscr[2];
464 uint32_t sspsp;
465 uint32_t ssto;
466 uint32_t ssitr;
467 uint32_t sssr;
468 uint8_t sstsa;
469 uint8_t ssrsa;
470 uint8_t ssacd;
471
472 uint32_t rx_fifo[16];
473 int rx_level;
474 int rx_start;
a984a69e 475} PXA2xxSSPState;
c1713132
AZ
476
477#define SSCR0 0x00 /* SSP Control register 0 */
478#define SSCR1 0x04 /* SSP Control register 1 */
479#define SSSR 0x08 /* SSP Status register */
480#define SSITR 0x0c /* SSP Interrupt Test register */
481#define SSDR 0x10 /* SSP Data register */
482#define SSTO 0x28 /* SSP Time-Out register */
483#define SSPSP 0x2c /* SSP Programmable Serial Protocol register */
484#define SSTSA 0x30 /* SSP TX Time Slot Active register */
485#define SSRSA 0x34 /* SSP RX Time Slot Active register */
486#define SSTSS 0x38 /* SSP Time Slot Status register */
487#define SSACD 0x3c /* SSP Audio Clock Divider register */
488
489/* Bitfields for above registers */
490#define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
491#define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
492#define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
493#define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
494#define SSCR0_SSE (1 << 7)
495#define SSCR0_RIM (1 << 22)
496#define SSCR0_TIM (1 << 23)
43a32ed6 497#define SSCR0_MOD (1U << 31)
c1713132
AZ
498#define SSCR0_DSS(x) (((((x) >> 16) & 0x10) | ((x) & 0xf)) + 1)
499#define SSCR1_RIE (1 << 0)
500#define SSCR1_TIE (1 << 1)
501#define SSCR1_LBM (1 << 2)
502#define SSCR1_MWDS (1 << 5)
503#define SSCR1_TFT(x) ((((x) >> 6) & 0xf) + 1)
504#define SSCR1_RFT(x) ((((x) >> 10) & 0xf) + 1)
505#define SSCR1_EFWR (1 << 14)
506#define SSCR1_PINTE (1 << 18)
507#define SSCR1_TINTE (1 << 19)
508#define SSCR1_RSRE (1 << 20)
509#define SSCR1_TSRE (1 << 21)
510#define SSCR1_EBCEI (1 << 29)
511#define SSITR_INT (7 << 5)
512#define SSSR_TNF (1 << 2)
513#define SSSR_RNE (1 << 3)
514#define SSSR_TFS (1 << 5)
515#define SSSR_RFS (1 << 6)
516#define SSSR_ROR (1 << 7)
517#define SSSR_PINT (1 << 18)
518#define SSSR_TINT (1 << 19)
519#define SSSR_EOC (1 << 20)
520#define SSSR_TUR (1 << 21)
521#define SSSR_BCE (1 << 23)
522#define SSSR_RW 0x00bc0080
523
bc24a225 524static void pxa2xx_ssp_int_update(PXA2xxSSPState *s)
c1713132
AZ
525{
526 int level = 0;
527
528 level |= s->ssitr & SSITR_INT;
529 level |= (s->sssr & SSSR_BCE) && (s->sscr[1] & SSCR1_EBCEI);
530 level |= (s->sssr & SSSR_TUR) && !(s->sscr[0] & SSCR0_TIM);
531 level |= (s->sssr & SSSR_EOC) && (s->sssr & (SSSR_TINT | SSSR_PINT));
532 level |= (s->sssr & SSSR_TINT) && (s->sscr[1] & SSCR1_TINTE);
533 level |= (s->sssr & SSSR_PINT) && (s->sscr[1] & SSCR1_PINTE);
534 level |= (s->sssr & SSSR_ROR) && !(s->sscr[0] & SSCR0_RIM);
535 level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
536 level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
537 qemu_set_irq(s->irq, !!level);
538}
539
bc24a225 540static void pxa2xx_ssp_fifo_update(PXA2xxSSPState *s)
c1713132
AZ
541{
542 s->sssr &= ~(0xf << 12); /* Clear RFL */
543 s->sssr &= ~(0xf << 8); /* Clear TFL */
7d147689 544 s->sssr &= ~SSSR_TFS;
c1713132
AZ
545 s->sssr &= ~SSSR_TNF;
546 if (s->enable) {
547 s->sssr |= ((s->rx_level - 1) & 0xf) << 12;
548 if (s->rx_level >= SSCR1_RFT(s->sscr[1]))
549 s->sssr |= SSSR_RFS;
550 else
551 s->sssr &= ~SSSR_RFS;
c1713132
AZ
552 if (s->rx_level)
553 s->sssr |= SSSR_RNE;
554 else
555 s->sssr &= ~SSSR_RNE;
7d147689
BS
556 /* TX FIFO is never filled, so it is always in underrun
557 condition if SSP is enabled */
558 s->sssr |= SSSR_TFS;
c1713132
AZ
559 s->sssr |= SSSR_TNF;
560 }
561
562 pxa2xx_ssp_int_update(s);
563}
564
a8170e5e 565static uint64_t pxa2xx_ssp_read(void *opaque, hwaddr addr,
9c843933 566 unsigned size)
c1713132 567{
bc24a225 568 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
c1713132 569 uint32_t retval;
c1713132
AZ
570
571 switch (addr) {
572 case SSCR0:
573 return s->sscr[0];
574 case SSCR1:
575 return s->sscr[1];
576 case SSPSP:
577 return s->sspsp;
578 case SSTO:
579 return s->ssto;
580 case SSITR:
581 return s->ssitr;
582 case SSSR:
583 return s->sssr | s->ssitr;
584 case SSDR:
585 if (!s->enable)
586 return 0xffffffff;
587 if (s->rx_level < 1) {
588 printf("%s: SSP Rx Underrun\n", __FUNCTION__);
589 return 0xffffffff;
590 }
591 s->rx_level --;
592 retval = s->rx_fifo[s->rx_start ++];
593 s->rx_start &= 0xf;
594 pxa2xx_ssp_fifo_update(s);
595 return retval;
596 case SSTSA:
597 return s->sstsa;
598 case SSRSA:
599 return s->ssrsa;
600 case SSTSS:
601 return 0;
602 case SSACD:
603 return s->ssacd;
604 default:
605 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
606 break;
607 }
608 return 0;
609}
610
a8170e5e 611static void pxa2xx_ssp_write(void *opaque, hwaddr addr,
9c843933 612 uint64_t value64, unsigned size)
c1713132 613{
bc24a225 614 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
9c843933 615 uint32_t value = value64;
c1713132
AZ
616
617 switch (addr) {
618 case SSCR0:
619 s->sscr[0] = value & 0xc7ffffff;
620 s->enable = value & SSCR0_SSE;
621 if (value & SSCR0_MOD)
622 printf("%s: Attempt to use network mode\n", __FUNCTION__);
623 if (s->enable && SSCR0_DSS(value) < 4)
624 printf("%s: Wrong data size: %i bits\n", __FUNCTION__,
625 SSCR0_DSS(value));
626 if (!(value & SSCR0_SSE)) {
627 s->sssr = 0;
628 s->ssitr = 0;
629 s->rx_level = 0;
630 }
631 pxa2xx_ssp_fifo_update(s);
632 break;
633
634 case SSCR1:
635 s->sscr[1] = value;
636 if (value & (SSCR1_LBM | SSCR1_EFWR))
637 printf("%s: Attempt to use SSP test mode\n", __FUNCTION__);
638 pxa2xx_ssp_fifo_update(s);
639 break;
640
641 case SSPSP:
642 s->sspsp = value;
643 break;
644
645 case SSTO:
646 s->ssto = value;
647 break;
648
649 case SSITR:
650 s->ssitr = value & SSITR_INT;
651 pxa2xx_ssp_int_update(s);
652 break;
653
654 case SSSR:
655 s->sssr &= ~(value & SSSR_RW);
656 pxa2xx_ssp_int_update(s);
657 break;
658
659 case SSDR:
660 if (SSCR0_UWIRE(s->sscr[0])) {
661 if (s->sscr[1] & SSCR1_MWDS)
662 value &= 0xffff;
663 else
664 value &= 0xff;
665 } else
666 /* Note how 32bits overflow does no harm here */
667 value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
668
669 /* Data goes from here to the Tx FIFO and is shifted out from
670 * there directly to the slave, no need to buffer it.
671 */
672 if (s->enable) {
a984a69e
PB
673 uint32_t readval;
674 readval = ssi_transfer(s->bus, value);
c1713132 675 if (s->rx_level < 0x10) {
a984a69e
PB
676 s->rx_fifo[(s->rx_start + s->rx_level ++) & 0xf] = readval;
677 } else {
c1713132 678 s->sssr |= SSSR_ROR;
a984a69e 679 }
c1713132
AZ
680 }
681 pxa2xx_ssp_fifo_update(s);
682 break;
683
684 case SSTSA:
685 s->sstsa = value;
686 break;
687
688 case SSRSA:
689 s->ssrsa = value;
690 break;
691
692 case SSACD:
693 s->ssacd = value;
694 break;
695
696 default:
697 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
698 break;
699 }
700}
701
9c843933
AK
702static const MemoryRegionOps pxa2xx_ssp_ops = {
703 .read = pxa2xx_ssp_read,
704 .write = pxa2xx_ssp_write,
705 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
706};
707
aa941b94
AZ
708static void pxa2xx_ssp_save(QEMUFile *f, void *opaque)
709{
bc24a225 710 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
aa941b94
AZ
711 int i;
712
713 qemu_put_be32(f, s->enable);
714
715 qemu_put_be32s(f, &s->sscr[0]);
716 qemu_put_be32s(f, &s->sscr[1]);
717 qemu_put_be32s(f, &s->sspsp);
718 qemu_put_be32s(f, &s->ssto);
719 qemu_put_be32s(f, &s->ssitr);
720 qemu_put_be32s(f, &s->sssr);
721 qemu_put_8s(f, &s->sstsa);
722 qemu_put_8s(f, &s->ssrsa);
723 qemu_put_8s(f, &s->ssacd);
724
725 qemu_put_byte(f, s->rx_level);
726 for (i = 0; i < s->rx_level; i ++)
727 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 0xf]);
728}
729
730static int pxa2xx_ssp_load(QEMUFile *f, void *opaque, int version_id)
731{
bc24a225 732 PXA2xxSSPState *s = (PXA2xxSSPState *) opaque;
caa881ab 733 int i, v;
aa941b94
AZ
734
735 s->enable = qemu_get_be32(f);
736
737 qemu_get_be32s(f, &s->sscr[0]);
738 qemu_get_be32s(f, &s->sscr[1]);
739 qemu_get_be32s(f, &s->sspsp);
740 qemu_get_be32s(f, &s->ssto);
741 qemu_get_be32s(f, &s->ssitr);
742 qemu_get_be32s(f, &s->sssr);
743 qemu_get_8s(f, &s->sstsa);
744 qemu_get_8s(f, &s->ssrsa);
745 qemu_get_8s(f, &s->ssacd);
746
caa881ab
MT
747 v = qemu_get_byte(f);
748 if (v < 0 || v > ARRAY_SIZE(s->rx_fifo)) {
749 return -EINVAL;
750 }
751 s->rx_level = v;
aa941b94
AZ
752 s->rx_start = 0;
753 for (i = 0; i < s->rx_level; i ++)
754 s->rx_fifo[i] = qemu_get_byte(f);
755
756 return 0;
757}
758
12a82804 759static int pxa2xx_ssp_init(SysBusDevice *sbd)
a984a69e 760{
12a82804
AF
761 DeviceState *dev = DEVICE(sbd);
762 PXA2xxSSPState *s = PXA2XX_SSP(dev);
a984a69e 763
12a82804 764 sysbus_init_irq(sbd, &s->irq);
a984a69e 765
64bde0f3
PB
766 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_ssp_ops, s,
767 "pxa2xx-ssp", 0x1000);
12a82804
AF
768 sysbus_init_mmio(sbd, &s->iomem);
769 register_savevm(dev, "pxa2xx_ssp", -1, 0,
a984a69e
PB
770 pxa2xx_ssp_save, pxa2xx_ssp_load, s);
771
12a82804 772 s->bus = ssi_create_bus(dev, "ssi");
81a322d4 773 return 0;
a984a69e
PB
774}
775
c1713132
AZ
776/* Real-Time Clock */
777#define RCNR 0x00 /* RTC Counter register */
778#define RTAR 0x04 /* RTC Alarm register */
779#define RTSR 0x08 /* RTC Status register */
780#define RTTR 0x0c /* RTC Timer Trim register */
781#define RDCR 0x10 /* RTC Day Counter register */
782#define RYCR 0x14 /* RTC Year Counter register */
783#define RDAR1 0x18 /* RTC Wristwatch Day Alarm register 1 */
784#define RYAR1 0x1c /* RTC Wristwatch Year Alarm register 1 */
785#define RDAR2 0x20 /* RTC Wristwatch Day Alarm register 2 */
786#define RYAR2 0x24 /* RTC Wristwatch Year Alarm register 2 */
787#define SWCR 0x28 /* RTC Stopwatch Counter register */
788#define SWAR1 0x2c /* RTC Stopwatch Alarm register 1 */
789#define SWAR2 0x30 /* RTC Stopwatch Alarm register 2 */
790#define RTCPICR 0x34 /* RTC Periodic Interrupt Counter register */
791#define PIAR 0x38 /* RTC Periodic Interrupt Alarm register */
792
548c6f18
AF
793#define TYPE_PXA2XX_RTC "pxa2xx_rtc"
794#define PXA2XX_RTC(obj) \
795 OBJECT_CHECK(PXA2xxRTCState, (obj), TYPE_PXA2XX_RTC)
796
8a231487 797typedef struct {
548c6f18
AF
798 /*< private >*/
799 SysBusDevice parent_obj;
800 /*< public >*/
801
9c843933 802 MemoryRegion iomem;
8a231487
AZ
803 uint32_t rttr;
804 uint32_t rtsr;
805 uint32_t rtar;
806 uint32_t rdar1;
807 uint32_t rdar2;
808 uint32_t ryar1;
809 uint32_t ryar2;
810 uint32_t swar1;
811 uint32_t swar2;
812 uint32_t piar;
813 uint32_t last_rcnr;
814 uint32_t last_rdcr;
815 uint32_t last_rycr;
816 uint32_t last_swcr;
817 uint32_t last_rtcpicr;
818 int64_t last_hz;
819 int64_t last_sw;
820 int64_t last_pi;
821 QEMUTimer *rtc_hz;
822 QEMUTimer *rtc_rdal1;
823 QEMUTimer *rtc_rdal2;
824 QEMUTimer *rtc_swal1;
825 QEMUTimer *rtc_swal2;
826 QEMUTimer *rtc_pi;
827 qemu_irq rtc_irq;
828} PXA2xxRTCState;
829
830static inline void pxa2xx_rtc_int_update(PXA2xxRTCState *s)
c1713132 831{
e1f8c729 832 qemu_set_irq(s->rtc_irq, !!(s->rtsr & 0x2553));
c1713132
AZ
833}
834
8a231487 835static void pxa2xx_rtc_hzupdate(PXA2xxRTCState *s)
c1713132 836{
884f17c2 837 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
838 s->last_rcnr += ((rt - s->last_hz) << 15) /
839 (1000 * ((s->rttr & 0xffff) + 1));
840 s->last_rdcr += ((rt - s->last_hz) << 15) /
841 (1000 * ((s->rttr & 0xffff) + 1));
842 s->last_hz = rt;
843}
844
8a231487 845static void pxa2xx_rtc_swupdate(PXA2xxRTCState *s)
c1713132 846{
884f17c2 847 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
848 if (s->rtsr & (1 << 12))
849 s->last_swcr += (rt - s->last_sw) / 10;
850 s->last_sw = rt;
851}
852
8a231487 853static void pxa2xx_rtc_piupdate(PXA2xxRTCState *s)
c1713132 854{
884f17c2 855 int64_t rt = qemu_clock_get_ms(rtc_clock);
c1713132
AZ
856 if (s->rtsr & (1 << 15))
857 s->last_swcr += rt - s->last_pi;
858 s->last_pi = rt;
859}
860
8a231487 861static inline void pxa2xx_rtc_alarm_update(PXA2xxRTCState *s,
c1713132
AZ
862 uint32_t rtsr)
863{
864 if ((rtsr & (1 << 2)) && !(rtsr & (1 << 0)))
bc72ad67 865 timer_mod(s->rtc_hz, s->last_hz +
c1713132
AZ
866 (((s->rtar - s->last_rcnr) * 1000 *
867 ((s->rttr & 0xffff) + 1)) >> 15));
868 else
bc72ad67 869 timer_del(s->rtc_hz);
c1713132
AZ
870
871 if ((rtsr & (1 << 5)) && !(rtsr & (1 << 4)))
bc72ad67 872 timer_mod(s->rtc_rdal1, s->last_hz +
c1713132
AZ
873 (((s->rdar1 - s->last_rdcr) * 1000 *
874 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
875 else
bc72ad67 876 timer_del(s->rtc_rdal1);
c1713132
AZ
877
878 if ((rtsr & (1 << 7)) && !(rtsr & (1 << 6)))
bc72ad67 879 timer_mod(s->rtc_rdal2, s->last_hz +
c1713132
AZ
880 (((s->rdar2 - s->last_rdcr) * 1000 *
881 ((s->rttr & 0xffff) + 1)) >> 15)); /* TODO: fixup */
882 else
bc72ad67 883 timer_del(s->rtc_rdal2);
c1713132
AZ
884
885 if ((rtsr & 0x1200) == 0x1200 && !(rtsr & (1 << 8)))
bc72ad67 886 timer_mod(s->rtc_swal1, s->last_sw +
c1713132
AZ
887 (s->swar1 - s->last_swcr) * 10); /* TODO: fixup */
888 else
bc72ad67 889 timer_del(s->rtc_swal1);
c1713132
AZ
890
891 if ((rtsr & 0x1800) == 0x1800 && !(rtsr & (1 << 10)))
bc72ad67 892 timer_mod(s->rtc_swal2, s->last_sw +
c1713132
AZ
893 (s->swar2 - s->last_swcr) * 10); /* TODO: fixup */
894 else
bc72ad67 895 timer_del(s->rtc_swal2);
c1713132
AZ
896
897 if ((rtsr & 0xc000) == 0xc000 && !(rtsr & (1 << 13)))
bc72ad67 898 timer_mod(s->rtc_pi, s->last_pi +
c1713132
AZ
899 (s->piar & 0xffff) - s->last_rtcpicr);
900 else
bc72ad67 901 timer_del(s->rtc_pi);
c1713132
AZ
902}
903
904static inline void pxa2xx_rtc_hz_tick(void *opaque)
905{
8a231487 906 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
907 s->rtsr |= (1 << 0);
908 pxa2xx_rtc_alarm_update(s, s->rtsr);
909 pxa2xx_rtc_int_update(s);
910}
911
912static inline void pxa2xx_rtc_rdal1_tick(void *opaque)
913{
8a231487 914 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
915 s->rtsr |= (1 << 4);
916 pxa2xx_rtc_alarm_update(s, s->rtsr);
917 pxa2xx_rtc_int_update(s);
918}
919
920static inline void pxa2xx_rtc_rdal2_tick(void *opaque)
921{
8a231487 922 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
923 s->rtsr |= (1 << 6);
924 pxa2xx_rtc_alarm_update(s, s->rtsr);
925 pxa2xx_rtc_int_update(s);
926}
927
928static inline void pxa2xx_rtc_swal1_tick(void *opaque)
929{
8a231487 930 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
931 s->rtsr |= (1 << 8);
932 pxa2xx_rtc_alarm_update(s, s->rtsr);
933 pxa2xx_rtc_int_update(s);
934}
935
936static inline void pxa2xx_rtc_swal2_tick(void *opaque)
937{
8a231487 938 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
939 s->rtsr |= (1 << 10);
940 pxa2xx_rtc_alarm_update(s, s->rtsr);
941 pxa2xx_rtc_int_update(s);
942}
943
944static inline void pxa2xx_rtc_pi_tick(void *opaque)
945{
8a231487 946 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
947 s->rtsr |= (1 << 13);
948 pxa2xx_rtc_piupdate(s);
949 s->last_rtcpicr = 0;
950 pxa2xx_rtc_alarm_update(s, s->rtsr);
951 pxa2xx_rtc_int_update(s);
952}
953
a8170e5e 954static uint64_t pxa2xx_rtc_read(void *opaque, hwaddr addr,
9c843933 955 unsigned size)
c1713132 956{
8a231487 957 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132
AZ
958
959 switch (addr) {
960 case RTTR:
961 return s->rttr;
962 case RTSR:
963 return s->rtsr;
964 case RTAR:
965 return s->rtar;
966 case RDAR1:
967 return s->rdar1;
968 case RDAR2:
969 return s->rdar2;
970 case RYAR1:
971 return s->ryar1;
972 case RYAR2:
973 return s->ryar2;
974 case SWAR1:
975 return s->swar1;
976 case SWAR2:
977 return s->swar2;
978 case PIAR:
979 return s->piar;
980 case RCNR:
884f17c2
AB
981 return s->last_rcnr +
982 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
983 (1000 * ((s->rttr & 0xffff) + 1));
c1713132 984 case RDCR:
884f17c2
AB
985 return s->last_rdcr +
986 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
987 (1000 * ((s->rttr & 0xffff) + 1));
c1713132
AZ
988 case RYCR:
989 return s->last_rycr;
990 case SWCR:
991 if (s->rtsr & (1 << 12))
884f17c2
AB
992 return s->last_swcr +
993 (qemu_clock_get_ms(rtc_clock) - s->last_sw) / 10;
c1713132
AZ
994 else
995 return s->last_swcr;
996 default:
997 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
998 break;
999 }
1000 return 0;
1001}
1002
a8170e5e 1003static void pxa2xx_rtc_write(void *opaque, hwaddr addr,
9c843933 1004 uint64_t value64, unsigned size)
c1713132 1005{
8a231487 1006 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
9c843933 1007 uint32_t value = value64;
c1713132
AZ
1008
1009 switch (addr) {
1010 case RTTR:
43a32ed6 1011 if (!(s->rttr & (1U << 31))) {
c1713132
AZ
1012 pxa2xx_rtc_hzupdate(s);
1013 s->rttr = value;
1014 pxa2xx_rtc_alarm_update(s, s->rtsr);
1015 }
1016 break;
1017
1018 case RTSR:
1019 if ((s->rtsr ^ value) & (1 << 15))
1020 pxa2xx_rtc_piupdate(s);
1021
1022 if ((s->rtsr ^ value) & (1 << 12))
1023 pxa2xx_rtc_swupdate(s);
1024
1025 if (((s->rtsr ^ value) & 0x4aac) | (value & ~0xdaac))
1026 pxa2xx_rtc_alarm_update(s, value);
1027
1028 s->rtsr = (value & 0xdaac) | (s->rtsr & ~(value & ~0xdaac));
1029 pxa2xx_rtc_int_update(s);
1030 break;
1031
1032 case RTAR:
1033 s->rtar = value;
1034 pxa2xx_rtc_alarm_update(s, s->rtsr);
1035 break;
1036
1037 case RDAR1:
1038 s->rdar1 = value;
1039 pxa2xx_rtc_alarm_update(s, s->rtsr);
1040 break;
1041
1042 case RDAR2:
1043 s->rdar2 = value;
1044 pxa2xx_rtc_alarm_update(s, s->rtsr);
1045 break;
1046
1047 case RYAR1:
1048 s->ryar1 = value;
1049 pxa2xx_rtc_alarm_update(s, s->rtsr);
1050 break;
1051
1052 case RYAR2:
1053 s->ryar2 = value;
1054 pxa2xx_rtc_alarm_update(s, s->rtsr);
1055 break;
1056
1057 case SWAR1:
1058 pxa2xx_rtc_swupdate(s);
1059 s->swar1 = value;
1060 s->last_swcr = 0;
1061 pxa2xx_rtc_alarm_update(s, s->rtsr);
1062 break;
1063
1064 case SWAR2:
1065 s->swar2 = value;
1066 pxa2xx_rtc_alarm_update(s, s->rtsr);
1067 break;
1068
1069 case PIAR:
1070 s->piar = value;
1071 pxa2xx_rtc_alarm_update(s, s->rtsr);
1072 break;
1073
1074 case RCNR:
1075 pxa2xx_rtc_hzupdate(s);
1076 s->last_rcnr = value;
1077 pxa2xx_rtc_alarm_update(s, s->rtsr);
1078 break;
1079
1080 case RDCR:
1081 pxa2xx_rtc_hzupdate(s);
1082 s->last_rdcr = value;
1083 pxa2xx_rtc_alarm_update(s, s->rtsr);
1084 break;
1085
1086 case RYCR:
1087 s->last_rycr = value;
1088 break;
1089
1090 case SWCR:
1091 pxa2xx_rtc_swupdate(s);
1092 s->last_swcr = value;
1093 pxa2xx_rtc_alarm_update(s, s->rtsr);
1094 break;
1095
1096 case RTCPICR:
1097 pxa2xx_rtc_piupdate(s);
1098 s->last_rtcpicr = value & 0xffff;
1099 pxa2xx_rtc_alarm_update(s, s->rtsr);
1100 break;
1101
1102 default:
1103 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1104 }
1105}
1106
9c843933
AK
1107static const MemoryRegionOps pxa2xx_rtc_ops = {
1108 .read = pxa2xx_rtc_read,
1109 .write = pxa2xx_rtc_write,
1110 .endianness = DEVICE_NATIVE_ENDIAN,
aa941b94
AZ
1111};
1112
8a231487 1113static int pxa2xx_rtc_init(SysBusDevice *dev)
c1713132 1114{
548c6f18 1115 PXA2xxRTCState *s = PXA2XX_RTC(dev);
f6503059 1116 struct tm tm;
c1713132
AZ
1117 int wom;
1118
1119 s->rttr = 0x7fff;
1120 s->rtsr = 0;
1121
f6503059
AZ
1122 qemu_get_timedate(&tm, 0);
1123 wom = ((tm.tm_mday - 1) / 7) + 1;
1124
0cd2df75 1125 s->last_rcnr = (uint32_t) mktimegm(&tm);
f6503059
AZ
1126 s->last_rdcr = (wom << 20) | ((tm.tm_wday + 1) << 17) |
1127 (tm.tm_hour << 12) | (tm.tm_min << 6) | tm.tm_sec;
1128 s->last_rycr = ((tm.tm_year + 1900) << 9) |
1129 ((tm.tm_mon + 1) << 5) | tm.tm_mday;
1130 s->last_swcr = (tm.tm_hour << 19) |
1131 (tm.tm_min << 13) | (tm.tm_sec << 7);
c1713132 1132 s->last_rtcpicr = 0;
884f17c2
AB
1133 s->last_hz = s->last_sw = s->last_pi = qemu_clock_get_ms(rtc_clock);
1134
1135 s->rtc_hz = timer_new_ms(rtc_clock, pxa2xx_rtc_hz_tick, s);
1136 s->rtc_rdal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal1_tick, s);
1137 s->rtc_rdal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_rdal2_tick, s);
1138 s->rtc_swal1 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal1_tick, s);
1139 s->rtc_swal2 = timer_new_ms(rtc_clock, pxa2xx_rtc_swal2_tick, s);
1140 s->rtc_pi = timer_new_ms(rtc_clock, pxa2xx_rtc_pi_tick, s);
e1f8c729 1141
8a231487
AZ
1142 sysbus_init_irq(dev, &s->rtc_irq);
1143
64bde0f3
PB
1144 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_rtc_ops, s,
1145 "pxa2xx-rtc", 0x10000);
750ecd44 1146 sysbus_init_mmio(dev, &s->iomem);
8a231487
AZ
1147
1148 return 0;
c1713132
AZ
1149}
1150
8a231487 1151static void pxa2xx_rtc_pre_save(void *opaque)
aa941b94 1152{
8a231487 1153 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
c1713132 1154
aa941b94
AZ
1155 pxa2xx_rtc_hzupdate(s);
1156 pxa2xx_rtc_piupdate(s);
1157 pxa2xx_rtc_swupdate(s);
8a231487 1158}
aa941b94 1159
8a231487 1160static int pxa2xx_rtc_post_load(void *opaque, int version_id)
aa941b94 1161{
8a231487 1162 PXA2xxRTCState *s = (PXA2xxRTCState *) opaque;
aa941b94
AZ
1163
1164 pxa2xx_rtc_alarm_update(s, s->rtsr);
1165
1166 return 0;
1167}
c1713132 1168
8a231487
AZ
1169static const VMStateDescription vmstate_pxa2xx_rtc_regs = {
1170 .name = "pxa2xx_rtc",
1171 .version_id = 0,
1172 .minimum_version_id = 0,
8a231487
AZ
1173 .pre_save = pxa2xx_rtc_pre_save,
1174 .post_load = pxa2xx_rtc_post_load,
1175 .fields = (VMStateField[]) {
1176 VMSTATE_UINT32(rttr, PXA2xxRTCState),
1177 VMSTATE_UINT32(rtsr, PXA2xxRTCState),
1178 VMSTATE_UINT32(rtar, PXA2xxRTCState),
1179 VMSTATE_UINT32(rdar1, PXA2xxRTCState),
1180 VMSTATE_UINT32(rdar2, PXA2xxRTCState),
1181 VMSTATE_UINT32(ryar1, PXA2xxRTCState),
1182 VMSTATE_UINT32(ryar2, PXA2xxRTCState),
1183 VMSTATE_UINT32(swar1, PXA2xxRTCState),
1184 VMSTATE_UINT32(swar2, PXA2xxRTCState),
1185 VMSTATE_UINT32(piar, PXA2xxRTCState),
1186 VMSTATE_UINT32(last_rcnr, PXA2xxRTCState),
1187 VMSTATE_UINT32(last_rdcr, PXA2xxRTCState),
1188 VMSTATE_UINT32(last_rycr, PXA2xxRTCState),
1189 VMSTATE_UINT32(last_swcr, PXA2xxRTCState),
1190 VMSTATE_UINT32(last_rtcpicr, PXA2xxRTCState),
1191 VMSTATE_INT64(last_hz, PXA2xxRTCState),
1192 VMSTATE_INT64(last_sw, PXA2xxRTCState),
1193 VMSTATE_INT64(last_pi, PXA2xxRTCState),
1194 VMSTATE_END_OF_LIST(),
1195 },
1196};
1197
999e12bb
AL
1198static void pxa2xx_rtc_sysbus_class_init(ObjectClass *klass, void *data)
1199{
39bffca2 1200 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1201 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1202
1203 k->init = pxa2xx_rtc_init;
39bffca2
AL
1204 dc->desc = "PXA2xx RTC Controller";
1205 dc->vmsd = &vmstate_pxa2xx_rtc_regs;
999e12bb
AL
1206}
1207
8c43a6f0 1208static const TypeInfo pxa2xx_rtc_sysbus_info = {
548c6f18 1209 .name = TYPE_PXA2XX_RTC,
39bffca2
AL
1210 .parent = TYPE_SYS_BUS_DEVICE,
1211 .instance_size = sizeof(PXA2xxRTCState),
1212 .class_init = pxa2xx_rtc_sysbus_class_init,
8a231487
AZ
1213};
1214
3f582262 1215/* I2C Interface */
96dca6b9
AF
1216
1217#define TYPE_PXA2XX_I2C_SLAVE "pxa2xx-i2c-slave"
1218#define PXA2XX_I2C_SLAVE(obj) \
1219 OBJECT_CHECK(PXA2xxI2CSlaveState, (obj), TYPE_PXA2XX_I2C_SLAVE)
1220
1221typedef struct PXA2xxI2CSlaveState {
1222 I2CSlave parent_obj;
1223
e3b42536
PB
1224 PXA2xxI2CState *host;
1225} PXA2xxI2CSlaveState;
1226
5354c21e
AF
1227#define TYPE_PXA2XX_I2C "pxa2xx_i2c"
1228#define PXA2XX_I2C(obj) \
1229 OBJECT_CHECK(PXA2xxI2CState, (obj), TYPE_PXA2XX_I2C)
1230
bc24a225 1231struct PXA2xxI2CState {
5354c21e
AF
1232 /*< private >*/
1233 SysBusDevice parent_obj;
1234 /*< public >*/
1235
9c843933 1236 MemoryRegion iomem;
e3b42536 1237 PXA2xxI2CSlaveState *slave;
a5c82852 1238 I2CBus *bus;
3f582262 1239 qemu_irq irq;
c8ba63f8
DES
1240 uint32_t offset;
1241 uint32_t region_size;
3f582262
AZ
1242
1243 uint16_t control;
1244 uint16_t status;
1245 uint8_t ibmr;
1246 uint8_t data;
1247};
1248
1249#define IBMR 0x80 /* I2C Bus Monitor register */
1250#define IDBR 0x88 /* I2C Data Buffer register */
1251#define ICR 0x90 /* I2C Control register */
1252#define ISR 0x98 /* I2C Status register */
1253#define ISAR 0xa0 /* I2C Slave Address register */
1254
bc24a225 1255static void pxa2xx_i2c_update(PXA2xxI2CState *s)
3f582262
AZ
1256{
1257 uint16_t level = 0;
1258 level |= s->status & s->control & (1 << 10); /* BED */
1259 level |= (s->status & (1 << 7)) && (s->control & (1 << 9)); /* IRF */
1260 level |= (s->status & (1 << 6)) && (s->control & (1 << 8)); /* ITE */
1261 level |= s->status & (1 << 9); /* SAD */
1262 qemu_set_irq(s->irq, !!level);
1263}
1264
1265/* These are only stubs now. */
9e07bdf8 1266static void pxa2xx_i2c_event(I2CSlave *i2c, enum i2c_event event)
3f582262 1267{
96dca6b9 1268 PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
e3b42536 1269 PXA2xxI2CState *s = slave->host;
3f582262
AZ
1270
1271 switch (event) {
1272 case I2C_START_SEND:
1273 s->status |= (1 << 9); /* set SAD */
1274 s->status &= ~(1 << 0); /* clear RWM */
1275 break;
1276 case I2C_START_RECV:
1277 s->status |= (1 << 9); /* set SAD */
1278 s->status |= 1 << 0; /* set RWM */
1279 break;
1280 case I2C_FINISH:
1281 s->status |= (1 << 4); /* set SSD */
1282 break;
1283 case I2C_NACK:
1284 s->status |= 1 << 1; /* set ACKNAK */
1285 break;
1286 }
1287 pxa2xx_i2c_update(s);
1288}
1289
9e07bdf8 1290static int pxa2xx_i2c_rx(I2CSlave *i2c)
3f582262 1291{
96dca6b9 1292 PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
e3b42536 1293 PXA2xxI2CState *s = slave->host;
96dca6b9
AF
1294
1295 if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
3f582262 1296 return 0;
96dca6b9 1297 }
3f582262
AZ
1298
1299 if (s->status & (1 << 0)) { /* RWM */
1300 s->status |= 1 << 6; /* set ITE */
1301 }
1302 pxa2xx_i2c_update(s);
1303
1304 return s->data;
1305}
1306
9e07bdf8 1307static int pxa2xx_i2c_tx(I2CSlave *i2c, uint8_t data)
3f582262 1308{
96dca6b9 1309 PXA2xxI2CSlaveState *slave = PXA2XX_I2C_SLAVE(i2c);
e3b42536 1310 PXA2xxI2CState *s = slave->host;
96dca6b9
AF
1311
1312 if ((s->control & (1 << 14)) || !(s->control & (1 << 6))) {
3f582262 1313 return 1;
96dca6b9 1314 }
3f582262
AZ
1315
1316 if (!(s->status & (1 << 0))) { /* RWM */
1317 s->status |= 1 << 7; /* set IRF */
1318 s->data = data;
1319 }
1320 pxa2xx_i2c_update(s);
1321
1322 return 1;
1323}
1324
a8170e5e 1325static uint64_t pxa2xx_i2c_read(void *opaque, hwaddr addr,
9c843933 1326 unsigned size)
3f582262 1327{
bc24a225 1328 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
96dca6b9 1329 I2CSlave *slave;
3f582262 1330
ed005253 1331 addr -= s->offset;
3f582262
AZ
1332 switch (addr) {
1333 case ICR:
1334 return s->control;
1335 case ISR:
1336 return s->status | (i2c_bus_busy(s->bus) << 2);
1337 case ISAR:
96dca6b9
AF
1338 slave = I2C_SLAVE(s->slave);
1339 return slave->address;
3f582262
AZ
1340 case IDBR:
1341 return s->data;
1342 case IBMR:
1343 if (s->status & (1 << 2))
1344 s->ibmr ^= 3; /* Fake SCL and SDA pin changes */
1345 else
1346 s->ibmr = 0;
1347 return s->ibmr;
1348 default:
1349 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1350 break;
1351 }
1352 return 0;
1353}
1354
a8170e5e 1355static void pxa2xx_i2c_write(void *opaque, hwaddr addr,
9c843933 1356 uint64_t value64, unsigned size)
3f582262 1357{
bc24a225 1358 PXA2xxI2CState *s = (PXA2xxI2CState *) opaque;
9c843933 1359 uint32_t value = value64;
3f582262 1360 int ack;
3f582262 1361
ed005253 1362 addr -= s->offset;
3f582262
AZ
1363 switch (addr) {
1364 case ICR:
1365 s->control = value & 0xfff7;
1366 if ((value & (1 << 3)) && (value & (1 << 6))) { /* TB and IUE */
1367 /* TODO: slave mode */
1368 if (value & (1 << 0)) { /* START condition */
1369 if (s->data & 1)
1370 s->status |= 1 << 0; /* set RWM */
1371 else
1372 s->status &= ~(1 << 0); /* clear RWM */
1373 ack = !i2c_start_transfer(s->bus, s->data >> 1, s->data & 1);
1374 } else {
1375 if (s->status & (1 << 0)) { /* RWM */
1376 s->data = i2c_recv(s->bus);
1377 if (value & (1 << 2)) /* ACKNAK */
1378 i2c_nack(s->bus);
1379 ack = 1;
1380 } else
1381 ack = !i2c_send(s->bus, s->data);
1382 }
1383
1384 if (value & (1 << 1)) /* STOP condition */
1385 i2c_end_transfer(s->bus);
1386
1387 if (ack) {
1388 if (value & (1 << 0)) /* START condition */
1389 s->status |= 1 << 6; /* set ITE */
1390 else
1391 if (s->status & (1 << 0)) /* RWM */
1392 s->status |= 1 << 7; /* set IRF */
1393 else
1394 s->status |= 1 << 6; /* set ITE */
1395 s->status &= ~(1 << 1); /* clear ACKNAK */
1396 } else {
1397 s->status |= 1 << 6; /* set ITE */
1398 s->status |= 1 << 10; /* set BED */
1399 s->status |= 1 << 1; /* set ACKNAK */
1400 }
1401 }
1402 if (!(value & (1 << 3)) && (value & (1 << 6))) /* !TB and IUE */
1403 if (value & (1 << 4)) /* MA */
1404 i2c_end_transfer(s->bus);
1405 pxa2xx_i2c_update(s);
1406 break;
1407
1408 case ISR:
1409 s->status &= ~(value & 0x07f0);
1410 pxa2xx_i2c_update(s);
1411 break;
1412
1413 case ISAR:
96dca6b9 1414 i2c_set_slave_address(I2C_SLAVE(s->slave), value & 0x7f);
3f582262
AZ
1415 break;
1416
1417 case IDBR:
1418 s->data = value & 0xff;
1419 break;
1420
1421 default:
1422 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1423 }
1424}
1425
9c843933
AK
1426static const MemoryRegionOps pxa2xx_i2c_ops = {
1427 .read = pxa2xx_i2c_read,
1428 .write = pxa2xx_i2c_write,
1429 .endianness = DEVICE_NATIVE_ENDIAN,
3f582262
AZ
1430};
1431
0211364d
JQ
1432static const VMStateDescription vmstate_pxa2xx_i2c_slave = {
1433 .name = "pxa2xx_i2c_slave",
1434 .version_id = 1,
1435 .minimum_version_id = 1,
8f1e884b 1436 .fields = (VMStateField[]) {
96dca6b9 1437 VMSTATE_I2C_SLAVE(parent_obj, PXA2xxI2CSlaveState),
0211364d
JQ
1438 VMSTATE_END_OF_LIST()
1439 }
1440};
aa941b94 1441
0211364d
JQ
1442static const VMStateDescription vmstate_pxa2xx_i2c = {
1443 .name = "pxa2xx_i2c",
1444 .version_id = 1,
1445 .minimum_version_id = 1,
8f1e884b 1446 .fields = (VMStateField[]) {
0211364d
JQ
1447 VMSTATE_UINT16(control, PXA2xxI2CState),
1448 VMSTATE_UINT16(status, PXA2xxI2CState),
1449 VMSTATE_UINT8(ibmr, PXA2xxI2CState),
1450 VMSTATE_UINT8(data, PXA2xxI2CState),
1451 VMSTATE_STRUCT_POINTER(slave, PXA2xxI2CState,
20bcf73f 1452 vmstate_pxa2xx_i2c_slave, PXA2xxI2CSlaveState),
0211364d
JQ
1453 VMSTATE_END_OF_LIST()
1454 }
1455};
aa941b94 1456
9e07bdf8 1457static int pxa2xx_i2c_slave_init(I2CSlave *i2c)
e3b42536
PB
1458{
1459 /* Nothing to do. */
81a322d4 1460 return 0;
e3b42536
PB
1461}
1462
999e12bb 1463static void pxa2xx_i2c_slave_class_init(ObjectClass *klass, void *data)
b5ea9327
AL
1464{
1465 I2CSlaveClass *k = I2C_SLAVE_CLASS(klass);
1466
1467 k->init = pxa2xx_i2c_slave_init;
1468 k->event = pxa2xx_i2c_event;
1469 k->recv = pxa2xx_i2c_rx;
1470 k->send = pxa2xx_i2c_tx;
1471}
1472
8c43a6f0 1473static const TypeInfo pxa2xx_i2c_slave_info = {
96dca6b9 1474 .name = TYPE_PXA2XX_I2C_SLAVE,
39bffca2
AL
1475 .parent = TYPE_I2C_SLAVE,
1476 .instance_size = sizeof(PXA2xxI2CSlaveState),
1477 .class_init = pxa2xx_i2c_slave_class_init,
e3b42536
PB
1478};
1479
a8170e5e 1480PXA2xxI2CState *pxa2xx_i2c_init(hwaddr base,
ed005253 1481 qemu_irq irq, uint32_t region_size)
3f582262 1482{
e3b42536 1483 DeviceState *dev;
c8ba63f8
DES
1484 SysBusDevice *i2c_dev;
1485 PXA2xxI2CState *s;
a5c82852 1486 I2CBus *i2cbus;
c8ba63f8 1487
5354c21e
AF
1488 dev = qdev_create(NULL, TYPE_PXA2XX_I2C);
1489 qdev_prop_set_uint32(dev, "size", region_size + 1);
1490 qdev_prop_set_uint32(dev, "offset", base & region_size);
1491 qdev_init_nofail(dev);
c8ba63f8 1492
5354c21e 1493 i2c_dev = SYS_BUS_DEVICE(dev);
c8ba63f8
DES
1494 sysbus_mmio_map(i2c_dev, 0, base & ~region_size);
1495 sysbus_connect_irq(i2c_dev, 0, irq);
e3b42536 1496
5354c21e 1497 s = PXA2XX_I2C(i2c_dev);
c701b35b 1498 /* FIXME: Should the slave device really be on a separate bus? */
be2f78b6 1499 i2cbus = i2c_init_bus(dev, "dummy");
96dca6b9
AF
1500 dev = i2c_create_slave(i2cbus, TYPE_PXA2XX_I2C_SLAVE, 0);
1501 s->slave = PXA2XX_I2C_SLAVE(dev);
e3b42536 1502 s->slave->host = s;
3f582262 1503
c8ba63f8
DES
1504 return s;
1505}
1506
5354c21e 1507static int pxa2xx_i2c_initfn(SysBusDevice *sbd)
c8ba63f8 1508{
5354c21e
AF
1509 DeviceState *dev = DEVICE(sbd);
1510 PXA2xxI2CState *s = PXA2XX_I2C(dev);
c8ba63f8 1511
5354c21e 1512 s->bus = i2c_init_bus(dev, "i2c");
3f582262 1513
64bde0f3
PB
1514 memory_region_init_io(&s->iomem, OBJECT(s), &pxa2xx_i2c_ops, s,
1515 "pxa2xx-i2c", s->region_size);
5354c21e
AF
1516 sysbus_init_mmio(sbd, &s->iomem);
1517 sysbus_init_irq(sbd, &s->irq);
aa941b94 1518
c8ba63f8 1519 return 0;
3f582262
AZ
1520}
1521
a5c82852 1522I2CBus *pxa2xx_i2c_bus(PXA2xxI2CState *s)
3f582262
AZ
1523{
1524 return s->bus;
1525}
1526
999e12bb
AL
1527static Property pxa2xx_i2c_properties[] = {
1528 DEFINE_PROP_UINT32("size", PXA2xxI2CState, region_size, 0x10000),
1529 DEFINE_PROP_UINT32("offset", PXA2xxI2CState, offset, 0),
1530 DEFINE_PROP_END_OF_LIST(),
1531};
1532
1533static void pxa2xx_i2c_class_init(ObjectClass *klass, void *data)
1534{
39bffca2 1535 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1536 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1537
1538 k->init = pxa2xx_i2c_initfn;
39bffca2
AL
1539 dc->desc = "PXA2xx I2C Bus Controller";
1540 dc->vmsd = &vmstate_pxa2xx_i2c;
1541 dc->props = pxa2xx_i2c_properties;
999e12bb
AL
1542}
1543
8c43a6f0 1544static const TypeInfo pxa2xx_i2c_info = {
5354c21e 1545 .name = TYPE_PXA2XX_I2C,
39bffca2
AL
1546 .parent = TYPE_SYS_BUS_DEVICE,
1547 .instance_size = sizeof(PXA2xxI2CState),
1548 .class_init = pxa2xx_i2c_class_init,
c8ba63f8
DES
1549};
1550
c1713132 1551/* PXA Inter-IC Sound Controller */
bc24a225 1552static void pxa2xx_i2s_reset(PXA2xxI2SState *i2s)
c1713132
AZ
1553{
1554 i2s->rx_len = 0;
1555 i2s->tx_len = 0;
1556 i2s->fifo_len = 0;
1557 i2s->clk = 0x1a;
1558 i2s->control[0] = 0x00;
1559 i2s->control[1] = 0x00;
1560 i2s->status = 0x00;
1561 i2s->mask = 0x00;
1562}
1563
1564#define SACR_TFTH(val) ((val >> 8) & 0xf)
1565#define SACR_RFTH(val) ((val >> 12) & 0xf)
1566#define SACR_DREC(val) (val & (1 << 3))
1567#define SACR_DPRL(val) (val & (1 << 4))
1568
bc24a225 1569static inline void pxa2xx_i2s_update(PXA2xxI2SState *i2s)
c1713132
AZ
1570{
1571 int rfs, tfs;
1572 rfs = SACR_RFTH(i2s->control[0]) < i2s->rx_len &&
1573 !SACR_DREC(i2s->control[1]);
1574 tfs = (i2s->tx_len || i2s->fifo_len < SACR_TFTH(i2s->control[0])) &&
1575 i2s->enable && !SACR_DPRL(i2s->control[1]);
1576
2115c019
AZ
1577 qemu_set_irq(i2s->rx_dma, rfs);
1578 qemu_set_irq(i2s->tx_dma, tfs);
c1713132
AZ
1579
1580 i2s->status &= 0xe0;
59c0149b
AZ
1581 if (i2s->fifo_len < 16 || !i2s->enable)
1582 i2s->status |= 1 << 0; /* TNF */
c1713132
AZ
1583 if (i2s->rx_len)
1584 i2s->status |= 1 << 1; /* RNE */
1585 if (i2s->enable)
1586 i2s->status |= 1 << 2; /* BSY */
1587 if (tfs)
1588 i2s->status |= 1 << 3; /* TFS */
1589 if (rfs)
1590 i2s->status |= 1 << 4; /* RFS */
1591 if (!(i2s->tx_len && i2s->enable))
1592 i2s->status |= i2s->fifo_len << 8; /* TFL */
1593 i2s->status |= MAX(i2s->rx_len, 0xf) << 12; /* RFL */
1594
1595 qemu_set_irq(i2s->irq, i2s->status & i2s->mask);
1596}
1597
1598#define SACR0 0x00 /* Serial Audio Global Control register */
1599#define SACR1 0x04 /* Serial Audio I2S/MSB-Justified Control register */
1600#define SASR0 0x0c /* Serial Audio Interface and FIFO Status register */
1601#define SAIMR 0x14 /* Serial Audio Interrupt Mask register */
1602#define SAICR 0x18 /* Serial Audio Interrupt Clear register */
1603#define SADIV 0x60 /* Serial Audio Clock Divider register */
1604#define SADR 0x80 /* Serial Audio Data register */
1605
a8170e5e 1606static uint64_t pxa2xx_i2s_read(void *opaque, hwaddr addr,
9c843933 1607 unsigned size)
c1713132 1608{
bc24a225 1609 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1610
1611 switch (addr) {
1612 case SACR0:
1613 return s->control[0];
1614 case SACR1:
1615 return s->control[1];
1616 case SASR0:
1617 return s->status;
1618 case SAIMR:
1619 return s->mask;
1620 case SAICR:
1621 return 0;
1622 case SADIV:
1623 return s->clk;
1624 case SADR:
1625 if (s->rx_len > 0) {
1626 s->rx_len --;
1627 pxa2xx_i2s_update(s);
1628 return s->codec_in(s->opaque);
1629 }
1630 return 0;
1631 default:
1632 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1633 break;
1634 }
1635 return 0;
1636}
1637
a8170e5e 1638static void pxa2xx_i2s_write(void *opaque, hwaddr addr,
9c843933 1639 uint64_t value, unsigned size)
c1713132 1640{
bc24a225 1641 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132 1642 uint32_t *sample;
c1713132
AZ
1643
1644 switch (addr) {
1645 case SACR0:
1646 if (value & (1 << 3)) /* RST */
1647 pxa2xx_i2s_reset(s);
1648 s->control[0] = value & 0xff3d;
1649 if (!s->enable && (value & 1) && s->tx_len) { /* ENB */
1650 for (sample = s->fifo; s->fifo_len > 0; s->fifo_len --, sample ++)
1651 s->codec_out(s->opaque, *sample);
1652 s->status &= ~(1 << 7); /* I2SOFF */
1653 }
1654 if (value & (1 << 4)) /* EFWR */
1655 printf("%s: Attempt to use special function\n", __FUNCTION__);
9dda2465 1656 s->enable = (value & 9) == 1; /* ENB && !RST*/
c1713132
AZ
1657 pxa2xx_i2s_update(s);
1658 break;
1659 case SACR1:
1660 s->control[1] = value & 0x0039;
1661 if (value & (1 << 5)) /* ENLBF */
1662 printf("%s: Attempt to use loopback function\n", __FUNCTION__);
1663 if (value & (1 << 4)) /* DPRL */
1664 s->fifo_len = 0;
1665 pxa2xx_i2s_update(s);
1666 break;
1667 case SAIMR:
1668 s->mask = value & 0x0078;
1669 pxa2xx_i2s_update(s);
1670 break;
1671 case SAICR:
1672 s->status &= ~(value & (3 << 5));
1673 pxa2xx_i2s_update(s);
1674 break;
1675 case SADIV:
1676 s->clk = value & 0x007f;
1677 break;
1678 case SADR:
1679 if (s->tx_len && s->enable) {
1680 s->tx_len --;
1681 pxa2xx_i2s_update(s);
1682 s->codec_out(s->opaque, value);
1683 } else if (s->fifo_len < 16) {
1684 s->fifo[s->fifo_len ++] = value;
1685 pxa2xx_i2s_update(s);
1686 }
1687 break;
1688 default:
1689 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1690 }
1691}
1692
9c843933
AK
1693static const MemoryRegionOps pxa2xx_i2s_ops = {
1694 .read = pxa2xx_i2s_read,
1695 .write = pxa2xx_i2s_write,
1696 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
1697};
1698
9f5dfe29
JQ
1699static const VMStateDescription vmstate_pxa2xx_i2s = {
1700 .name = "pxa2xx_i2s",
1701 .version_id = 0,
1702 .minimum_version_id = 0,
8f1e884b 1703 .fields = (VMStateField[]) {
9f5dfe29
JQ
1704 VMSTATE_UINT32_ARRAY(control, PXA2xxI2SState, 2),
1705 VMSTATE_UINT32(status, PXA2xxI2SState),
1706 VMSTATE_UINT32(mask, PXA2xxI2SState),
1707 VMSTATE_UINT32(clk, PXA2xxI2SState),
1708 VMSTATE_INT32(enable, PXA2xxI2SState),
1709 VMSTATE_INT32(rx_len, PXA2xxI2SState),
1710 VMSTATE_INT32(tx_len, PXA2xxI2SState),
1711 VMSTATE_INT32(fifo_len, PXA2xxI2SState),
1712 VMSTATE_END_OF_LIST()
1713 }
1714};
aa941b94 1715
c1713132
AZ
1716static void pxa2xx_i2s_data_req(void *opaque, int tx, int rx)
1717{
bc24a225 1718 PXA2xxI2SState *s = (PXA2xxI2SState *) opaque;
c1713132
AZ
1719 uint32_t *sample;
1720
1721 /* Signal FIFO errors */
1722 if (s->enable && s->tx_len)
1723 s->status |= 1 << 5; /* TUR */
1724 if (s->enable && s->rx_len)
1725 s->status |= 1 << 6; /* ROR */
1726
1727 /* Should be tx - MIN(tx, s->fifo_len) but we don't really need to
1728 * handle the cases where it makes a difference. */
1729 s->tx_len = tx - s->fifo_len;
1730 s->rx_len = rx;
1731 /* Note that is s->codec_out wasn't set, we wouldn't get called. */
1732 if (s->enable)
1733 for (sample = s->fifo; s->fifo_len; s->fifo_len --, sample ++)
1734 s->codec_out(s->opaque, *sample);
1735 pxa2xx_i2s_update(s);
1736}
1737
9c843933 1738static PXA2xxI2SState *pxa2xx_i2s_init(MemoryRegion *sysmem,
a8170e5e 1739 hwaddr base,
2115c019 1740 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma)
c1713132 1741{
bc24a225 1742 PXA2xxI2SState *s = (PXA2xxI2SState *)
7267c094 1743 g_malloc0(sizeof(PXA2xxI2SState));
c1713132 1744
c1713132 1745 s->irq = irq;
2115c019
AZ
1746 s->rx_dma = rx_dma;
1747 s->tx_dma = tx_dma;
c1713132
AZ
1748 s->data_req = pxa2xx_i2s_data_req;
1749
1750 pxa2xx_i2s_reset(s);
1751
2c9b15ca 1752 memory_region_init_io(&s->iomem, NULL, &pxa2xx_i2s_ops, s,
9c843933
AK
1753 "pxa2xx-i2s", 0x100000);
1754 memory_region_add_subregion(sysmem, base, &s->iomem);
c1713132 1755
9f5dfe29 1756 vmstate_register(NULL, base, &vmstate_pxa2xx_i2s, s);
aa941b94 1757
c1713132
AZ
1758 return s;
1759}
1760
1761/* PXA Fast Infra-red Communications Port */
bc24a225 1762struct PXA2xxFIrState {
adfc39ea 1763 MemoryRegion iomem;
c1713132 1764 qemu_irq irq;
2115c019
AZ
1765 qemu_irq rx_dma;
1766 qemu_irq tx_dma;
c1713132
AZ
1767 int enable;
1768 CharDriverState *chr;
1769
1770 uint8_t control[3];
1771 uint8_t status[2];
1772
1773 int rx_len;
1774 int rx_start;
1775 uint8_t rx_fifo[64];
1776};
1777
bc24a225 1778static void pxa2xx_fir_reset(PXA2xxFIrState *s)
c1713132
AZ
1779{
1780 s->control[0] = 0x00;
1781 s->control[1] = 0x00;
1782 s->control[2] = 0x00;
1783 s->status[0] = 0x00;
1784 s->status[1] = 0x00;
1785 s->enable = 0;
1786}
1787
bc24a225 1788static inline void pxa2xx_fir_update(PXA2xxFIrState *s)
c1713132
AZ
1789{
1790 static const int tresh[4] = { 8, 16, 32, 0 };
1791 int intr = 0;
1792 if ((s->control[0] & (1 << 4)) && /* RXE */
1793 s->rx_len >= tresh[s->control[2] & 3]) /* TRIG */
1794 s->status[0] |= 1 << 4; /* RFS */
1795 else
1796 s->status[0] &= ~(1 << 4); /* RFS */
1797 if (s->control[0] & (1 << 3)) /* TXE */
1798 s->status[0] |= 1 << 3; /* TFS */
1799 else
1800 s->status[0] &= ~(1 << 3); /* TFS */
1801 if (s->rx_len)
1802 s->status[1] |= 1 << 2; /* RNE */
1803 else
1804 s->status[1] &= ~(1 << 2); /* RNE */
1805 if (s->control[0] & (1 << 4)) /* RXE */
1806 s->status[1] |= 1 << 0; /* RSY */
1807 else
1808 s->status[1] &= ~(1 << 0); /* RSY */
1809
1810 intr |= (s->control[0] & (1 << 5)) && /* RIE */
1811 (s->status[0] & (1 << 4)); /* RFS */
1812 intr |= (s->control[0] & (1 << 6)) && /* TIE */
1813 (s->status[0] & (1 << 3)); /* TFS */
1814 intr |= (s->control[2] & (1 << 4)) && /* TRAIL */
1815 (s->status[0] & (1 << 6)); /* EOC */
1816 intr |= (s->control[0] & (1 << 2)) && /* TUS */
1817 (s->status[0] & (1 << 1)); /* TUR */
1818 intr |= s->status[0] & 0x25; /* FRE, RAB, EIF */
1819
2115c019
AZ
1820 qemu_set_irq(s->rx_dma, (s->status[0] >> 4) & 1);
1821 qemu_set_irq(s->tx_dma, (s->status[0] >> 3) & 1);
c1713132
AZ
1822
1823 qemu_set_irq(s->irq, intr && s->enable);
1824}
1825
1826#define ICCR0 0x00 /* FICP Control register 0 */
1827#define ICCR1 0x04 /* FICP Control register 1 */
1828#define ICCR2 0x08 /* FICP Control register 2 */
1829#define ICDR 0x0c /* FICP Data register */
1830#define ICSR0 0x14 /* FICP Status register 0 */
1831#define ICSR1 0x18 /* FICP Status register 1 */
1832#define ICFOR 0x1c /* FICP FIFO Occupancy Status register */
1833
a8170e5e 1834static uint64_t pxa2xx_fir_read(void *opaque, hwaddr addr,
adfc39ea 1835 unsigned size)
c1713132 1836{
bc24a225 1837 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132 1838 uint8_t ret;
c1713132
AZ
1839
1840 switch (addr) {
1841 case ICCR0:
1842 return s->control[0];
1843 case ICCR1:
1844 return s->control[1];
1845 case ICCR2:
1846 return s->control[2];
1847 case ICDR:
1848 s->status[0] &= ~0x01;
1849 s->status[1] &= ~0x72;
1850 if (s->rx_len) {
1851 s->rx_len --;
1852 ret = s->rx_fifo[s->rx_start ++];
1853 s->rx_start &= 63;
1854 pxa2xx_fir_update(s);
1855 return ret;
1856 }
1857 printf("%s: Rx FIFO underrun.\n", __FUNCTION__);
1858 break;
1859 case ICSR0:
1860 return s->status[0];
1861 case ICSR1:
1862 return s->status[1] | (1 << 3); /* TNF */
1863 case ICFOR:
1864 return s->rx_len;
1865 default:
1866 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1867 break;
1868 }
1869 return 0;
1870}
1871
a8170e5e 1872static void pxa2xx_fir_write(void *opaque, hwaddr addr,
adfc39ea 1873 uint64_t value64, unsigned size)
c1713132 1874{
bc24a225 1875 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
adfc39ea 1876 uint32_t value = value64;
c1713132 1877 uint8_t ch;
c1713132
AZ
1878
1879 switch (addr) {
1880 case ICCR0:
1881 s->control[0] = value;
1882 if (!(value & (1 << 4))) /* RXE */
1883 s->rx_len = s->rx_start = 0;
3ffd710e
BS
1884 if (!(value & (1 << 3))) { /* TXE */
1885 /* Nop */
1886 }
c1713132
AZ
1887 s->enable = value & 1; /* ITR */
1888 if (!s->enable)
1889 s->status[0] = 0;
1890 pxa2xx_fir_update(s);
1891 break;
1892 case ICCR1:
1893 s->control[1] = value;
1894 break;
1895 case ICCR2:
1896 s->control[2] = value & 0x3f;
1897 pxa2xx_fir_update(s);
1898 break;
1899 case ICDR:
1900 if (s->control[2] & (1 << 2)) /* TXP */
1901 ch = value;
1902 else
1903 ch = ~value;
1904 if (s->chr && s->enable && (s->control[0] & (1 << 3))) /* TXE */
2cc6e0a1 1905 qemu_chr_fe_write(s->chr, &ch, 1);
c1713132
AZ
1906 break;
1907 case ICSR0:
1908 s->status[0] &= ~(value & 0x66);
1909 pxa2xx_fir_update(s);
1910 break;
1911 case ICFOR:
1912 break;
1913 default:
1914 printf("%s: Bad register " REG_FMT "\n", __FUNCTION__, addr);
1915 }
1916}
1917
adfc39ea
AK
1918static const MemoryRegionOps pxa2xx_fir_ops = {
1919 .read = pxa2xx_fir_read,
1920 .write = pxa2xx_fir_write,
1921 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
1922};
1923
1924static int pxa2xx_fir_is_empty(void *opaque)
1925{
bc24a225 1926 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1927 return (s->rx_len < 64);
1928}
1929
1930static void pxa2xx_fir_rx(void *opaque, const uint8_t *buf, int size)
1931{
bc24a225 1932 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
c1713132
AZ
1933 if (!(s->control[0] & (1 << 4))) /* RXE */
1934 return;
1935
1936 while (size --) {
1937 s->status[1] |= 1 << 4; /* EOF */
1938 if (s->rx_len >= 64) {
1939 s->status[1] |= 1 << 6; /* ROR */
1940 break;
1941 }
1942
1943 if (s->control[2] & (1 << 3)) /* RXP */
1944 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = *(buf ++);
1945 else
1946 s->rx_fifo[(s->rx_start + s->rx_len ++) & 63] = ~*(buf ++);
1947 }
1948
1949 pxa2xx_fir_update(s);
1950}
1951
1952static void pxa2xx_fir_event(void *opaque, int event)
1953{
1954}
1955
aa941b94
AZ
1956static void pxa2xx_fir_save(QEMUFile *f, void *opaque)
1957{
bc24a225 1958 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
aa941b94
AZ
1959 int i;
1960
1961 qemu_put_be32(f, s->enable);
1962
1963 qemu_put_8s(f, &s->control[0]);
1964 qemu_put_8s(f, &s->control[1]);
1965 qemu_put_8s(f, &s->control[2]);
1966 qemu_put_8s(f, &s->status[0]);
1967 qemu_put_8s(f, &s->status[1]);
1968
1969 qemu_put_byte(f, s->rx_len);
1970 for (i = 0; i < s->rx_len; i ++)
1971 qemu_put_byte(f, s->rx_fifo[(s->rx_start + i) & 63]);
1972}
1973
1974static int pxa2xx_fir_load(QEMUFile *f, void *opaque, int version_id)
1975{
bc24a225 1976 PXA2xxFIrState *s = (PXA2xxFIrState *) opaque;
aa941b94
AZ
1977 int i;
1978
1979 s->enable = qemu_get_be32(f);
1980
1981 qemu_get_8s(f, &s->control[0]);
1982 qemu_get_8s(f, &s->control[1]);
1983 qemu_get_8s(f, &s->control[2]);
1984 qemu_get_8s(f, &s->status[0]);
1985 qemu_get_8s(f, &s->status[1]);
1986
1987 s->rx_len = qemu_get_byte(f);
1988 s->rx_start = 0;
1989 for (i = 0; i < s->rx_len; i ++)
1990 s->rx_fifo[i] = qemu_get_byte(f);
1991
1992 return 0;
1993}
1994
adfc39ea 1995static PXA2xxFIrState *pxa2xx_fir_init(MemoryRegion *sysmem,
a8170e5e 1996 hwaddr base,
2115c019 1997 qemu_irq irq, qemu_irq rx_dma, qemu_irq tx_dma,
c1713132
AZ
1998 CharDriverState *chr)
1999{
bc24a225 2000 PXA2xxFIrState *s = (PXA2xxFIrState *)
7267c094 2001 g_malloc0(sizeof(PXA2xxFIrState));
c1713132 2002
c1713132 2003 s->irq = irq;
2115c019
AZ
2004 s->rx_dma = rx_dma;
2005 s->tx_dma = tx_dma;
c1713132
AZ
2006 s->chr = chr;
2007
2008 pxa2xx_fir_reset(s);
2009
2c9b15ca 2010 memory_region_init_io(&s->iomem, NULL, &pxa2xx_fir_ops, s, "pxa2xx-fir", 0x1000);
adfc39ea 2011 memory_region_add_subregion(sysmem, base, &s->iomem);
c1713132 2012
456d6069
HG
2013 if (chr) {
2014 qemu_chr_fe_claim_no_fail(chr);
c1713132
AZ
2015 qemu_chr_add_handlers(chr, pxa2xx_fir_is_empty,
2016 pxa2xx_fir_rx, pxa2xx_fir_event, s);
456d6069 2017 }
c1713132 2018
0be71e32
AW
2019 register_savevm(NULL, "pxa2xx_fir", 0, 0, pxa2xx_fir_save,
2020 pxa2xx_fir_load, s);
aa941b94 2021
c1713132
AZ
2022 return s;
2023}
2024
38641a52 2025static void pxa2xx_reset(void *opaque, int line, int level)
c1713132 2026{
bc24a225 2027 PXA2xxState *s = (PXA2xxState *) opaque;
38641a52 2028
c1713132 2029 if (level && (s->pm_regs[PCFR >> 2] & 0x10)) { /* GPR_EN */
43824588 2030 cpu_reset(CPU(s->cpu));
c1713132
AZ
2031 /* TODO: reset peripherals */
2032 }
2033}
2034
2035/* Initialise a PXA270 integrated chip (ARM based core). */
a6dc4c2d
RH
2036PXA2xxState *pxa270_init(MemoryRegion *address_space,
2037 unsigned int sdram_size, const char *revision)
c1713132 2038{
bc24a225 2039 PXA2xxState *s;
adfc39ea 2040 int i;
751c6a17 2041 DriveInfo *dinfo;
7267c094 2042 s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
c1713132 2043
4207117c
AZ
2044 if (revision && strncmp(revision, "pxa27", 5)) {
2045 fprintf(stderr, "Machine requires a PXA27x processor.\n");
2046 exit(1);
2047 }
aaed909a
FB
2048 if (!revision)
2049 revision = "pxa270";
2050
43824588
AF
2051 s->cpu = cpu_arm_init(revision);
2052 if (s->cpu == NULL) {
aaed909a
FB
2053 fprintf(stderr, "Unable to find CPU definition\n");
2054 exit(1);
2055 }
f3c7d038 2056 s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
38641a52 2057
d95b2f8d 2058 /* SDRAM & Internal Memory Storage */
49946538
HT
2059 memory_region_init_ram(&s->sdram, NULL, "pxa270.sdram", sdram_size,
2060 &error_abort);
c5705a77 2061 vmstate_register_ram_global(&s->sdram);
adfc39ea 2062 memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
49946538
HT
2063 memory_region_init_ram(&s->internal, NULL, "pxa270.internal", 0x40000,
2064 &error_abort);
c5705a77 2065 vmstate_register_ram_global(&s->internal);
adfc39ea
AK
2066 memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2067 &s->internal);
d95b2f8d 2068
f161bcd0 2069 s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
c1713132 2070
e1f8c729
DES
2071 s->dma = pxa27x_dma_init(0x40000000,
2072 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2073
797e9542
DES
2074 sysbus_create_varargs("pxa27x-timer", 0x40a00000,
2075 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2076 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2077 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2078 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2079 qdev_get_gpio_in(s->pic, PXA27X_PIC_OST_4_11),
2080 NULL);
a171fe39 2081
55e5c285 2082 s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 121);
c1713132 2083
751c6a17
GH
2084 dinfo = drive_get(IF_SD, 0, 0);
2085 if (!dinfo) {
e4bcb14c
TS
2086 fprintf(stderr, "qemu: missing SecureDigital device\n");
2087 exit(1);
2088 }
fa1d36df 2089 s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
4be74634 2090 blk_by_legacy_dinfo(dinfo),
2115c019
AZ
2091 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2092 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2093 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2094
fb50cfe4
RH
2095 for (i = 0; pxa270_serial[i].io_base; i++) {
2096 if (serial_hds[i]) {
a6dc4c2d 2097 serial_mm_init(address_space, pxa270_serial[i].io_base, 2,
fb50cfe4 2098 qdev_get_gpio_in(s->pic, pxa270_serial[i].irqn),
2ff0c7c3 2099 14857000 / 16, serial_hds[i],
fb50cfe4
RH
2100 DEVICE_NATIVE_ENDIAN);
2101 } else {
c1713132 2102 break;
fb50cfe4
RH
2103 }
2104 }
c1713132 2105 if (serial_hds[i])
adfc39ea 2106 s->fir = pxa2xx_fir_init(address_space, 0x40800000,
e1f8c729 2107 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2108 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2109 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2110 serial_hds[i]);
c1713132 2111
5a6fdd91 2112 s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
e1f8c729 2113 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2114
c1713132 2115 s->cm_base = 0x41300000;
82d17978 2116 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2117 s->clkcfg = 0x00000009; /* Turbo mode active */
2c9b15ca 2118 memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
adfc39ea 2119 memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
ae1f90de 2120 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132 2121
dc2a9045 2122 pxa2xx_setup_cp14(s);
c1713132
AZ
2123
2124 s->mm_base = 0x48000000;
2125 s->mm_regs[MDMRS >> 2] = 0x00020002;
2126 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2127 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
2c9b15ca 2128 memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
adfc39ea 2129 memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
d102d495 2130 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2131
2a163929 2132 s->pm_base = 0x40f00000;
2c9b15ca 2133 memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
adfc39ea 2134 memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
f0ab24ce 2135 vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2a163929 2136
c1713132 2137 for (i = 0; pxa27x_ssp[i].io_base; i ++);
7267c094 2138 s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
c1713132 2139 for (i = 0; pxa27x_ssp[i].io_base; i ++) {
a984a69e 2140 DeviceState *dev;
12a82804 2141 dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa27x_ssp[i].io_base,
e1f8c729 2142 qdev_get_gpio_in(s->pic, pxa27x_ssp[i].irqn));
02e2da45 2143 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2144 }
2145
094b287f 2146 if (usb_enabled(false)) {
61d3cf93 2147 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2148 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2149 }
2150
354a8c06
BC
2151 s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2152 s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
a171fe39 2153
548c6f18 2154 sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
8a231487 2155 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2156
e1f8c729
DES
2157 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2158 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2159 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2160 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2161
9c843933 2162 s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2115c019
AZ
2163 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2164 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2165 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132 2166
6cd816b8 2167 s->kp = pxa27x_keypad_init(address_space, 0x41500000,
e1f8c729 2168 qdev_get_gpio_in(s->pic, PXA2XX_PIC_KEYPAD));
31b87f2e 2169
c1713132 2170 /* GPIO1 resets the processor */
fe8f096b 2171 /* The handler can be overridden by board-specific code */
0bb53337 2172 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2173 return s;
2174}
2175
2176/* Initialise a PXA255 integrated chip (ARM based core). */
a6dc4c2d 2177PXA2xxState *pxa255_init(MemoryRegion *address_space, unsigned int sdram_size)
c1713132 2178{
bc24a225 2179 PXA2xxState *s;
adfc39ea 2180 int i;
751c6a17 2181 DriveInfo *dinfo;
aaed909a 2182
7267c094 2183 s = (PXA2xxState *) g_malloc0(sizeof(PXA2xxState));
c1713132 2184
43824588
AF
2185 s->cpu = cpu_arm_init("pxa255");
2186 if (s->cpu == NULL) {
aaed909a
FB
2187 fprintf(stderr, "Unable to find CPU definition\n");
2188 exit(1);
2189 }
f3c7d038 2190 s->reset = qemu_allocate_irq(pxa2xx_reset, s, 0);
38641a52 2191
d95b2f8d 2192 /* SDRAM & Internal Memory Storage */
49946538
HT
2193 memory_region_init_ram(&s->sdram, NULL, "pxa255.sdram", sdram_size,
2194 &error_abort);
c5705a77 2195 vmstate_register_ram_global(&s->sdram);
adfc39ea 2196 memory_region_add_subregion(address_space, PXA2XX_SDRAM_BASE, &s->sdram);
2c9b15ca 2197 memory_region_init_ram(&s->internal, NULL, "pxa255.internal",
49946538 2198 PXA2XX_INTERNAL_SIZE, &error_abort);
c5705a77 2199 vmstate_register_ram_global(&s->internal);
adfc39ea
AK
2200 memory_region_add_subregion(address_space, PXA2XX_INTERNAL_BASE,
2201 &s->internal);
d95b2f8d 2202
f161bcd0 2203 s->pic = pxa2xx_pic_init(0x40d00000, s->cpu);
c1713132 2204
e1f8c729
DES
2205 s->dma = pxa255_dma_init(0x40000000,
2206 qdev_get_gpio_in(s->pic, PXA2XX_PIC_DMA));
c1713132 2207
797e9542
DES
2208 sysbus_create_varargs("pxa25x-timer", 0x40a00000,
2209 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 0),
2210 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 1),
2211 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 2),
2212 qdev_get_gpio_in(s->pic, PXA2XX_PIC_OST_0 + 3),
2213 NULL);
a171fe39 2214
55e5c285 2215 s->gpio = pxa2xx_gpio_init(0x40e00000, s->cpu, s->pic, 85);
c1713132 2216
751c6a17
GH
2217 dinfo = drive_get(IF_SD, 0, 0);
2218 if (!dinfo) {
e4bcb14c
TS
2219 fprintf(stderr, "qemu: missing SecureDigital device\n");
2220 exit(1);
2221 }
fa1d36df 2222 s->mmc = pxa2xx_mmci_init(address_space, 0x41100000,
4be74634 2223 blk_by_legacy_dinfo(dinfo),
2115c019
AZ
2224 qdev_get_gpio_in(s->pic, PXA2XX_PIC_MMC),
2225 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_MMCI),
2226 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_MMCI));
a171fe39 2227
fb50cfe4 2228 for (i = 0; pxa255_serial[i].io_base; i++) {
2d48377a 2229 if (serial_hds[i]) {
a6dc4c2d 2230 serial_mm_init(address_space, pxa255_serial[i].io_base, 2,
fb50cfe4 2231 qdev_get_gpio_in(s->pic, pxa255_serial[i].irqn),
2ff0c7c3 2232 14745600 / 16, serial_hds[i],
fb50cfe4 2233 DEVICE_NATIVE_ENDIAN);
2d48377a 2234 } else {
c1713132 2235 break;
2d48377a 2236 }
fb50cfe4 2237 }
c1713132 2238 if (serial_hds[i])
adfc39ea 2239 s->fir = pxa2xx_fir_init(address_space, 0x40800000,
e1f8c729 2240 qdev_get_gpio_in(s->pic, PXA2XX_PIC_ICP),
2115c019
AZ
2241 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_ICP),
2242 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_ICP),
2243 serial_hds[i]);
c1713132 2244
5a6fdd91 2245 s->lcd = pxa2xx_lcdc_init(address_space, 0x44000000,
e1f8c729 2246 qdev_get_gpio_in(s->pic, PXA2XX_PIC_LCD));
a171fe39 2247
c1713132 2248 s->cm_base = 0x41300000;
82d17978 2249 s->cm_regs[CCCR >> 2] = 0x02000210; /* 416.0 MHz */
c1713132 2250 s->clkcfg = 0x00000009; /* Turbo mode active */
2c9b15ca 2251 memory_region_init_io(&s->cm_iomem, NULL, &pxa2xx_cm_ops, s, "pxa2xx-cm", 0x1000);
adfc39ea 2252 memory_region_add_subregion(address_space, s->cm_base, &s->cm_iomem);
ae1f90de 2253 vmstate_register(NULL, 0, &vmstate_pxa2xx_cm, s);
c1713132 2254
dc2a9045 2255 pxa2xx_setup_cp14(s);
c1713132
AZ
2256
2257 s->mm_base = 0x48000000;
2258 s->mm_regs[MDMRS >> 2] = 0x00020002;
2259 s->mm_regs[MDREFR >> 2] = 0x03ca4000;
2260 s->mm_regs[MECR >> 2] = 0x00000001; /* Two PC Card sockets */
2c9b15ca 2261 memory_region_init_io(&s->mm_iomem, NULL, &pxa2xx_mm_ops, s, "pxa2xx-mm", 0x1000);
adfc39ea 2262 memory_region_add_subregion(address_space, s->mm_base, &s->mm_iomem);
d102d495 2263 vmstate_register(NULL, 0, &vmstate_pxa2xx_mm, s);
c1713132 2264
2a163929 2265 s->pm_base = 0x40f00000;
2c9b15ca 2266 memory_region_init_io(&s->pm_iomem, NULL, &pxa2xx_pm_ops, s, "pxa2xx-pm", 0x100);
adfc39ea 2267 memory_region_add_subregion(address_space, s->pm_base, &s->pm_iomem);
f0ab24ce 2268 vmstate_register(NULL, 0, &vmstate_pxa2xx_pm, s);
2a163929 2269
c1713132 2270 for (i = 0; pxa255_ssp[i].io_base; i ++);
7267c094 2271 s->ssp = (SSIBus **)g_malloc0(sizeof(SSIBus *) * i);
c1713132 2272 for (i = 0; pxa255_ssp[i].io_base; i ++) {
a984a69e 2273 DeviceState *dev;
12a82804 2274 dev = sysbus_create_simple(TYPE_PXA2XX_SSP, pxa255_ssp[i].io_base,
e1f8c729 2275 qdev_get_gpio_in(s->pic, pxa255_ssp[i].irqn));
02e2da45 2276 s->ssp[i] = (SSIBus *)qdev_get_child_bus(dev, "ssi");
c1713132
AZ
2277 }
2278
094b287f 2279 if (usb_enabled(false)) {
61d3cf93 2280 sysbus_create_simple("sysbus-ohci", 0x4c000000,
e1f8c729 2281 qdev_get_gpio_in(s->pic, PXA2XX_PIC_USBH1));
a171fe39
AZ
2282 }
2283
354a8c06
BC
2284 s->pcmcia[0] = pxa2xx_pcmcia_init(address_space, 0x20000000);
2285 s->pcmcia[1] = pxa2xx_pcmcia_init(address_space, 0x30000000);
a171fe39 2286
548c6f18 2287 sysbus_create_simple(TYPE_PXA2XX_RTC, 0x40900000,
8a231487 2288 qdev_get_gpio_in(s->pic, PXA2XX_PIC_RTCALARM));
c1713132 2289
e1f8c729
DES
2290 s->i2c[0] = pxa2xx_i2c_init(0x40301600,
2291 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2C), 0xffff);
2292 s->i2c[1] = pxa2xx_i2c_init(0x40f00100,
2293 qdev_get_gpio_in(s->pic, PXA2XX_PIC_PWRI2C), 0xff);
c1713132 2294
9c843933 2295 s->i2s = pxa2xx_i2s_init(address_space, 0x40400000,
2115c019
AZ
2296 qdev_get_gpio_in(s->pic, PXA2XX_PIC_I2S),
2297 qdev_get_gpio_in(s->dma, PXA2XX_RX_RQ_I2S),
2298 qdev_get_gpio_in(s->dma, PXA2XX_TX_RQ_I2S));
c1713132
AZ
2299
2300 /* GPIO1 resets the processor */
fe8f096b 2301 /* The handler can be overridden by board-specific code */
0bb53337 2302 qdev_connect_gpio_out(s->gpio, 1, s->reset);
c1713132
AZ
2303 return s;
2304}
e3b42536 2305
999e12bb
AL
2306static void pxa2xx_ssp_class_init(ObjectClass *klass, void *data)
2307{
2308 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
2309
2310 sdc->init = pxa2xx_ssp_init;
2311}
2312
8c43a6f0 2313static const TypeInfo pxa2xx_ssp_info = {
12a82804 2314 .name = TYPE_PXA2XX_SSP,
39bffca2
AL
2315 .parent = TYPE_SYS_BUS_DEVICE,
2316 .instance_size = sizeof(PXA2xxSSPState),
2317 .class_init = pxa2xx_ssp_class_init,
999e12bb
AL
2318};
2319
83f7d43a 2320static void pxa2xx_register_types(void)
e3b42536 2321{
39bffca2
AL
2322 type_register_static(&pxa2xx_i2c_slave_info);
2323 type_register_static(&pxa2xx_ssp_info);
2324 type_register_static(&pxa2xx_i2c_info);
2325 type_register_static(&pxa2xx_rtc_sysbus_info);
e3b42536
PB
2326}
2327
83f7d43a 2328type_init(pxa2xx_register_types)