]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/pxa2xx_gpio.c
Include migration/vmstate.h less
[mirror_qemu.git] / hw / arm / pxa2xx_gpio.c
CommitLineData
c1713132
AZ
1/*
2 * Intel XScale PXA255/270 GPIO controller emulation.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 *
7 * This code is licensed under the GPL.
8 */
9
12b16722 10#include "qemu/osdep.h"
33c11879 11#include "cpu.h"
83c9f4ca 12#include "hw/hw.h"
64552b6b 13#include "hw/irq.h"
83c9f4ca 14#include "hw/sysbus.h"
d6454270 15#include "migration/vmstate.h"
0d09e41a 16#include "hw/arm/pxa.h"
03dd024f 17#include "qemu/log.h"
0b8fa32f 18#include "qemu/module.h"
c1713132
AZ
19
20#define PXA2XX_GPIO_BANKS 4
21
922bb317
AF
22#define TYPE_PXA2XX_GPIO "pxa2xx-gpio"
23#define PXA2XX_GPIO(obj) \
24 OBJECT_CHECK(PXA2xxGPIOInfo, (obj), TYPE_PXA2XX_GPIO)
25
0bb53337 26typedef struct PXA2xxGPIOInfo PXA2xxGPIOInfo;
bc24a225 27struct PXA2xxGPIOInfo {
922bb317
AF
28 /*< private >*/
29 SysBusDevice parent_obj;
30 /*< public >*/
31
55a8b801 32 MemoryRegion iomem;
0bb53337 33 qemu_irq irq0, irq1, irqX;
c1713132 34 int lines;
0bb53337 35 int ncpu;
95d42bb5 36 ARMCPU *cpu;
c1713132
AZ
37
38 /* XXX: GNU C vectors are more suitable */
39 uint32_t ilevel[PXA2XX_GPIO_BANKS];
40 uint32_t olevel[PXA2XX_GPIO_BANKS];
41 uint32_t dir[PXA2XX_GPIO_BANKS];
42 uint32_t rising[PXA2XX_GPIO_BANKS];
43 uint32_t falling[PXA2XX_GPIO_BANKS];
44 uint32_t status[PXA2XX_GPIO_BANKS];
45 uint32_t gafr[PXA2XX_GPIO_BANKS * 2];
46
47 uint32_t prev_level[PXA2XX_GPIO_BANKS];
38641a52
AZ
48 qemu_irq handler[PXA2XX_GPIO_BANKS * 32];
49 qemu_irq read_notify;
c1713132
AZ
50};
51
52static struct {
53 enum {
54 GPIO_NONE,
55 GPLR,
56 GPSR,
57 GPCR,
58 GPDR,
59 GRER,
60 GFER,
61 GEDR,
62 GAFR_L,
63 GAFR_U,
64 } reg;
65 int bank;
66} pxa2xx_gpio_regs[0x200] = {
67 [0 ... 0x1ff] = { GPIO_NONE, 0 },
68#define PXA2XX_REG(reg, a0, a1, a2, a3) \
5fafdf24 69 [a0] = { reg, 0 }, [a1] = { reg, 1 }, [a2] = { reg, 2 }, [a3] = { reg, 3 },
c1713132
AZ
70
71 PXA2XX_REG(GPLR, 0x000, 0x004, 0x008, 0x100)
72 PXA2XX_REG(GPSR, 0x018, 0x01c, 0x020, 0x118)
73 PXA2XX_REG(GPCR, 0x024, 0x028, 0x02c, 0x124)
74 PXA2XX_REG(GPDR, 0x00c, 0x010, 0x014, 0x10c)
75 PXA2XX_REG(GRER, 0x030, 0x034, 0x038, 0x130)
76 PXA2XX_REG(GFER, 0x03c, 0x040, 0x044, 0x13c)
77 PXA2XX_REG(GEDR, 0x048, 0x04c, 0x050, 0x148)
78 PXA2XX_REG(GAFR_L, 0x054, 0x05c, 0x064, 0x06c)
79 PXA2XX_REG(GAFR_U, 0x058, 0x060, 0x068, 0x070)
80};
81
bc24a225 82static void pxa2xx_gpio_irq_update(PXA2xxGPIOInfo *s)
c1713132
AZ
83{
84 if (s->status[0] & (1 << 0))
0bb53337 85 qemu_irq_raise(s->irq0);
c1713132 86 else
0bb53337 87 qemu_irq_lower(s->irq0);
c1713132
AZ
88
89 if (s->status[0] & (1 << 1))
0bb53337 90 qemu_irq_raise(s->irq1);
c1713132 91 else
0bb53337 92 qemu_irq_lower(s->irq1);
c1713132
AZ
93
94 if ((s->status[0] & ~3) | s->status[1] | s->status[2] | s->status[3])
0bb53337 95 qemu_irq_raise(s->irqX);
c1713132 96 else
0bb53337 97 qemu_irq_lower(s->irqX);
c1713132
AZ
98}
99
100/* Bitmap of pins used as standby and sleep wake-up sources. */
38641a52 101static const int pxa2xx_gpio_wake[PXA2XX_GPIO_BANKS] = {
c1713132
AZ
102 0x8003fe1b, 0x002001fc, 0xec080000, 0x0012007f,
103};
104
38641a52 105static void pxa2xx_gpio_set(void *opaque, int line, int level)
c1713132 106{
bc24a225 107 PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
259186a7 108 CPUState *cpu = CPU(s->cpu);
c1713132
AZ
109 int bank;
110 uint32_t mask;
111
112 if (line >= s->lines) {
a89f364a 113 printf("%s: No GPIO pin %i\n", __func__, line);
c1713132
AZ
114 return;
115 }
116
117 bank = line >> 5;
43a32ed6 118 mask = 1U << (line & 31);
c1713132
AZ
119
120 if (level) {
121 s->status[bank] |= s->rising[bank] & mask &
122 ~s->ilevel[bank] & ~s->dir[bank];
123 s->ilevel[bank] |= mask;
124 } else {
125 s->status[bank] |= s->falling[bank] & mask &
126 s->ilevel[bank] & ~s->dir[bank];
127 s->ilevel[bank] &= ~mask;
128 }
129
130 if (s->status[bank] & mask)
131 pxa2xx_gpio_irq_update(s);
132
133 /* Wake-up GPIOs */
259186a7 134 if (cpu->halted && (mask & ~s->dir[bank] & pxa2xx_gpio_wake[bank])) {
c3affe56 135 cpu_interrupt(cpu, CPU_INTERRUPT_EXITTB);
95d42bb5 136 }
c1713132
AZ
137}
138
bc24a225 139static void pxa2xx_gpio_handler_update(PXA2xxGPIOInfo *s) {
c1713132
AZ
140 uint32_t level, diff;
141 int i, bit, line;
142 for (i = 0; i < PXA2XX_GPIO_BANKS; i ++) {
143 level = s->olevel[i] & s->dir[i];
144
145 for (diff = s->prev_level[i] ^ level; diff; diff ^= 1 << bit) {
786a4ea8 146 bit = ctz32(diff);
c1713132 147 line = bit + 32 * i;
38641a52 148 qemu_set_irq(s->handler[line], (level >> bit) & 1);
c1713132
AZ
149 }
150
151 s->prev_level[i] = level;
152 }
153}
154
a8170e5e 155static uint64_t pxa2xx_gpio_read(void *opaque, hwaddr offset,
55a8b801 156 unsigned size)
c1713132 157{
bc24a225 158 PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
c1713132
AZ
159 uint32_t ret;
160 int bank;
c1713132
AZ
161 if (offset >= 0x200)
162 return 0;
163
164 bank = pxa2xx_gpio_regs[offset].bank;
165 switch (pxa2xx_gpio_regs[offset].reg) {
166 case GPDR: /* GPIO Pin-Direction registers */
167 return s->dir[bank];
168
2b76bdc9 169 case GPSR: /* GPIO Pin-Output Set registers */
ab7a0f0b
PM
170 qemu_log_mask(LOG_GUEST_ERROR,
171 "pxa2xx GPIO: read from write only register GPSR\n");
172 return 0;
2b76bdc9 173
e1dad5a6 174 case GPCR: /* GPIO Pin-Output Clear registers */
ab7a0f0b
PM
175 qemu_log_mask(LOG_GUEST_ERROR,
176 "pxa2xx GPIO: read from write only register GPCR\n");
177 return 0;
e1dad5a6 178
c1713132
AZ
179 case GRER: /* GPIO Rising-Edge Detect Enable registers */
180 return s->rising[bank];
181
182 case GFER: /* GPIO Falling-Edge Detect Enable registers */
183 return s->falling[bank];
184
185 case GAFR_L: /* GPIO Alternate Function registers */
186 return s->gafr[bank * 2];
187
188 case GAFR_U: /* GPIO Alternate Function registers */
189 return s->gafr[bank * 2 + 1];
190
191 case GPLR: /* GPIO Pin-Level registers */
192 ret = (s->olevel[bank] & s->dir[bank]) |
193 (s->ilevel[bank] & ~s->dir[bank]);
38641a52 194 qemu_irq_raise(s->read_notify);
c1713132
AZ
195 return ret;
196
197 case GEDR: /* GPIO Edge Detect Status registers */
198 return s->status[bank];
199
200 default:
a89f364a 201 hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset);
c1713132
AZ
202 }
203
204 return 0;
205}
206
a8170e5e 207static void pxa2xx_gpio_write(void *opaque, hwaddr offset,
55a8b801 208 uint64_t value, unsigned size)
c1713132 209{
bc24a225 210 PXA2xxGPIOInfo *s = (PXA2xxGPIOInfo *) opaque;
c1713132 211 int bank;
c1713132
AZ
212 if (offset >= 0x200)
213 return;
214
215 bank = pxa2xx_gpio_regs[offset].bank;
216 switch (pxa2xx_gpio_regs[offset].reg) {
217 case GPDR: /* GPIO Pin-Direction registers */
218 s->dir[bank] = value;
219 pxa2xx_gpio_handler_update(s);
220 break;
221
222 case GPSR: /* GPIO Pin-Output Set registers */
223 s->olevel[bank] |= value;
224 pxa2xx_gpio_handler_update(s);
225 break;
226
227 case GPCR: /* GPIO Pin-Output Clear registers */
228 s->olevel[bank] &= ~value;
229 pxa2xx_gpio_handler_update(s);
230 break;
231
232 case GRER: /* GPIO Rising-Edge Detect Enable registers */
233 s->rising[bank] = value;
234 break;
235
236 case GFER: /* GPIO Falling-Edge Detect Enable registers */
237 s->falling[bank] = value;
238 break;
239
240 case GAFR_L: /* GPIO Alternate Function registers */
241 s->gafr[bank * 2] = value;
242 break;
243
244 case GAFR_U: /* GPIO Alternate Function registers */
245 s->gafr[bank * 2 + 1] = value;
246 break;
247
248 case GEDR: /* GPIO Edge Detect Status registers */
249 s->status[bank] &= ~value;
250 pxa2xx_gpio_irq_update(s);
251 break;
252
253 default:
a89f364a 254 hw_error("%s: Bad offset " REG_FMT "\n", __func__, offset);
c1713132
AZ
255 }
256}
257
55a8b801
BC
258static const MemoryRegionOps pxa_gpio_ops = {
259 .read = pxa2xx_gpio_read,
260 .write = pxa2xx_gpio_write,
261 .endianness = DEVICE_NATIVE_ENDIAN,
c1713132
AZ
262};
263
a8170e5e 264DeviceState *pxa2xx_gpio_init(hwaddr base,
55e5c285 265 ARMCPU *cpu, DeviceState *pic, int lines)
aa941b94 266{
55e5c285 267 CPUState *cs = CPU(cpu);
0bb53337 268 DeviceState *dev;
aa941b94 269
922bb317 270 dev = qdev_create(NULL, TYPE_PXA2XX_GPIO);
0bb53337 271 qdev_prop_set_int32(dev, "lines", lines);
55e5c285 272 qdev_prop_set_int32(dev, "ncpu", cs->cpu_index);
0bb53337 273 qdev_init_nofail(dev);
aa941b94 274
1356b98d
AF
275 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
276 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
e1f8c729 277 qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_0));
1356b98d 278 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1,
e1f8c729 279 qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_1));
1356b98d 280 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 2,
e1f8c729 281 qdev_get_gpio_in(pic, PXA2XX_PIC_GPIO_X));
aa941b94 282
0bb53337 283 return dev;
aa941b94
AZ
284}
285
f79a7ff1 286static void pxa2xx_gpio_initfn(Object *obj)
c1713132 287{
f79a7ff1 288 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
922bb317
AF
289 DeviceState *dev = DEVICE(sbd);
290 PXA2xxGPIOInfo *s = PXA2XX_GPIO(dev);
c1713132 291
f79a7ff1
XZ
292 memory_region_init_io(&s->iomem, obj, &pxa_gpio_ops,
293 s, "pxa2xx-gpio", 0x1000);
922bb317
AF
294 sysbus_init_mmio(sbd, &s->iomem);
295 sysbus_init_irq(sbd, &s->irq0);
296 sysbus_init_irq(sbd, &s->irq1);
297 sysbus_init_irq(sbd, &s->irqX);
f79a7ff1 298}
c1713132 299
f79a7ff1
XZ
300static void pxa2xx_gpio_realize(DeviceState *dev, Error **errp)
301{
302 PXA2xxGPIOInfo *s = PXA2XX_GPIO(dev);
303
304 s->cpu = ARM_CPU(qemu_get_cpu(s->ncpu));
305
306 qdev_init_gpio_in(dev, pxa2xx_gpio_set, s->lines);
307 qdev_init_gpio_out(dev, s->handler, s->lines);
c1713132
AZ
308}
309
310/*
311 * Registers a callback to notify on GPLR reads. This normally
312 * shouldn't be needed but it is used for the hack on Spitz machines.
313 */
0bb53337 314void pxa2xx_gpio_read_notifier(DeviceState *dev, qemu_irq handler)
38641a52 315{
922bb317
AF
316 PXA2xxGPIOInfo *s = PXA2XX_GPIO(dev);
317
c1713132 318 s->read_notify = handler;
c1713132 319}
0bb53337
DES
320
321static const VMStateDescription vmstate_pxa2xx_gpio_regs = {
322 .name = "pxa2xx-gpio",
323 .version_id = 1,
324 .minimum_version_id = 1,
8f1e884b 325 .fields = (VMStateField[]) {
0bb53337
DES
326 VMSTATE_UINT32_ARRAY(ilevel, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
327 VMSTATE_UINT32_ARRAY(olevel, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
328 VMSTATE_UINT32_ARRAY(dir, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
329 VMSTATE_UINT32_ARRAY(rising, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
330 VMSTATE_UINT32_ARRAY(falling, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
331 VMSTATE_UINT32_ARRAY(status, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
332 VMSTATE_UINT32_ARRAY(gafr, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS * 2),
166fa999 333 VMSTATE_UINT32_ARRAY(prev_level, PXA2xxGPIOInfo, PXA2XX_GPIO_BANKS),
0bb53337
DES
334 VMSTATE_END_OF_LIST(),
335 },
336};
337
999e12bb
AL
338static Property pxa2xx_gpio_properties[] = {
339 DEFINE_PROP_INT32("lines", PXA2xxGPIOInfo, lines, 0),
340 DEFINE_PROP_INT32("ncpu", PXA2xxGPIOInfo, ncpu, 0),
341 DEFINE_PROP_END_OF_LIST(),
342};
343
344static void pxa2xx_gpio_class_init(ObjectClass *klass, void *data)
345{
39bffca2 346 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 347
39bffca2
AL
348 dc->desc = "PXA2xx GPIO controller";
349 dc->props = pxa2xx_gpio_properties;
166fa999 350 dc->vmsd = &vmstate_pxa2xx_gpio_regs;
f79a7ff1 351 dc->realize = pxa2xx_gpio_realize;
999e12bb
AL
352}
353
8c43a6f0 354static const TypeInfo pxa2xx_gpio_info = {
922bb317 355 .name = TYPE_PXA2XX_GPIO,
39bffca2
AL
356 .parent = TYPE_SYS_BUS_DEVICE,
357 .instance_size = sizeof(PXA2xxGPIOInfo),
f79a7ff1 358 .instance_init = pxa2xx_gpio_initfn,
39bffca2 359 .class_init = pxa2xx_gpio_class_init,
0bb53337
DES
360};
361
83f7d43a 362static void pxa2xx_gpio_register_types(void)
0bb53337 363{
39bffca2 364 type_register_static(&pxa2xx_gpio_info);
0bb53337 365}
83f7d43a
AF
366
367type_init(pxa2xx_gpio_register_types)