]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/realview.c
Merge tag 'for_upstream' of https://git.kernel.org/pub/scm/virt/kvm/mst/qemu into...
[mirror_qemu.git] / hw / arm / realview.c
CommitLineData
5fafdf24 1/*
e69954b9
PB
2 * ARM RealView Baseboard System emulation.
3 *
a1bb27b1 4 * Copyright (c) 2006-2007 CodeSourcery.
e69954b9
PB
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GPL.
e69954b9
PB
8 */
9
12b16722 10#include "qemu/osdep.h"
da34e65c 11#include "qapi/error.h"
4771d756 12#include "cpu.h"
83c9f4ca 13#include "hw/sysbus.h"
12ec8bd5 14#include "hw/arm/boot.h"
0d09e41a 15#include "hw/arm/primecell.h"
d5c3eb50 16#include "hw/core/split-irq.h"
66b03dce 17#include "hw/net/lan9118.h"
437cc27d 18#include "hw/net/smc91c111.h"
83c9f4ca 19#include "hw/pci/pci.h"
d5c3eb50 20#include "hw/qdev-core.h"
1422e32d 21#include "net/net.h"
9c17d615 22#include "sysemu/sysemu.h"
83c9f4ca 23#include "hw/boards.h"
0d09e41a 24#include "hw/i2c/i2c.h"
b5a3ca3e 25#include "qemu/error-report.h"
f0d1d2c1 26#include "hw/char/pl011.h"
c2de81e2
PMD
27#include "hw/cpu/a9mpcore.h"
28#include "hw/intc/realview_gic.h"
64552b6b 29#include "hw/irq.h"
440c9f95 30#include "hw/i2c/arm_sbcon_i2c.h"
26c607b8 31#include "hw/sd/sd.h"
e69954b9 32
0ef849d7 33#define SMP_BOOT_ADDR 0xe0000000
078758d0 34#define SMP_BOOTREG_ADDR 0x10000030
eee48504 35
e69954b9
PB
36/* Board init. */
37
f93eb9ff 38static struct arm_boot_info realview_binfo = {
0ef849d7 39 .smp_loader_start = SMP_BOOT_ADDR,
078758d0 40 .smp_bootreg_addr = SMP_BOOTREG_ADDR,
f93eb9ff
AZ
41};
42
f7c70325 43/* The following two lists must be consistent. */
c988bfad
PB
44enum realview_board_type {
45 BOARD_EB,
0ef849d7 46 BOARD_EB_MPCORE,
f7c70325
PB
47 BOARD_PB_A8,
48 BOARD_PBX_A9,
49};
50
d05ac8fa 51static const int realview_board_id[] = {
f7c70325
PB
52 0x33b,
53 0x33b,
54 0x769,
55 0x76d
c988bfad
PB
56};
57
d5c3eb50
ZL
58static void split_irq_from_named(DeviceState *src, const char* outname,
59 qemu_irq out1, qemu_irq out2) {
60 DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ);
61
62 qdev_prop_set_uint32(splitter, "num-lines", 2);
63
64 qdev_realize_and_unref(splitter, NULL, &error_fatal);
65
66 qdev_connect_gpio_out(splitter, 0, out1);
67 qdev_connect_gpio_out(splitter, 1, out2);
68 qdev_connect_gpio_out_named(src, outname, 0,
69 qdev_get_gpio_in(splitter, 0));
70}
71
3ef96221 72static void realview_init(MachineState *machine,
db4ff6f1 73 enum realview_board_type board_type)
e69954b9 74{
9077f01b
AF
75 ARMCPU *cpu = NULL;
76 CPUARMState *env;
35e87820 77 MemoryRegion *sysmem = get_system_memory();
b1ab03af 78 MemoryRegion *ram_lo;
35e87820
AK
79 MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
80 MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
81 MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
03a0e944 82 DeviceState *dev, *sysctl, *gpio2, *pl041;
c988bfad 83 SysBusDevice *busdev;
fe7e8758 84 qemu_irq pic[64];
29b358f9 85 PCIBus *pci_bus = NULL;
e69954b9 86 NICInfo *nd;
26c607b8 87 DriveInfo *dinfo;
a5c82852 88 I2CBus *i2c;
e69954b9 89 int n;
cc7d44c2 90 unsigned int smp_cpus = machine->smp.cpus;
0ef849d7 91 int done_nic = 0;
9ee6e8bb 92 qemu_irq cpu_irq[4];
f7c70325
PB
93 int is_mpcore = 0;
94 int is_pb = 0;
26e92f65 95 uint32_t proc_id = 0;
0ef849d7
PB
96 uint32_t sys_id;
97 ram_addr_t low_ram_size;
3ef96221 98 ram_addr_t ram_size = machine->ram_size;
b5a3ca3e 99 hwaddr periphbase = 0;
e69954b9 100
f7c70325
PB
101 switch (board_type) {
102 case BOARD_EB:
103 break;
104 case BOARD_EB_MPCORE:
105 is_mpcore = 1;
b5a3ca3e 106 periphbase = 0x10100000;
f7c70325
PB
107 break;
108 case BOARD_PB_A8:
109 is_pb = 1;
110 break;
111 case BOARD_PBX_A9:
112 is_mpcore = 1;
113 is_pb = 1;
b5a3ca3e 114 periphbase = 0x1f000000;
f7c70325
PB
115 break;
116 }
b5a3ca3e 117
c988bfad 118 for (n = 0; n < smp_cpus; n++) {
ba1ba5cc 119 Object *cpuobj = object_new(machine->cpu_type);
b5a3ca3e 120
61e2f352
GB
121 /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board
122 * does not currently support EL3 so the CPU EL3 property is disabled
123 * before realization.
124 */
efba1595 125 if (object_property_find(cpuobj, "has_el3")) {
5325cc34 126 object_property_set_bool(cpuobj, "has_el3", false, &error_fatal);
61e2f352
GB
127 }
128
b5a3ca3e 129 if (is_pb && is_mpcore) {
5325cc34 130 object_property_set_int(cpuobj, "reset-cbar", periphbase,
007b0657 131 &error_fatal);
b5a3ca3e
PM
132 }
133
ce189ab2 134 qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
b5a3ca3e
PM
135
136 cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
aaed909a 137 }
b5a3ca3e 138 cpu = ARM_CPU(first_cpu);
9077f01b 139 env = &cpu->env;
26e92f65 140 if (arm_feature(env, ARM_FEATURE_V7)) {
f7c70325
PB
141 if (is_mpcore) {
142 proc_id = 0x0c000000;
143 } else {
144 proc_id = 0x0e000000;
145 }
26e92f65
PB
146 } else if (arm_feature(env, ARM_FEATURE_V6K)) {
147 proc_id = 0x06000000;
148 } else if (arm_feature(env, ARM_FEATURE_V6)) {
149 proc_id = 0x04000000;
150 } else {
151 proc_id = 0x02000000;
152 }
aaed909a 153
21a88941
PB
154 if (is_pb && ram_size > 0x20000000) {
155 /* Core tile RAM. */
b1ab03af 156 ram_lo = g_new(MemoryRegion, 1);
21a88941
PB
157 low_ram_size = ram_size - 0x20000000;
158 ram_size = 0x20000000;
98a99ce0 159 memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
f8ed85ac 160 &error_fatal);
35e87820 161 memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
21a88941
PB
162 }
163
98a99ce0 164 memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
f8ed85ac 165 &error_fatal);
0ef849d7
PB
166 low_ram_size = ram_size;
167 if (low_ram_size > 0x10000000)
168 low_ram_size = 0x10000000;
e69954b9 169 /* SDRAM at address zero. */
2c9b15ca 170 memory_region_init_alias(ram_alias, NULL, "realview.alias",
35e87820
AK
171 ram_hi, 0, low_ram_size);
172 memory_region_add_subregion(sysmem, 0, ram_alias);
0ef849d7
PB
173 if (is_pb) {
174 /* And again at a high address. */
35e87820 175 memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
0ef849d7
PB
176 } else {
177 ram_size = low_ram_size;
178 }
e69954b9 179
0ef849d7 180 sys_id = is_pb ? 0x01780500 : 0xc1400400;
3e80f690 181 sysctl = qdev_new("realview_sysctl");
26883c69 182 qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
26883c69 183 qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
3c6ef471 184 sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal);
1356b98d 185 sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
9ee6e8bb 186
c988bfad 187 if (is_mpcore) {
3e80f690 188 dev = qdev_new(is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore");
c988bfad 189 qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
1356b98d 190 busdev = SYS_BUS_DEVICE(dev);
3c6ef471 191 sysbus_realize_and_unref(busdev, &error_fatal);
96eacf64 192 sysbus_mmio_map(busdev, 0, periphbase);
c988bfad
PB
193 for (n = 0; n < smp_cpus; n++) {
194 sysbus_connect_irq(busdev, n, cpu_irq[n]);
195 }
96eacf64
PM
196 sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
197 /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
198 realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
9ee6e8bb 199 } else {
0ef849d7
PB
200 uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
201 /* For now just create the nIRQ GIC, and ignore the others. */
c2de81e2 202 dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]);
fe7e8758
PB
203 }
204 for (n = 0; n < 64; n++) {
067a3ddc 205 pic[n] = qdev_get_gpio_in(dev, n);
9ee6e8bb
PB
206 }
207
3e80f690 208 pl041 = qdev_new("pl041");
03a0e944 209 qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
3c6ef471 210 sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal);
1356b98d
AF
211 sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
212 sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
03a0e944 213
86394e96
PB
214 sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
215 sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
e69954b9 216
9bca0edb
PM
217 pl011_create(0x10009000, pic[12], serial_hd(0));
218 pl011_create(0x1000a000, pic[13], serial_hd(1));
219 pl011_create(0x1000b000, pic[14], serial_hd(2));
220 pl011_create(0x1000c000, pic[15], serial_hd(3));
e69954b9
PB
221
222 /* DMA controller is optional, apparently. */
3e80f690 223 dev = qdev_new("pl081");
5325cc34 224 object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem),
112a829f 225 &error_fatal);
112a829f 226 busdev = SYS_BUS_DEVICE(dev);
3c6ef471 227 sysbus_realize_and_unref(busdev, &error_fatal);
112a829f
PM
228 sysbus_mmio_map(busdev, 0, 0x10030000);
229 sysbus_connect_irq(busdev, 0, pic[24]);
e69954b9 230
6a824ec3
PB
231 sysbus_create_simple("sp804", 0x10011000, pic[4]);
232 sysbus_create_simple("sp804", 0x10012000, pic[5]);
e69954b9 233
26883c69
PM
234 sysbus_create_simple("pl061", 0x10013000, pic[6]);
235 sysbus_create_simple("pl061", 0x10014000, pic[7]);
236 gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
237
acb9b722 238 sysbus_create_simple("pl111", 0x10020000, pic[23]);
e69954b9 239
26883c69
PM
240 dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
241 /* Wire up MMC card detect and read-only signals. These have
242 * to go to both the PL061 GPIO and the sysctl register.
243 * Note that the PL181 orders these lines (readonly,inserted)
244 * and the PL061 has them the other way about. Also the card
245 * detect line is inverted.
246 */
d5c3eb50
ZL
247 split_irq_from_named(dev, "card-read-only",
248 qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
249 qdev_get_gpio_in(gpio2, 1));
250
251 split_irq_from_named(dev, "card-inserted",
252 qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
253 qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
254
64eaa820 255 dinfo = drive_get(IF_SD, 0, 0);
26c607b8
PMD
256 if (dinfo) {
257 DeviceState *card;
258
259 card = qdev_new(TYPE_SD_CARD);
260 qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
261 &error_fatal);
262 qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"),
263 &error_fatal);
264 }
a1bb27b1 265
a63bdb31 266 sysbus_create_simple("pl031", 0x10017000, pic[10]);
7e1543c2 267
0ef849d7 268 if (!is_pb) {
3e80f690 269 dev = qdev_new("realview_pci");
1356b98d 270 busdev = SYS_BUS_DEVICE(dev);
3c6ef471 271 sysbus_realize_and_unref(busdev, &error_fatal);
7468d73a 272 sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
a2bff788
PM
273 sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
274 sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
275 sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
89a32d32
PM
276 sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
277 sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
278 sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
7d6e771f
PM
279 sysbus_connect_irq(busdev, 0, pic[48]);
280 sysbus_connect_irq(busdev, 1, pic[49]);
281 sysbus_connect_irq(busdev, 2, pic[50]);
282 sysbus_connect_irq(busdev, 3, pic[51]);
0ef849d7 283 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
4bcbe0b6 284 if (machine_usb(machine)) {
afb9a60e 285 pci_create_simple(pci_bus, -1, "pci-ohci");
0ef849d7
PB
286 }
287 n = drive_get_max_bus(IF_SCSI);
288 while (n >= 0) {
877eb21d
MCA
289 dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
290 lsi53c8xx_handle_legacy_cmdline(dev);
0ef849d7
PB
291 n--;
292 }
e69954b9
PB
293 }
294 for(n = 0; n < nb_nics; n++) {
295 nd = &nd_table[n];
0ae18cee 296
e6b3c8ca
PM
297 if (!done_nic && (!nd->model ||
298 strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
0ef849d7
PB
299 if (is_pb) {
300 lan9118_init(nd, 0x4e000000, pic[28]);
301 } else {
302 smc91c111_init(nd, 0x4e000000, pic[28]);
303 }
304 done_nic = 1;
e69954b9 305 } else {
29b358f9
DG
306 if (pci_bus) {
307 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
308 }
e69954b9
PB
309 }
310 }
311
440c9f95 312 dev = sysbus_create_simple(TYPE_VERSATILE_I2C, 0x10002000, NULL);
a5c82852 313 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
1373b15b 314 i2c_slave_create_simple(i2c, "ds1338", 0x68);
eee48504 315
e69954b9
PB
316 /* Memory map for RealView Emulation Baseboard: */
317 /* 0x10000000 System registers. */
318 /* 0x10001000 System controller. */
eee48504 319 /* 0x10002000 Two-Wire Serial Bus. */
e69954b9
PB
320 /* 0x10003000 Reserved. */
321 /* 0x10004000 AACI. */
322 /* 0x10005000 MCI. */
323 /* 0x10006000 KMI0. */
324 /* 0x10007000 KMI1. */
0ef849d7 325 /* 0x10008000 Character LCD. (EB) */
e69954b9
PB
326 /* 0x10009000 UART0. */
327 /* 0x1000a000 UART1. */
328 /* 0x1000b000 UART2. */
329 /* 0x1000c000 UART3. */
330 /* 0x1000d000 SSPI. */
331 /* 0x1000e000 SCI. */
332 /* 0x1000f000 Reserved. */
333 /* 0x10010000 Watchdog. */
334 /* 0x10011000 Timer 0+1. */
335 /* 0x10012000 Timer 2+3. */
336 /* 0x10013000 GPIO 0. */
337 /* 0x10014000 GPIO 1. */
338 /* 0x10015000 GPIO 2. */
0ef849d7 339 /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */
7e1543c2 340 /* 0x10017000 RTC. */
e69954b9
PB
341 /* 0x10018000 DMC. */
342 /* 0x10019000 PCI controller config. */
343 /* 0x10020000 CLCD. */
344 /* 0x10030000 DMA Controller. */
0ef849d7
PB
345 /* 0x10040000 GIC1. (EB) */
346 /* 0x10050000 GIC2. (EB) */
347 /* 0x10060000 GIC3. (EB) */
348 /* 0x10070000 GIC4. (EB) */
e69954b9 349 /* 0x10080000 SMC. */
0ef849d7
PB
350 /* 0x1e000000 GIC1. (PB) */
351 /* 0x1e001000 GIC2. (PB) */
352 /* 0x1e002000 GIC3. (PB) */
353 /* 0x1e003000 GIC4. (PB) */
e69954b9
PB
354 /* 0x40000000 NOR flash. */
355 /* 0x44000000 DoC flash. */
356 /* 0x48000000 SRAM. */
357 /* 0x4c000000 Configuration flash. */
358 /* 0x4e000000 Ethernet. */
359 /* 0x4f000000 USB. */
360 /* 0x50000000 PISMO. */
361 /* 0x54000000 PISMO. */
362 /* 0x58000000 PISMO. */
363 /* 0x5c000000 PISMO. */
364 /* 0x60000000 PCI. */
a2bff788
PM
365 /* 0x60000000 PCI Self Config. */
366 /* 0x61000000 PCI Config. */
367 /* 0x62000000 PCI IO. */
368 /* 0x63000000 PCI mem 0. */
369 /* 0x64000000 PCI mem 1. */
370 /* 0x68000000 PCI mem 2. */
e69954b9 371
7ffab4d7
PB
372 /* ??? Hack to map an additional page of ram for the secondary CPU
373 startup code. I guess this works on real hardware because the
374 BootROM happens to be in ROM/flash or in memory that isn't clobbered
375 until after Linux boots the secondary CPUs. */
98a99ce0 376 memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
f8ed85ac 377 &error_fatal);
35e87820 378 memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
7ffab4d7 379
f93eb9ff 380 realview_binfo.ram_size = ram_size;
f7c70325 381 realview_binfo.board_id = realview_board_id[board_type];
21a88941 382 realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
2744ece8 383 arm_load_kernel(ARM_CPU(first_cpu), machine, &realview_binfo);
e69954b9
PB
384}
385
3ef96221 386static void realview_eb_init(MachineState *machine)
c988bfad 387{
3ef96221 388 realview_init(machine, BOARD_EB);
c988bfad
PB
389}
390
3ef96221 391static void realview_eb_mpcore_init(MachineState *machine)
c988bfad 392{
3ef96221 393 realview_init(machine, BOARD_EB_MPCORE);
c988bfad
PB
394}
395
3ef96221 396static void realview_pb_a8_init(MachineState *machine)
0ef849d7 397{
3ef96221 398 realview_init(machine, BOARD_PB_A8);
0ef849d7
PB
399}
400
3ef96221 401static void realview_pbx_a9_init(MachineState *machine)
f7c70325 402{
3ef96221 403 realview_init(machine, BOARD_PBX_A9);
f7c70325
PB
404}
405
8a661aea 406static void realview_eb_class_init(ObjectClass *oc, void *data)
e264d29d 407{
8a661aea
AF
408 MachineClass *mc = MACHINE_CLASS(oc);
409
e264d29d
EH
410 mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
411 mc->init = realview_eb_init;
412 mc->block_default_type = IF_SCSI;
4672cbd7 413 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 414 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
e264d29d 415}
c988bfad 416
8a661aea
AF
417static const TypeInfo realview_eb_type = {
418 .name = MACHINE_TYPE_NAME("realview-eb"),
419 .parent = TYPE_MACHINE,
420 .class_init = realview_eb_class_init,
421};
f80f9ec9 422
8a661aea 423static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
e264d29d 424{
8a661aea
AF
425 MachineClass *mc = MACHINE_CLASS(oc);
426
e264d29d
EH
427 mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
428 mc->init = realview_eb_mpcore_init;
429 mc->block_default_type = IF_SCSI;
430 mc->max_cpus = 4;
4672cbd7 431 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 432 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore");
e264d29d 433}
f7c70325 434
8a661aea
AF
435static const TypeInfo realview_eb_mpcore_type = {
436 .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
437 .parent = TYPE_MACHINE,
438 .class_init = realview_eb_mpcore_class_init,
439};
e264d29d 440
8a661aea 441static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
e264d29d 442{
8a661aea
AF
443 MachineClass *mc = MACHINE_CLASS(oc);
444
e264d29d
EH
445 mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
446 mc->init = realview_pb_a8_init;
4672cbd7 447 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 448 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8");
e264d29d
EH
449}
450
8a661aea
AF
451static const TypeInfo realview_pb_a8_type = {
452 .name = MACHINE_TYPE_NAME("realview-pb-a8"),
453 .parent = TYPE_MACHINE,
454 .class_init = realview_pb_a8_class_init,
455};
0ef849d7 456
8a661aea 457static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
f80f9ec9 458{
8a661aea
AF
459 MachineClass *mc = MACHINE_CLASS(oc);
460
e264d29d
EH
461 mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
462 mc->init = realview_pbx_a9_init;
e264d29d 463 mc->max_cpus = 4;
4672cbd7 464 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 465 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
f80f9ec9
AL
466}
467
8a661aea
AF
468static const TypeInfo realview_pbx_a9_type = {
469 .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
470 .parent = TYPE_MACHINE,
471 .class_init = realview_pbx_a9_class_init,
472};
473
474static void realview_machine_init(void)
475{
476 type_register_static(&realview_eb_type);
477 type_register_static(&realview_eb_mpcore_type);
478 type_register_static(&realview_pb_a8_type);
479 type_register_static(&realview_pbx_a9_type);
480}
481
0e6aac87 482type_init(realview_machine_init)