]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/spitz.c
memory: add parameter errp to memory_region_init_ram
[mirror_qemu.git] / hw / arm / spitz.c
CommitLineData
b00052e4
AZ
1/*
2 * PXA270-based Clamshell PDA platforms.
3 *
4 * Copyright (c) 2006 Openedhand Ltd.
5 * Written by Andrzej Zaborowski <balrog@zabor.org>
6 *
7 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
8 *
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
b00052e4
AZ
11 */
12
83c9f4ca 13#include "hw/hw.h"
0d09e41a 14#include "hw/arm/pxa.h"
bd2be150 15#include "hw/arm/arm.h"
9c17d615 16#include "sysemu/sysemu.h"
83c9f4ca 17#include "hw/pcmcia.h"
0d09e41a 18#include "hw/i2c/i2c.h"
83c9f4ca 19#include "hw/ssi.h"
0d09e41a 20#include "hw/block/flash.h"
1de7afc9 21#include "qemu/timer.h"
bd2be150 22#include "hw/devices.h"
0d09e41a 23#include "hw/arm/sharpsl.h"
28ecbaee 24#include "ui/console.h"
737e150e 25#include "block/block.h"
87ecb68b 26#include "audio/audio.h"
83c9f4ca 27#include "hw/boards.h"
9c17d615 28#include "sysemu/blockdev.h"
83c9f4ca 29#include "hw/sysbus.h"
022c62cb 30#include "exec/address-spaces.h"
b00052e4 31
b00052e4
AZ
32#undef REG_FMT
33#define REG_FMT "0x%02lx"
34
35/* Spitz Flash */
36#define FLASH_BASE 0x0c000000
37#define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */
38#define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */
39#define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */
40#define FLASH_ECCCNTR 0x0c /* ECC byte counter */
41#define FLASH_ECCCLRR 0x10 /* Clear ECC */
42#define FLASH_FLASHIO 0x14 /* Flash I/O */
43#define FLASH_FLASHCTL 0x18 /* Flash Control */
44
45#define FLASHCTL_CE0 (1 << 0)
46#define FLASHCTL_CLE (1 << 1)
47#define FLASHCTL_ALE (1 << 2)
48#define FLASHCTL_WP (1 << 3)
49#define FLASHCTL_CE1 (1 << 4)
50#define FLASHCTL_RYBY (1 << 5)
51#define FLASHCTL_NCE (FLASHCTL_CE0 | FLASHCTL_CE1)
52
7eb8104a
AF
53#define TYPE_SL_NAND "sl-nand"
54#define SL_NAND(obj) OBJECT_CHECK(SLNANDState, (obj), TYPE_SL_NAND)
55
bc24a225 56typedef struct {
7eb8104a
AF
57 SysBusDevice parent_obj;
58
7cc09e6c 59 MemoryRegion iomem;
d4220389 60 DeviceState *nand;
b00052e4 61 uint8_t ctl;
34f9f0b5
DES
62 uint8_t manf_id;
63 uint8_t chip_id;
bc24a225
PB
64 ECCState ecc;
65} SLNANDState;
b00052e4 66
a8170e5e 67static uint64_t sl_read(void *opaque, hwaddr addr, unsigned size)
b00052e4 68{
bc24a225 69 SLNANDState *s = (SLNANDState *) opaque;
b00052e4 70 int ryby;
b00052e4
AZ
71
72 switch (addr) {
73#define BSHR(byte, from, to) ((s->ecc.lp[byte] >> (from - to)) & (1 << to))
74 case FLASH_ECCLPLB:
75 return BSHR(0, 4, 0) | BSHR(0, 5, 2) | BSHR(0, 6, 4) | BSHR(0, 7, 6) |
76 BSHR(1, 4, 1) | BSHR(1, 5, 3) | BSHR(1, 6, 5) | BSHR(1, 7, 7);
77
78#define BSHL(byte, from, to) ((s->ecc.lp[byte] << (to - from)) & (1 << to))
79 case FLASH_ECCLPUB:
80 return BSHL(0, 0, 0) | BSHL(0, 1, 2) | BSHL(0, 2, 4) | BSHL(0, 3, 6) |
81 BSHL(1, 0, 1) | BSHL(1, 1, 3) | BSHL(1, 2, 5) | BSHL(1, 3, 7);
82
83 case FLASH_ECCCP:
84 return s->ecc.cp;
85
86 case FLASH_ECCCNTR:
87 return s->ecc.count & 0xff;
88
89 case FLASH_FLASHCTL:
90 nand_getpins(s->nand, &ryby);
91 if (ryby)
92 return s->ctl | FLASHCTL_RYBY;
93 else
94 return s->ctl;
95
96 case FLASH_FLASHIO:
7cc09e6c
AK
97 if (size == 4) {
98 return ecc_digest(&s->ecc, nand_getio(s->nand)) |
99 (ecc_digest(&s->ecc, nand_getio(s->nand)) << 16);
100 }
b00052e4
AZ
101 return ecc_digest(&s->ecc, nand_getio(s->nand));
102
103 default:
a8b7063b 104 zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
b00052e4
AZ
105 }
106 return 0;
107}
108
a8170e5e 109static void sl_write(void *opaque, hwaddr addr,
7cc09e6c 110 uint64_t value, unsigned size)
b00052e4 111{
bc24a225 112 SLNANDState *s = (SLNANDState *) opaque;
b00052e4
AZ
113
114 switch (addr) {
115 case FLASH_ECCCLRR:
116 /* Value is ignored. */
117 ecc_reset(&s->ecc);
118 break;
119
120 case FLASH_FLASHCTL:
121 s->ctl = value & 0xff & ~FLASHCTL_RYBY;
122 nand_setpins(s->nand,
123 s->ctl & FLASHCTL_CLE,
124 s->ctl & FLASHCTL_ALE,
125 s->ctl & FLASHCTL_NCE,
126 s->ctl & FLASHCTL_WP,
127 0);
128 break;
129
130 case FLASH_FLASHIO:
131 nand_setio(s->nand, ecc_digest(&s->ecc, value & 0xff));
132 break;
133
134 default:
a8b7063b 135 zaurus_printf("Bad register offset " REG_FMT "\n", (unsigned long)addr);
b00052e4
AZ
136 }
137}
138
139enum {
140 FLASH_128M,
141 FLASH_1024M,
142};
143
7cc09e6c
AK
144static const MemoryRegionOps sl_ops = {
145 .read = sl_read,
146 .write = sl_write,
147 .endianness = DEVICE_NATIVE_ENDIAN,
34f9f0b5
DES
148};
149
bc24a225 150static void sl_flash_register(PXA2xxState *cpu, int size)
b00052e4 151{
34f9f0b5
DES
152 DeviceState *dev;
153
7eb8104a 154 dev = qdev_create(NULL, TYPE_SL_NAND);
34f9f0b5
DES
155
156 qdev_prop_set_uint8(dev, "manf_id", NAND_MFR_SAMSUNG);
157 if (size == FLASH_128M)
158 qdev_prop_set_uint8(dev, "chip_id", 0x73);
159 else if (size == FLASH_1024M)
160 qdev_prop_set_uint8(dev, "chip_id", 0xf1);
161
162 qdev_init_nofail(dev);
1356b98d 163 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, FLASH_BASE);
34f9f0b5
DES
164}
165
7eb8104a
AF
166static int sl_nand_init(SysBusDevice *dev)
167{
168 SLNANDState *s = SL_NAND(dev);
522f253c 169 DriveInfo *nand;
34f9f0b5 170
b00052e4 171 s->ctl = 0;
522f253c
PM
172 nand = drive_get(IF_MTD, 0, 0);
173 s->nand = nand_init(nand ? nand->bdrv : NULL, s->manf_id, s->chip_id);
b00052e4 174
64bde0f3 175 memory_region_init_io(&s->iomem, OBJECT(s), &sl_ops, s, "sl", 0x40);
750ecd44 176 sysbus_init_mmio(dev, &s->iomem);
34f9f0b5
DES
177
178 return 0;
b00052e4
AZ
179}
180
181/* Spitz Keyboard */
182
183#define SPITZ_KEY_STROBE_NUM 11
184#define SPITZ_KEY_SENSE_NUM 7
185
186static const int spitz_gpio_key_sense[SPITZ_KEY_SENSE_NUM] = {
187 12, 17, 91, 34, 36, 38, 39
188};
189
190static const int spitz_gpio_key_strobe[SPITZ_KEY_STROBE_NUM] = {
191 88, 23, 24, 25, 26, 27, 52, 103, 107, 108, 114
192};
193
194/* Eighth additional row maps the special keys */
195static int spitz_keymap[SPITZ_KEY_SENSE_NUM + 1][SPITZ_KEY_STROBE_NUM] = {
196 { 0x1d, 0x02, 0x04, 0x06, 0x07, 0x08, 0x0a, 0x0b, 0x0e, 0x3f, 0x40 },
197 { -1 , 0x03, 0x05, 0x13, 0x15, 0x09, 0x17, 0x18, 0x19, 0x41, 0x42 },
198 { 0x0f, 0x10, 0x12, 0x14, 0x22, 0x16, 0x24, 0x25, -1 , -1 , -1 },
199 { 0x3c, 0x11, 0x1f, 0x21, 0x2f, 0x23, 0x32, 0x26, -1 , 0x36, -1 },
200 { 0x3b, 0x1e, 0x20, 0x2e, 0x30, 0x31, 0x34, -1 , 0x1c, 0x2a, -1 },
2b76bdc9
AZ
201 { 0x44, 0x2c, 0x2d, 0x0c, 0x39, 0x33, -1 , 0x48, -1 , -1 , 0x38 },
202 { 0x37, 0x3d, -1 , 0x45, 0x57, 0x58, 0x4b, 0x50, 0x4d, -1 , -1 },
b00052e4
AZ
203 { 0x52, 0x43, 0x01, 0x47, 0x49, -1 , -1 , -1 , -1 , -1 , -1 },
204};
205
206#define SPITZ_GPIO_AK_INT 13 /* Remote control */
207#define SPITZ_GPIO_SYNC 16 /* Sync button */
208#define SPITZ_GPIO_ON_KEY 95 /* Power button */
209#define SPITZ_GPIO_SWA 97 /* Lid */
210#define SPITZ_GPIO_SWB 96 /* Tablet mode */
211
212/* The special buttons are mapped to unused keys */
213static const int spitz_gpiomap[5] = {
214 SPITZ_GPIO_AK_INT, SPITZ_GPIO_SYNC, SPITZ_GPIO_ON_KEY,
215 SPITZ_GPIO_SWA, SPITZ_GPIO_SWB,
216};
b00052e4 217
73e9d965
AF
218#define TYPE_SPITZ_KEYBOARD "spitz-keyboard"
219#define SPITZ_KEYBOARD(obj) \
220 OBJECT_CHECK(SpitzKeyboardState, (obj), TYPE_SPITZ_KEYBOARD)
221
bc24a225 222typedef struct {
73e9d965
AF
223 SysBusDevice parent_obj;
224
38641a52 225 qemu_irq sense[SPITZ_KEY_SENSE_NUM];
38641a52 226 qemu_irq gpiomap[5];
b00052e4
AZ
227 int keymap[0x80];
228 uint16_t keyrow[SPITZ_KEY_SENSE_NUM];
229 uint16_t strobe_state;
230 uint16_t sense_state;
231
232 uint16_t pre_map[0x100];
233 uint16_t modifiers;
234 uint16_t imodifiers;
235 uint8_t fifo[16];
236 int fifopos, fifolen;
237 QEMUTimer *kbdtimer;
bc24a225 238} SpitzKeyboardState;
b00052e4 239
bc24a225 240static void spitz_keyboard_sense_update(SpitzKeyboardState *s)
b00052e4
AZ
241{
242 int i;
243 uint16_t strobe, sense = 0;
244 for (i = 0; i < SPITZ_KEY_SENSE_NUM; i ++) {
245 strobe = s->keyrow[i] & s->strobe_state;
246 if (strobe) {
247 sense |= 1 << i;
248 if (!(s->sense_state & (1 << i)))
38641a52 249 qemu_irq_raise(s->sense[i]);
b00052e4 250 } else if (s->sense_state & (1 << i))
38641a52 251 qemu_irq_lower(s->sense[i]);
b00052e4
AZ
252 }
253
254 s->sense_state = sense;
255}
256
38641a52 257static void spitz_keyboard_strobe(void *opaque, int line, int level)
b00052e4 258{
bc24a225 259 SpitzKeyboardState *s = (SpitzKeyboardState *) opaque;
38641a52
AZ
260
261 if (level)
262 s->strobe_state |= 1 << line;
263 else
264 s->strobe_state &= ~(1 << line);
265 spitz_keyboard_sense_update(s);
b00052e4
AZ
266}
267
bc24a225 268static void spitz_keyboard_keydown(SpitzKeyboardState *s, int keycode)
b00052e4
AZ
269{
270 int spitz_keycode = s->keymap[keycode & 0x7f];
271 if (spitz_keycode == -1)
272 return;
273
274 /* Handle the additional keys */
275 if ((spitz_keycode >> 4) == SPITZ_KEY_SENSE_NUM) {
7ef4227b 276 qemu_set_irq(s->gpiomap[spitz_keycode & 0xf], (keycode < 0x80));
b00052e4
AZ
277 return;
278 }
279
280 if (keycode & 0x80)
281 s->keyrow[spitz_keycode >> 4] &= ~(1 << (spitz_keycode & 0xf));
282 else
283 s->keyrow[spitz_keycode >> 4] |= 1 << (spitz_keycode & 0xf);
284
285 spitz_keyboard_sense_update(s);
286}
287
0062609f
PM
288#define SPITZ_MOD_SHIFT (1 << 7)
289#define SPITZ_MOD_CTRL (1 << 8)
290#define SPITZ_MOD_FN (1 << 9)
b00052e4
AZ
291
292#define QUEUE_KEY(c) s->fifo[(s->fifopos + s->fifolen ++) & 0xf] = c
293
7ef4227b 294static void spitz_keyboard_handler(void *opaque, int keycode)
b00052e4 295{
7ef4227b 296 SpitzKeyboardState *s = opaque;
b00052e4
AZ
297 uint16_t code;
298 int mapcode;
299 switch (keycode) {
300 case 0x2a: /* Left Shift */
301 s->modifiers |= 1;
302 break;
303 case 0xaa:
304 s->modifiers &= ~1;
305 break;
306 case 0x36: /* Right Shift */
307 s->modifiers |= 2;
308 break;
309 case 0xb6:
310 s->modifiers &= ~2;
311 break;
312 case 0x1d: /* Control */
313 s->modifiers |= 4;
314 break;
315 case 0x9d:
316 s->modifiers &= ~4;
317 break;
318 case 0x38: /* Alt */
319 s->modifiers |= 8;
320 break;
321 case 0xb8:
322 s->modifiers &= ~8;
323 break;
324 }
325
326 code = s->pre_map[mapcode = ((s->modifiers & 3) ?
0062609f
PM
327 (keycode | SPITZ_MOD_SHIFT) :
328 (keycode & ~SPITZ_MOD_SHIFT))];
b00052e4
AZ
329
330 if (code != mapcode) {
331#if 0
0062609f 332 if ((code & SPITZ_MOD_SHIFT) && !(s->modifiers & 1)) {
b00052e4 333 QUEUE_KEY(0x2a | (keycode & 0x80));
0062609f
PM
334 }
335 if ((code & SPITZ_MOD_CTRL) && !(s->modifiers & 4)) {
b00052e4 336 QUEUE_KEY(0x1d | (keycode & 0x80));
0062609f
PM
337 }
338 if ((code & SPITZ_MOD_FN) && !(s->modifiers & 8)) {
b00052e4 339 QUEUE_KEY(0x38 | (keycode & 0x80));
0062609f
PM
340 }
341 if ((code & SPITZ_MOD_FN) && (s->modifiers & 1)) {
b00052e4 342 QUEUE_KEY(0x2a | (~keycode & 0x80));
0062609f
PM
343 }
344 if ((code & SPITZ_MOD_FN) && (s->modifiers & 2)) {
b00052e4 345 QUEUE_KEY(0x36 | (~keycode & 0x80));
0062609f 346 }
b00052e4
AZ
347#else
348 if (keycode & 0x80) {
349 if ((s->imodifiers & 1 ) && !(s->modifiers & 1))
350 QUEUE_KEY(0x2a | 0x80);
351 if ((s->imodifiers & 4 ) && !(s->modifiers & 4))
352 QUEUE_KEY(0x1d | 0x80);
353 if ((s->imodifiers & 8 ) && !(s->modifiers & 8))
354 QUEUE_KEY(0x38 | 0x80);
355 if ((s->imodifiers & 0x10) && (s->modifiers & 1))
356 QUEUE_KEY(0x2a);
357 if ((s->imodifiers & 0x20) && (s->modifiers & 2))
358 QUEUE_KEY(0x36);
359 s->imodifiers = 0;
360 } else {
0062609f
PM
361 if ((code & SPITZ_MOD_SHIFT) &&
362 !((s->modifiers | s->imodifiers) & 1)) {
b00052e4
AZ
363 QUEUE_KEY(0x2a);
364 s->imodifiers |= 1;
365 }
0062609f
PM
366 if ((code & SPITZ_MOD_CTRL) &&
367 !((s->modifiers | s->imodifiers) & 4)) {
b00052e4
AZ
368 QUEUE_KEY(0x1d);
369 s->imodifiers |= 4;
370 }
0062609f
PM
371 if ((code & SPITZ_MOD_FN) &&
372 !((s->modifiers | s->imodifiers) & 8)) {
b00052e4
AZ
373 QUEUE_KEY(0x38);
374 s->imodifiers |= 8;
375 }
0062609f 376 if ((code & SPITZ_MOD_FN) && (s->modifiers & 1) &&
b00052e4
AZ
377 !(s->imodifiers & 0x10)) {
378 QUEUE_KEY(0x2a | 0x80);
379 s->imodifiers |= 0x10;
380 }
0062609f 381 if ((code & SPITZ_MOD_FN) && (s->modifiers & 2) &&
b00052e4
AZ
382 !(s->imodifiers & 0x20)) {
383 QUEUE_KEY(0x36 | 0x80);
384 s->imodifiers |= 0x20;
385 }
386 }
387#endif
388 }
389
390 QUEUE_KEY((code & 0x7f) | (keycode & 0x80));
391}
392
393static void spitz_keyboard_tick(void *opaque)
394{
bc24a225 395 SpitzKeyboardState *s = (SpitzKeyboardState *) opaque;
b00052e4
AZ
396
397 if (s->fifolen) {
398 spitz_keyboard_keydown(s, s->fifo[s->fifopos ++]);
399 s->fifolen --;
400 if (s->fifopos >= 16)
401 s->fifopos = 0;
402 }
403
bc72ad67 404 timer_mod(s->kbdtimer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
6ee093c9 405 get_ticks_per_sec() / 32);
b00052e4
AZ
406}
407
bc24a225 408static void spitz_keyboard_pre_map(SpitzKeyboardState *s)
b00052e4
AZ
409{
410 int i;
411 for (i = 0; i < 0x100; i ++)
412 s->pre_map[i] = i;
0062609f
PM
413 s->pre_map[0x02 | SPITZ_MOD_SHIFT] = 0x02 | SPITZ_MOD_SHIFT; /* exclam */
414 s->pre_map[0x28 | SPITZ_MOD_SHIFT] = 0x03 | SPITZ_MOD_SHIFT; /* quotedbl */
415 s->pre_map[0x04 | SPITZ_MOD_SHIFT] = 0x04 | SPITZ_MOD_SHIFT; /* # */
416 s->pre_map[0x05 | SPITZ_MOD_SHIFT] = 0x05 | SPITZ_MOD_SHIFT; /* dollar */
417 s->pre_map[0x06 | SPITZ_MOD_SHIFT] = 0x06 | SPITZ_MOD_SHIFT; /* percent */
418 s->pre_map[0x08 | SPITZ_MOD_SHIFT] = 0x07 | SPITZ_MOD_SHIFT; /* ampersand */
419 s->pre_map[0x28] = 0x08 | SPITZ_MOD_SHIFT; /* ' */
420 s->pre_map[0x0a | SPITZ_MOD_SHIFT] = 0x09 | SPITZ_MOD_SHIFT; /* ( */
421 s->pre_map[0x0b | SPITZ_MOD_SHIFT] = 0x0a | SPITZ_MOD_SHIFT; /* ) */
422 s->pre_map[0x29 | SPITZ_MOD_SHIFT] = 0x0b | SPITZ_MOD_SHIFT; /* tilde */
423 s->pre_map[0x03 | SPITZ_MOD_SHIFT] = 0x0c | SPITZ_MOD_SHIFT; /* at */
424 s->pre_map[0xd3] = 0x0e | SPITZ_MOD_FN; /* Delete */
425 s->pre_map[0x3a] = 0x0f | SPITZ_MOD_FN; /* Caps_Lock */
426 s->pre_map[0x07 | SPITZ_MOD_SHIFT] = 0x11 | SPITZ_MOD_FN; /* ^ */
427 s->pre_map[0x0d] = 0x12 | SPITZ_MOD_FN; /* equal */
428 s->pre_map[0x0d | SPITZ_MOD_SHIFT] = 0x13 | SPITZ_MOD_FN; /* plus */
429 s->pre_map[0x1a] = 0x14 | SPITZ_MOD_FN; /* [ */
430 s->pre_map[0x1b] = 0x15 | SPITZ_MOD_FN; /* ] */
431 s->pre_map[0x1a | SPITZ_MOD_SHIFT] = 0x16 | SPITZ_MOD_FN; /* { */
432 s->pre_map[0x1b | SPITZ_MOD_SHIFT] = 0x17 | SPITZ_MOD_FN; /* } */
433 s->pre_map[0x27] = 0x22 | SPITZ_MOD_FN; /* semicolon */
434 s->pre_map[0x27 | SPITZ_MOD_SHIFT] = 0x23 | SPITZ_MOD_FN; /* colon */
435 s->pre_map[0x09 | SPITZ_MOD_SHIFT] = 0x24 | SPITZ_MOD_FN; /* asterisk */
436 s->pre_map[0x2b] = 0x25 | SPITZ_MOD_FN; /* backslash */
437 s->pre_map[0x2b | SPITZ_MOD_SHIFT] = 0x26 | SPITZ_MOD_FN; /* bar */
438 s->pre_map[0x0c | SPITZ_MOD_SHIFT] = 0x30 | SPITZ_MOD_FN; /* _ */
439 s->pre_map[0x33 | SPITZ_MOD_SHIFT] = 0x33 | SPITZ_MOD_FN; /* less */
440 s->pre_map[0x35] = 0x33 | SPITZ_MOD_SHIFT; /* slash */
441 s->pre_map[0x34 | SPITZ_MOD_SHIFT] = 0x34 | SPITZ_MOD_FN; /* greater */
442 s->pre_map[0x35 | SPITZ_MOD_SHIFT] = 0x34 | SPITZ_MOD_SHIFT; /* question */
443 s->pre_map[0x49] = 0x48 | SPITZ_MOD_FN; /* Page_Up */
444 s->pre_map[0x51] = 0x50 | SPITZ_MOD_FN; /* Page_Down */
b00052e4
AZ
445
446 s->modifiers = 0;
447 s->imodifiers = 0;
448 s->fifopos = 0;
449 s->fifolen = 0;
b00052e4
AZ
450}
451
0062609f
PM
452#undef SPITZ_MOD_SHIFT
453#undef SPITZ_MOD_CTRL
454#undef SPITZ_MOD_FN
b00052e4 455
7ef4227b 456static int spitz_keyboard_post_load(void *opaque, int version_id)
aa941b94 457{
bc24a225 458 SpitzKeyboardState *s = (SpitzKeyboardState *) opaque;
aa941b94
AZ
459
460 /* Release all pressed keys */
461 memset(s->keyrow, 0, sizeof(s->keyrow));
462 spitz_keyboard_sense_update(s);
463 s->modifiers = 0;
464 s->imodifiers = 0;
465 s->fifopos = 0;
466 s->fifolen = 0;
467
468 return 0;
469}
470
bc24a225 471static void spitz_keyboard_register(PXA2xxState *cpu)
b00052e4 472{
7ef4227b
DES
473 int i;
474 DeviceState *dev;
bc24a225 475 SpitzKeyboardState *s;
b00052e4 476
73e9d965
AF
477 dev = sysbus_create_simple(TYPE_SPITZ_KEYBOARD, -1, NULL);
478 s = SPITZ_KEYBOARD(dev);
b00052e4 479
38641a52 480 for (i = 0; i < SPITZ_KEY_SENSE_NUM; i ++)
0bb53337 481 qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(cpu->gpio, spitz_gpio_key_sense[i]));
38641a52
AZ
482
483 for (i = 0; i < 5; i ++)
0bb53337 484 s->gpiomap[i] = qdev_get_gpio_in(cpu->gpio, spitz_gpiomap[i]);
38641a52 485
7ef4227b
DES
486 if (!graphic_rotate)
487 s->gpiomap[4] = qemu_irq_invert(s->gpiomap[4]);
488
489 for (i = 0; i < 5; i++)
490 qemu_set_irq(s->gpiomap[i], 0);
491
b00052e4 492 for (i = 0; i < SPITZ_KEY_STROBE_NUM; i ++)
0bb53337 493 qdev_connect_gpio_out(cpu->gpio, spitz_gpio_key_strobe[i],
7ef4227b
DES
494 qdev_get_gpio_in(dev, i));
495
bc72ad67 496 timer_mod(s->kbdtimer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
7ef4227b
DES
497
498 qemu_add_kbd_event_handler(spitz_keyboard_handler, s);
499}
500
73e9d965 501static int spitz_keyboard_init(SysBusDevice *sbd)
7ef4227b 502{
73e9d965
AF
503 DeviceState *dev = DEVICE(sbd);
504 SpitzKeyboardState *s = SPITZ_KEYBOARD(dev);
7ef4227b
DES
505 int i, j;
506
7ef4227b
DES
507 for (i = 0; i < 0x80; i ++)
508 s->keymap[i] = -1;
509 for (i = 0; i < SPITZ_KEY_SENSE_NUM + 1; i ++)
510 for (j = 0; j < SPITZ_KEY_STROBE_NUM; j ++)
511 if (spitz_keymap[i][j] != -1)
512 s->keymap[spitz_keymap[i][j]] = (i << 4) | j;
b00052e4
AZ
513
514 spitz_keyboard_pre_map(s);
aa941b94 515
bc72ad67 516 s->kbdtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, spitz_keyboard_tick, s);
73e9d965
AF
517 qdev_init_gpio_in(dev, spitz_keyboard_strobe, SPITZ_KEY_STROBE_NUM);
518 qdev_init_gpio_out(dev, s->sense, SPITZ_KEY_SENSE_NUM);
7ef4227b
DES
519
520 return 0;
b00052e4
AZ
521}
522
b00052e4
AZ
523/* LCD backlight controller */
524
525#define LCDTG_RESCTL 0x00
526#define LCDTG_PHACTRL 0x01
527#define LCDTG_DUTYCTRL 0x02
528#define LCDTG_POWERREG0 0x03
529#define LCDTG_POWERREG1 0x04
530#define LCDTG_GPOR3 0x05
531#define LCDTG_PICTRL 0x06
532#define LCDTG_POLCTRL 0x07
533
a984a69e
PB
534typedef struct {
535 SSISlave ssidev;
43842120
DES
536 uint32_t bl_intensity;
537 uint32_t bl_power;
a984a69e 538} SpitzLCDTG;
b00052e4 539
a984a69e 540static void spitz_bl_update(SpitzLCDTG *s)
b00052e4 541{
a984a69e
PB
542 if (s->bl_power && s->bl_intensity)
543 zaurus_printf("LCD Backlight now at %i/63\n", s->bl_intensity);
b00052e4 544 else
89cdb6af 545 zaurus_printf("LCD Backlight now off\n");
b00052e4
AZ
546}
547
a984a69e
PB
548/* FIXME: Implement GPIO properly and remove this hack. */
549static SpitzLCDTG *spitz_lcdtg;
550
38641a52 551static inline void spitz_bl_bit5(void *opaque, int line, int level)
b00052e4 552{
a984a69e
PB
553 SpitzLCDTG *s = spitz_lcdtg;
554 int prev = s->bl_intensity;
b00052e4
AZ
555
556 if (level)
a984a69e 557 s->bl_intensity &= ~0x20;
b00052e4 558 else
a984a69e 559 s->bl_intensity |= 0x20;
b00052e4 560
a984a69e
PB
561 if (s->bl_power && prev != s->bl_intensity)
562 spitz_bl_update(s);
b00052e4
AZ
563}
564
38641a52 565static inline void spitz_bl_power(void *opaque, int line, int level)
b00052e4 566{
a984a69e
PB
567 SpitzLCDTG *s = spitz_lcdtg;
568 s->bl_power = !!level;
569 spitz_bl_update(s);
b00052e4
AZ
570}
571
a984a69e 572static uint32_t spitz_lcdtg_transfer(SSISlave *dev, uint32_t value)
b00052e4 573{
a984a69e
PB
574 SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev);
575 int addr;
576 addr = value >> 5;
577 value &= 0x1f;
b00052e4
AZ
578
579 switch (addr) {
580 case LCDTG_RESCTL:
581 if (value)
89cdb6af 582 zaurus_printf("LCD in QVGA mode\n");
b00052e4 583 else
89cdb6af 584 zaurus_printf("LCD in VGA mode\n");
b00052e4
AZ
585 break;
586
587 case LCDTG_DUTYCTRL:
a984a69e
PB
588 s->bl_intensity &= ~0x1f;
589 s->bl_intensity |= value;
590 if (s->bl_power)
591 spitz_bl_update(s);
b00052e4
AZ
592 break;
593
594 case LCDTG_POWERREG0:
595 /* Set common voltage to M62332FP */
596 break;
597 }
a984a69e
PB
598 return 0;
599}
600
81a322d4 601static int spitz_lcdtg_init(SSISlave *dev)
a984a69e
PB
602{
603 SpitzLCDTG *s = FROM_SSI_SLAVE(SpitzLCDTG, dev);
604
605 spitz_lcdtg = s;
606 s->bl_power = 0;
607 s->bl_intensity = 0x20;
608
81a322d4 609 return 0;
b00052e4
AZ
610}
611
612/* SSP devices */
613
614#define CORGI_SSP_PORT 2
615
616#define SPITZ_GPIO_LCDCON_CS 53
617#define SPITZ_GPIO_ADS7846_CS 14
618#define SPITZ_GPIO_MAX1111_CS 20
619#define SPITZ_GPIO_TP_INT 11
620
a984a69e 621static DeviceState *max1111;
b00052e4
AZ
622
623/* "Demux" the signal based on current chipselect */
a984a69e
PB
624typedef struct {
625 SSISlave ssidev;
626 SSIBus *bus[3];
43842120 627 uint32_t enable[3];
a984a69e 628} CorgiSSPState;
b00052e4 629
a984a69e 630static uint32_t corgi_ssp_transfer(SSISlave *dev, uint32_t value)
b00052e4 631{
a984a69e
PB
632 CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, dev);
633 int i;
634
635 for (i = 0; i < 3; i++) {
636 if (s->enable[i]) {
637 return ssi_transfer(s->bus[i], value);
638 }
639 }
640 return 0;
b00052e4
AZ
641}
642
38641a52 643static void corgi_ssp_gpio_cs(void *opaque, int line, int level)
b00052e4 644{
a984a69e
PB
645 CorgiSSPState *s = (CorgiSSPState *)opaque;
646 assert(line >= 0 && line < 3);
647 s->enable[line] = !level;
b00052e4
AZ
648}
649
650#define MAX1111_BATT_VOLT 1
651#define MAX1111_BATT_TEMP 2
652#define MAX1111_ACIN_VOLT 3
653
654#define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */
655#define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */
656#define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */
657
38641a52 658static void spitz_adc_temp_on(void *opaque, int line, int level)
b00052e4
AZ
659{
660 if (!max1111)
661 return;
662
663 if (level)
664 max111x_set_input(max1111, MAX1111_BATT_TEMP, SPITZ_BATTERY_TEMP);
665 else
666 max111x_set_input(max1111, MAX1111_BATT_TEMP, 0);
667}
668
1a7d9ee6 669static int corgi_ssp_init(SSISlave *d)
a984a69e 670{
1a7d9ee6
PC
671 DeviceState *dev = DEVICE(d);
672 CorgiSSPState *s = FROM_SSI_SLAVE(CorgiSSPState, d);
a984a69e 673
1a7d9ee6
PC
674 qdev_init_gpio_in(dev, corgi_ssp_gpio_cs, 3);
675 s->bus[0] = ssi_create_bus(dev, "ssi0");
676 s->bus[1] = ssi_create_bus(dev, "ssi1");
677 s->bus[2] = ssi_create_bus(dev, "ssi2");
a984a69e 678
81a322d4 679 return 0;
a984a69e
PB
680}
681
bc24a225 682static void spitz_ssp_attach(PXA2xxState *cpu)
b00052e4 683{
a984a69e
PB
684 DeviceState *mux;
685 DeviceState *dev;
686 void *bus;
687
688 mux = ssi_create_slave(cpu->ssp[CORGI_SSP_PORT - 1], "corgi-ssp");
38641a52 689
a984a69e 690 bus = qdev_get_child_bus(mux, "ssi0");
22ed1d34 691 ssi_create_slave(bus, "spitz-lcdtg");
b00052e4 692
a984a69e
PB
693 bus = qdev_get_child_bus(mux, "ssi1");
694 dev = ssi_create_slave(bus, "ads7846");
695 qdev_connect_gpio_out(dev, 0,
0bb53337 696 qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_TP_INT));
b00052e4 697
a984a69e
PB
698 bus = qdev_get_child_bus(mux, "ssi2");
699 max1111 = ssi_create_slave(bus, "max1111");
b00052e4
AZ
700 max111x_set_input(max1111, MAX1111_BATT_VOLT, SPITZ_BATTERY_VOLT);
701 max111x_set_input(max1111, MAX1111_BATT_TEMP, 0);
702 max111x_set_input(max1111, MAX1111_ACIN_VOLT, SPITZ_CHARGEON_ACIN);
703
0bb53337 704 qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_LCDCON_CS,
a984a69e 705 qdev_get_gpio_in(mux, 0));
0bb53337 706 qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_ADS7846_CS,
a984a69e 707 qdev_get_gpio_in(mux, 1));
0bb53337 708 qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_MAX1111_CS,
a984a69e 709 qdev_get_gpio_in(mux, 2));
b00052e4
AZ
710}
711
712/* CF Microdrive */
713
bc24a225 714static void spitz_microdrive_attach(PXA2xxState *cpu, int slot)
b00052e4 715{
bc24a225 716 PCMCIACardState *md;
751c6a17 717 DriveInfo *dinfo;
b00052e4 718
751c6a17 719 dinfo = drive_get(IF_IDE, 0, 0);
124386cc 720 if (!dinfo || dinfo->media_cd)
e4bcb14c 721 return;
124386cc
MA
722 md = dscm1xxxx_init(dinfo);
723 pxa2xx_pcmcia_attach(cpu->pcmcia[slot], md);
b00052e4
AZ
724}
725
adb86c37
AZ
726/* Wm8750 and Max7310 on I2C */
727
728#define AKITA_MAX_ADDR 0x18
611d7189
AZ
729#define SPITZ_WM_ADDRL 0x1b
730#define SPITZ_WM_ADDRH 0x1a
adb86c37
AZ
731
732#define SPITZ_GPIO_WM 5
733
38641a52 734static void spitz_wm8750_addr(void *opaque, int line, int level)
adb86c37 735{
9e07bdf8 736 I2CSlave *wm = (I2CSlave *) opaque;
adb86c37
AZ
737 if (level)
738 i2c_set_slave_address(wm, SPITZ_WM_ADDRH);
739 else
740 i2c_set_slave_address(wm, SPITZ_WM_ADDRL);
741}
adb86c37 742
bc24a225 743static void spitz_i2c_setup(PXA2xxState *cpu)
adb86c37
AZ
744{
745 /* Attach the CPU on one end of our I2C bus. */
a5c82852 746 I2CBus *bus = pxa2xx_i2c_bus(cpu->i2c[0]);
adb86c37 747
cdbe40ca 748 DeviceState *wm;
adb86c37 749
adb86c37 750 /* Attach a WM8750 to the bus */
cdbe40ca 751 wm = i2c_create_slave(bus, "wm8750", 0);
adb86c37 752
38641a52 753 spitz_wm8750_addr(wm, 0, 0);
0bb53337 754 qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_WM,
f3c7d038 755 qemu_allocate_irq(spitz_wm8750_addr, wm, 0));
adb86c37
AZ
756 /* .. and to the sound interface. */
757 cpu->i2s->opaque = wm;
758 cpu->i2s->codec_out = wm8750_dac_dat;
759 cpu->i2s->codec_in = wm8750_adc_dat;
760 wm8750_data_req_set(wm, cpu->i2s->data_req, cpu->i2s);
adb86c37
AZ
761}
762
bc24a225 763static void spitz_akita_i2c_setup(PXA2xxState *cpu)
adb86c37
AZ
764{
765 /* Attach a Max7310 to Akita I2C bus. */
6c0bd6bd
PB
766 i2c_create_slave(pxa2xx_i2c_bus(cpu->i2c[0]), "max7310",
767 AKITA_MAX_ADDR);
adb86c37
AZ
768}
769
b00052e4
AZ
770/* Other peripherals */
771
38641a52 772static void spitz_out_switch(void *opaque, int line, int level)
b00052e4 773{
38641a52
AZ
774 switch (line) {
775 case 0:
89cdb6af 776 zaurus_printf("Charging %s.\n", level ? "off" : "on");
38641a52
AZ
777 break;
778 case 1:
89cdb6af 779 zaurus_printf("Discharging %s.\n", level ? "on" : "off");
38641a52
AZ
780 break;
781 case 2:
89cdb6af 782 zaurus_printf("Green LED %s.\n", level ? "on" : "off");
38641a52
AZ
783 break;
784 case 3:
89cdb6af 785 zaurus_printf("Orange LED %s.\n", level ? "on" : "off");
38641a52
AZ
786 break;
787 case 4:
788 spitz_bl_bit5(opaque, line, level);
789 break;
790 case 5:
791 spitz_bl_power(opaque, line, level);
792 break;
793 case 6:
794 spitz_adc_temp_on(opaque, line, level);
795 break;
796 }
b00052e4
AZ
797}
798
799#define SPITZ_SCP_LED_GREEN 1
800#define SPITZ_SCP_JK_B 2
801#define SPITZ_SCP_CHRG_ON 3
802#define SPITZ_SCP_MUTE_L 4
803#define SPITZ_SCP_MUTE_R 5
804#define SPITZ_SCP_CF_POWER 6
805#define SPITZ_SCP_LED_ORANGE 7
806#define SPITZ_SCP_JK_A 8
807#define SPITZ_SCP_ADC_TEMP_ON 9
808#define SPITZ_SCP2_IR_ON 1
809#define SPITZ_SCP2_AKIN_PULLUP 2
810#define SPITZ_SCP2_BACKLIGHT_CONT 7
811#define SPITZ_SCP2_BACKLIGHT_ON 8
812#define SPITZ_SCP2_MIC_BIAS 9
813
bc24a225 814static void spitz_scoop_gpio_setup(PXA2xxState *cpu,
383d01c6 815 DeviceState *scp0, DeviceState *scp1)
b00052e4 816{
38641a52
AZ
817 qemu_irq *outsignals = qemu_allocate_irqs(spitz_out_switch, cpu, 8);
818
383d01c6
DES
819 qdev_connect_gpio_out(scp0, SPITZ_SCP_CHRG_ON, outsignals[0]);
820 qdev_connect_gpio_out(scp0, SPITZ_SCP_JK_B, outsignals[1]);
821 qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_GREEN, outsignals[2]);
822 qdev_connect_gpio_out(scp0, SPITZ_SCP_LED_ORANGE, outsignals[3]);
b00052e4 823
e33d8cdb 824 if (scp1) {
383d01c6
DES
825 qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_CONT, outsignals[4]);
826 qdev_connect_gpio_out(scp1, SPITZ_SCP2_BACKLIGHT_ON, outsignals[5]);
b00052e4
AZ
827 }
828
383d01c6 829 qdev_connect_gpio_out(scp0, SPITZ_SCP_ADC_TEMP_ON, outsignals[6]);
b00052e4
AZ
830}
831
832#define SPITZ_GPIO_HSYNC 22
833#define SPITZ_GPIO_SD_DETECT 9
834#define SPITZ_GPIO_SD_WP 81
835#define SPITZ_GPIO_ON_RESET 89
836#define SPITZ_GPIO_BAT_COVER 90
837#define SPITZ_GPIO_CF1_IRQ 105
838#define SPITZ_GPIO_CF1_CD 94
839#define SPITZ_GPIO_CF2_IRQ 106
840#define SPITZ_GPIO_CF2_CD 93
841
38641a52 842static int spitz_hsync;
b00052e4 843
38641a52 844static void spitz_lcd_hsync_handler(void *opaque, int line, int level)
b00052e4 845{
bc24a225 846 PXA2xxState *cpu = (PXA2xxState *) opaque;
0bb53337 847 qemu_set_irq(qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_HSYNC), spitz_hsync);
b00052e4
AZ
848 spitz_hsync ^= 1;
849}
850
bc24a225 851static void spitz_gpio_setup(PXA2xxState *cpu, int slots)
b00052e4 852{
38641a52 853 qemu_irq lcd_hsync;
b00052e4
AZ
854 /*
855 * Bad hack: We toggle the LCD hsync GPIO on every GPIO status
856 * read to satisfy broken guests that poll-wait for hsync.
857 * Simulating a real hsync event would be less practical and
858 * wouldn't guarantee that a guest ever exits the loop.
859 */
860 spitz_hsync = 0;
f3c7d038 861 lcd_hsync = qemu_allocate_irq(spitz_lcd_hsync_handler, cpu, 0);
38641a52
AZ
862 pxa2xx_gpio_read_notifier(cpu->gpio, lcd_hsync);
863 pxa2xx_lcd_vsync_notifier(cpu->lcd, lcd_hsync);
b00052e4
AZ
864
865 /* MMC/SD host */
02ce600c 866 pxa2xx_mmci_handlers(cpu->mmc,
0bb53337
DES
867 qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_SD_WP),
868 qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_SD_DETECT));
b00052e4
AZ
869
870 /* Battery lock always closed */
0bb53337 871 qemu_irq_raise(qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_BAT_COVER));
b00052e4
AZ
872
873 /* Handle reset */
0bb53337 874 qdev_connect_gpio_out(cpu->gpio, SPITZ_GPIO_ON_RESET, cpu->reset);
b00052e4
AZ
875
876 /* PCMCIA signals: card's IRQ and Card-Detect */
b00052e4 877 if (slots >= 1)
38641a52 878 pxa2xx_pcmcia_set_irq_cb(cpu->pcmcia[0],
0bb53337
DES
879 qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_CF1_IRQ),
880 qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_CF1_CD));
b00052e4 881 if (slots >= 2)
38641a52 882 pxa2xx_pcmcia_set_irq_cb(cpu->pcmcia[1],
0bb53337
DES
883 qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_CF2_IRQ),
884 qdev_get_gpio_in(cpu->gpio, SPITZ_GPIO_CF2_CD));
b00052e4
AZ
885}
886
b00052e4
AZ
887/* Board init. */
888enum spitz_model_e { spitz, akita, borzoi, terrier };
889
7fb4fdcf
AZ
890#define SPITZ_RAM 0x04000000
891#define SPITZ_ROM 0x00800000
892
f93eb9ff
AZ
893static struct arm_boot_info spitz_binfo = {
894 .loader_start = PXA2XX_SDRAM_BASE,
895 .ram_size = 0x04000000,
896};
897
3ef96221 898static void spitz_common_init(MachineState *machine,
72a9f5b7 899 enum spitz_model_e model, int arm_id)
b00052e4 900{
2e7ad760 901 PXA2xxState *mpu;
383d01c6 902 DeviceState *scp0, *scp1 = NULL;
a6dc4c2d 903 MemoryRegion *address_space_mem = get_system_memory();
7cc09e6c 904 MemoryRegion *rom = g_new(MemoryRegion, 1);
3ef96221 905 const char *cpu_model = machine->cpu_model;
b00052e4 906
4207117c
AZ
907 if (!cpu_model)
908 cpu_model = (model == terrier) ? "pxa270-c5" : "pxa270-c0";
b00052e4 909
d95b2f8d 910 /* Setup CPU & memory */
2e7ad760 911 mpu = pxa270_init(address_space_mem, spitz_binfo.ram_size, cpu_model);
b00052e4 912
2e7ad760 913 sl_flash_register(mpu, (model == spitz) ? FLASH_128M : FLASH_1024M);
b00052e4 914
49946538 915 memory_region_init_ram(rom, NULL, "spitz.rom", SPITZ_ROM, &error_abort);
c5705a77 916 vmstate_register_ram_global(rom);
7cc09e6c
AK
917 memory_region_set_readonly(rom, true);
918 memory_region_add_subregion(address_space_mem, 0, rom);
b00052e4
AZ
919
920 /* Setup peripherals */
2e7ad760 921 spitz_keyboard_register(mpu);
b00052e4 922
2e7ad760 923 spitz_ssp_attach(mpu);
b00052e4 924
383d01c6 925 scp0 = sysbus_create_simple("scoop", 0x10800000, NULL);
e33d8cdb 926 if (model != akita) {
383d01c6 927 scp1 = sysbus_create_simple("scoop", 0x08800040, NULL);
e33d8cdb 928 }
b00052e4 929
2e7ad760 930 spitz_scoop_gpio_setup(mpu, scp0, scp1);
b00052e4 931
2e7ad760 932 spitz_gpio_setup(mpu, (model == akita) ? 1 : 2);
b00052e4 933
2e7ad760 934 spitz_i2c_setup(mpu);
adb86c37
AZ
935
936 if (model == akita)
2e7ad760 937 spitz_akita_i2c_setup(mpu);
adb86c37 938
b00052e4 939 if (model == terrier)
bf5ee248 940 /* A 6.0 GB microdrive is permanently sitting in CF slot 1. */
2e7ad760 941 spitz_microdrive_attach(mpu, 1);
b00052e4 942 else if (model != akita)
15b18ec2 943 /* A 4.0 GB microdrive is permanently sitting in CF slot 0. */
2e7ad760 944 spitz_microdrive_attach(mpu, 0);
b00052e4 945
3ef96221
MA
946 spitz_binfo.kernel_filename = machine->kernel_filename;
947 spitz_binfo.kernel_cmdline = machine->kernel_cmdline;
948 spitz_binfo.initrd_filename = machine->initrd_filename;
f93eb9ff 949 spitz_binfo.board_id = arm_id;
3aaa8dfa 950 arm_load_kernel(mpu->cpu, &spitz_binfo);
f78630ab 951 sl_bootparam_write(SL_PXA_PARAM_BASE);
b00052e4
AZ
952}
953
3ef96221 954static void spitz_init(MachineState *machine)
b00052e4 955{
3ef96221 956 spitz_common_init(machine, spitz, 0x2c9);
b00052e4
AZ
957}
958
3ef96221 959static void borzoi_init(MachineState *machine)
b00052e4 960{
3ef96221 961 spitz_common_init(machine, borzoi, 0x33f);
b00052e4
AZ
962}
963
3ef96221 964static void akita_init(MachineState *machine)
b00052e4 965{
3ef96221 966 spitz_common_init(machine, akita, 0x2e8);
b00052e4
AZ
967}
968
3ef96221 969static void terrier_init(MachineState *machine)
b00052e4 970{
3ef96221 971 spitz_common_init(machine, terrier, 0x33f);
b00052e4
AZ
972}
973
11be4b3e 974static QEMUMachine akitapda_machine = {
4b32e168
AL
975 .name = "akita",
976 .desc = "Akita PDA (PXA270)",
977 .init = akita_init,
b00052e4
AZ
978};
979
f80f9ec9 980static QEMUMachine spitzpda_machine = {
4b32e168
AL
981 .name = "spitz",
982 .desc = "Spitz PDA (PXA270)",
983 .init = spitz_init,
b00052e4
AZ
984};
985
f80f9ec9 986static QEMUMachine borzoipda_machine = {
4b32e168
AL
987 .name = "borzoi",
988 .desc = "Borzoi PDA (PXA270)",
989 .init = borzoi_init,
b00052e4
AZ
990};
991
f80f9ec9 992static QEMUMachine terrierpda_machine = {
4b32e168
AL
993 .name = "terrier",
994 .desc = "Terrier PDA (PXA270)",
995 .init = terrier_init,
b00052e4 996};
a984a69e 997
f80f9ec9
AL
998static void spitz_machine_init(void)
999{
1000 qemu_register_machine(&akitapda_machine);
1001 qemu_register_machine(&spitzpda_machine);
1002 qemu_register_machine(&borzoipda_machine);
1003 qemu_register_machine(&terrierpda_machine);
1004}
1005
1006machine_init(spitz_machine_init);
1007
7ef4227b
DES
1008static bool is_version_0(void *opaque, int version_id)
1009{
1010 return version_id == 0;
1011}
1012
34f9f0b5
DES
1013static VMStateDescription vmstate_sl_nand_info = {
1014 .name = "sl-nand",
1015 .version_id = 0,
1016 .minimum_version_id = 0,
8f1e884b 1017 .fields = (VMStateField[]) {
34f9f0b5
DES
1018 VMSTATE_UINT8(ctl, SLNANDState),
1019 VMSTATE_STRUCT(ecc, SLNANDState, 0, vmstate_ecc_state, ECCState),
1020 VMSTATE_END_OF_LIST(),
1021 },
1022};
1023
999e12bb
AL
1024static Property sl_nand_properties[] = {
1025 DEFINE_PROP_UINT8("manf_id", SLNANDState, manf_id, NAND_MFR_SAMSUNG),
1026 DEFINE_PROP_UINT8("chip_id", SLNANDState, chip_id, 0xf1),
1027 DEFINE_PROP_END_OF_LIST(),
1028};
1029
1030static void sl_nand_class_init(ObjectClass *klass, void *data)
1031{
39bffca2 1032 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1033 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1034
1035 k->init = sl_nand_init;
39bffca2
AL
1036 dc->vmsd = &vmstate_sl_nand_info;
1037 dc->props = sl_nand_properties;
999e12bb
AL
1038}
1039
8c43a6f0 1040static const TypeInfo sl_nand_info = {
7eb8104a 1041 .name = TYPE_SL_NAND,
39bffca2
AL
1042 .parent = TYPE_SYS_BUS_DEVICE,
1043 .instance_size = sizeof(SLNANDState),
1044 .class_init = sl_nand_class_init,
34f9f0b5
DES
1045};
1046
7ef4227b
DES
1047static VMStateDescription vmstate_spitz_kbd = {
1048 .name = "spitz-keyboard",
1049 .version_id = 1,
1050 .minimum_version_id = 0,
7ef4227b 1051 .post_load = spitz_keyboard_post_load,
8f1e884b 1052 .fields = (VMStateField[]) {
7ef4227b
DES
1053 VMSTATE_UINT16(sense_state, SpitzKeyboardState),
1054 VMSTATE_UINT16(strobe_state, SpitzKeyboardState),
1055 VMSTATE_UNUSED_TEST(is_version_0, 5),
1056 VMSTATE_END_OF_LIST(),
1057 },
1058};
1059
999e12bb
AL
1060static Property spitz_keyboard_properties[] = {
1061 DEFINE_PROP_END_OF_LIST(),
1062};
1063
1064static void spitz_keyboard_class_init(ObjectClass *klass, void *data)
1065{
39bffca2 1066 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1067 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1068
1069 k->init = spitz_keyboard_init;
39bffca2
AL
1070 dc->vmsd = &vmstate_spitz_kbd;
1071 dc->props = spitz_keyboard_properties;
999e12bb
AL
1072}
1073
8c43a6f0 1074static const TypeInfo spitz_keyboard_info = {
73e9d965 1075 .name = TYPE_SPITZ_KEYBOARD,
39bffca2
AL
1076 .parent = TYPE_SYS_BUS_DEVICE,
1077 .instance_size = sizeof(SpitzKeyboardState),
1078 .class_init = spitz_keyboard_class_init,
7ef4227b
DES
1079};
1080
43842120
DES
1081static const VMStateDescription vmstate_corgi_ssp_regs = {
1082 .name = "corgi-ssp",
66530953
PC
1083 .version_id = 2,
1084 .minimum_version_id = 2,
8f1e884b 1085 .fields = (VMStateField[]) {
66530953 1086 VMSTATE_SSI_SLAVE(ssidev, CorgiSSPState),
43842120
DES
1087 VMSTATE_UINT32_ARRAY(enable, CorgiSSPState, 3),
1088 VMSTATE_END_OF_LIST(),
1089 }
1090};
1091
cd6c4cf2
AL
1092static void corgi_ssp_class_init(ObjectClass *klass, void *data)
1093{
39bffca2 1094 DeviceClass *dc = DEVICE_CLASS(klass);
cd6c4cf2
AL
1095 SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
1096
1097 k->init = corgi_ssp_init;
1098 k->transfer = corgi_ssp_transfer;
39bffca2 1099 dc->vmsd = &vmstate_corgi_ssp_regs;
cd6c4cf2
AL
1100}
1101
8c43a6f0 1102static const TypeInfo corgi_ssp_info = {
39bffca2
AL
1103 .name = "corgi-ssp",
1104 .parent = TYPE_SSI_SLAVE,
1105 .instance_size = sizeof(CorgiSSPState),
1106 .class_init = corgi_ssp_class_init,
a984a69e
PB
1107};
1108
43842120
DES
1109static const VMStateDescription vmstate_spitz_lcdtg_regs = {
1110 .name = "spitz-lcdtg",
1111 .version_id = 1,
1112 .minimum_version_id = 1,
8f1e884b 1113 .fields = (VMStateField[]) {
66530953 1114 VMSTATE_SSI_SLAVE(ssidev, SpitzLCDTG),
43842120
DES
1115 VMSTATE_UINT32(bl_intensity, SpitzLCDTG),
1116 VMSTATE_UINT32(bl_power, SpitzLCDTG),
1117 VMSTATE_END_OF_LIST(),
1118 }
1119};
1120
cd6c4cf2
AL
1121static void spitz_lcdtg_class_init(ObjectClass *klass, void *data)
1122{
39bffca2 1123 DeviceClass *dc = DEVICE_CLASS(klass);
cd6c4cf2
AL
1124 SSISlaveClass *k = SSI_SLAVE_CLASS(klass);
1125
1126 k->init = spitz_lcdtg_init;
1127 k->transfer = spitz_lcdtg_transfer;
39bffca2 1128 dc->vmsd = &vmstate_spitz_lcdtg_regs;
cd6c4cf2
AL
1129}
1130
8c43a6f0 1131static const TypeInfo spitz_lcdtg_info = {
39bffca2
AL
1132 .name = "spitz-lcdtg",
1133 .parent = TYPE_SSI_SLAVE,
1134 .instance_size = sizeof(SpitzLCDTG),
1135 .class_init = spitz_lcdtg_class_init,
a984a69e
PB
1136};
1137
83f7d43a 1138static void spitz_register_types(void)
a984a69e 1139{
39bffca2
AL
1140 type_register_static(&corgi_ssp_info);
1141 type_register_static(&spitz_lcdtg_info);
1142 type_register_static(&spitz_keyboard_info);
1143 type_register_static(&sl_nand_info);
a984a69e
PB
1144}
1145
83f7d43a 1146type_init(spitz_register_types)