]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/strongarm.c
hw/fsi: Introduce IBM's cfam
[mirror_qemu.git] / hw / arm / strongarm.c
CommitLineData
5bc95aa2
DES
1/*
2 * StrongARM SA-1100/SA-1110 emulation
3 *
4 * Copyright (C) 2011 Dmitry Eremin-Solenikov
5 *
6 * Largely based on StrongARM emulation:
7 * Copyright (c) 2006 Openedhand Ltd.
8 * Written by Andrzej Zaborowski <balrog@zabor.org>
9 *
10 * UART code based on QEMU 16550A UART emulation
11 * Copyright (c) 2003-2004 Fabrice Bellard
12 * Copyright (c) 2008 Citrix Systems, Inc.
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, see <http://www.gnu.org/licenses/>.
6b620ca3
PB
25 *
26 * Contributions after 2012-01-13 are licensed under the terms of the
27 * GNU GPL, version 2 or (at your option) any later version.
5bc95aa2 28 */
c8623c02 29
12b16722 30#include "qemu/osdep.h"
64552b6b 31#include "hw/irq.h"
a27bd6c7 32#include "hw/qdev-properties.h"
ce35e229 33#include "hw/qdev-properties-system.h"
83c9f4ca 34#include "hw/sysbus.h"
d6454270 35#include "migration/vmstate.h"
47b43a1f 36#include "strongarm.h"
1de7afc9 37#include "qemu/error-report.h"
12ec8bd5 38#include "hw/arm/boot.h"
4d43a603 39#include "chardev/char-fe.h"
7566c6ef 40#include "chardev/char-serial.h"
9c17d615 41#include "sysemu/sysemu.h"
2f93d8b0 42#include "sysemu/rtc.h"
8fd06719 43#include "hw/ssi/ssi.h"
3e80f690 44#include "qapi/error.h"
f348b6d1 45#include "qemu/cutils.h"
03dd024f 46#include "qemu/log.h"
db1015e9 47#include "qom/object.h"
d780d056 48#include "target/arm/cpu-qom.h"
5bc95aa2
DES
49
50//#define DEBUG
51
52/*
53 TODO
54 - Implement cp15, c14 ?
55 - Implement cp15, c15 !!! (idle used in L)
56 - Implement idle mode handling/DIM
57 - Implement sleep mode/Wake sources
58 - Implement reset control
59 - Implement memory control regs
60 - PCMCIA handling
61 - Maybe support MBGNT/MBREQ
62 - DMA channels
63 - GPCLK
64 - IrDA
65 - MCP
66 - Enhance UART with modem signals
67 */
68
69#ifdef DEBUG
70# define DPRINTF(format, ...) printf(format , ## __VA_ARGS__)
71#else
72# define DPRINTF(format, ...) do { } while (0)
73#endif
74
75static struct {
a8170e5e 76 hwaddr io_base;
5bc95aa2
DES
77 int irq;
78} sa_serial[] = {
79 { 0x80010000, SA_PIC_UART1 },
80 { 0x80030000, SA_PIC_UART2 },
81 { 0x80050000, SA_PIC_UART3 },
82 { 0, 0 }
83};
84
85/* Interrupt Controller */
74e075f6
AF
86
87#define TYPE_STRONGARM_PIC "strongarm_pic"
8063396b 88OBJECT_DECLARE_SIMPLE_TYPE(StrongARMPICState, STRONGARM_PIC)
74e075f6 89
db1015e9 90struct StrongARMPICState {
74e075f6
AF
91 SysBusDevice parent_obj;
92
eb2fefbc 93 MemoryRegion iomem;
5bc95aa2
DES
94 qemu_irq irq;
95 qemu_irq fiq;
96
97 uint32_t pending;
98 uint32_t enabled;
99 uint32_t is_fiq;
100 uint32_t int_idle;
db1015e9 101};
5bc95aa2
DES
102
103#define ICIP 0x00
104#define ICMR 0x04
105#define ICLR 0x08
106#define ICFP 0x10
107#define ICPR 0x20
108#define ICCR 0x0c
109
110#define SA_PIC_SRCS 32
111
112
113static void strongarm_pic_update(void *opaque)
114{
115 StrongARMPICState *s = opaque;
116
117 /* FIXME: reflect DIM */
118 qemu_set_irq(s->fiq, s->pending & s->enabled & s->is_fiq);
119 qemu_set_irq(s->irq, s->pending & s->enabled & ~s->is_fiq);
120}
121
122static void strongarm_pic_set_irq(void *opaque, int irq, int level)
123{
124 StrongARMPICState *s = opaque;
125
126 if (level) {
127 s->pending |= 1 << irq;
128 } else {
129 s->pending &= ~(1 << irq);
130 }
131
132 strongarm_pic_update(s);
133}
134
a8170e5e 135static uint64_t strongarm_pic_mem_read(void *opaque, hwaddr offset,
eb2fefbc 136 unsigned size)
5bc95aa2
DES
137{
138 StrongARMPICState *s = opaque;
139
140 switch (offset) {
141 case ICIP:
142 return s->pending & ~s->is_fiq & s->enabled;
143 case ICMR:
144 return s->enabled;
145 case ICLR:
146 return s->is_fiq;
147 case ICCR:
148 return s->int_idle == 0;
149 case ICFP:
150 return s->pending & s->is_fiq & s->enabled;
151 case ICPR:
152 return s->pending;
153 default:
883f2c59 154 printf("%s: Bad register offset 0x" HWADDR_FMT_plx "\n",
5bc95aa2
DES
155 __func__, offset);
156 return 0;
157 }
158}
159
a8170e5e 160static void strongarm_pic_mem_write(void *opaque, hwaddr offset,
eb2fefbc 161 uint64_t value, unsigned size)
5bc95aa2
DES
162{
163 StrongARMPICState *s = opaque;
164
165 switch (offset) {
166 case ICMR:
167 s->enabled = value;
168 break;
169 case ICLR:
170 s->is_fiq = value;
171 break;
172 case ICCR:
173 s->int_idle = (value & 1) ? 0 : ~0;
174 break;
175 default:
883f2c59 176 printf("%s: Bad register offset 0x" HWADDR_FMT_plx "\n",
5bc95aa2
DES
177 __func__, offset);
178 break;
179 }
180 strongarm_pic_update(s);
181}
182
eb2fefbc
AK
183static const MemoryRegionOps strongarm_pic_ops = {
184 .read = strongarm_pic_mem_read,
185 .write = strongarm_pic_mem_write,
186 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
187};
188
5a67508c 189static void strongarm_pic_initfn(Object *obj)
5bc95aa2 190{
5a67508c
XZ
191 DeviceState *dev = DEVICE(obj);
192 StrongARMPICState *s = STRONGARM_PIC(obj);
193 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
5bc95aa2 194
74e075f6 195 qdev_init_gpio_in(dev, strongarm_pic_set_irq, SA_PIC_SRCS);
5a67508c 196 memory_region_init_io(&s->iomem, obj, &strongarm_pic_ops, s,
64bde0f3 197 "pic", 0x1000);
74e075f6
AF
198 sysbus_init_mmio(sbd, &s->iomem);
199 sysbus_init_irq(sbd, &s->irq);
200 sysbus_init_irq(sbd, &s->fiq);
5bc95aa2
DES
201}
202
203static int strongarm_pic_post_load(void *opaque, int version_id)
204{
205 strongarm_pic_update(opaque);
206 return 0;
207}
208
cfa52e09 209static const VMStateDescription vmstate_strongarm_pic_regs = {
5bc95aa2
DES
210 .name = "strongarm_pic",
211 .version_id = 0,
212 .minimum_version_id = 0,
5bc95aa2 213 .post_load = strongarm_pic_post_load,
607ef570 214 .fields = (const VMStateField[]) {
5bc95aa2
DES
215 VMSTATE_UINT32(pending, StrongARMPICState),
216 VMSTATE_UINT32(enabled, StrongARMPICState),
217 VMSTATE_UINT32(is_fiq, StrongARMPICState),
218 VMSTATE_UINT32(int_idle, StrongARMPICState),
219 VMSTATE_END_OF_LIST(),
220 },
221};
222
999e12bb
AL
223static void strongarm_pic_class_init(ObjectClass *klass, void *data)
224{
39bffca2 225 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 226
39bffca2
AL
227 dc->desc = "StrongARM PIC";
228 dc->vmsd = &vmstate_strongarm_pic_regs;
999e12bb
AL
229}
230
8c43a6f0 231static const TypeInfo strongarm_pic_info = {
74e075f6 232 .name = TYPE_STRONGARM_PIC,
39bffca2
AL
233 .parent = TYPE_SYS_BUS_DEVICE,
234 .instance_size = sizeof(StrongARMPICState),
5a67508c 235 .instance_init = strongarm_pic_initfn,
39bffca2 236 .class_init = strongarm_pic_class_init,
5bc95aa2
DES
237};
238
239/* Real-Time Clock */
240#define RTAR 0x00 /* RTC Alarm register */
241#define RCNR 0x04 /* RTC Counter register */
242#define RTTR 0x08 /* RTC Timer Trim register */
243#define RTSR 0x10 /* RTC Status register */
244
245#define RTSR_AL (1 << 0) /* RTC Alarm detected */
246#define RTSR_HZ (1 << 1) /* RTC 1Hz detected */
247#define RTSR_ALE (1 << 2) /* RTC Alarm enable */
248#define RTSR_HZE (1 << 3) /* RTC 1Hz enable */
249
250/* 16 LSB of RTTR are clockdiv for internal trim logic,
251 * trim delete isn't emulated, so
252 * f = 32 768 / (RTTR_trim + 1) */
253
4e002105 254#define TYPE_STRONGARM_RTC "strongarm-rtc"
8063396b 255OBJECT_DECLARE_SIMPLE_TYPE(StrongARMRTCState, STRONGARM_RTC)
4e002105 256
db1015e9 257struct StrongARMRTCState {
4e002105
AF
258 SysBusDevice parent_obj;
259
eb2fefbc 260 MemoryRegion iomem;
5bc95aa2
DES
261 uint32_t rttr;
262 uint32_t rtsr;
263 uint32_t rtar;
264 uint32_t last_rcnr;
265 int64_t last_hz;
266 QEMUTimer *rtc_alarm;
267 QEMUTimer *rtc_hz;
268 qemu_irq rtc_irq;
269 qemu_irq rtc_hz_irq;
db1015e9 270};
5bc95aa2
DES
271
272static inline void strongarm_rtc_int_update(StrongARMRTCState *s)
273{
274 qemu_set_irq(s->rtc_irq, s->rtsr & RTSR_AL);
275 qemu_set_irq(s->rtc_hz_irq, s->rtsr & RTSR_HZ);
276}
277
278static void strongarm_rtc_hzupdate(StrongARMRTCState *s)
279{
884f17c2 280 int64_t rt = qemu_clock_get_ms(rtc_clock);
5bc95aa2
DES
281 s->last_rcnr += ((rt - s->last_hz) << 15) /
282 (1000 * ((s->rttr & 0xffff) + 1));
283 s->last_hz = rt;
284}
285
286static inline void strongarm_rtc_timer_update(StrongARMRTCState *s)
287{
288 if ((s->rtsr & RTSR_HZE) && !(s->rtsr & RTSR_HZ)) {
bc72ad67 289 timer_mod(s->rtc_hz, s->last_hz + 1000);
5bc95aa2 290 } else {
bc72ad67 291 timer_del(s->rtc_hz);
5bc95aa2
DES
292 }
293
294 if ((s->rtsr & RTSR_ALE) && !(s->rtsr & RTSR_AL)) {
bc72ad67 295 timer_mod(s->rtc_alarm, s->last_hz +
5bc95aa2
DES
296 (((s->rtar - s->last_rcnr) * 1000 *
297 ((s->rttr & 0xffff) + 1)) >> 15));
298 } else {
bc72ad67 299 timer_del(s->rtc_alarm);
5bc95aa2
DES
300 }
301}
302
303static inline void strongarm_rtc_alarm_tick(void *opaque)
304{
305 StrongARMRTCState *s = opaque;
306 s->rtsr |= RTSR_AL;
307 strongarm_rtc_timer_update(s);
308 strongarm_rtc_int_update(s);
309}
310
311static inline void strongarm_rtc_hz_tick(void *opaque)
312{
313 StrongARMRTCState *s = opaque;
314 s->rtsr |= RTSR_HZ;
315 strongarm_rtc_timer_update(s);
316 strongarm_rtc_int_update(s);
317}
318
a8170e5e 319static uint64_t strongarm_rtc_read(void *opaque, hwaddr addr,
eb2fefbc 320 unsigned size)
5bc95aa2
DES
321{
322 StrongARMRTCState *s = opaque;
323
324 switch (addr) {
325 case RTTR:
326 return s->rttr;
327 case RTSR:
328 return s->rtsr;
329 case RTAR:
330 return s->rtar;
331 case RCNR:
332 return s->last_rcnr +
884f17c2 333 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
5bc95aa2
DES
334 (1000 * ((s->rttr & 0xffff) + 1));
335 default:
883f2c59 336 printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
5bc95aa2
DES
337 return 0;
338 }
339}
340
a8170e5e 341static void strongarm_rtc_write(void *opaque, hwaddr addr,
eb2fefbc 342 uint64_t value, unsigned size)
5bc95aa2
DES
343{
344 StrongARMRTCState *s = opaque;
345 uint32_t old_rtsr;
346
347 switch (addr) {
348 case RTTR:
349 strongarm_rtc_hzupdate(s);
350 s->rttr = value;
351 strongarm_rtc_timer_update(s);
352 break;
353
354 case RTSR:
355 old_rtsr = s->rtsr;
356 s->rtsr = (value & (RTSR_ALE | RTSR_HZE)) |
357 (s->rtsr & ~(value & (RTSR_AL | RTSR_HZ)));
358
359 if (s->rtsr != old_rtsr) {
360 strongarm_rtc_timer_update(s);
361 }
362
363 strongarm_rtc_int_update(s);
364 break;
365
366 case RTAR:
367 s->rtar = value;
368 strongarm_rtc_timer_update(s);
369 break;
370
371 case RCNR:
372 strongarm_rtc_hzupdate(s);
373 s->last_rcnr = value;
374 strongarm_rtc_timer_update(s);
375 break;
376
377 default:
883f2c59 378 printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
5bc95aa2
DES
379 }
380}
381
eb2fefbc
AK
382static const MemoryRegionOps strongarm_rtc_ops = {
383 .read = strongarm_rtc_read,
384 .write = strongarm_rtc_write,
385 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
386};
387
5a67508c 388static void strongarm_rtc_init(Object *obj)
5bc95aa2 389{
5a67508c
XZ
390 StrongARMRTCState *s = STRONGARM_RTC(obj);
391 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
5bc95aa2 392 struct tm tm;
5bc95aa2
DES
393
394 s->rttr = 0x0;
395 s->rtsr = 0;
396
397 qemu_get_timedate(&tm, 0);
398
399 s->last_rcnr = (uint32_t) mktimegm(&tm);
884f17c2 400 s->last_hz = qemu_clock_get_ms(rtc_clock);
5bc95aa2 401
5bc95aa2
DES
402 sysbus_init_irq(dev, &s->rtc_irq);
403 sysbus_init_irq(dev, &s->rtc_hz_irq);
404
5a67508c 405 memory_region_init_io(&s->iomem, obj, &strongarm_rtc_ops, s,
64bde0f3 406 "rtc", 0x10000);
750ecd44 407 sysbus_init_mmio(dev, &s->iomem);
5bc95aa2
DES
408}
409
efb27a49
PN
410static void strongarm_rtc_realize(DeviceState *dev, Error **errp)
411{
412 StrongARMRTCState *s = STRONGARM_RTC(dev);
413 s->rtc_alarm = timer_new_ms(rtc_clock, strongarm_rtc_alarm_tick, s);
414 s->rtc_hz = timer_new_ms(rtc_clock, strongarm_rtc_hz_tick, s);
415}
416
44b1ff31 417static int strongarm_rtc_pre_save(void *opaque)
5bc95aa2
DES
418{
419 StrongARMRTCState *s = opaque;
420
421 strongarm_rtc_hzupdate(s);
44b1ff31
DDAG
422
423 return 0;
5bc95aa2
DES
424}
425
426static int strongarm_rtc_post_load(void *opaque, int version_id)
427{
428 StrongARMRTCState *s = opaque;
429
430 strongarm_rtc_timer_update(s);
431 strongarm_rtc_int_update(s);
432
433 return 0;
434}
435
436static const VMStateDescription vmstate_strongarm_rtc_regs = {
437 .name = "strongarm-rtc",
438 .version_id = 0,
439 .minimum_version_id = 0,
5bc95aa2
DES
440 .pre_save = strongarm_rtc_pre_save,
441 .post_load = strongarm_rtc_post_load,
607ef570 442 .fields = (const VMStateField[]) {
5bc95aa2
DES
443 VMSTATE_UINT32(rttr, StrongARMRTCState),
444 VMSTATE_UINT32(rtsr, StrongARMRTCState),
445 VMSTATE_UINT32(rtar, StrongARMRTCState),
446 VMSTATE_UINT32(last_rcnr, StrongARMRTCState),
447 VMSTATE_INT64(last_hz, StrongARMRTCState),
448 VMSTATE_END_OF_LIST(),
449 },
450};
451
999e12bb
AL
452static void strongarm_rtc_sysbus_class_init(ObjectClass *klass, void *data)
453{
39bffca2 454 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 455
39bffca2
AL
456 dc->desc = "StrongARM RTC Controller";
457 dc->vmsd = &vmstate_strongarm_rtc_regs;
efb27a49 458 dc->realize = strongarm_rtc_realize;
999e12bb
AL
459}
460
8c43a6f0 461static const TypeInfo strongarm_rtc_sysbus_info = {
4e002105 462 .name = TYPE_STRONGARM_RTC,
39bffca2
AL
463 .parent = TYPE_SYS_BUS_DEVICE,
464 .instance_size = sizeof(StrongARMRTCState),
5a67508c 465 .instance_init = strongarm_rtc_init,
39bffca2 466 .class_init = strongarm_rtc_sysbus_class_init,
5bc95aa2
DES
467};
468
469/* GPIO */
470#define GPLR 0x00
471#define GPDR 0x04
472#define GPSR 0x08
473#define GPCR 0x0c
474#define GRER 0x10
475#define GFER 0x14
476#define GEDR 0x18
477#define GAFR 0x1c
478
f55beb84 479#define TYPE_STRONGARM_GPIO "strongarm-gpio"
8063396b 480OBJECT_DECLARE_SIMPLE_TYPE(StrongARMGPIOInfo, STRONGARM_GPIO)
f55beb84 481
5bc95aa2
DES
482struct StrongARMGPIOInfo {
483 SysBusDevice busdev;
eb2fefbc 484 MemoryRegion iomem;
5bc95aa2
DES
485 qemu_irq handler[28];
486 qemu_irq irqs[11];
487 qemu_irq irqX;
488
489 uint32_t ilevel;
490 uint32_t olevel;
491 uint32_t dir;
492 uint32_t rising;
493 uint32_t falling;
494 uint32_t status;
5bc95aa2
DES
495 uint32_t gafr;
496
497 uint32_t prev_level;
498};
499
500
501static void strongarm_gpio_irq_update(StrongARMGPIOInfo *s)
502{
503 int i;
504 for (i = 0; i < 11; i++) {
505 qemu_set_irq(s->irqs[i], s->status & (1 << i));
506 }
507
508 qemu_set_irq(s->irqX, (s->status & ~0x7ff));
509}
510
511static void strongarm_gpio_set(void *opaque, int line, int level)
512{
513 StrongARMGPIOInfo *s = opaque;
514 uint32_t mask;
515
516 mask = 1 << line;
517
518 if (level) {
519 s->status |= s->rising & mask &
520 ~s->ilevel & ~s->dir;
521 s->ilevel |= mask;
522 } else {
523 s->status |= s->falling & mask &
524 s->ilevel & ~s->dir;
525 s->ilevel &= ~mask;
526 }
527
528 if (s->status & mask) {
529 strongarm_gpio_irq_update(s);
530 }
531}
532
533static void strongarm_gpio_handler_update(StrongARMGPIOInfo *s)
534{
535 uint32_t level, diff;
536 int bit;
537
538 level = s->olevel & s->dir;
539
540 for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
786a4ea8 541 bit = ctz32(diff);
5bc95aa2
DES
542 qemu_set_irq(s->handler[bit], (level >> bit) & 1);
543 }
544
545 s->prev_level = level;
546}
547
a8170e5e 548static uint64_t strongarm_gpio_read(void *opaque, hwaddr offset,
eb2fefbc 549 unsigned size)
5bc95aa2
DES
550{
551 StrongARMGPIOInfo *s = opaque;
552
553 switch (offset) {
554 case GPDR: /* GPIO Pin-Direction registers */
555 return s->dir;
556
557 case GPSR: /* GPIO Pin-Output Set registers */
92335a0d
PM
558 qemu_log_mask(LOG_GUEST_ERROR,
559 "strongarm GPIO: read from write only register GPSR\n");
560 return 0;
5bc95aa2
DES
561
562 case GPCR: /* GPIO Pin-Output Clear registers */
92335a0d
PM
563 qemu_log_mask(LOG_GUEST_ERROR,
564 "strongarm GPIO: read from write only register GPCR\n");
565 return 0;
5bc95aa2
DES
566
567 case GRER: /* GPIO Rising-Edge Detect Enable registers */
568 return s->rising;
569
570 case GFER: /* GPIO Falling-Edge Detect Enable registers */
571 return s->falling;
572
573 case GAFR: /* GPIO Alternate Function registers */
574 return s->gafr;
575
576 case GPLR: /* GPIO Pin-Level registers */
577 return (s->olevel & s->dir) |
578 (s->ilevel & ~s->dir);
579
580 case GEDR: /* GPIO Edge Detect Status registers */
581 return s->status;
582
583 default:
883f2c59 584 printf("%s: Bad offset 0x" HWADDR_FMT_plx "\n", __func__, offset);
5bc95aa2
DES
585 }
586
587 return 0;
588}
589
a8170e5e 590static void strongarm_gpio_write(void *opaque, hwaddr offset,
eb2fefbc 591 uint64_t value, unsigned size)
5bc95aa2
DES
592{
593 StrongARMGPIOInfo *s = opaque;
594
595 switch (offset) {
596 case GPDR: /* GPIO Pin-Direction registers */
9a93b2fa 597 s->dir = value & 0x0fffffff;
5bc95aa2
DES
598 strongarm_gpio_handler_update(s);
599 break;
600
601 case GPSR: /* GPIO Pin-Output Set registers */
9a93b2fa 602 s->olevel |= value & 0x0fffffff;
5bc95aa2 603 strongarm_gpio_handler_update(s);
5bc95aa2
DES
604 break;
605
606 case GPCR: /* GPIO Pin-Output Clear registers */
607 s->olevel &= ~value;
608 strongarm_gpio_handler_update(s);
609 break;
610
611 case GRER: /* GPIO Rising-Edge Detect Enable registers */
612 s->rising = value;
613 break;
614
615 case GFER: /* GPIO Falling-Edge Detect Enable registers */
616 s->falling = value;
617 break;
618
619 case GAFR: /* GPIO Alternate Function registers */
620 s->gafr = value;
621 break;
622
623 case GEDR: /* GPIO Edge Detect Status registers */
624 s->status &= ~value;
625 strongarm_gpio_irq_update(s);
626 break;
627
628 default:
883f2c59 629 printf("%s: Bad offset 0x" HWADDR_FMT_plx "\n", __func__, offset);
5bc95aa2
DES
630 }
631}
632
eb2fefbc
AK
633static const MemoryRegionOps strongarm_gpio_ops = {
634 .read = strongarm_gpio_read,
635 .write = strongarm_gpio_write,
636 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
637};
638
a8170e5e 639static DeviceState *strongarm_gpio_init(hwaddr base,
5bc95aa2
DES
640 DeviceState *pic)
641{
642 DeviceState *dev;
643 int i;
644
3e80f690 645 dev = qdev_new(TYPE_STRONGARM_GPIO);
3c6ef471 646 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
5bc95aa2 647
1356b98d 648 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
5bc95aa2 649 for (i = 0; i < 12; i++)
1356b98d 650 sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
5bc95aa2
DES
651 qdev_get_gpio_in(pic, SA_PIC_GPIO0_EDGE + i));
652
653 return dev;
654}
655
5a67508c 656static void strongarm_gpio_initfn(Object *obj)
5bc95aa2 657{
5a67508c
XZ
658 DeviceState *dev = DEVICE(obj);
659 StrongARMGPIOInfo *s = STRONGARM_GPIO(obj);
660 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
5bc95aa2
DES
661 int i;
662
f55beb84
AF
663 qdev_init_gpio_in(dev, strongarm_gpio_set, 28);
664 qdev_init_gpio_out(dev, s->handler, 28);
5bc95aa2 665
5a67508c 666 memory_region_init_io(&s->iomem, obj, &strongarm_gpio_ops, s,
64bde0f3 667 "gpio", 0x1000);
5bc95aa2 668
f55beb84 669 sysbus_init_mmio(sbd, &s->iomem);
5bc95aa2 670 for (i = 0; i < 11; i++) {
f55beb84 671 sysbus_init_irq(sbd, &s->irqs[i]);
5bc95aa2 672 }
f55beb84 673 sysbus_init_irq(sbd, &s->irqX);
5bc95aa2
DES
674}
675
676static const VMStateDescription vmstate_strongarm_gpio_regs = {
677 .name = "strongarm-gpio",
678 .version_id = 0,
679 .minimum_version_id = 0,
607ef570 680 .fields = (const VMStateField[]) {
5bc95aa2
DES
681 VMSTATE_UINT32(ilevel, StrongARMGPIOInfo),
682 VMSTATE_UINT32(olevel, StrongARMGPIOInfo),
683 VMSTATE_UINT32(dir, StrongARMGPIOInfo),
684 VMSTATE_UINT32(rising, StrongARMGPIOInfo),
685 VMSTATE_UINT32(falling, StrongARMGPIOInfo),
686 VMSTATE_UINT32(status, StrongARMGPIOInfo),
687 VMSTATE_UINT32(gafr, StrongARMGPIOInfo),
ed657d71 688 VMSTATE_UINT32(prev_level, StrongARMGPIOInfo),
5bc95aa2
DES
689 VMSTATE_END_OF_LIST(),
690 },
691};
692
999e12bb
AL
693static void strongarm_gpio_class_init(ObjectClass *klass, void *data)
694{
39bffca2 695 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 696
39bffca2 697 dc->desc = "StrongARM GPIO controller";
ed657d71 698 dc->vmsd = &vmstate_strongarm_gpio_regs;
999e12bb
AL
699}
700
8c43a6f0 701static const TypeInfo strongarm_gpio_info = {
f55beb84 702 .name = TYPE_STRONGARM_GPIO,
39bffca2
AL
703 .parent = TYPE_SYS_BUS_DEVICE,
704 .instance_size = sizeof(StrongARMGPIOInfo),
5a67508c 705 .instance_init = strongarm_gpio_initfn,
39bffca2 706 .class_init = strongarm_gpio_class_init,
5bc95aa2
DES
707};
708
709/* Peripheral Pin Controller */
710#define PPDR 0x00
711#define PPSR 0x04
712#define PPAR 0x08
713#define PSDR 0x0c
714#define PPFR 0x10
715
c71e6732 716#define TYPE_STRONGARM_PPC "strongarm-ppc"
8063396b 717OBJECT_DECLARE_SIMPLE_TYPE(StrongARMPPCInfo, STRONGARM_PPC)
c71e6732 718
5bc95aa2 719struct StrongARMPPCInfo {
c71e6732
AF
720 SysBusDevice parent_obj;
721
eb2fefbc 722 MemoryRegion iomem;
5bc95aa2
DES
723 qemu_irq handler[28];
724
725 uint32_t ilevel;
726 uint32_t olevel;
727 uint32_t dir;
728 uint32_t ppar;
729 uint32_t psdr;
730 uint32_t ppfr;
731
732 uint32_t prev_level;
733};
734
735static void strongarm_ppc_set(void *opaque, int line, int level)
736{
737 StrongARMPPCInfo *s = opaque;
738
739 if (level) {
740 s->ilevel |= 1 << line;
741 } else {
742 s->ilevel &= ~(1 << line);
743 }
744}
745
746static void strongarm_ppc_handler_update(StrongARMPPCInfo *s)
747{
748 uint32_t level, diff;
749 int bit;
750
751 level = s->olevel & s->dir;
752
753 for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
786a4ea8 754 bit = ctz32(diff);
5bc95aa2
DES
755 qemu_set_irq(s->handler[bit], (level >> bit) & 1);
756 }
757
758 s->prev_level = level;
759}
760
a8170e5e 761static uint64_t strongarm_ppc_read(void *opaque, hwaddr offset,
eb2fefbc 762 unsigned size)
5bc95aa2
DES
763{
764 StrongARMPPCInfo *s = opaque;
765
766 switch (offset) {
767 case PPDR: /* PPC Pin Direction registers */
768 return s->dir | ~0x3fffff;
769
770 case PPSR: /* PPC Pin State registers */
771 return (s->olevel & s->dir) |
772 (s->ilevel & ~s->dir) |
773 ~0x3fffff;
774
775 case PPAR:
776 return s->ppar | ~0x41000;
777
778 case PSDR:
779 return s->psdr;
780
781 case PPFR:
782 return s->ppfr | ~0x7f001;
783
784 default:
883f2c59 785 printf("%s: Bad offset 0x" HWADDR_FMT_plx "\n", __func__, offset);
5bc95aa2
DES
786 }
787
788 return 0;
789}
790
a8170e5e 791static void strongarm_ppc_write(void *opaque, hwaddr offset,
eb2fefbc 792 uint64_t value, unsigned size)
5bc95aa2
DES
793{
794 StrongARMPPCInfo *s = opaque;
795
796 switch (offset) {
797 case PPDR: /* PPC Pin Direction registers */
798 s->dir = value & 0x3fffff;
799 strongarm_ppc_handler_update(s);
800 break;
801
802 case PPSR: /* PPC Pin State registers */
803 s->olevel = value & s->dir & 0x3fffff;
804 strongarm_ppc_handler_update(s);
805 break;
806
807 case PPAR:
808 s->ppar = value & 0x41000;
809 break;
810
811 case PSDR:
812 s->psdr = value & 0x3fffff;
813 break;
814
815 case PPFR:
816 s->ppfr = value & 0x7f001;
817 break;
818
819 default:
883f2c59 820 printf("%s: Bad offset 0x" HWADDR_FMT_plx "\n", __func__, offset);
5bc95aa2
DES
821 }
822}
823
eb2fefbc
AK
824static const MemoryRegionOps strongarm_ppc_ops = {
825 .read = strongarm_ppc_read,
826 .write = strongarm_ppc_write,
827 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
828};
829
5a67508c 830static void strongarm_ppc_init(Object *obj)
5bc95aa2 831{
5a67508c
XZ
832 DeviceState *dev = DEVICE(obj);
833 StrongARMPPCInfo *s = STRONGARM_PPC(obj);
834 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
5bc95aa2 835
c71e6732
AF
836 qdev_init_gpio_in(dev, strongarm_ppc_set, 22);
837 qdev_init_gpio_out(dev, s->handler, 22);
5bc95aa2 838
5a67508c 839 memory_region_init_io(&s->iomem, obj, &strongarm_ppc_ops, s,
64bde0f3 840 "ppc", 0x1000);
5bc95aa2 841
c71e6732 842 sysbus_init_mmio(sbd, &s->iomem);
5bc95aa2
DES
843}
844
845static const VMStateDescription vmstate_strongarm_ppc_regs = {
846 .name = "strongarm-ppc",
847 .version_id = 0,
848 .minimum_version_id = 0,
607ef570 849 .fields = (const VMStateField[]) {
5bc95aa2
DES
850 VMSTATE_UINT32(ilevel, StrongARMPPCInfo),
851 VMSTATE_UINT32(olevel, StrongARMPPCInfo),
852 VMSTATE_UINT32(dir, StrongARMPPCInfo),
853 VMSTATE_UINT32(ppar, StrongARMPPCInfo),
854 VMSTATE_UINT32(psdr, StrongARMPPCInfo),
855 VMSTATE_UINT32(ppfr, StrongARMPPCInfo),
ed657d71 856 VMSTATE_UINT32(prev_level, StrongARMPPCInfo),
5bc95aa2
DES
857 VMSTATE_END_OF_LIST(),
858 },
859};
860
999e12bb
AL
861static void strongarm_ppc_class_init(ObjectClass *klass, void *data)
862{
39bffca2 863 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 864
39bffca2 865 dc->desc = "StrongARM PPC controller";
ed657d71 866 dc->vmsd = &vmstate_strongarm_ppc_regs;
999e12bb
AL
867}
868
8c43a6f0 869static const TypeInfo strongarm_ppc_info = {
c71e6732 870 .name = TYPE_STRONGARM_PPC,
39bffca2
AL
871 .parent = TYPE_SYS_BUS_DEVICE,
872 .instance_size = sizeof(StrongARMPPCInfo),
5a67508c 873 .instance_init = strongarm_ppc_init,
39bffca2 874 .class_init = strongarm_ppc_class_init,
5bc95aa2
DES
875};
876
877/* UART Ports */
878#define UTCR0 0x00
879#define UTCR1 0x04
880#define UTCR2 0x08
881#define UTCR3 0x0c
882#define UTDR 0x14
883#define UTSR0 0x1c
884#define UTSR1 0x20
885
886#define UTCR0_PE (1 << 0) /* Parity enable */
887#define UTCR0_OES (1 << 1) /* Even parity */
888#define UTCR0_SBS (1 << 2) /* 2 stop bits */
889#define UTCR0_DSS (1 << 3) /* 8-bit data */
890
891#define UTCR3_RXE (1 << 0) /* Rx enable */
892#define UTCR3_TXE (1 << 1) /* Tx enable */
893#define UTCR3_BRK (1 << 2) /* Force Break */
894#define UTCR3_RIE (1 << 3) /* Rx int enable */
895#define UTCR3_TIE (1 << 4) /* Tx int enable */
896#define UTCR3_LBM (1 << 5) /* Loopback */
897
898#define UTSR0_TFS (1 << 0) /* Tx FIFO nearly empty */
899#define UTSR0_RFS (1 << 1) /* Rx FIFO nearly full */
900#define UTSR0_RID (1 << 2) /* Receiver Idle */
901#define UTSR0_RBB (1 << 3) /* Receiver begin break */
902#define UTSR0_REB (1 << 4) /* Receiver end break */
903#define UTSR0_EIF (1 << 5) /* Error in FIFO */
904
905#define UTSR1_RNE (1 << 1) /* Receive FIFO not empty */
906#define UTSR1_TNF (1 << 2) /* Transmit FIFO not full */
907#define UTSR1_PRE (1 << 3) /* Parity error */
908#define UTSR1_FRE (1 << 4) /* Frame error */
909#define UTSR1_ROR (1 << 5) /* Receive Over Run */
910
911#define RX_FIFO_PRE (1 << 8)
912#define RX_FIFO_FRE (1 << 9)
913#define RX_FIFO_ROR (1 << 10)
914
fff3af97 915#define TYPE_STRONGARM_UART "strongarm-uart"
8063396b 916OBJECT_DECLARE_SIMPLE_TYPE(StrongARMUARTState, STRONGARM_UART)
fff3af97 917
db1015e9 918struct StrongARMUARTState {
fff3af97
AF
919 SysBusDevice parent_obj;
920
eb2fefbc 921 MemoryRegion iomem;
becdfa00 922 CharBackend chr;
5bc95aa2
DES
923 qemu_irq irq;
924
925 uint8_t utcr0;
926 uint16_t brd;
927 uint8_t utcr3;
928 uint8_t utsr0;
929 uint8_t utsr1;
930
931 uint8_t tx_fifo[8];
932 uint8_t tx_start;
933 uint8_t tx_len;
934 uint16_t rx_fifo[12]; /* value + error flags in high bits */
935 uint8_t rx_start;
936 uint8_t rx_len;
937
8ddd611a 938 uint64_t char_transmit_time; /* time to transmit a char in nanoseconds */
5bc95aa2
DES
939 bool wait_break_end;
940 QEMUTimer *rx_timeout_timer;
941 QEMUTimer *tx_timer;
db1015e9 942};
5bc95aa2
DES
943
944static void strongarm_uart_update_status(StrongARMUARTState *s)
945{
946 uint16_t utsr1 = 0;
947
948 if (s->tx_len != 8) {
949 utsr1 |= UTSR1_TNF;
950 }
951
952 if (s->rx_len != 0) {
953 uint16_t ent = s->rx_fifo[s->rx_start];
954
955 utsr1 |= UTSR1_RNE;
956 if (ent & RX_FIFO_PRE) {
957 s->utsr1 |= UTSR1_PRE;
958 }
959 if (ent & RX_FIFO_FRE) {
960 s->utsr1 |= UTSR1_FRE;
961 }
962 if (ent & RX_FIFO_ROR) {
963 s->utsr1 |= UTSR1_ROR;
964 }
965 }
966
967 s->utsr1 = utsr1;
968}
969
970static void strongarm_uart_update_int_status(StrongARMUARTState *s)
971{
972 uint16_t utsr0 = s->utsr0 &
973 (UTSR0_REB | UTSR0_RBB | UTSR0_RID);
974 int i;
975
976 if ((s->utcr3 & UTCR3_TXE) &&
977 (s->utcr3 & UTCR3_TIE) &&
978 s->tx_len <= 4) {
979 utsr0 |= UTSR0_TFS;
980 }
981
982 if ((s->utcr3 & UTCR3_RXE) &&
983 (s->utcr3 & UTCR3_RIE) &&
984 s->rx_len > 4) {
985 utsr0 |= UTSR0_RFS;
986 }
987
988 for (i = 0; i < s->rx_len && i < 4; i++)
989 if (s->rx_fifo[(s->rx_start + i) % 12] & ~0xff) {
990 utsr0 |= UTSR0_EIF;
991 break;
992 }
993
994 s->utsr0 = utsr0;
995 qemu_set_irq(s->irq, utsr0);
996}
997
998static void strongarm_uart_update_parameters(StrongARMUARTState *s)
999{
1000 int speed, parity, data_bits, stop_bits, frame_size;
1001 QEMUSerialSetParams ssp;
1002
1003 /* Start bit. */
1004 frame_size = 1;
1005 if (s->utcr0 & UTCR0_PE) {
1006 /* Parity bit. */
1007 frame_size++;
1008 if (s->utcr0 & UTCR0_OES) {
1009 parity = 'E';
1010 } else {
1011 parity = 'O';
1012 }
1013 } else {
1014 parity = 'N';
1015 }
1016 if (s->utcr0 & UTCR0_SBS) {
1017 stop_bits = 2;
1018 } else {
1019 stop_bits = 1;
1020 }
1021
1022 data_bits = (s->utcr0 & UTCR0_DSS) ? 8 : 7;
1023 frame_size += data_bits + stop_bits;
1024 speed = 3686400 / 16 / (s->brd + 1);
1025 ssp.speed = speed;
1026 ssp.parity = parity;
1027 ssp.data_bits = data_bits;
1028 ssp.stop_bits = stop_bits;
73bcb24d 1029 s->char_transmit_time = (NANOSECONDS_PER_SECOND / speed) * frame_size;
fa394ed6 1030 qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
5bc95aa2
DES
1031
1032 DPRINTF(stderr, "%s speed=%d parity=%c data=%d stop=%d\n", s->chr->label,
1033 speed, parity, data_bits, stop_bits);
1034}
1035
1036static void strongarm_uart_rx_to(void *opaque)
1037{
1038 StrongARMUARTState *s = opaque;
1039
1040 if (s->rx_len) {
1041 s->utsr0 |= UTSR0_RID;
1042 strongarm_uart_update_int_status(s);
1043 }
1044}
1045
1046static void strongarm_uart_rx_push(StrongARMUARTState *s, uint16_t c)
1047{
1048 if ((s->utcr3 & UTCR3_RXE) == 0) {
1049 /* rx disabled */
1050 return;
1051 }
1052
1053 if (s->wait_break_end) {
1054 s->utsr0 |= UTSR0_REB;
1055 s->wait_break_end = false;
1056 }
1057
1058 if (s->rx_len < 12) {
1059 s->rx_fifo[(s->rx_start + s->rx_len) % 12] = c;
1060 s->rx_len++;
1061 } else
1062 s->rx_fifo[(s->rx_start + 11) % 12] |= RX_FIFO_ROR;
1063}
1064
1065static int strongarm_uart_can_receive(void *opaque)
1066{
1067 StrongARMUARTState *s = opaque;
1068
1069 if (s->rx_len == 12) {
1070 return 0;
1071 }
1072 /* It's best not to get more than 2/3 of RX FIFO, so advertise that much */
1073 if (s->rx_len < 8) {
1074 return 8 - s->rx_len;
1075 }
1076 return 1;
1077}
1078
1079static void strongarm_uart_receive(void *opaque, const uint8_t *buf, int size)
1080{
1081 StrongARMUARTState *s = opaque;
1082 int i;
1083
1084 for (i = 0; i < size; i++) {
1085 strongarm_uart_rx_push(s, buf[i]);
1086 }
1087
1088 /* call the timeout receive callback in 3 char transmit time */
bc72ad67
AB
1089 timer_mod(s->rx_timeout_timer,
1090 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
5bc95aa2
DES
1091
1092 strongarm_uart_update_status(s);
1093 strongarm_uart_update_int_status(s);
1094}
1095
083b266f 1096static void strongarm_uart_event(void *opaque, QEMUChrEvent event)
5bc95aa2
DES
1097{
1098 StrongARMUARTState *s = opaque;
1099 if (event == CHR_EVENT_BREAK) {
1100 s->utsr0 |= UTSR0_RBB;
1101 strongarm_uart_rx_push(s, RX_FIFO_FRE);
1102 s->wait_break_end = true;
1103 strongarm_uart_update_status(s);
1104 strongarm_uart_update_int_status(s);
1105 }
1106}
1107
1108static void strongarm_uart_tx(void *opaque)
1109{
1110 StrongARMUARTState *s = opaque;
bc72ad67 1111 uint64_t new_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
5bc95aa2
DES
1112
1113 if (s->utcr3 & UTCR3_LBM) /* loopback */ {
1114 strongarm_uart_receive(s, &s->tx_fifo[s->tx_start], 1);
30650701 1115 } else if (qemu_chr_fe_backend_connected(&s->chr)) {
6ab3fc32
DB
1116 /* XXX this blocks entire thread. Rewrite to use
1117 * qemu_chr_fe_write and background I/O callbacks */
5345fdb4 1118 qemu_chr_fe_write_all(&s->chr, &s->tx_fifo[s->tx_start], 1);
5bc95aa2
DES
1119 }
1120
1121 s->tx_start = (s->tx_start + 1) % 8;
1122 s->tx_len--;
1123 if (s->tx_len) {
bc72ad67 1124 timer_mod(s->tx_timer, new_xmit_ts + s->char_transmit_time);
5bc95aa2
DES
1125 }
1126 strongarm_uart_update_status(s);
1127 strongarm_uart_update_int_status(s);
1128}
1129
a8170e5e 1130static uint64_t strongarm_uart_read(void *opaque, hwaddr addr,
eb2fefbc 1131 unsigned size)
5bc95aa2
DES
1132{
1133 StrongARMUARTState *s = opaque;
1134 uint16_t ret;
1135
1136 switch (addr) {
1137 case UTCR0:
1138 return s->utcr0;
1139
1140 case UTCR1:
1141 return s->brd >> 8;
1142
1143 case UTCR2:
1144 return s->brd & 0xff;
1145
1146 case UTCR3:
1147 return s->utcr3;
1148
1149 case UTDR:
1150 if (s->rx_len != 0) {
1151 ret = s->rx_fifo[s->rx_start];
1152 s->rx_start = (s->rx_start + 1) % 12;
1153 s->rx_len--;
1154 strongarm_uart_update_status(s);
1155 strongarm_uart_update_int_status(s);
1156 return ret;
1157 }
1158 return 0;
1159
1160 case UTSR0:
1161 return s->utsr0;
1162
1163 case UTSR1:
1164 return s->utsr1;
1165
1166 default:
883f2c59 1167 printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
5bc95aa2
DES
1168 return 0;
1169 }
1170}
1171
a8170e5e 1172static void strongarm_uart_write(void *opaque, hwaddr addr,
eb2fefbc 1173 uint64_t value, unsigned size)
5bc95aa2
DES
1174{
1175 StrongARMUARTState *s = opaque;
1176
1177 switch (addr) {
1178 case UTCR0:
1179 s->utcr0 = value & 0x7f;
1180 strongarm_uart_update_parameters(s);
1181 break;
1182
1183 case UTCR1:
1184 s->brd = (s->brd & 0xff) | ((value & 0xf) << 8);
1185 strongarm_uart_update_parameters(s);
1186 break;
1187
1188 case UTCR2:
1189 s->brd = (s->brd & 0xf00) | (value & 0xff);
1190 strongarm_uart_update_parameters(s);
1191 break;
1192
1193 case UTCR3:
1194 s->utcr3 = value & 0x3f;
1195 if ((s->utcr3 & UTCR3_RXE) == 0) {
1196 s->rx_len = 0;
1197 }
1198 if ((s->utcr3 & UTCR3_TXE) == 0) {
1199 s->tx_len = 0;
1200 }
1201 strongarm_uart_update_status(s);
1202 strongarm_uart_update_int_status(s);
1203 break;
1204
1205 case UTDR:
1206 if ((s->utcr3 & UTCR3_TXE) && s->tx_len != 8) {
1207 s->tx_fifo[(s->tx_start + s->tx_len) % 8] = value;
1208 s->tx_len++;
1209 strongarm_uart_update_status(s);
1210 strongarm_uart_update_int_status(s);
1211 if (s->tx_len == 1) {
1212 strongarm_uart_tx(s);
1213 }
1214 }
1215 break;
1216
1217 case UTSR0:
1218 s->utsr0 = s->utsr0 & ~(value &
1219 (UTSR0_REB | UTSR0_RBB | UTSR0_RID));
1220 strongarm_uart_update_int_status(s);
1221 break;
1222
1223 default:
883f2c59 1224 printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
5bc95aa2
DES
1225 }
1226}
1227
eb2fefbc
AK
1228static const MemoryRegionOps strongarm_uart_ops = {
1229 .read = strongarm_uart_read,
1230 .write = strongarm_uart_write,
1231 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
1232};
1233
5a67508c 1234static void strongarm_uart_init(Object *obj)
5bc95aa2 1235{
5a67508c
XZ
1236 StrongARMUARTState *s = STRONGARM_UART(obj);
1237 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
5bc95aa2 1238
5a67508c 1239 memory_region_init_io(&s->iomem, obj, &strongarm_uart_ops, s,
64bde0f3 1240 "uart", 0x10000);
750ecd44 1241 sysbus_init_mmio(dev, &s->iomem);
5bc95aa2 1242 sysbus_init_irq(dev, &s->irq);
8934515a
XZ
1243}
1244
1245static void strongarm_uart_realize(DeviceState *dev, Error **errp)
1246{
1247 StrongARMUARTState *s = STRONGARM_UART(dev);
5bc95aa2 1248
efb27a49
PN
1249 s->rx_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
1250 strongarm_uart_rx_to,
1251 s);
1252 s->tx_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_tx, s);
fa394ed6
MAL
1253 qemu_chr_fe_set_handlers(&s->chr,
1254 strongarm_uart_can_receive,
1255 strongarm_uart_receive,
1256 strongarm_uart_event,
81517ba3 1257 NULL, s, NULL, true);
5bc95aa2
DES
1258}
1259
1260static void strongarm_uart_reset(DeviceState *dev)
1261{
fff3af97 1262 StrongARMUARTState *s = STRONGARM_UART(dev);
5bc95aa2
DES
1263
1264 s->utcr0 = UTCR0_DSS; /* 8 data, no parity */
1265 s->brd = 23; /* 9600 */
1266 /* enable send & recv - this actually violates spec */
1267 s->utcr3 = UTCR3_TXE | UTCR3_RXE;
1268
1269 s->rx_len = s->tx_len = 0;
1270
1271 strongarm_uart_update_parameters(s);
1272 strongarm_uart_update_status(s);
1273 strongarm_uart_update_int_status(s);
1274}
1275
1276static int strongarm_uart_post_load(void *opaque, int version_id)
1277{
1278 StrongARMUARTState *s = opaque;
1279
1280 strongarm_uart_update_parameters(s);
1281 strongarm_uart_update_status(s);
1282 strongarm_uart_update_int_status(s);
1283
1284 /* tx and restart timer */
1285 if (s->tx_len) {
1286 strongarm_uart_tx(s);
1287 }
1288
1289 /* restart rx timeout timer */
1290 if (s->rx_len) {
bc72ad67
AB
1291 timer_mod(s->rx_timeout_timer,
1292 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
5bc95aa2
DES
1293 }
1294
1295 return 0;
1296}
1297
1298static const VMStateDescription vmstate_strongarm_uart_regs = {
1299 .name = "strongarm-uart",
1300 .version_id = 0,
1301 .minimum_version_id = 0,
5bc95aa2 1302 .post_load = strongarm_uart_post_load,
607ef570 1303 .fields = (const VMStateField[]) {
5bc95aa2
DES
1304 VMSTATE_UINT8(utcr0, StrongARMUARTState),
1305 VMSTATE_UINT16(brd, StrongARMUARTState),
1306 VMSTATE_UINT8(utcr3, StrongARMUARTState),
1307 VMSTATE_UINT8(utsr0, StrongARMUARTState),
1308 VMSTATE_UINT8_ARRAY(tx_fifo, StrongARMUARTState, 8),
1309 VMSTATE_UINT8(tx_start, StrongARMUARTState),
1310 VMSTATE_UINT8(tx_len, StrongARMUARTState),
1311 VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMUARTState, 12),
1312 VMSTATE_UINT8(rx_start, StrongARMUARTState),
1313 VMSTATE_UINT8(rx_len, StrongARMUARTState),
1314 VMSTATE_BOOL(wait_break_end, StrongARMUARTState),
1315 VMSTATE_END_OF_LIST(),
1316 },
1317};
1318
999e12bb
AL
1319static Property strongarm_uart_properties[] = {
1320 DEFINE_PROP_CHR("chardev", StrongARMUARTState, chr),
1321 DEFINE_PROP_END_OF_LIST(),
1322};
1323
1324static void strongarm_uart_class_init(ObjectClass *klass, void *data)
1325{
39bffca2 1326 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1327
39bffca2
AL
1328 dc->desc = "StrongARM UART controller";
1329 dc->reset = strongarm_uart_reset;
1330 dc->vmsd = &vmstate_strongarm_uart_regs;
4f67d30b 1331 device_class_set_props(dc, strongarm_uart_properties);
8934515a 1332 dc->realize = strongarm_uart_realize;
999e12bb
AL
1333}
1334
8c43a6f0 1335static const TypeInfo strongarm_uart_info = {
fff3af97 1336 .name = TYPE_STRONGARM_UART,
39bffca2
AL
1337 .parent = TYPE_SYS_BUS_DEVICE,
1338 .instance_size = sizeof(StrongARMUARTState),
5a67508c 1339 .instance_init = strongarm_uart_init,
39bffca2 1340 .class_init = strongarm_uart_class_init,
5bc95aa2
DES
1341};
1342
1343/* Synchronous Serial Ports */
0ca81872
AF
1344
1345#define TYPE_STRONGARM_SSP "strongarm-ssp"
8063396b 1346OBJECT_DECLARE_SIMPLE_TYPE(StrongARMSSPState, STRONGARM_SSP)
0ca81872 1347
db1015e9 1348struct StrongARMSSPState {
0ca81872
AF
1349 SysBusDevice parent_obj;
1350
eb2fefbc 1351 MemoryRegion iomem;
5bc95aa2
DES
1352 qemu_irq irq;
1353 SSIBus *bus;
1354
1355 uint16_t sscr[2];
1356 uint16_t sssr;
1357
1358 uint16_t rx_fifo[8];
1359 uint8_t rx_level;
1360 uint8_t rx_start;
db1015e9 1361};
5bc95aa2
DES
1362
1363#define SSCR0 0x60 /* SSP Control register 0 */
1364#define SSCR1 0x64 /* SSP Control register 1 */
1365#define SSDR 0x6c /* SSP Data register */
1366#define SSSR 0x74 /* SSP Status register */
1367
1368/* Bitfields for above registers */
1369#define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
1370#define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
1371#define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
1372#define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
1373#define SSCR0_SSE (1 << 7)
1374#define SSCR0_DSS(x) (((x) & 0xf) + 1)
1375#define SSCR1_RIE (1 << 0)
1376#define SSCR1_TIE (1 << 1)
1377#define SSCR1_LBM (1 << 2)
1378#define SSSR_TNF (1 << 2)
1379#define SSSR_RNE (1 << 3)
1380#define SSSR_TFS (1 << 5)
1381#define SSSR_RFS (1 << 6)
1382#define SSSR_ROR (1 << 7)
1383#define SSSR_RW 0x0080
1384
1385static void strongarm_ssp_int_update(StrongARMSSPState *s)
1386{
1387 int level = 0;
1388
1389 level |= (s->sssr & SSSR_ROR);
1390 level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
1391 level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
1392 qemu_set_irq(s->irq, level);
1393}
1394
1395static void strongarm_ssp_fifo_update(StrongARMSSPState *s)
1396{
1397 s->sssr &= ~SSSR_TFS;
1398 s->sssr &= ~SSSR_TNF;
1399 if (s->sscr[0] & SSCR0_SSE) {
1400 if (s->rx_level >= 4) {
1401 s->sssr |= SSSR_RFS;
1402 } else {
1403 s->sssr &= ~SSSR_RFS;
1404 }
1405 if (s->rx_level) {
1406 s->sssr |= SSSR_RNE;
1407 } else {
1408 s->sssr &= ~SSSR_RNE;
1409 }
1410 /* TX FIFO is never filled, so it is always in underrun
1411 condition if SSP is enabled */
1412 s->sssr |= SSSR_TFS;
1413 s->sssr |= SSSR_TNF;
1414 }
1415
1416 strongarm_ssp_int_update(s);
1417}
1418
a8170e5e 1419static uint64_t strongarm_ssp_read(void *opaque, hwaddr addr,
eb2fefbc 1420 unsigned size)
5bc95aa2
DES
1421{
1422 StrongARMSSPState *s = opaque;
1423 uint32_t retval;
1424
1425 switch (addr) {
1426 case SSCR0:
1427 return s->sscr[0];
1428 case SSCR1:
1429 return s->sscr[1];
1430 case SSSR:
1431 return s->sssr;
1432 case SSDR:
1433 if (~s->sscr[0] & SSCR0_SSE) {
1434 return 0xffffffff;
1435 }
1436 if (s->rx_level < 1) {
1437 printf("%s: SSP Rx Underrun\n", __func__);
1438 return 0xffffffff;
1439 }
1440 s->rx_level--;
1441 retval = s->rx_fifo[s->rx_start++];
1442 s->rx_start &= 0x7;
1443 strongarm_ssp_fifo_update(s);
1444 return retval;
1445 default:
883f2c59 1446 printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
5bc95aa2
DES
1447 break;
1448 }
1449 return 0;
1450}
1451
a8170e5e 1452static void strongarm_ssp_write(void *opaque, hwaddr addr,
eb2fefbc 1453 uint64_t value, unsigned size)
5bc95aa2
DES
1454{
1455 StrongARMSSPState *s = opaque;
1456
1457 switch (addr) {
1458 case SSCR0:
1459 s->sscr[0] = value & 0xffbf;
1460 if ((s->sscr[0] & SSCR0_SSE) && SSCR0_DSS(value) < 4) {
1461 printf("%s: Wrong data size: %i bits\n", __func__,
eb2fefbc 1462 (int)SSCR0_DSS(value));
5bc95aa2
DES
1463 }
1464 if (!(value & SSCR0_SSE)) {
1465 s->sssr = 0;
1466 s->rx_level = 0;
1467 }
1468 strongarm_ssp_fifo_update(s);
1469 break;
1470
1471 case SSCR1:
1472 s->sscr[1] = value & 0x2f;
1473 if (value & SSCR1_LBM) {
1474 printf("%s: Attempt to use SSP LBM mode\n", __func__);
1475 }
1476 strongarm_ssp_fifo_update(s);
1477 break;
1478
1479 case SSSR:
1480 s->sssr &= ~(value & SSSR_RW);
1481 strongarm_ssp_int_update(s);
1482 break;
1483
1484 case SSDR:
1485 if (SSCR0_UWIRE(s->sscr[0])) {
1486 value &= 0xff;
1487 } else
1488 /* Note how 32bits overflow does no harm here */
1489 value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
1490
1491 /* Data goes from here to the Tx FIFO and is shifted out from
1492 * there directly to the slave, no need to buffer it.
1493 */
1494 if (s->sscr[0] & SSCR0_SSE) {
1495 uint32_t readval;
1496 if (s->sscr[1] & SSCR1_LBM) {
1497 readval = value;
1498 } else {
1499 readval = ssi_transfer(s->bus, value);
1500 }
1501
1502 if (s->rx_level < 0x08) {
1503 s->rx_fifo[(s->rx_start + s->rx_level++) & 0x7] = readval;
1504 } else {
1505 s->sssr |= SSSR_ROR;
1506 }
1507 }
1508 strongarm_ssp_fifo_update(s);
1509 break;
1510
1511 default:
883f2c59 1512 printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
5bc95aa2
DES
1513 break;
1514 }
1515}
1516
eb2fefbc
AK
1517static const MemoryRegionOps strongarm_ssp_ops = {
1518 .read = strongarm_ssp_read,
1519 .write = strongarm_ssp_write,
1520 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
1521};
1522
1523static int strongarm_ssp_post_load(void *opaque, int version_id)
1524{
1525 StrongARMSSPState *s = opaque;
1526
1527 strongarm_ssp_fifo_update(s);
1528
1529 return 0;
1530}
1531
8934515a 1532static void strongarm_ssp_init(Object *obj)
5bc95aa2 1533{
8934515a 1534 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
0ca81872
AF
1535 DeviceState *dev = DEVICE(sbd);
1536 StrongARMSSPState *s = STRONGARM_SSP(dev);
5bc95aa2 1537
0ca81872 1538 sysbus_init_irq(sbd, &s->irq);
5bc95aa2 1539
8934515a 1540 memory_region_init_io(&s->iomem, obj, &strongarm_ssp_ops, s,
64bde0f3 1541 "ssp", 0x1000);
0ca81872 1542 sysbus_init_mmio(sbd, &s->iomem);
5bc95aa2 1543
0ca81872 1544 s->bus = ssi_create_bus(dev, "ssi");
5bc95aa2
DES
1545}
1546
1547static void strongarm_ssp_reset(DeviceState *dev)
1548{
0ca81872
AF
1549 StrongARMSSPState *s = STRONGARM_SSP(dev);
1550
5bc95aa2
DES
1551 s->sssr = 0x03; /* 3 bit data, SPI, disabled */
1552 s->rx_start = 0;
1553 s->rx_level = 0;
1554}
1555
1556static const VMStateDescription vmstate_strongarm_ssp_regs = {
1557 .name = "strongarm-ssp",
1558 .version_id = 0,
1559 .minimum_version_id = 0,
5bc95aa2 1560 .post_load = strongarm_ssp_post_load,
607ef570 1561 .fields = (const VMStateField[]) {
5bc95aa2
DES
1562 VMSTATE_UINT16_ARRAY(sscr, StrongARMSSPState, 2),
1563 VMSTATE_UINT16(sssr, StrongARMSSPState),
1564 VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMSSPState, 8),
1565 VMSTATE_UINT8(rx_start, StrongARMSSPState),
1566 VMSTATE_UINT8(rx_level, StrongARMSSPState),
1567 VMSTATE_END_OF_LIST(),
1568 },
1569};
1570
999e12bb
AL
1571static void strongarm_ssp_class_init(ObjectClass *klass, void *data)
1572{
39bffca2 1573 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1574
39bffca2
AL
1575 dc->desc = "StrongARM SSP controller";
1576 dc->reset = strongarm_ssp_reset;
1577 dc->vmsd = &vmstate_strongarm_ssp_regs;
999e12bb
AL
1578}
1579
8c43a6f0 1580static const TypeInfo strongarm_ssp_info = {
0ca81872 1581 .name = TYPE_STRONGARM_SSP,
39bffca2
AL
1582 .parent = TYPE_SYS_BUS_DEVICE,
1583 .instance_size = sizeof(StrongARMSSPState),
8934515a 1584 .instance_init = strongarm_ssp_init,
39bffca2 1585 .class_init = strongarm_ssp_class_init,
5bc95aa2
DES
1586};
1587
1588/* Main CPU functions */
3cd892da 1589StrongARMState *sa1110_init(const char *cpu_type)
5bc95aa2
DES
1590{
1591 StrongARMState *s;
5bc95aa2
DES
1592 int i;
1593
b45c03f5 1594 s = g_new0(StrongARMState, 1);
5bc95aa2 1595
ba1ba5cc 1596 if (strncmp(cpu_type, "sa1110", 6)) {
6daf194d 1597 error_report("Machine requires a SA1110 processor.");
5bc95aa2
DES
1598 exit(1);
1599 }
1600
ba1ba5cc 1601 s->cpu = ARM_CPU(cpu_create(cpu_type));
5bc95aa2 1602
5bc95aa2 1603 s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000,
4f071cf9
PM
1604 qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ),
1605 qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ),
1606 NULL);
5bc95aa2
DES
1607
1608 sysbus_create_varargs("pxa25x-timer", 0x90000000,
1609 qdev_get_gpio_in(s->pic, SA_PIC_OSTC0),
1610 qdev_get_gpio_in(s->pic, SA_PIC_OSTC1),
1611 qdev_get_gpio_in(s->pic, SA_PIC_OSTC2),
1612 qdev_get_gpio_in(s->pic, SA_PIC_OSTC3),
1613 NULL);
1614
4e002105 1615 sysbus_create_simple(TYPE_STRONGARM_RTC, 0x90010000,
5bc95aa2
DES
1616 qdev_get_gpio_in(s->pic, SA_PIC_RTC_ALARM));
1617
1618 s->gpio = strongarm_gpio_init(0x90040000, s->pic);
1619
c71e6732 1620 s->ppc = sysbus_create_varargs(TYPE_STRONGARM_PPC, 0x90060000, NULL);
5bc95aa2
DES
1621
1622 for (i = 0; sa_serial[i].io_base; i++) {
3e80f690 1623 DeviceState *dev = qdev_new(TYPE_STRONGARM_UART);
9bca0edb 1624 qdev_prop_set_chr(dev, "chardev", serial_hd(i));
3c6ef471 1625 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
1356b98d 1626 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0,
5bc95aa2 1627 sa_serial[i].io_base);
1356b98d 1628 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
5bc95aa2
DES
1629 qdev_get_gpio_in(s->pic, sa_serial[i].irq));
1630 }
1631
0ca81872 1632 s->ssp = sysbus_create_varargs(TYPE_STRONGARM_SSP, 0x80070000,
5bc95aa2
DES
1633 qdev_get_gpio_in(s->pic, SA_PIC_SSP), NULL);
1634 s->ssp_bus = (SSIBus *)qdev_get_child_bus(s->ssp, "ssi");
1635
1636 return s;
1637}
1638
83f7d43a 1639static void strongarm_register_types(void)
5bc95aa2 1640{
39bffca2
AL
1641 type_register_static(&strongarm_pic_info);
1642 type_register_static(&strongarm_rtc_sysbus_info);
1643 type_register_static(&strongarm_gpio_info);
1644 type_register_static(&strongarm_ppc_info);
1645 type_register_static(&strongarm_uart_info);
1646 type_register_static(&strongarm_ssp_info);
5bc95aa2 1647}
83f7d43a
AF
1648
1649type_init(strongarm_register_types)