]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/strongarm.c
char: use qemu_chr_fe* functions with CharBackend argument
[mirror_qemu.git] / hw / arm / strongarm.c
CommitLineData
5bc95aa2
DES
1/*
2 * StrongARM SA-1100/SA-1110 emulation
3 *
4 * Copyright (C) 2011 Dmitry Eremin-Solenikov
5 *
6 * Largely based on StrongARM emulation:
7 * Copyright (c) 2006 Openedhand Ltd.
8 * Written by Andrzej Zaborowski <balrog@zabor.org>
9 *
10 * UART code based on QEMU 16550A UART emulation
11 * Copyright (c) 2003-2004 Fabrice Bellard
12 * Copyright (c) 2008 Citrix Systems, Inc.
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, see <http://www.gnu.org/licenses/>.
6b620ca3
PB
25 *
26 * Contributions after 2012-01-13 are licensed under the terms of the
27 * GNU GPL, version 2 or (at your option) any later version.
5bc95aa2 28 */
c8623c02 29
12b16722 30#include "qemu/osdep.h"
4771d756 31#include "cpu.h"
c8623c02 32#include "hw/boards.h"
83c9f4ca 33#include "hw/sysbus.h"
47b43a1f 34#include "strongarm.h"
1de7afc9 35#include "qemu/error-report.h"
bd2be150 36#include "hw/arm/arm.h"
dccfcd0e 37#include "sysemu/char.h"
9c17d615 38#include "sysemu/sysemu.h"
8fd06719 39#include "hw/ssi/ssi.h"
f348b6d1 40#include "qemu/cutils.h"
03dd024f 41#include "qemu/log.h"
5bc95aa2
DES
42
43//#define DEBUG
44
45/*
46 TODO
47 - Implement cp15, c14 ?
48 - Implement cp15, c15 !!! (idle used in L)
49 - Implement idle mode handling/DIM
50 - Implement sleep mode/Wake sources
51 - Implement reset control
52 - Implement memory control regs
53 - PCMCIA handling
54 - Maybe support MBGNT/MBREQ
55 - DMA channels
56 - GPCLK
57 - IrDA
58 - MCP
59 - Enhance UART with modem signals
60 */
61
62#ifdef DEBUG
63# define DPRINTF(format, ...) printf(format , ## __VA_ARGS__)
64#else
65# define DPRINTF(format, ...) do { } while (0)
66#endif
67
68static struct {
a8170e5e 69 hwaddr io_base;
5bc95aa2
DES
70 int irq;
71} sa_serial[] = {
72 { 0x80010000, SA_PIC_UART1 },
73 { 0x80030000, SA_PIC_UART2 },
74 { 0x80050000, SA_PIC_UART3 },
75 { 0, 0 }
76};
77
78/* Interrupt Controller */
74e075f6
AF
79
80#define TYPE_STRONGARM_PIC "strongarm_pic"
81#define STRONGARM_PIC(obj) \
82 OBJECT_CHECK(StrongARMPICState, (obj), TYPE_STRONGARM_PIC)
83
84typedef struct StrongARMPICState {
85 SysBusDevice parent_obj;
86
eb2fefbc 87 MemoryRegion iomem;
5bc95aa2
DES
88 qemu_irq irq;
89 qemu_irq fiq;
90
91 uint32_t pending;
92 uint32_t enabled;
93 uint32_t is_fiq;
94 uint32_t int_idle;
95} StrongARMPICState;
96
97#define ICIP 0x00
98#define ICMR 0x04
99#define ICLR 0x08
100#define ICFP 0x10
101#define ICPR 0x20
102#define ICCR 0x0c
103
104#define SA_PIC_SRCS 32
105
106
107static void strongarm_pic_update(void *opaque)
108{
109 StrongARMPICState *s = opaque;
110
111 /* FIXME: reflect DIM */
112 qemu_set_irq(s->fiq, s->pending & s->enabled & s->is_fiq);
113 qemu_set_irq(s->irq, s->pending & s->enabled & ~s->is_fiq);
114}
115
116static void strongarm_pic_set_irq(void *opaque, int irq, int level)
117{
118 StrongARMPICState *s = opaque;
119
120 if (level) {
121 s->pending |= 1 << irq;
122 } else {
123 s->pending &= ~(1 << irq);
124 }
125
126 strongarm_pic_update(s);
127}
128
a8170e5e 129static uint64_t strongarm_pic_mem_read(void *opaque, hwaddr offset,
eb2fefbc 130 unsigned size)
5bc95aa2
DES
131{
132 StrongARMPICState *s = opaque;
133
134 switch (offset) {
135 case ICIP:
136 return s->pending & ~s->is_fiq & s->enabled;
137 case ICMR:
138 return s->enabled;
139 case ICLR:
140 return s->is_fiq;
141 case ICCR:
142 return s->int_idle == 0;
143 case ICFP:
144 return s->pending & s->is_fiq & s->enabled;
145 case ICPR:
146 return s->pending;
147 default:
148 printf("%s: Bad register offset 0x" TARGET_FMT_plx "\n",
149 __func__, offset);
150 return 0;
151 }
152}
153
a8170e5e 154static void strongarm_pic_mem_write(void *opaque, hwaddr offset,
eb2fefbc 155 uint64_t value, unsigned size)
5bc95aa2
DES
156{
157 StrongARMPICState *s = opaque;
158
159 switch (offset) {
160 case ICMR:
161 s->enabled = value;
162 break;
163 case ICLR:
164 s->is_fiq = value;
165 break;
166 case ICCR:
167 s->int_idle = (value & 1) ? 0 : ~0;
168 break;
169 default:
170 printf("%s: Bad register offset 0x" TARGET_FMT_plx "\n",
171 __func__, offset);
172 break;
173 }
174 strongarm_pic_update(s);
175}
176
eb2fefbc
AK
177static const MemoryRegionOps strongarm_pic_ops = {
178 .read = strongarm_pic_mem_read,
179 .write = strongarm_pic_mem_write,
180 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
181};
182
5a67508c 183static void strongarm_pic_initfn(Object *obj)
5bc95aa2 184{
5a67508c
XZ
185 DeviceState *dev = DEVICE(obj);
186 StrongARMPICState *s = STRONGARM_PIC(obj);
187 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
5bc95aa2 188
74e075f6 189 qdev_init_gpio_in(dev, strongarm_pic_set_irq, SA_PIC_SRCS);
5a67508c 190 memory_region_init_io(&s->iomem, obj, &strongarm_pic_ops, s,
64bde0f3 191 "pic", 0x1000);
74e075f6
AF
192 sysbus_init_mmio(sbd, &s->iomem);
193 sysbus_init_irq(sbd, &s->irq);
194 sysbus_init_irq(sbd, &s->fiq);
5bc95aa2
DES
195}
196
197static int strongarm_pic_post_load(void *opaque, int version_id)
198{
199 strongarm_pic_update(opaque);
200 return 0;
201}
202
203static VMStateDescription vmstate_strongarm_pic_regs = {
204 .name = "strongarm_pic",
205 .version_id = 0,
206 .minimum_version_id = 0,
5bc95aa2
DES
207 .post_load = strongarm_pic_post_load,
208 .fields = (VMStateField[]) {
209 VMSTATE_UINT32(pending, StrongARMPICState),
210 VMSTATE_UINT32(enabled, StrongARMPICState),
211 VMSTATE_UINT32(is_fiq, StrongARMPICState),
212 VMSTATE_UINT32(int_idle, StrongARMPICState),
213 VMSTATE_END_OF_LIST(),
214 },
215};
216
999e12bb
AL
217static void strongarm_pic_class_init(ObjectClass *klass, void *data)
218{
39bffca2 219 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 220
39bffca2
AL
221 dc->desc = "StrongARM PIC";
222 dc->vmsd = &vmstate_strongarm_pic_regs;
999e12bb
AL
223}
224
8c43a6f0 225static const TypeInfo strongarm_pic_info = {
74e075f6 226 .name = TYPE_STRONGARM_PIC,
39bffca2
AL
227 .parent = TYPE_SYS_BUS_DEVICE,
228 .instance_size = sizeof(StrongARMPICState),
5a67508c 229 .instance_init = strongarm_pic_initfn,
39bffca2 230 .class_init = strongarm_pic_class_init,
5bc95aa2
DES
231};
232
233/* Real-Time Clock */
234#define RTAR 0x00 /* RTC Alarm register */
235#define RCNR 0x04 /* RTC Counter register */
236#define RTTR 0x08 /* RTC Timer Trim register */
237#define RTSR 0x10 /* RTC Status register */
238
239#define RTSR_AL (1 << 0) /* RTC Alarm detected */
240#define RTSR_HZ (1 << 1) /* RTC 1Hz detected */
241#define RTSR_ALE (1 << 2) /* RTC Alarm enable */
242#define RTSR_HZE (1 << 3) /* RTC 1Hz enable */
243
244/* 16 LSB of RTTR are clockdiv for internal trim logic,
245 * trim delete isn't emulated, so
246 * f = 32 768 / (RTTR_trim + 1) */
247
4e002105
AF
248#define TYPE_STRONGARM_RTC "strongarm-rtc"
249#define STRONGARM_RTC(obj) \
250 OBJECT_CHECK(StrongARMRTCState, (obj), TYPE_STRONGARM_RTC)
251
252typedef struct StrongARMRTCState {
253 SysBusDevice parent_obj;
254
eb2fefbc 255 MemoryRegion iomem;
5bc95aa2
DES
256 uint32_t rttr;
257 uint32_t rtsr;
258 uint32_t rtar;
259 uint32_t last_rcnr;
260 int64_t last_hz;
261 QEMUTimer *rtc_alarm;
262 QEMUTimer *rtc_hz;
263 qemu_irq rtc_irq;
264 qemu_irq rtc_hz_irq;
265} StrongARMRTCState;
266
267static inline void strongarm_rtc_int_update(StrongARMRTCState *s)
268{
269 qemu_set_irq(s->rtc_irq, s->rtsr & RTSR_AL);
270 qemu_set_irq(s->rtc_hz_irq, s->rtsr & RTSR_HZ);
271}
272
273static void strongarm_rtc_hzupdate(StrongARMRTCState *s)
274{
884f17c2 275 int64_t rt = qemu_clock_get_ms(rtc_clock);
5bc95aa2
DES
276 s->last_rcnr += ((rt - s->last_hz) << 15) /
277 (1000 * ((s->rttr & 0xffff) + 1));
278 s->last_hz = rt;
279}
280
281static inline void strongarm_rtc_timer_update(StrongARMRTCState *s)
282{
283 if ((s->rtsr & RTSR_HZE) && !(s->rtsr & RTSR_HZ)) {
bc72ad67 284 timer_mod(s->rtc_hz, s->last_hz + 1000);
5bc95aa2 285 } else {
bc72ad67 286 timer_del(s->rtc_hz);
5bc95aa2
DES
287 }
288
289 if ((s->rtsr & RTSR_ALE) && !(s->rtsr & RTSR_AL)) {
bc72ad67 290 timer_mod(s->rtc_alarm, s->last_hz +
5bc95aa2
DES
291 (((s->rtar - s->last_rcnr) * 1000 *
292 ((s->rttr & 0xffff) + 1)) >> 15));
293 } else {
bc72ad67 294 timer_del(s->rtc_alarm);
5bc95aa2
DES
295 }
296}
297
298static inline void strongarm_rtc_alarm_tick(void *opaque)
299{
300 StrongARMRTCState *s = opaque;
301 s->rtsr |= RTSR_AL;
302 strongarm_rtc_timer_update(s);
303 strongarm_rtc_int_update(s);
304}
305
306static inline void strongarm_rtc_hz_tick(void *opaque)
307{
308 StrongARMRTCState *s = opaque;
309 s->rtsr |= RTSR_HZ;
310 strongarm_rtc_timer_update(s);
311 strongarm_rtc_int_update(s);
312}
313
a8170e5e 314static uint64_t strongarm_rtc_read(void *opaque, hwaddr addr,
eb2fefbc 315 unsigned size)
5bc95aa2
DES
316{
317 StrongARMRTCState *s = opaque;
318
319 switch (addr) {
320 case RTTR:
321 return s->rttr;
322 case RTSR:
323 return s->rtsr;
324 case RTAR:
325 return s->rtar;
326 case RCNR:
327 return s->last_rcnr +
884f17c2 328 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
5bc95aa2
DES
329 (1000 * ((s->rttr & 0xffff) + 1));
330 default:
331 printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
332 return 0;
333 }
334}
335
a8170e5e 336static void strongarm_rtc_write(void *opaque, hwaddr addr,
eb2fefbc 337 uint64_t value, unsigned size)
5bc95aa2
DES
338{
339 StrongARMRTCState *s = opaque;
340 uint32_t old_rtsr;
341
342 switch (addr) {
343 case RTTR:
344 strongarm_rtc_hzupdate(s);
345 s->rttr = value;
346 strongarm_rtc_timer_update(s);
347 break;
348
349 case RTSR:
350 old_rtsr = s->rtsr;
351 s->rtsr = (value & (RTSR_ALE | RTSR_HZE)) |
352 (s->rtsr & ~(value & (RTSR_AL | RTSR_HZ)));
353
354 if (s->rtsr != old_rtsr) {
355 strongarm_rtc_timer_update(s);
356 }
357
358 strongarm_rtc_int_update(s);
359 break;
360
361 case RTAR:
362 s->rtar = value;
363 strongarm_rtc_timer_update(s);
364 break;
365
366 case RCNR:
367 strongarm_rtc_hzupdate(s);
368 s->last_rcnr = value;
369 strongarm_rtc_timer_update(s);
370 break;
371
372 default:
373 printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
374 }
375}
376
eb2fefbc
AK
377static const MemoryRegionOps strongarm_rtc_ops = {
378 .read = strongarm_rtc_read,
379 .write = strongarm_rtc_write,
380 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
381};
382
5a67508c 383static void strongarm_rtc_init(Object *obj)
5bc95aa2 384{
5a67508c
XZ
385 StrongARMRTCState *s = STRONGARM_RTC(obj);
386 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
5bc95aa2 387 struct tm tm;
5bc95aa2
DES
388
389 s->rttr = 0x0;
390 s->rtsr = 0;
391
392 qemu_get_timedate(&tm, 0);
393
394 s->last_rcnr = (uint32_t) mktimegm(&tm);
884f17c2 395 s->last_hz = qemu_clock_get_ms(rtc_clock);
5bc95aa2 396
884f17c2
AB
397 s->rtc_alarm = timer_new_ms(rtc_clock, strongarm_rtc_alarm_tick, s);
398 s->rtc_hz = timer_new_ms(rtc_clock, strongarm_rtc_hz_tick, s);
5bc95aa2
DES
399
400 sysbus_init_irq(dev, &s->rtc_irq);
401 sysbus_init_irq(dev, &s->rtc_hz_irq);
402
5a67508c 403 memory_region_init_io(&s->iomem, obj, &strongarm_rtc_ops, s,
64bde0f3 404 "rtc", 0x10000);
750ecd44 405 sysbus_init_mmio(dev, &s->iomem);
5bc95aa2
DES
406}
407
408static void strongarm_rtc_pre_save(void *opaque)
409{
410 StrongARMRTCState *s = opaque;
411
412 strongarm_rtc_hzupdate(s);
413}
414
415static int strongarm_rtc_post_load(void *opaque, int version_id)
416{
417 StrongARMRTCState *s = opaque;
418
419 strongarm_rtc_timer_update(s);
420 strongarm_rtc_int_update(s);
421
422 return 0;
423}
424
425static const VMStateDescription vmstate_strongarm_rtc_regs = {
426 .name = "strongarm-rtc",
427 .version_id = 0,
428 .minimum_version_id = 0,
5bc95aa2
DES
429 .pre_save = strongarm_rtc_pre_save,
430 .post_load = strongarm_rtc_post_load,
431 .fields = (VMStateField[]) {
432 VMSTATE_UINT32(rttr, StrongARMRTCState),
433 VMSTATE_UINT32(rtsr, StrongARMRTCState),
434 VMSTATE_UINT32(rtar, StrongARMRTCState),
435 VMSTATE_UINT32(last_rcnr, StrongARMRTCState),
436 VMSTATE_INT64(last_hz, StrongARMRTCState),
437 VMSTATE_END_OF_LIST(),
438 },
439};
440
999e12bb
AL
441static void strongarm_rtc_sysbus_class_init(ObjectClass *klass, void *data)
442{
39bffca2 443 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 444
39bffca2
AL
445 dc->desc = "StrongARM RTC Controller";
446 dc->vmsd = &vmstate_strongarm_rtc_regs;
999e12bb
AL
447}
448
8c43a6f0 449static const TypeInfo strongarm_rtc_sysbus_info = {
4e002105 450 .name = TYPE_STRONGARM_RTC,
39bffca2
AL
451 .parent = TYPE_SYS_BUS_DEVICE,
452 .instance_size = sizeof(StrongARMRTCState),
5a67508c 453 .instance_init = strongarm_rtc_init,
39bffca2 454 .class_init = strongarm_rtc_sysbus_class_init,
5bc95aa2
DES
455};
456
457/* GPIO */
458#define GPLR 0x00
459#define GPDR 0x04
460#define GPSR 0x08
461#define GPCR 0x0c
462#define GRER 0x10
463#define GFER 0x14
464#define GEDR 0x18
465#define GAFR 0x1c
466
f55beb84
AF
467#define TYPE_STRONGARM_GPIO "strongarm-gpio"
468#define STRONGARM_GPIO(obj) \
469 OBJECT_CHECK(StrongARMGPIOInfo, (obj), TYPE_STRONGARM_GPIO)
470
5bc95aa2
DES
471typedef struct StrongARMGPIOInfo StrongARMGPIOInfo;
472struct StrongARMGPIOInfo {
473 SysBusDevice busdev;
eb2fefbc 474 MemoryRegion iomem;
5bc95aa2
DES
475 qemu_irq handler[28];
476 qemu_irq irqs[11];
477 qemu_irq irqX;
478
479 uint32_t ilevel;
480 uint32_t olevel;
481 uint32_t dir;
482 uint32_t rising;
483 uint32_t falling;
484 uint32_t status;
5bc95aa2
DES
485 uint32_t gafr;
486
487 uint32_t prev_level;
488};
489
490
491static void strongarm_gpio_irq_update(StrongARMGPIOInfo *s)
492{
493 int i;
494 for (i = 0; i < 11; i++) {
495 qemu_set_irq(s->irqs[i], s->status & (1 << i));
496 }
497
498 qemu_set_irq(s->irqX, (s->status & ~0x7ff));
499}
500
501static void strongarm_gpio_set(void *opaque, int line, int level)
502{
503 StrongARMGPIOInfo *s = opaque;
504 uint32_t mask;
505
506 mask = 1 << line;
507
508 if (level) {
509 s->status |= s->rising & mask &
510 ~s->ilevel & ~s->dir;
511 s->ilevel |= mask;
512 } else {
513 s->status |= s->falling & mask &
514 s->ilevel & ~s->dir;
515 s->ilevel &= ~mask;
516 }
517
518 if (s->status & mask) {
519 strongarm_gpio_irq_update(s);
520 }
521}
522
523static void strongarm_gpio_handler_update(StrongARMGPIOInfo *s)
524{
525 uint32_t level, diff;
526 int bit;
527
528 level = s->olevel & s->dir;
529
530 for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
786a4ea8 531 bit = ctz32(diff);
5bc95aa2
DES
532 qemu_set_irq(s->handler[bit], (level >> bit) & 1);
533 }
534
535 s->prev_level = level;
536}
537
a8170e5e 538static uint64_t strongarm_gpio_read(void *opaque, hwaddr offset,
eb2fefbc 539 unsigned size)
5bc95aa2
DES
540{
541 StrongARMGPIOInfo *s = opaque;
542
543 switch (offset) {
544 case GPDR: /* GPIO Pin-Direction registers */
545 return s->dir;
546
547 case GPSR: /* GPIO Pin-Output Set registers */
92335a0d
PM
548 qemu_log_mask(LOG_GUEST_ERROR,
549 "strongarm GPIO: read from write only register GPSR\n");
550 return 0;
5bc95aa2
DES
551
552 case GPCR: /* GPIO Pin-Output Clear registers */
92335a0d
PM
553 qemu_log_mask(LOG_GUEST_ERROR,
554 "strongarm GPIO: read from write only register GPCR\n");
555 return 0;
5bc95aa2
DES
556
557 case GRER: /* GPIO Rising-Edge Detect Enable registers */
558 return s->rising;
559
560 case GFER: /* GPIO Falling-Edge Detect Enable registers */
561 return s->falling;
562
563 case GAFR: /* GPIO Alternate Function registers */
564 return s->gafr;
565
566 case GPLR: /* GPIO Pin-Level registers */
567 return (s->olevel & s->dir) |
568 (s->ilevel & ~s->dir);
569
570 case GEDR: /* GPIO Edge Detect Status registers */
571 return s->status;
572
573 default:
574 printf("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset);
575 }
576
577 return 0;
578}
579
a8170e5e 580static void strongarm_gpio_write(void *opaque, hwaddr offset,
eb2fefbc 581 uint64_t value, unsigned size)
5bc95aa2
DES
582{
583 StrongARMGPIOInfo *s = opaque;
584
585 switch (offset) {
586 case GPDR: /* GPIO Pin-Direction registers */
587 s->dir = value;
588 strongarm_gpio_handler_update(s);
589 break;
590
591 case GPSR: /* GPIO Pin-Output Set registers */
592 s->olevel |= value;
593 strongarm_gpio_handler_update(s);
5bc95aa2
DES
594 break;
595
596 case GPCR: /* GPIO Pin-Output Clear registers */
597 s->olevel &= ~value;
598 strongarm_gpio_handler_update(s);
599 break;
600
601 case GRER: /* GPIO Rising-Edge Detect Enable registers */
602 s->rising = value;
603 break;
604
605 case GFER: /* GPIO Falling-Edge Detect Enable registers */
606 s->falling = value;
607 break;
608
609 case GAFR: /* GPIO Alternate Function registers */
610 s->gafr = value;
611 break;
612
613 case GEDR: /* GPIO Edge Detect Status registers */
614 s->status &= ~value;
615 strongarm_gpio_irq_update(s);
616 break;
617
618 default:
619 printf("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset);
620 }
621}
622
eb2fefbc
AK
623static const MemoryRegionOps strongarm_gpio_ops = {
624 .read = strongarm_gpio_read,
625 .write = strongarm_gpio_write,
626 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
627};
628
a8170e5e 629static DeviceState *strongarm_gpio_init(hwaddr base,
5bc95aa2
DES
630 DeviceState *pic)
631{
632 DeviceState *dev;
633 int i;
634
f55beb84 635 dev = qdev_create(NULL, TYPE_STRONGARM_GPIO);
5bc95aa2
DES
636 qdev_init_nofail(dev);
637
1356b98d 638 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
5bc95aa2 639 for (i = 0; i < 12; i++)
1356b98d 640 sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
5bc95aa2
DES
641 qdev_get_gpio_in(pic, SA_PIC_GPIO0_EDGE + i));
642
643 return dev;
644}
645
5a67508c 646static void strongarm_gpio_initfn(Object *obj)
5bc95aa2 647{
5a67508c
XZ
648 DeviceState *dev = DEVICE(obj);
649 StrongARMGPIOInfo *s = STRONGARM_GPIO(obj);
650 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
5bc95aa2
DES
651 int i;
652
f55beb84
AF
653 qdev_init_gpio_in(dev, strongarm_gpio_set, 28);
654 qdev_init_gpio_out(dev, s->handler, 28);
5bc95aa2 655
5a67508c 656 memory_region_init_io(&s->iomem, obj, &strongarm_gpio_ops, s,
64bde0f3 657 "gpio", 0x1000);
5bc95aa2 658
f55beb84 659 sysbus_init_mmio(sbd, &s->iomem);
5bc95aa2 660 for (i = 0; i < 11; i++) {
f55beb84 661 sysbus_init_irq(sbd, &s->irqs[i]);
5bc95aa2 662 }
f55beb84 663 sysbus_init_irq(sbd, &s->irqX);
5bc95aa2
DES
664}
665
666static const VMStateDescription vmstate_strongarm_gpio_regs = {
667 .name = "strongarm-gpio",
668 .version_id = 0,
669 .minimum_version_id = 0,
5bc95aa2
DES
670 .fields = (VMStateField[]) {
671 VMSTATE_UINT32(ilevel, StrongARMGPIOInfo),
672 VMSTATE_UINT32(olevel, StrongARMGPIOInfo),
673 VMSTATE_UINT32(dir, StrongARMGPIOInfo),
674 VMSTATE_UINT32(rising, StrongARMGPIOInfo),
675 VMSTATE_UINT32(falling, StrongARMGPIOInfo),
676 VMSTATE_UINT32(status, StrongARMGPIOInfo),
677 VMSTATE_UINT32(gafr, StrongARMGPIOInfo),
ed657d71 678 VMSTATE_UINT32(prev_level, StrongARMGPIOInfo),
5bc95aa2
DES
679 VMSTATE_END_OF_LIST(),
680 },
681};
682
999e12bb
AL
683static void strongarm_gpio_class_init(ObjectClass *klass, void *data)
684{
39bffca2 685 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 686
39bffca2 687 dc->desc = "StrongARM GPIO controller";
ed657d71 688 dc->vmsd = &vmstate_strongarm_gpio_regs;
999e12bb
AL
689}
690
8c43a6f0 691static const TypeInfo strongarm_gpio_info = {
f55beb84 692 .name = TYPE_STRONGARM_GPIO,
39bffca2
AL
693 .parent = TYPE_SYS_BUS_DEVICE,
694 .instance_size = sizeof(StrongARMGPIOInfo),
5a67508c 695 .instance_init = strongarm_gpio_initfn,
39bffca2 696 .class_init = strongarm_gpio_class_init,
5bc95aa2
DES
697};
698
699/* Peripheral Pin Controller */
700#define PPDR 0x00
701#define PPSR 0x04
702#define PPAR 0x08
703#define PSDR 0x0c
704#define PPFR 0x10
705
c71e6732
AF
706#define TYPE_STRONGARM_PPC "strongarm-ppc"
707#define STRONGARM_PPC(obj) \
708 OBJECT_CHECK(StrongARMPPCInfo, (obj), TYPE_STRONGARM_PPC)
709
5bc95aa2
DES
710typedef struct StrongARMPPCInfo StrongARMPPCInfo;
711struct StrongARMPPCInfo {
c71e6732
AF
712 SysBusDevice parent_obj;
713
eb2fefbc 714 MemoryRegion iomem;
5bc95aa2
DES
715 qemu_irq handler[28];
716
717 uint32_t ilevel;
718 uint32_t olevel;
719 uint32_t dir;
720 uint32_t ppar;
721 uint32_t psdr;
722 uint32_t ppfr;
723
724 uint32_t prev_level;
725};
726
727static void strongarm_ppc_set(void *opaque, int line, int level)
728{
729 StrongARMPPCInfo *s = opaque;
730
731 if (level) {
732 s->ilevel |= 1 << line;
733 } else {
734 s->ilevel &= ~(1 << line);
735 }
736}
737
738static void strongarm_ppc_handler_update(StrongARMPPCInfo *s)
739{
740 uint32_t level, diff;
741 int bit;
742
743 level = s->olevel & s->dir;
744
745 for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
786a4ea8 746 bit = ctz32(diff);
5bc95aa2
DES
747 qemu_set_irq(s->handler[bit], (level >> bit) & 1);
748 }
749
750 s->prev_level = level;
751}
752
a8170e5e 753static uint64_t strongarm_ppc_read(void *opaque, hwaddr offset,
eb2fefbc 754 unsigned size)
5bc95aa2
DES
755{
756 StrongARMPPCInfo *s = opaque;
757
758 switch (offset) {
759 case PPDR: /* PPC Pin Direction registers */
760 return s->dir | ~0x3fffff;
761
762 case PPSR: /* PPC Pin State registers */
763 return (s->olevel & s->dir) |
764 (s->ilevel & ~s->dir) |
765 ~0x3fffff;
766
767 case PPAR:
768 return s->ppar | ~0x41000;
769
770 case PSDR:
771 return s->psdr;
772
773 case PPFR:
774 return s->ppfr | ~0x7f001;
775
776 default:
777 printf("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset);
778 }
779
780 return 0;
781}
782
a8170e5e 783static void strongarm_ppc_write(void *opaque, hwaddr offset,
eb2fefbc 784 uint64_t value, unsigned size)
5bc95aa2
DES
785{
786 StrongARMPPCInfo *s = opaque;
787
788 switch (offset) {
789 case PPDR: /* PPC Pin Direction registers */
790 s->dir = value & 0x3fffff;
791 strongarm_ppc_handler_update(s);
792 break;
793
794 case PPSR: /* PPC Pin State registers */
795 s->olevel = value & s->dir & 0x3fffff;
796 strongarm_ppc_handler_update(s);
797 break;
798
799 case PPAR:
800 s->ppar = value & 0x41000;
801 break;
802
803 case PSDR:
804 s->psdr = value & 0x3fffff;
805 break;
806
807 case PPFR:
808 s->ppfr = value & 0x7f001;
809 break;
810
811 default:
812 printf("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset);
813 }
814}
815
eb2fefbc
AK
816static const MemoryRegionOps strongarm_ppc_ops = {
817 .read = strongarm_ppc_read,
818 .write = strongarm_ppc_write,
819 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
820};
821
5a67508c 822static void strongarm_ppc_init(Object *obj)
5bc95aa2 823{
5a67508c
XZ
824 DeviceState *dev = DEVICE(obj);
825 StrongARMPPCInfo *s = STRONGARM_PPC(obj);
826 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
5bc95aa2 827
c71e6732
AF
828 qdev_init_gpio_in(dev, strongarm_ppc_set, 22);
829 qdev_init_gpio_out(dev, s->handler, 22);
5bc95aa2 830
5a67508c 831 memory_region_init_io(&s->iomem, obj, &strongarm_ppc_ops, s,
64bde0f3 832 "ppc", 0x1000);
5bc95aa2 833
c71e6732 834 sysbus_init_mmio(sbd, &s->iomem);
5bc95aa2
DES
835}
836
837static const VMStateDescription vmstate_strongarm_ppc_regs = {
838 .name = "strongarm-ppc",
839 .version_id = 0,
840 .minimum_version_id = 0,
5bc95aa2
DES
841 .fields = (VMStateField[]) {
842 VMSTATE_UINT32(ilevel, StrongARMPPCInfo),
843 VMSTATE_UINT32(olevel, StrongARMPPCInfo),
844 VMSTATE_UINT32(dir, StrongARMPPCInfo),
845 VMSTATE_UINT32(ppar, StrongARMPPCInfo),
846 VMSTATE_UINT32(psdr, StrongARMPPCInfo),
847 VMSTATE_UINT32(ppfr, StrongARMPPCInfo),
ed657d71 848 VMSTATE_UINT32(prev_level, StrongARMPPCInfo),
5bc95aa2
DES
849 VMSTATE_END_OF_LIST(),
850 },
851};
852
999e12bb
AL
853static void strongarm_ppc_class_init(ObjectClass *klass, void *data)
854{
39bffca2 855 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 856
39bffca2 857 dc->desc = "StrongARM PPC controller";
ed657d71 858 dc->vmsd = &vmstate_strongarm_ppc_regs;
999e12bb
AL
859}
860
8c43a6f0 861static const TypeInfo strongarm_ppc_info = {
c71e6732 862 .name = TYPE_STRONGARM_PPC,
39bffca2
AL
863 .parent = TYPE_SYS_BUS_DEVICE,
864 .instance_size = sizeof(StrongARMPPCInfo),
5a67508c 865 .instance_init = strongarm_ppc_init,
39bffca2 866 .class_init = strongarm_ppc_class_init,
5bc95aa2
DES
867};
868
869/* UART Ports */
870#define UTCR0 0x00
871#define UTCR1 0x04
872#define UTCR2 0x08
873#define UTCR3 0x0c
874#define UTDR 0x14
875#define UTSR0 0x1c
876#define UTSR1 0x20
877
878#define UTCR0_PE (1 << 0) /* Parity enable */
879#define UTCR0_OES (1 << 1) /* Even parity */
880#define UTCR0_SBS (1 << 2) /* 2 stop bits */
881#define UTCR0_DSS (1 << 3) /* 8-bit data */
882
883#define UTCR3_RXE (1 << 0) /* Rx enable */
884#define UTCR3_TXE (1 << 1) /* Tx enable */
885#define UTCR3_BRK (1 << 2) /* Force Break */
886#define UTCR3_RIE (1 << 3) /* Rx int enable */
887#define UTCR3_TIE (1 << 4) /* Tx int enable */
888#define UTCR3_LBM (1 << 5) /* Loopback */
889
890#define UTSR0_TFS (1 << 0) /* Tx FIFO nearly empty */
891#define UTSR0_RFS (1 << 1) /* Rx FIFO nearly full */
892#define UTSR0_RID (1 << 2) /* Receiver Idle */
893#define UTSR0_RBB (1 << 3) /* Receiver begin break */
894#define UTSR0_REB (1 << 4) /* Receiver end break */
895#define UTSR0_EIF (1 << 5) /* Error in FIFO */
896
897#define UTSR1_RNE (1 << 1) /* Receive FIFO not empty */
898#define UTSR1_TNF (1 << 2) /* Transmit FIFO not full */
899#define UTSR1_PRE (1 << 3) /* Parity error */
900#define UTSR1_FRE (1 << 4) /* Frame error */
901#define UTSR1_ROR (1 << 5) /* Receive Over Run */
902
903#define RX_FIFO_PRE (1 << 8)
904#define RX_FIFO_FRE (1 << 9)
905#define RX_FIFO_ROR (1 << 10)
906
fff3af97
AF
907#define TYPE_STRONGARM_UART "strongarm-uart"
908#define STRONGARM_UART(obj) \
909 OBJECT_CHECK(StrongARMUARTState, (obj), TYPE_STRONGARM_UART)
910
911typedef struct StrongARMUARTState {
912 SysBusDevice parent_obj;
913
eb2fefbc 914 MemoryRegion iomem;
becdfa00 915 CharBackend chr;
5bc95aa2
DES
916 qemu_irq irq;
917
918 uint8_t utcr0;
919 uint16_t brd;
920 uint8_t utcr3;
921 uint8_t utsr0;
922 uint8_t utsr1;
923
924 uint8_t tx_fifo[8];
925 uint8_t tx_start;
926 uint8_t tx_len;
927 uint16_t rx_fifo[12]; /* value + error flags in high bits */
928 uint8_t rx_start;
929 uint8_t rx_len;
930
931 uint64_t char_transmit_time; /* time to transmit a char in ticks*/
932 bool wait_break_end;
933 QEMUTimer *rx_timeout_timer;
934 QEMUTimer *tx_timer;
935} StrongARMUARTState;
936
937static void strongarm_uart_update_status(StrongARMUARTState *s)
938{
939 uint16_t utsr1 = 0;
940
941 if (s->tx_len != 8) {
942 utsr1 |= UTSR1_TNF;
943 }
944
945 if (s->rx_len != 0) {
946 uint16_t ent = s->rx_fifo[s->rx_start];
947
948 utsr1 |= UTSR1_RNE;
949 if (ent & RX_FIFO_PRE) {
950 s->utsr1 |= UTSR1_PRE;
951 }
952 if (ent & RX_FIFO_FRE) {
953 s->utsr1 |= UTSR1_FRE;
954 }
955 if (ent & RX_FIFO_ROR) {
956 s->utsr1 |= UTSR1_ROR;
957 }
958 }
959
960 s->utsr1 = utsr1;
961}
962
963static void strongarm_uart_update_int_status(StrongARMUARTState *s)
964{
965 uint16_t utsr0 = s->utsr0 &
966 (UTSR0_REB | UTSR0_RBB | UTSR0_RID);
967 int i;
968
969 if ((s->utcr3 & UTCR3_TXE) &&
970 (s->utcr3 & UTCR3_TIE) &&
971 s->tx_len <= 4) {
972 utsr0 |= UTSR0_TFS;
973 }
974
975 if ((s->utcr3 & UTCR3_RXE) &&
976 (s->utcr3 & UTCR3_RIE) &&
977 s->rx_len > 4) {
978 utsr0 |= UTSR0_RFS;
979 }
980
981 for (i = 0; i < s->rx_len && i < 4; i++)
982 if (s->rx_fifo[(s->rx_start + i) % 12] & ~0xff) {
983 utsr0 |= UTSR0_EIF;
984 break;
985 }
986
987 s->utsr0 = utsr0;
988 qemu_set_irq(s->irq, utsr0);
989}
990
991static void strongarm_uart_update_parameters(StrongARMUARTState *s)
992{
993 int speed, parity, data_bits, stop_bits, frame_size;
994 QEMUSerialSetParams ssp;
995
996 /* Start bit. */
997 frame_size = 1;
998 if (s->utcr0 & UTCR0_PE) {
999 /* Parity bit. */
1000 frame_size++;
1001 if (s->utcr0 & UTCR0_OES) {
1002 parity = 'E';
1003 } else {
1004 parity = 'O';
1005 }
1006 } else {
1007 parity = 'N';
1008 }
1009 if (s->utcr0 & UTCR0_SBS) {
1010 stop_bits = 2;
1011 } else {
1012 stop_bits = 1;
1013 }
1014
1015 data_bits = (s->utcr0 & UTCR0_DSS) ? 8 : 7;
1016 frame_size += data_bits + stop_bits;
1017 speed = 3686400 / 16 / (s->brd + 1);
1018 ssp.speed = speed;
1019 ssp.parity = parity;
1020 ssp.data_bits = data_bits;
1021 ssp.stop_bits = stop_bits;
73bcb24d 1022 s->char_transmit_time = (NANOSECONDS_PER_SECOND / speed) * frame_size;
becdfa00 1023 if (s->chr.chr) {
5345fdb4 1024 qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
5bc95aa2
DES
1025 }
1026
1027 DPRINTF(stderr, "%s speed=%d parity=%c data=%d stop=%d\n", s->chr->label,
1028 speed, parity, data_bits, stop_bits);
1029}
1030
1031static void strongarm_uart_rx_to(void *opaque)
1032{
1033 StrongARMUARTState *s = opaque;
1034
1035 if (s->rx_len) {
1036 s->utsr0 |= UTSR0_RID;
1037 strongarm_uart_update_int_status(s);
1038 }
1039}
1040
1041static void strongarm_uart_rx_push(StrongARMUARTState *s, uint16_t c)
1042{
1043 if ((s->utcr3 & UTCR3_RXE) == 0) {
1044 /* rx disabled */
1045 return;
1046 }
1047
1048 if (s->wait_break_end) {
1049 s->utsr0 |= UTSR0_REB;
1050 s->wait_break_end = false;
1051 }
1052
1053 if (s->rx_len < 12) {
1054 s->rx_fifo[(s->rx_start + s->rx_len) % 12] = c;
1055 s->rx_len++;
1056 } else
1057 s->rx_fifo[(s->rx_start + 11) % 12] |= RX_FIFO_ROR;
1058}
1059
1060static int strongarm_uart_can_receive(void *opaque)
1061{
1062 StrongARMUARTState *s = opaque;
1063
1064 if (s->rx_len == 12) {
1065 return 0;
1066 }
1067 /* It's best not to get more than 2/3 of RX FIFO, so advertise that much */
1068 if (s->rx_len < 8) {
1069 return 8 - s->rx_len;
1070 }
1071 return 1;
1072}
1073
1074static void strongarm_uart_receive(void *opaque, const uint8_t *buf, int size)
1075{
1076 StrongARMUARTState *s = opaque;
1077 int i;
1078
1079 for (i = 0; i < size; i++) {
1080 strongarm_uart_rx_push(s, buf[i]);
1081 }
1082
1083 /* call the timeout receive callback in 3 char transmit time */
bc72ad67
AB
1084 timer_mod(s->rx_timeout_timer,
1085 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
5bc95aa2
DES
1086
1087 strongarm_uart_update_status(s);
1088 strongarm_uart_update_int_status(s);
1089}
1090
1091static void strongarm_uart_event(void *opaque, int event)
1092{
1093 StrongARMUARTState *s = opaque;
1094 if (event == CHR_EVENT_BREAK) {
1095 s->utsr0 |= UTSR0_RBB;
1096 strongarm_uart_rx_push(s, RX_FIFO_FRE);
1097 s->wait_break_end = true;
1098 strongarm_uart_update_status(s);
1099 strongarm_uart_update_int_status(s);
1100 }
1101}
1102
1103static void strongarm_uart_tx(void *opaque)
1104{
1105 StrongARMUARTState *s = opaque;
bc72ad67 1106 uint64_t new_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
5bc95aa2
DES
1107
1108 if (s->utcr3 & UTCR3_LBM) /* loopback */ {
1109 strongarm_uart_receive(s, &s->tx_fifo[s->tx_start], 1);
5345fdb4 1110 } else if (qemu_chr_fe_get_driver(&s->chr)) {
6ab3fc32
DB
1111 /* XXX this blocks entire thread. Rewrite to use
1112 * qemu_chr_fe_write and background I/O callbacks */
5345fdb4 1113 qemu_chr_fe_write_all(&s->chr, &s->tx_fifo[s->tx_start], 1);
5bc95aa2
DES
1114 }
1115
1116 s->tx_start = (s->tx_start + 1) % 8;
1117 s->tx_len--;
1118 if (s->tx_len) {
bc72ad67 1119 timer_mod(s->tx_timer, new_xmit_ts + s->char_transmit_time);
5bc95aa2
DES
1120 }
1121 strongarm_uart_update_status(s);
1122 strongarm_uart_update_int_status(s);
1123}
1124
a8170e5e 1125static uint64_t strongarm_uart_read(void *opaque, hwaddr addr,
eb2fefbc 1126 unsigned size)
5bc95aa2
DES
1127{
1128 StrongARMUARTState *s = opaque;
1129 uint16_t ret;
1130
1131 switch (addr) {
1132 case UTCR0:
1133 return s->utcr0;
1134
1135 case UTCR1:
1136 return s->brd >> 8;
1137
1138 case UTCR2:
1139 return s->brd & 0xff;
1140
1141 case UTCR3:
1142 return s->utcr3;
1143
1144 case UTDR:
1145 if (s->rx_len != 0) {
1146 ret = s->rx_fifo[s->rx_start];
1147 s->rx_start = (s->rx_start + 1) % 12;
1148 s->rx_len--;
1149 strongarm_uart_update_status(s);
1150 strongarm_uart_update_int_status(s);
1151 return ret;
1152 }
1153 return 0;
1154
1155 case UTSR0:
1156 return s->utsr0;
1157
1158 case UTSR1:
1159 return s->utsr1;
1160
1161 default:
1162 printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
1163 return 0;
1164 }
1165}
1166
a8170e5e 1167static void strongarm_uart_write(void *opaque, hwaddr addr,
eb2fefbc 1168 uint64_t value, unsigned size)
5bc95aa2
DES
1169{
1170 StrongARMUARTState *s = opaque;
1171
1172 switch (addr) {
1173 case UTCR0:
1174 s->utcr0 = value & 0x7f;
1175 strongarm_uart_update_parameters(s);
1176 break;
1177
1178 case UTCR1:
1179 s->brd = (s->brd & 0xff) | ((value & 0xf) << 8);
1180 strongarm_uart_update_parameters(s);
1181 break;
1182
1183 case UTCR2:
1184 s->brd = (s->brd & 0xf00) | (value & 0xff);
1185 strongarm_uart_update_parameters(s);
1186 break;
1187
1188 case UTCR3:
1189 s->utcr3 = value & 0x3f;
1190 if ((s->utcr3 & UTCR3_RXE) == 0) {
1191 s->rx_len = 0;
1192 }
1193 if ((s->utcr3 & UTCR3_TXE) == 0) {
1194 s->tx_len = 0;
1195 }
1196 strongarm_uart_update_status(s);
1197 strongarm_uart_update_int_status(s);
1198 break;
1199
1200 case UTDR:
1201 if ((s->utcr3 & UTCR3_TXE) && s->tx_len != 8) {
1202 s->tx_fifo[(s->tx_start + s->tx_len) % 8] = value;
1203 s->tx_len++;
1204 strongarm_uart_update_status(s);
1205 strongarm_uart_update_int_status(s);
1206 if (s->tx_len == 1) {
1207 strongarm_uart_tx(s);
1208 }
1209 }
1210 break;
1211
1212 case UTSR0:
1213 s->utsr0 = s->utsr0 & ~(value &
1214 (UTSR0_REB | UTSR0_RBB | UTSR0_RID));
1215 strongarm_uart_update_int_status(s);
1216 break;
1217
1218 default:
1219 printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
1220 }
1221}
1222
eb2fefbc
AK
1223static const MemoryRegionOps strongarm_uart_ops = {
1224 .read = strongarm_uart_read,
1225 .write = strongarm_uart_write,
1226 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
1227};
1228
5a67508c 1229static void strongarm_uart_init(Object *obj)
5bc95aa2 1230{
5a67508c
XZ
1231 StrongARMUARTState *s = STRONGARM_UART(obj);
1232 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
5bc95aa2 1233
5a67508c 1234 memory_region_init_io(&s->iomem, obj, &strongarm_uart_ops, s,
64bde0f3 1235 "uart", 0x10000);
750ecd44 1236 sysbus_init_mmio(dev, &s->iomem);
5bc95aa2
DES
1237 sysbus_init_irq(dev, &s->irq);
1238
bc72ad67
AB
1239 s->rx_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_rx_to, s);
1240 s->tx_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_tx, s);
5bc95aa2 1241
becdfa00 1242 if (s->chr.chr) {
5345fdb4
MAL
1243 qemu_chr_fe_set_handlers(&s->chr,
1244 strongarm_uart_can_receive,
1245 strongarm_uart_receive,
1246 strongarm_uart_event,
1247 s, NULL);
5bc95aa2 1248 }
5bc95aa2
DES
1249}
1250
1251static void strongarm_uart_reset(DeviceState *dev)
1252{
fff3af97 1253 StrongARMUARTState *s = STRONGARM_UART(dev);
5bc95aa2
DES
1254
1255 s->utcr0 = UTCR0_DSS; /* 8 data, no parity */
1256 s->brd = 23; /* 9600 */
1257 /* enable send & recv - this actually violates spec */
1258 s->utcr3 = UTCR3_TXE | UTCR3_RXE;
1259
1260 s->rx_len = s->tx_len = 0;
1261
1262 strongarm_uart_update_parameters(s);
1263 strongarm_uart_update_status(s);
1264 strongarm_uart_update_int_status(s);
1265}
1266
1267static int strongarm_uart_post_load(void *opaque, int version_id)
1268{
1269 StrongARMUARTState *s = opaque;
1270
1271 strongarm_uart_update_parameters(s);
1272 strongarm_uart_update_status(s);
1273 strongarm_uart_update_int_status(s);
1274
1275 /* tx and restart timer */
1276 if (s->tx_len) {
1277 strongarm_uart_tx(s);
1278 }
1279
1280 /* restart rx timeout timer */
1281 if (s->rx_len) {
bc72ad67
AB
1282 timer_mod(s->rx_timeout_timer,
1283 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
5bc95aa2
DES
1284 }
1285
1286 return 0;
1287}
1288
1289static const VMStateDescription vmstate_strongarm_uart_regs = {
1290 .name = "strongarm-uart",
1291 .version_id = 0,
1292 .minimum_version_id = 0,
5bc95aa2
DES
1293 .post_load = strongarm_uart_post_load,
1294 .fields = (VMStateField[]) {
1295 VMSTATE_UINT8(utcr0, StrongARMUARTState),
1296 VMSTATE_UINT16(brd, StrongARMUARTState),
1297 VMSTATE_UINT8(utcr3, StrongARMUARTState),
1298 VMSTATE_UINT8(utsr0, StrongARMUARTState),
1299 VMSTATE_UINT8_ARRAY(tx_fifo, StrongARMUARTState, 8),
1300 VMSTATE_UINT8(tx_start, StrongARMUARTState),
1301 VMSTATE_UINT8(tx_len, StrongARMUARTState),
1302 VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMUARTState, 12),
1303 VMSTATE_UINT8(rx_start, StrongARMUARTState),
1304 VMSTATE_UINT8(rx_len, StrongARMUARTState),
1305 VMSTATE_BOOL(wait_break_end, StrongARMUARTState),
1306 VMSTATE_END_OF_LIST(),
1307 },
1308};
1309
999e12bb
AL
1310static Property strongarm_uart_properties[] = {
1311 DEFINE_PROP_CHR("chardev", StrongARMUARTState, chr),
1312 DEFINE_PROP_END_OF_LIST(),
1313};
1314
1315static void strongarm_uart_class_init(ObjectClass *klass, void *data)
1316{
39bffca2 1317 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1318
39bffca2
AL
1319 dc->desc = "StrongARM UART controller";
1320 dc->reset = strongarm_uart_reset;
1321 dc->vmsd = &vmstate_strongarm_uart_regs;
1322 dc->props = strongarm_uart_properties;
999e12bb
AL
1323}
1324
8c43a6f0 1325static const TypeInfo strongarm_uart_info = {
fff3af97 1326 .name = TYPE_STRONGARM_UART,
39bffca2
AL
1327 .parent = TYPE_SYS_BUS_DEVICE,
1328 .instance_size = sizeof(StrongARMUARTState),
5a67508c 1329 .instance_init = strongarm_uart_init,
39bffca2 1330 .class_init = strongarm_uart_class_init,
5bc95aa2
DES
1331};
1332
1333/* Synchronous Serial Ports */
0ca81872
AF
1334
1335#define TYPE_STRONGARM_SSP "strongarm-ssp"
1336#define STRONGARM_SSP(obj) \
1337 OBJECT_CHECK(StrongARMSSPState, (obj), TYPE_STRONGARM_SSP)
1338
1339typedef struct StrongARMSSPState {
1340 SysBusDevice parent_obj;
1341
eb2fefbc 1342 MemoryRegion iomem;
5bc95aa2
DES
1343 qemu_irq irq;
1344 SSIBus *bus;
1345
1346 uint16_t sscr[2];
1347 uint16_t sssr;
1348
1349 uint16_t rx_fifo[8];
1350 uint8_t rx_level;
1351 uint8_t rx_start;
1352} StrongARMSSPState;
1353
1354#define SSCR0 0x60 /* SSP Control register 0 */
1355#define SSCR1 0x64 /* SSP Control register 1 */
1356#define SSDR 0x6c /* SSP Data register */
1357#define SSSR 0x74 /* SSP Status register */
1358
1359/* Bitfields for above registers */
1360#define SSCR0_SPI(x) (((x) & 0x30) == 0x00)
1361#define SSCR0_SSP(x) (((x) & 0x30) == 0x10)
1362#define SSCR0_UWIRE(x) (((x) & 0x30) == 0x20)
1363#define SSCR0_PSP(x) (((x) & 0x30) == 0x30)
1364#define SSCR0_SSE (1 << 7)
1365#define SSCR0_DSS(x) (((x) & 0xf) + 1)
1366#define SSCR1_RIE (1 << 0)
1367#define SSCR1_TIE (1 << 1)
1368#define SSCR1_LBM (1 << 2)
1369#define SSSR_TNF (1 << 2)
1370#define SSSR_RNE (1 << 3)
1371#define SSSR_TFS (1 << 5)
1372#define SSSR_RFS (1 << 6)
1373#define SSSR_ROR (1 << 7)
1374#define SSSR_RW 0x0080
1375
1376static void strongarm_ssp_int_update(StrongARMSSPState *s)
1377{
1378 int level = 0;
1379
1380 level |= (s->sssr & SSSR_ROR);
1381 level |= (s->sssr & SSSR_RFS) && (s->sscr[1] & SSCR1_RIE);
1382 level |= (s->sssr & SSSR_TFS) && (s->sscr[1] & SSCR1_TIE);
1383 qemu_set_irq(s->irq, level);
1384}
1385
1386static void strongarm_ssp_fifo_update(StrongARMSSPState *s)
1387{
1388 s->sssr &= ~SSSR_TFS;
1389 s->sssr &= ~SSSR_TNF;
1390 if (s->sscr[0] & SSCR0_SSE) {
1391 if (s->rx_level >= 4) {
1392 s->sssr |= SSSR_RFS;
1393 } else {
1394 s->sssr &= ~SSSR_RFS;
1395 }
1396 if (s->rx_level) {
1397 s->sssr |= SSSR_RNE;
1398 } else {
1399 s->sssr &= ~SSSR_RNE;
1400 }
1401 /* TX FIFO is never filled, so it is always in underrun
1402 condition if SSP is enabled */
1403 s->sssr |= SSSR_TFS;
1404 s->sssr |= SSSR_TNF;
1405 }
1406
1407 strongarm_ssp_int_update(s);
1408}
1409
a8170e5e 1410static uint64_t strongarm_ssp_read(void *opaque, hwaddr addr,
eb2fefbc 1411 unsigned size)
5bc95aa2
DES
1412{
1413 StrongARMSSPState *s = opaque;
1414 uint32_t retval;
1415
1416 switch (addr) {
1417 case SSCR0:
1418 return s->sscr[0];
1419 case SSCR1:
1420 return s->sscr[1];
1421 case SSSR:
1422 return s->sssr;
1423 case SSDR:
1424 if (~s->sscr[0] & SSCR0_SSE) {
1425 return 0xffffffff;
1426 }
1427 if (s->rx_level < 1) {
1428 printf("%s: SSP Rx Underrun\n", __func__);
1429 return 0xffffffff;
1430 }
1431 s->rx_level--;
1432 retval = s->rx_fifo[s->rx_start++];
1433 s->rx_start &= 0x7;
1434 strongarm_ssp_fifo_update(s);
1435 return retval;
1436 default:
1437 printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
1438 break;
1439 }
1440 return 0;
1441}
1442
a8170e5e 1443static void strongarm_ssp_write(void *opaque, hwaddr addr,
eb2fefbc 1444 uint64_t value, unsigned size)
5bc95aa2
DES
1445{
1446 StrongARMSSPState *s = opaque;
1447
1448 switch (addr) {
1449 case SSCR0:
1450 s->sscr[0] = value & 0xffbf;
1451 if ((s->sscr[0] & SSCR0_SSE) && SSCR0_DSS(value) < 4) {
1452 printf("%s: Wrong data size: %i bits\n", __func__,
eb2fefbc 1453 (int)SSCR0_DSS(value));
5bc95aa2
DES
1454 }
1455 if (!(value & SSCR0_SSE)) {
1456 s->sssr = 0;
1457 s->rx_level = 0;
1458 }
1459 strongarm_ssp_fifo_update(s);
1460 break;
1461
1462 case SSCR1:
1463 s->sscr[1] = value & 0x2f;
1464 if (value & SSCR1_LBM) {
1465 printf("%s: Attempt to use SSP LBM mode\n", __func__);
1466 }
1467 strongarm_ssp_fifo_update(s);
1468 break;
1469
1470 case SSSR:
1471 s->sssr &= ~(value & SSSR_RW);
1472 strongarm_ssp_int_update(s);
1473 break;
1474
1475 case SSDR:
1476 if (SSCR0_UWIRE(s->sscr[0])) {
1477 value &= 0xff;
1478 } else
1479 /* Note how 32bits overflow does no harm here */
1480 value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
1481
1482 /* Data goes from here to the Tx FIFO and is shifted out from
1483 * there directly to the slave, no need to buffer it.
1484 */
1485 if (s->sscr[0] & SSCR0_SSE) {
1486 uint32_t readval;
1487 if (s->sscr[1] & SSCR1_LBM) {
1488 readval = value;
1489 } else {
1490 readval = ssi_transfer(s->bus, value);
1491 }
1492
1493 if (s->rx_level < 0x08) {
1494 s->rx_fifo[(s->rx_start + s->rx_level++) & 0x7] = readval;
1495 } else {
1496 s->sssr |= SSSR_ROR;
1497 }
1498 }
1499 strongarm_ssp_fifo_update(s);
1500 break;
1501
1502 default:
1503 printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
1504 break;
1505 }
1506}
1507
eb2fefbc
AK
1508static const MemoryRegionOps strongarm_ssp_ops = {
1509 .read = strongarm_ssp_read,
1510 .write = strongarm_ssp_write,
1511 .endianness = DEVICE_NATIVE_ENDIAN,
5bc95aa2
DES
1512};
1513
1514static int strongarm_ssp_post_load(void *opaque, int version_id)
1515{
1516 StrongARMSSPState *s = opaque;
1517
1518 strongarm_ssp_fifo_update(s);
1519
1520 return 0;
1521}
1522
0ca81872 1523static int strongarm_ssp_init(SysBusDevice *sbd)
5bc95aa2 1524{
0ca81872
AF
1525 DeviceState *dev = DEVICE(sbd);
1526 StrongARMSSPState *s = STRONGARM_SSP(dev);
5bc95aa2 1527
0ca81872 1528 sysbus_init_irq(sbd, &s->irq);
5bc95aa2 1529
64bde0f3
PB
1530 memory_region_init_io(&s->iomem, OBJECT(s), &strongarm_ssp_ops, s,
1531 "ssp", 0x1000);
0ca81872 1532 sysbus_init_mmio(sbd, &s->iomem);
5bc95aa2 1533
0ca81872 1534 s->bus = ssi_create_bus(dev, "ssi");
5bc95aa2
DES
1535 return 0;
1536}
1537
1538static void strongarm_ssp_reset(DeviceState *dev)
1539{
0ca81872
AF
1540 StrongARMSSPState *s = STRONGARM_SSP(dev);
1541
5bc95aa2
DES
1542 s->sssr = 0x03; /* 3 bit data, SPI, disabled */
1543 s->rx_start = 0;
1544 s->rx_level = 0;
1545}
1546
1547static const VMStateDescription vmstate_strongarm_ssp_regs = {
1548 .name = "strongarm-ssp",
1549 .version_id = 0,
1550 .minimum_version_id = 0,
5bc95aa2
DES
1551 .post_load = strongarm_ssp_post_load,
1552 .fields = (VMStateField[]) {
1553 VMSTATE_UINT16_ARRAY(sscr, StrongARMSSPState, 2),
1554 VMSTATE_UINT16(sssr, StrongARMSSPState),
1555 VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMSSPState, 8),
1556 VMSTATE_UINT8(rx_start, StrongARMSSPState),
1557 VMSTATE_UINT8(rx_level, StrongARMSSPState),
1558 VMSTATE_END_OF_LIST(),
1559 },
1560};
1561
999e12bb
AL
1562static void strongarm_ssp_class_init(ObjectClass *klass, void *data)
1563{
39bffca2 1564 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
1565 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1566
1567 k->init = strongarm_ssp_init;
39bffca2
AL
1568 dc->desc = "StrongARM SSP controller";
1569 dc->reset = strongarm_ssp_reset;
1570 dc->vmsd = &vmstate_strongarm_ssp_regs;
999e12bb
AL
1571}
1572
8c43a6f0 1573static const TypeInfo strongarm_ssp_info = {
0ca81872 1574 .name = TYPE_STRONGARM_SSP,
39bffca2
AL
1575 .parent = TYPE_SYS_BUS_DEVICE,
1576 .instance_size = sizeof(StrongARMSSPState),
1577 .class_init = strongarm_ssp_class_init,
5bc95aa2
DES
1578};
1579
1580/* Main CPU functions */
eb2fefbc
AK
1581StrongARMState *sa1110_init(MemoryRegion *sysmem,
1582 unsigned int sdram_size, const char *rev)
5bc95aa2
DES
1583{
1584 StrongARMState *s;
5bc95aa2
DES
1585 int i;
1586
b45c03f5 1587 s = g_new0(StrongARMState, 1);
5bc95aa2
DES
1588
1589 if (!rev) {
1590 rev = "sa1110-b5";
1591 }
1592
1593 if (strncmp(rev, "sa1110", 6)) {
6daf194d 1594 error_report("Machine requires a SA1110 processor.");
5bc95aa2
DES
1595 exit(1);
1596 }
1597
8bf502e2 1598 s->cpu = cpu_arm_init(rev);
5bc95aa2 1599
8bf502e2 1600 if (!s->cpu) {
6daf194d 1601 error_report("Unable to find CPU definition");
5bc95aa2
DES
1602 exit(1);
1603 }
1604
c8623c02
DM
1605 memory_region_allocate_system_memory(&s->sdram, NULL, "strongarm.sdram",
1606 sdram_size);
eb2fefbc 1607 memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram);
5bc95aa2 1608
5bc95aa2 1609 s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000,
4f071cf9
PM
1610 qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ),
1611 qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ),
1612 NULL);
5bc95aa2
DES
1613
1614 sysbus_create_varargs("pxa25x-timer", 0x90000000,
1615 qdev_get_gpio_in(s->pic, SA_PIC_OSTC0),
1616 qdev_get_gpio_in(s->pic, SA_PIC_OSTC1),
1617 qdev_get_gpio_in(s->pic, SA_PIC_OSTC2),
1618 qdev_get_gpio_in(s->pic, SA_PIC_OSTC3),
1619 NULL);
1620
4e002105 1621 sysbus_create_simple(TYPE_STRONGARM_RTC, 0x90010000,
5bc95aa2
DES
1622 qdev_get_gpio_in(s->pic, SA_PIC_RTC_ALARM));
1623
1624 s->gpio = strongarm_gpio_init(0x90040000, s->pic);
1625
c71e6732 1626 s->ppc = sysbus_create_varargs(TYPE_STRONGARM_PPC, 0x90060000, NULL);
5bc95aa2
DES
1627
1628 for (i = 0; sa_serial[i].io_base; i++) {
fff3af97 1629 DeviceState *dev = qdev_create(NULL, TYPE_STRONGARM_UART);
5bc95aa2
DES
1630 qdev_prop_set_chr(dev, "chardev", serial_hds[i]);
1631 qdev_init_nofail(dev);
1356b98d 1632 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0,
5bc95aa2 1633 sa_serial[i].io_base);
1356b98d 1634 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
5bc95aa2
DES
1635 qdev_get_gpio_in(s->pic, sa_serial[i].irq));
1636 }
1637
0ca81872 1638 s->ssp = sysbus_create_varargs(TYPE_STRONGARM_SSP, 0x80070000,
5bc95aa2
DES
1639 qdev_get_gpio_in(s->pic, SA_PIC_SSP), NULL);
1640 s->ssp_bus = (SSIBus *)qdev_get_child_bus(s->ssp, "ssi");
1641
1642 return s;
1643}
1644
83f7d43a 1645static void strongarm_register_types(void)
5bc95aa2 1646{
39bffca2
AL
1647 type_register_static(&strongarm_pic_info);
1648 type_register_static(&strongarm_rtc_sysbus_info);
1649 type_register_static(&strongarm_gpio_info);
1650 type_register_static(&strongarm_ppc_info);
1651 type_register_static(&strongarm_uart_info);
1652 type_register_static(&strongarm_ssp_info);
5bc95aa2 1653}
83f7d43a
AF
1654
1655type_init(strongarm_register_types)