]> git.proxmox.com Git - mirror_qemu.git/blame - hw/arm/versatilepb.c
arm: Rename hw/arm/arm.h to hw/arm/boot.h
[mirror_qemu.git] / hw / arm / versatilepb.c
CommitLineData
5fafdf24 1/*
16406950 2 * ARM Versatile Platform/Application Baseboard System emulation.
cdbdb648 3 *
a1bb27b1 4 * Copyright (c) 2005-2007 CodeSourcery.
cdbdb648
PB
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GPL.
cdbdb648
PB
8 */
9
12b16722 10#include "qemu/osdep.h"
da34e65c 11#include "qapi/error.h"
4771d756
PB
12#include "qemu-common.h"
13#include "cpu.h"
83c9f4ca 14#include "hw/sysbus.h"
12ec8bd5 15#include "hw/arm/boot.h"
437cc27d 16#include "hw/net/smc91c111.h"
1422e32d 17#include "net/net.h"
9c17d615 18#include "sysemu/sysemu.h"
83c9f4ca 19#include "hw/pci/pci.h"
0d09e41a 20#include "hw/i2c/i2c.h"
83c9f4ca 21#include "hw/boards.h"
022c62cb 22#include "exec/address-spaces.h"
0d09e41a 23#include "hw/block/flash.h"
223a72f1 24#include "qemu/error-report.h"
f0d1d2c1 25#include "hw/char/pl011.h"
964c695a
EB
26
27#define VERSATILE_FLASH_ADDR 0x34000000
28#define VERSATILE_FLASH_SIZE (64 * 1024 * 1024)
29#define VERSATILE_FLASH_SECT_SIZE (256 * 1024)
cdbdb648 30
cdbdb648
PB
31/* Primary interrupt controller. */
32
cfc6b245
AF
33#define TYPE_VERSATILE_PB_SIC "versatilepb_sic"
34#define VERSATILE_PB_SIC(obj) \
35 OBJECT_CHECK(vpb_sic_state, (obj), TYPE_VERSATILE_PB_SIC)
36
37typedef struct vpb_sic_state {
38 SysBusDevice parent_obj;
39
40 MemoryRegion iomem;
41 uint32_t level;
42 uint32_t mask;
43 uint32_t pic_enable;
44 qemu_irq parent[32];
45 int irq;
cdbdb648
PB
46} vpb_sic_state;
47
a796d0ac
PM
48static const VMStateDescription vmstate_vpb_sic = {
49 .name = "versatilepb_sic",
50 .version_id = 1,
51 .minimum_version_id = 1,
52 .fields = (VMStateField[]) {
53 VMSTATE_UINT32(level, vpb_sic_state),
54 VMSTATE_UINT32(mask, vpb_sic_state),
55 VMSTATE_UINT32(pic_enable, vpb_sic_state),
56 VMSTATE_END_OF_LIST()
57 }
58};
59
cdbdb648
PB
60static void vpb_sic_update(vpb_sic_state *s)
61{
62 uint32_t flags;
63
64 flags = s->level & s->mask;
d537cf6c 65 qemu_set_irq(s->parent[s->irq], flags != 0);
cdbdb648
PB
66}
67
68static void vpb_sic_update_pic(vpb_sic_state *s)
69{
70 int i;
71 uint32_t mask;
72
73 for (i = 21; i <= 30; i++) {
74 mask = 1u << i;
75 if (!(s->pic_enable & mask))
76 continue;
d537cf6c 77 qemu_set_irq(s->parent[i], (s->level & mask) != 0);
cdbdb648
PB
78 }
79}
80
81static void vpb_sic_set_irq(void *opaque, int irq, int level)
82{
83 vpb_sic_state *s = (vpb_sic_state *)opaque;
84 if (level)
85 s->level |= 1u << irq;
86 else
87 s->level &= ~(1u << irq);
88 if (s->pic_enable & (1u << irq))
d537cf6c 89 qemu_set_irq(s->parent[irq], level);
cdbdb648
PB
90 vpb_sic_update(s);
91}
92
a8170e5e 93static uint64_t vpb_sic_read(void *opaque, hwaddr offset,
62ceeb2c 94 unsigned size)
cdbdb648
PB
95{
96 vpb_sic_state *s = (vpb_sic_state *)opaque;
97
cdbdb648
PB
98 switch (offset >> 2) {
99 case 0: /* STATUS */
100 return s->level & s->mask;
101 case 1: /* RAWSTAT */
102 return s->level;
103 case 2: /* ENABLE */
104 return s->mask;
105 case 4: /* SOFTINT */
106 return s->level & 1;
107 case 8: /* PICENABLE */
108 return s->pic_enable;
109 default:
e69954b9 110 printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset);
cdbdb648
PB
111 return 0;
112 }
113}
114
a8170e5e 115static void vpb_sic_write(void *opaque, hwaddr offset,
62ceeb2c 116 uint64_t value, unsigned size)
cdbdb648
PB
117{
118 vpb_sic_state *s = (vpb_sic_state *)opaque;
cdbdb648
PB
119
120 switch (offset >> 2) {
121 case 2: /* ENSET */
122 s->mask |= value;
123 break;
124 case 3: /* ENCLR */
125 s->mask &= ~value;
126 break;
127 case 4: /* SOFTINTSET */
128 if (value)
129 s->mask |= 1;
130 break;
131 case 5: /* SOFTINTCLR */
132 if (value)
133 s->mask &= ~1u;
134 break;
135 case 8: /* PICENSET */
136 s->pic_enable |= (value & 0x7fe00000);
137 vpb_sic_update_pic(s);
138 break;
139 case 9: /* PICENCLR */
140 s->pic_enable &= ~value;
141 vpb_sic_update_pic(s);
142 break;
143 default:
e69954b9 144 printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset);
cdbdb648
PB
145 return;
146 }
147 vpb_sic_update(s);
148}
149
62ceeb2c
AK
150static const MemoryRegionOps vpb_sic_ops = {
151 .read = vpb_sic_read,
152 .write = vpb_sic_write,
153 .endianness = DEVICE_NATIVE_ENDIAN,
cdbdb648
PB
154};
155
0bc91ab3 156static void vpb_sic_init(Object *obj)
cdbdb648 157{
0bc91ab3
XZ
158 DeviceState *dev = DEVICE(obj);
159 vpb_sic_state *s = VERSATILE_PB_SIC(obj);
160 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
97aff481 161 int i;
cdbdb648 162
cfc6b245 163 qdev_init_gpio_in(dev, vpb_sic_set_irq, 32);
97aff481 164 for (i = 0; i < 32; i++) {
cfc6b245 165 sysbus_init_irq(sbd, &s->parent[i]);
97aff481 166 }
3950f18b 167 s->irq = 31;
0bc91ab3 168 memory_region_init_io(&s->iomem, obj, &vpb_sic_ops, s,
64bde0f3 169 "vpb-sic", 0x1000);
cfc6b245 170 sysbus_init_mmio(sbd, &s->iomem);
cdbdb648
PB
171}
172
173/* Board init. */
174
16406950 175/* The AB and PB boards both use the same core, just with different
370de023 176 peripherals and expansion busses. For now we emulate a subset of the
16406950 177 PB peripherals and just change the board ID. */
cdbdb648 178
f93eb9ff
AZ
179static struct arm_boot_info versatile_binfo;
180
3ef96221 181static void versatile_init(MachineState *machine, int board_id)
cdbdb648 182{
223a72f1 183 Object *cpuobj;
20e93374 184 ARMCPU *cpu;
62ceeb2c
AK
185 MemoryRegion *sysmem = get_system_memory();
186 MemoryRegion *ram = g_new(MemoryRegion, 1);
97aff481 187 qemu_irq pic[32];
3950f18b 188 qemu_irq sic[32];
242ea2c6 189 DeviceState *dev, *sysctl;
7d6e771f 190 SysBusDevice *busdev;
d028d02d 191 DeviceState *pl041;
502a5395
PB
192 PCIBus *pci_bus;
193 NICInfo *nd;
a5c82852 194 I2CBus *i2c;
502a5395
PB
195 int n;
196 int done_smc = 0;
964c695a 197 DriveInfo *dinfo;
cdbdb648 198
5c8c2aaf
JCD
199 if (machine->ram_size > 0x10000000) {
200 /* Device starting at address 0x10000000,
201 * and memory cannot overlap with devices.
202 * Refuse to run rather than behaving very confusingly.
203 */
204 error_report("versatilepb: memory size must not exceed 256MB");
205 exit(1);
206 }
207
ba1ba5cc 208 cpuobj = object_new(machine->cpu_type);
223a72f1 209
61e2f352
GB
210 /* By default ARM1176 CPUs have EL3 enabled. This board does not
211 * currently support EL3 so the CPU EL3 property is disabled before
212 * realization.
213 */
214 if (object_property_find(cpuobj, "has_el3", NULL)) {
007b0657 215 object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
61e2f352
GB
216 }
217
007b0657 218 object_property_set_bool(cpuobj, true, "realized", &error_fatal);
223a72f1
GB
219
220 cpu = ARM_CPU(cpuobj);
221
c8623c02
DM
222 memory_region_allocate_system_memory(ram, NULL, "versatile.ram",
223 machine->ram_size);
1235fc06 224 /* ??? RAM should repeat to fill physical memory space. */
cdbdb648 225 /* SDRAM at address zero. */
62ceeb2c 226 memory_region_add_subregion(sysmem, 0, ram);
cdbdb648 227
242ea2c6
PM
228 sysctl = qdev_create(NULL, "realview_sysctl");
229 qdev_prop_set_uint32(sysctl, "sys_id", 0x41007004);
242ea2c6 230 qdev_prop_set_uint32(sysctl, "proc_id", 0x02000000);
7a65c8cc 231 qdev_init_nofail(sysctl);
1356b98d 232 sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
242ea2c6 233
97aff481 234 dev = sysbus_create_varargs("pl190", 0x10140000,
bace999f
PM
235 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ),
236 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ),
237 NULL);
97aff481 238 for (n = 0; n < 32; n++) {
067a3ddc 239 pic[n] = qdev_get_gpio_in(dev, n);
97aff481 240 }
cfc6b245 241 dev = sysbus_create_simple(TYPE_VERSATILE_PB_SIC, 0x10003000, NULL);
3950f18b 242 for (n = 0; n < 32; n++) {
1356b98d 243 sysbus_connect_irq(SYS_BUS_DEVICE(dev), n, pic[n]);
067a3ddc 244 sic[n] = qdev_get_gpio_in(dev, n);
3950f18b 245 }
86394e96
PB
246
247 sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]);
248 sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]);
cdbdb648 249
7d6e771f 250 dev = qdev_create(NULL, "versatile_pci");
1356b98d 251 busdev = SYS_BUS_DEVICE(dev);
7d6e771f 252 qdev_init_nofail(dev);
7468d73a
PM
253 sysbus_mmio_map(busdev, 0, 0x10001000); /* PCI controller regs */
254 sysbus_mmio_map(busdev, 1, 0x41000000); /* PCI self-config */
255 sysbus_mmio_map(busdev, 2, 0x42000000); /* PCI config */
256 sysbus_mmio_map(busdev, 3, 0x43000000); /* PCI I/O */
89a32d32
PM
257 sysbus_mmio_map(busdev, 4, 0x44000000); /* PCI memory window 1 */
258 sysbus_mmio_map(busdev, 5, 0x50000000); /* PCI memory window 2 */
259 sysbus_mmio_map(busdev, 6, 0x60000000); /* PCI memory window 3 */
7d6e771f
PM
260 sysbus_connect_irq(busdev, 0, sic[27]);
261 sysbus_connect_irq(busdev, 1, sic[28]);
262 sysbus_connect_irq(busdev, 2, sic[29]);
263 sysbus_connect_irq(busdev, 3, sic[30]);
02e2da45 264 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
0027b06d 265
502a5395
PB
266 for(n = 0; n < nb_nics; n++) {
267 nd = &nd_table[n];
0ae18cee 268
e6b3c8ca 269 if (!done_smc && (!nd->model || strcmp(nd->model, "smc91c111") == 0)) {
d537cf6c 270 smc91c111_init(nd, 0x10010000, sic[25]);
0ae18cee 271 done_smc = 1;
cdbdb648 272 } else {
29b358f9 273 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
cdbdb648
PB
274 }
275 }
4bcbe0b6 276 if (machine_usb(machine)) {
afb9a60e 277 pci_create_simple(pci_bus, -1, "pci-ohci");
0d92ed30 278 }
9be5dafe
PB
279 n = drive_get_max_bus(IF_SCSI);
280 while (n >= 0) {
877eb21d
MCA
281 dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
282 lsi53c8xx_handle_legacy_cmdline(dev);
9be5dafe 283 n--;
7d8406be 284 }
cdbdb648 285
9bca0edb
PM
286 pl011_create(0x101f1000, pic[12], serial_hd(0));
287 pl011_create(0x101f2000, pic[13], serial_hd(1));
288 pl011_create(0x101f3000, pic[14], serial_hd(2));
289 pl011_create(0x10009000, sic[6], serial_hd(3));
cdbdb648 290
112a829f
PM
291 dev = qdev_create(NULL, "pl080");
292 object_property_set_link(OBJECT(dev), OBJECT(sysmem), "downstream",
293 &error_fatal);
294 qdev_init_nofail(dev);
295 busdev = SYS_BUS_DEVICE(dev);
296 sysbus_mmio_map(busdev, 0, 0x10130000);
297 sysbus_connect_irq(busdev, 0, pic[17]);
298
6a824ec3
PB
299 sysbus_create_simple("sp804", 0x101e2000, pic[4]);
300 sysbus_create_simple("sp804", 0x101e3000, pic[5]);
cdbdb648 301
853e65e0
JCPV
302 sysbus_create_simple("pl061", 0x101e4000, pic[6]);
303 sysbus_create_simple("pl061", 0x101e5000, pic[7]);
304 sysbus_create_simple("pl061", 0x101e6000, pic[8]);
305 sysbus_create_simple("pl061", 0x101e7000, pic[9]);
306
cdbdb648
PB
307 /* The versatile/PB actually has a modified Color LCD controller
308 that includes hardware cursor support from the PL111. */
242ea2c6
PM
309 dev = sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]);
310 /* Wire up the mux control signals from the SYS_CLCD register */
311 qdev_connect_gpio_out(sysctl, 0, qdev_get_gpio_in(dev, 0));
cdbdb648 312
aa9311d8
PB
313 sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL);
314 sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL);
a1bb27b1 315
7e1543c2 316 /* Add PL031 Real Time Clock. */
a63bdb31 317 sysbus_create_simple("pl031", 0x101e8000, pic[10]);
7e1543c2 318
b1f05696 319 dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
a5c82852 320 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
b1f05696
OA
321 i2c_create_slave(i2c, "ds1338", 0x68);
322
d028d02d
MS
323 /* Add PL041 AACI Interface to the LM4549 codec */
324 pl041 = qdev_create(NULL, "pl041");
325 qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
326 qdev_init_nofail(pl041);
1356b98d
AF
327 sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
328 sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, sic[24]);
d028d02d 329
16406950 330 /* Memory map for Versatile/PB: */
cdbdb648
PB
331 /* 0x10000000 System registers. */
332 /* 0x10001000 PCI controller config registers. */
333 /* 0x10002000 Serial bus interface. */
334 /* 0x10003000 Secondary interrupt controller. */
335 /* 0x10004000 AACI (audio). */
a1bb27b1 336 /* 0x10005000 MMCI0. */
cdbdb648
PB
337 /* 0x10006000 KMI0 (keyboard). */
338 /* 0x10007000 KMI1 (mouse). */
339 /* 0x10008000 Character LCD Interface. */
340 /* 0x10009000 UART3. */
341 /* 0x1000a000 Smart card 1. */
a1bb27b1 342 /* 0x1000b000 MMCI1. */
cdbdb648
PB
343 /* 0x10010000 Ethernet. */
344 /* 0x10020000 USB. */
345 /* 0x10100000 SSMC. */
346 /* 0x10110000 MPMC. */
347 /* 0x10120000 CLCD Controller. */
348 /* 0x10130000 DMA Controller. */
349 /* 0x10140000 Vectored interrupt controller. */
350 /* 0x101d0000 AHB Monitor Interface. */
351 /* 0x101e0000 System Controller. */
352 /* 0x101e1000 Watchdog Interface. */
353 /* 0x101e2000 Timer 0/1. */
354 /* 0x101e3000 Timer 2/3. */
355 /* 0x101e4000 GPIO port 0. */
356 /* 0x101e5000 GPIO port 1. */
357 /* 0x101e6000 GPIO port 2. */
358 /* 0x101e7000 GPIO port 3. */
359 /* 0x101e8000 RTC. */
360 /* 0x101f0000 Smart card 0. */
361 /* 0x101f1000 UART0. */
362 /* 0x101f2000 UART1. */
363 /* 0x101f3000 UART2. */
364 /* 0x101f4000 SSPI. */
964c695a
EB
365 /* 0x34000000 NOR Flash */
366
367 dinfo = drive_get(IF_PFLASH, 0, 0);
940d5b13 368 if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, "versatile.flash",
fa1d36df 369 VERSATILE_FLASH_SIZE,
4be74634 370 dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
964c695a 371 VERSATILE_FLASH_SECT_SIZE,
964c695a
EB
372 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) {
373 fprintf(stderr, "qemu: Error registering flash memory.\n");
374 }
cdbdb648 375
3ef96221
MA
376 versatile_binfo.ram_size = machine->ram_size;
377 versatile_binfo.kernel_filename = machine->kernel_filename;
378 versatile_binfo.kernel_cmdline = machine->kernel_cmdline;
379 versatile_binfo.initrd_filename = machine->initrd_filename;
f93eb9ff 380 versatile_binfo.board_id = board_id;
3aaa8dfa 381 arm_load_kernel(cpu, &versatile_binfo);
16406950
PB
382}
383
3ef96221 384static void vpb_init(MachineState *machine)
16406950 385{
3ef96221 386 versatile_init(machine, 0x183);
16406950
PB
387}
388
3ef96221 389static void vab_init(MachineState *machine)
16406950 390{
3ef96221 391 versatile_init(machine, 0x25e);
cdbdb648
PB
392}
393
8a661aea 394static void versatilepb_class_init(ObjectClass *oc, void *data)
e264d29d 395{
8a661aea
AF
396 MachineClass *mc = MACHINE_CLASS(oc);
397
e264d29d
EH
398 mc->desc = "ARM Versatile/PB (ARM926EJ-S)";
399 mc->init = vpb_init;
400 mc->block_default_type = IF_SCSI;
4672cbd7 401 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 402 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
e264d29d 403}
16406950 404
8a661aea
AF
405static const TypeInfo versatilepb_type = {
406 .name = MACHINE_TYPE_NAME("versatilepb"),
407 .parent = TYPE_MACHINE,
408 .class_init = versatilepb_class_init,
409};
3950f18b 410
8a661aea 411static void versatileab_class_init(ObjectClass *oc, void *data)
f80f9ec9 412{
8a661aea
AF
413 MachineClass *mc = MACHINE_CLASS(oc);
414
e264d29d
EH
415 mc->desc = "ARM Versatile/AB (ARM926EJ-S)";
416 mc->init = vab_init;
417 mc->block_default_type = IF_SCSI;
4672cbd7 418 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 419 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
f80f9ec9
AL
420}
421
8a661aea
AF
422static const TypeInfo versatileab_type = {
423 .name = MACHINE_TYPE_NAME("versatileab"),
424 .parent = TYPE_MACHINE,
425 .class_init = versatileab_class_init,
426};
427
428static void versatile_machine_init(void)
429{
430 type_register_static(&versatilepb_type);
431 type_register_static(&versatileab_type);
432}
433
0e6aac87 434type_init(versatile_machine_init)
f80f9ec9 435
999e12bb
AL
436static void vpb_sic_class_init(ObjectClass *klass, void *data)
437{
39bffca2 438 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 439
39bffca2 440 dc->vmsd = &vmstate_vpb_sic;
999e12bb
AL
441}
442
8c43a6f0 443static const TypeInfo vpb_sic_info = {
cfc6b245 444 .name = TYPE_VERSATILE_PB_SIC,
39bffca2
AL
445 .parent = TYPE_SYS_BUS_DEVICE,
446 .instance_size = sizeof(vpb_sic_state),
0bc91ab3 447 .instance_init = vpb_sic_init,
39bffca2 448 .class_init = vpb_sic_class_init,
a796d0ac
PM
449};
450
83f7d43a 451static void versatilepb_register_types(void)
3950f18b 452{
39bffca2 453 type_register_static(&vpb_sic_info);
3950f18b
PB
454}
455
83f7d43a 456type_init(versatilepb_register_types)