]> git.proxmox.com Git - mirror_qemu.git/blame - hw/block/fdc.c
xen_disk: Remove ioreq.postsync
[mirror_qemu.git] / hw / block / fdc.c
CommitLineData
8977f3c1 1/*
890fa6be 2 * QEMU Floppy disk emulator (Intel 82078)
5fafdf24 3 *
3ccacc4a 4 * Copyright (c) 2003, 2007 Jocelyn Mayer
bcc4e41f 5 * Copyright (c) 2008 Hervé Poussineau
5fafdf24 6 *
8977f3c1
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
e80cfcfc
FB
25/*
26 * The controller is used in Sun4m systems in a slightly different
27 * way. There are changes in DOR register and DMA is not available.
28 */
f64ab228 29
83c9f4ca 30#include "hw/hw.h"
0d09e41a 31#include "hw/block/fdc.h"
1de7afc9
PB
32#include "qemu/error-report.h"
33#include "qemu/timer.h"
0d09e41a 34#include "hw/isa/isa.h"
83c9f4ca 35#include "hw/sysbus.h"
fa1d36df 36#include "sysemu/block-backend.h"
9c17d615
PB
37#include "sysemu/blockdev.h"
38#include "sysemu/sysemu.h"
1de7afc9 39#include "qemu/log.h"
8977f3c1
FB
40
41/********************************************************/
42/* debug Floppy devices */
43//#define DEBUG_FLOPPY
44
45#ifdef DEBUG_FLOPPY
001faf32
BS
46#define FLOPPY_DPRINTF(fmt, ...) \
47 do { printf("FLOPPY: " fmt , ## __VA_ARGS__); } while (0)
8977f3c1 48#else
001faf32 49#define FLOPPY_DPRINTF(fmt, ...)
8977f3c1
FB
50#endif
51
8977f3c1
FB
52/********************************************************/
53/* Floppy drive emulation */
54
61a8d649
MA
55typedef enum FDriveRate {
56 FDRIVE_RATE_500K = 0x00, /* 500 Kbps */
57 FDRIVE_RATE_300K = 0x01, /* 300 Kbps */
58 FDRIVE_RATE_250K = 0x02, /* 250 Kbps */
59 FDRIVE_RATE_1M = 0x03, /* 1 Mbps */
60} FDriveRate;
61
62typedef struct FDFormat {
63 FDriveType drive;
64 uint8_t last_sect;
65 uint8_t max_track;
66 uint8_t max_head;
67 FDriveRate rate;
68} FDFormat;
69
70static const FDFormat fd_formats[] = {
71 /* First entry is default format */
72 /* 1.44 MB 3"1/2 floppy disks */
73 { FDRIVE_DRV_144, 18, 80, 1, FDRIVE_RATE_500K, },
74 { FDRIVE_DRV_144, 20, 80, 1, FDRIVE_RATE_500K, },
75 { FDRIVE_DRV_144, 21, 80, 1, FDRIVE_RATE_500K, },
76 { FDRIVE_DRV_144, 21, 82, 1, FDRIVE_RATE_500K, },
77 { FDRIVE_DRV_144, 21, 83, 1, FDRIVE_RATE_500K, },
78 { FDRIVE_DRV_144, 22, 80, 1, FDRIVE_RATE_500K, },
79 { FDRIVE_DRV_144, 23, 80, 1, FDRIVE_RATE_500K, },
80 { FDRIVE_DRV_144, 24, 80, 1, FDRIVE_RATE_500K, },
81 /* 2.88 MB 3"1/2 floppy disks */
82 { FDRIVE_DRV_288, 36, 80, 1, FDRIVE_RATE_1M, },
83 { FDRIVE_DRV_288, 39, 80, 1, FDRIVE_RATE_1M, },
84 { FDRIVE_DRV_288, 40, 80, 1, FDRIVE_RATE_1M, },
85 { FDRIVE_DRV_288, 44, 80, 1, FDRIVE_RATE_1M, },
86 { FDRIVE_DRV_288, 48, 80, 1, FDRIVE_RATE_1M, },
87 /* 720 kB 3"1/2 floppy disks */
88 { FDRIVE_DRV_144, 9, 80, 1, FDRIVE_RATE_250K, },
89 { FDRIVE_DRV_144, 10, 80, 1, FDRIVE_RATE_250K, },
90 { FDRIVE_DRV_144, 10, 82, 1, FDRIVE_RATE_250K, },
91 { FDRIVE_DRV_144, 10, 83, 1, FDRIVE_RATE_250K, },
92 { FDRIVE_DRV_144, 13, 80, 1, FDRIVE_RATE_250K, },
93 { FDRIVE_DRV_144, 14, 80, 1, FDRIVE_RATE_250K, },
94 /* 1.2 MB 5"1/4 floppy disks */
95 { FDRIVE_DRV_120, 15, 80, 1, FDRIVE_RATE_500K, },
96 { FDRIVE_DRV_120, 18, 80, 1, FDRIVE_RATE_500K, },
97 { FDRIVE_DRV_120, 18, 82, 1, FDRIVE_RATE_500K, },
98 { FDRIVE_DRV_120, 18, 83, 1, FDRIVE_RATE_500K, },
99 { FDRIVE_DRV_120, 20, 80, 1, FDRIVE_RATE_500K, },
100 /* 720 kB 5"1/4 floppy disks */
101 { FDRIVE_DRV_120, 9, 80, 1, FDRIVE_RATE_250K, },
102 { FDRIVE_DRV_120, 11, 80, 1, FDRIVE_RATE_250K, },
103 /* 360 kB 5"1/4 floppy disks */
104 { FDRIVE_DRV_120, 9, 40, 1, FDRIVE_RATE_300K, },
105 { FDRIVE_DRV_120, 9, 40, 0, FDRIVE_RATE_300K, },
106 { FDRIVE_DRV_120, 10, 41, 1, FDRIVE_RATE_300K, },
107 { FDRIVE_DRV_120, 10, 42, 1, FDRIVE_RATE_300K, },
108 /* 320 kB 5"1/4 floppy disks */
109 { FDRIVE_DRV_120, 8, 40, 1, FDRIVE_RATE_250K, },
110 { FDRIVE_DRV_120, 8, 40, 0, FDRIVE_RATE_250K, },
111 /* 360 kB must match 5"1/4 better than 3"1/2... */
112 { FDRIVE_DRV_144, 9, 80, 0, FDRIVE_RATE_250K, },
113 /* end */
114 { FDRIVE_DRV_NONE, -1, -1, 0, 0, },
115};
116
4be74634 117static void pick_geometry(BlockBackend *blk, int *nb_heads,
61a8d649
MA
118 int *max_track, int *last_sect,
119 FDriveType drive_in, FDriveType *drive,
120 FDriveRate *rate)
121{
122 const FDFormat *parse;
123 uint64_t nb_sectors, size;
124 int i, first_match, match;
125
4be74634 126 blk_get_geometry(blk, &nb_sectors);
61a8d649
MA
127 match = -1;
128 first_match = -1;
129 for (i = 0; ; i++) {
130 parse = &fd_formats[i];
131 if (parse->drive == FDRIVE_DRV_NONE) {
132 break;
133 }
134 if (drive_in == parse->drive ||
135 drive_in == FDRIVE_DRV_NONE) {
136 size = (parse->max_head + 1) * parse->max_track *
137 parse->last_sect;
138 if (nb_sectors == size) {
139 match = i;
140 break;
141 }
142 if (first_match == -1) {
143 first_match = i;
144 }
145 }
146 }
147 if (match == -1) {
148 if (first_match == -1) {
149 match = 1;
150 } else {
151 match = first_match;
152 }
153 parse = &fd_formats[match];
154 }
155 *nb_heads = parse->max_head + 1;
156 *max_track = parse->max_track;
157 *last_sect = parse->last_sect;
158 *drive = parse->drive;
159 *rate = parse->rate;
160}
161
cefec4f5
BS
162#define GET_CUR_DRV(fdctrl) ((fdctrl)->cur_drv)
163#define SET_CUR_DRV(fdctrl, drive) ((fdctrl)->cur_drv = (drive))
164
8977f3c1 165/* Will always be a fixed parameter for us */
f2d81b33
BS
166#define FD_SECTOR_LEN 512
167#define FD_SECTOR_SC 2 /* Sector size code */
168#define FD_RESET_SENSEI_COUNT 4 /* Number of sense interrupts on RESET */
8977f3c1 169
844f65d6
HP
170typedef struct FDCtrl FDCtrl;
171
8977f3c1 172/* Floppy disk drive emulation */
5c02c033 173typedef enum FDiskFlags {
baca51fa 174 FDISK_DBL_SIDES = 0x01,
5c02c033 175} FDiskFlags;
baca51fa 176
5c02c033 177typedef struct FDrive {
844f65d6 178 FDCtrl *fdctrl;
4be74634 179 BlockBackend *blk;
8977f3c1 180 /* Drive status */
5c02c033 181 FDriveType drive;
8977f3c1 182 uint8_t perpendicular; /* 2.88 MB access mode */
8977f3c1
FB
183 /* Position */
184 uint8_t head;
185 uint8_t track;
186 uint8_t sect;
8977f3c1 187 /* Media */
5c02c033 188 FDiskFlags flags;
8977f3c1
FB
189 uint8_t last_sect; /* Nb sector per track */
190 uint8_t max_track; /* Nb of tracks */
baca51fa 191 uint16_t bps; /* Bytes per sector */
8977f3c1 192 uint8_t ro; /* Is read-only */
7d905f71 193 uint8_t media_changed; /* Is media changed */
844f65d6 194 uint8_t media_rate; /* Data rate of medium */
2e1280e8
HR
195
196 bool media_inserted; /* Is there a medium in the tray */
5c02c033 197} FDrive;
8977f3c1 198
5c02c033 199static void fd_init(FDrive *drv)
8977f3c1
FB
200{
201 /* Drive */
b939777c 202 drv->drive = FDRIVE_DRV_NONE;
8977f3c1 203 drv->perpendicular = 0;
8977f3c1 204 /* Disk */
baca51fa 205 drv->last_sect = 0;
8977f3c1
FB
206 drv->max_track = 0;
207}
208
08388273
HP
209#define NUM_SIDES(drv) ((drv)->flags & FDISK_DBL_SIDES ? 2 : 1)
210
7859cb98 211static int fd_sector_calc(uint8_t head, uint8_t track, uint8_t sect,
08388273 212 uint8_t last_sect, uint8_t num_sides)
8977f3c1 213{
08388273 214 return (((track * num_sides) + head) * last_sect) + sect - 1;
8977f3c1
FB
215}
216
217/* Returns current position, in sectors, for given drive */
5c02c033 218static int fd_sector(FDrive *drv)
8977f3c1 219{
08388273
HP
220 return fd_sector_calc(drv->head, drv->track, drv->sect, drv->last_sect,
221 NUM_SIDES(drv));
8977f3c1
FB
222}
223
77370520
BS
224/* Seek to a new position:
225 * returns 0 if already on right track
226 * returns 1 if track changed
227 * returns 2 if track is invalid
228 * returns 3 if sector is invalid
229 * returns 4 if seek is disabled
230 */
5c02c033
BS
231static int fd_seek(FDrive *drv, uint8_t head, uint8_t track, uint8_t sect,
232 int enable_seek)
8977f3c1
FB
233{
234 uint32_t sector;
baca51fa
FB
235 int ret;
236
237 if (track > drv->max_track ||
4f431960 238 (head != 0 && (drv->flags & FDISK_DBL_SIDES) == 0)) {
ed5fd2cc
FB
239 FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n",
240 head, track, sect, 1,
241 (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1,
242 drv->max_track, drv->last_sect);
8977f3c1
FB
243 return 2;
244 }
245 if (sect > drv->last_sect) {
ed5fd2cc
FB
246 FLOPPY_DPRINTF("try to read %d %02x %02x (max=%d %d %02x %02x)\n",
247 head, track, sect, 1,
248 (drv->flags & FDISK_DBL_SIDES) == 0 ? 0 : 1,
249 drv->max_track, drv->last_sect);
8977f3c1
FB
250 return 3;
251 }
08388273 252 sector = fd_sector_calc(head, track, sect, drv->last_sect, NUM_SIDES(drv));
baca51fa 253 ret = 0;
8977f3c1
FB
254 if (sector != fd_sector(drv)) {
255#if 0
256 if (!enable_seek) {
cced7a13
BS
257 FLOPPY_DPRINTF("error: no implicit seek %d %02x %02x"
258 " (max=%d %02x %02x)\n",
259 head, track, sect, 1, drv->max_track,
260 drv->last_sect);
8977f3c1
FB
261 return 4;
262 }
263#endif
264 drv->head = head;
6be01b1e 265 if (drv->track != track) {
2e1280e8 266 if (drv->media_inserted) {
6be01b1e
PH
267 drv->media_changed = 0;
268 }
4f431960 269 ret = 1;
6be01b1e 270 }
8977f3c1
FB
271 drv->track = track;
272 drv->sect = sect;
8977f3c1
FB
273 }
274
2e1280e8 275 if (!drv->media_inserted) {
c52acf60
PH
276 ret = 2;
277 }
278
baca51fa 279 return ret;
8977f3c1
FB
280}
281
282/* Set drive back to track 0 */
5c02c033 283static void fd_recalibrate(FDrive *drv)
8977f3c1
FB
284{
285 FLOPPY_DPRINTF("recalibrate\n");
6be01b1e 286 fd_seek(drv, 0, 0, 1, 1);
8977f3c1
FB
287}
288
289/* Revalidate a disk drive after a disk change */
5c02c033 290static void fd_revalidate(FDrive *drv)
8977f3c1 291{
baca51fa 292 int nb_heads, max_track, last_sect, ro;
5bbdbb46 293 FDriveType drive;
f8d3d128 294 FDriveRate rate;
8977f3c1
FB
295
296 FLOPPY_DPRINTF("revalidate\n");
4be74634
MA
297 if (drv->blk != NULL) {
298 ro = blk_is_read_only(drv->blk);
299 pick_geometry(drv->blk, &nb_heads, &max_track,
61a8d649 300 &last_sect, drv->drive, &drive, &rate);
2e1280e8 301 if (!drv->media_inserted) {
cfb08fba 302 FLOPPY_DPRINTF("No disk in drive\n");
4f431960 303 } else {
5bbdbb46
BS
304 FLOPPY_DPRINTF("Floppy disk (%d h %d t %d s) %s\n", nb_heads,
305 max_track, last_sect, ro ? "ro" : "rw");
4f431960
JM
306 }
307 if (nb_heads == 1) {
308 drv->flags &= ~FDISK_DBL_SIDES;
309 } else {
310 drv->flags |= FDISK_DBL_SIDES;
311 }
312 drv->max_track = max_track;
313 drv->last_sect = last_sect;
314 drv->ro = ro;
5bbdbb46 315 drv->drive = drive;
844f65d6 316 drv->media_rate = rate;
8977f3c1 317 } else {
cfb08fba 318 FLOPPY_DPRINTF("No drive connected\n");
baca51fa 319 drv->last_sect = 0;
4f431960
JM
320 drv->max_track = 0;
321 drv->flags &= ~FDISK_DBL_SIDES;
8977f3c1 322 }
caed8802
FB
323}
324
8977f3c1 325/********************************************************/
4b19ec0c 326/* Intel 82078 floppy disk controller emulation */
8977f3c1 327
5c02c033 328static void fdctrl_reset(FDCtrl *fdctrl, int do_irq);
07e415f2 329static void fdctrl_to_command_phase(FDCtrl *fdctrl);
85571bc7 330static int fdctrl_transfer_handler (void *opaque, int nchan,
c227f099 331 int dma_pos, int dma_len);
d497d534 332static void fdctrl_raise_irq(FDCtrl *fdctrl);
a2df5fa3 333static FDrive *get_cur_drv(FDCtrl *fdctrl);
5c02c033
BS
334
335static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl);
336static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl);
337static uint32_t fdctrl_read_dor(FDCtrl *fdctrl);
338static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value);
339static uint32_t fdctrl_read_tape(FDCtrl *fdctrl);
340static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value);
341static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl);
342static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value);
343static uint32_t fdctrl_read_data(FDCtrl *fdctrl);
344static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value);
345static uint32_t fdctrl_read_dir(FDCtrl *fdctrl);
a758f8f4 346static void fdctrl_write_ccr(FDCtrl *fdctrl, uint32_t value);
8977f3c1 347
8977f3c1
FB
348enum {
349 FD_DIR_WRITE = 0,
350 FD_DIR_READ = 1,
351 FD_DIR_SCANE = 2,
352 FD_DIR_SCANL = 3,
353 FD_DIR_SCANH = 4,
7ea004ed 354 FD_DIR_VERIFY = 5,
8977f3c1
FB
355};
356
357enum {
b9b3d225
BS
358 FD_STATE_MULTI = 0x01, /* multi track flag */
359 FD_STATE_FORMAT = 0x02, /* format flag */
8977f3c1
FB
360};
361
9fea808a 362enum {
8c6a4d77
BS
363 FD_REG_SRA = 0x00,
364 FD_REG_SRB = 0x01,
9fea808a
BS
365 FD_REG_DOR = 0x02,
366 FD_REG_TDR = 0x03,
367 FD_REG_MSR = 0x04,
368 FD_REG_DSR = 0x04,
369 FD_REG_FIFO = 0x05,
370 FD_REG_DIR = 0x07,
a758f8f4 371 FD_REG_CCR = 0x07,
9fea808a
BS
372};
373
374enum {
65cef780 375 FD_CMD_READ_TRACK = 0x02,
9fea808a
BS
376 FD_CMD_SPECIFY = 0x03,
377 FD_CMD_SENSE_DRIVE_STATUS = 0x04,
65cef780
BS
378 FD_CMD_WRITE = 0x05,
379 FD_CMD_READ = 0x06,
9fea808a
BS
380 FD_CMD_RECALIBRATE = 0x07,
381 FD_CMD_SENSE_INTERRUPT_STATUS = 0x08,
65cef780
BS
382 FD_CMD_WRITE_DELETED = 0x09,
383 FD_CMD_READ_ID = 0x0a,
384 FD_CMD_READ_DELETED = 0x0c,
385 FD_CMD_FORMAT_TRACK = 0x0d,
9fea808a
BS
386 FD_CMD_DUMPREG = 0x0e,
387 FD_CMD_SEEK = 0x0f,
388 FD_CMD_VERSION = 0x10,
65cef780 389 FD_CMD_SCAN_EQUAL = 0x11,
9fea808a
BS
390 FD_CMD_PERPENDICULAR_MODE = 0x12,
391 FD_CMD_CONFIGURE = 0x13,
65cef780
BS
392 FD_CMD_LOCK = 0x14,
393 FD_CMD_VERIFY = 0x16,
9fea808a
BS
394 FD_CMD_POWERDOWN_MODE = 0x17,
395 FD_CMD_PART_ID = 0x18,
65cef780
BS
396 FD_CMD_SCAN_LOW_OR_EQUAL = 0x19,
397 FD_CMD_SCAN_HIGH_OR_EQUAL = 0x1d,
bb350a5e 398 FD_CMD_SAVE = 0x2e,
9fea808a 399 FD_CMD_OPTION = 0x33,
bb350a5e 400 FD_CMD_RESTORE = 0x4e,
9fea808a
BS
401 FD_CMD_DRIVE_SPECIFICATION_COMMAND = 0x8e,
402 FD_CMD_RELATIVE_SEEK_OUT = 0x8f,
9fea808a
BS
403 FD_CMD_FORMAT_AND_WRITE = 0xcd,
404 FD_CMD_RELATIVE_SEEK_IN = 0xcf,
405};
406
407enum {
408 FD_CONFIG_PRETRK = 0xff, /* Pre-compensation set to track 0 */
409 FD_CONFIG_FIFOTHR = 0x0f, /* FIFO threshold set to 1 byte */
410 FD_CONFIG_POLL = 0x10, /* Poll enabled */
411 FD_CONFIG_EFIFO = 0x20, /* FIFO disabled */
412 FD_CONFIG_EIS = 0x40, /* No implied seeks */
413};
414
415enum {
2fee0088
PH
416 FD_SR0_DS0 = 0x01,
417 FD_SR0_DS1 = 0x02,
418 FD_SR0_HEAD = 0x04,
9fea808a
BS
419 FD_SR0_EQPMT = 0x10,
420 FD_SR0_SEEK = 0x20,
421 FD_SR0_ABNTERM = 0x40,
422 FD_SR0_INVCMD = 0x80,
423 FD_SR0_RDYCHG = 0xc0,
424};
425
77370520 426enum {
844f65d6 427 FD_SR1_MA = 0x01, /* Missing address mark */
8510854e 428 FD_SR1_NW = 0x02, /* Not writable */
77370520
BS
429 FD_SR1_EC = 0x80, /* End of cylinder */
430};
431
432enum {
433 FD_SR2_SNS = 0x04, /* Scan not satisfied */
434 FD_SR2_SEH = 0x08, /* Scan equal hit */
435};
436
8c6a4d77
BS
437enum {
438 FD_SRA_DIR = 0x01,
439 FD_SRA_nWP = 0x02,
440 FD_SRA_nINDX = 0x04,
441 FD_SRA_HDSEL = 0x08,
442 FD_SRA_nTRK0 = 0x10,
443 FD_SRA_STEP = 0x20,
444 FD_SRA_nDRV2 = 0x40,
445 FD_SRA_INTPEND = 0x80,
446};
447
448enum {
449 FD_SRB_MTR0 = 0x01,
450 FD_SRB_MTR1 = 0x02,
451 FD_SRB_WGATE = 0x04,
452 FD_SRB_RDATA = 0x08,
453 FD_SRB_WDATA = 0x10,
454 FD_SRB_DR0 = 0x20,
455};
456
9fea808a 457enum {
78ae820c
BS
458#if MAX_FD == 4
459 FD_DOR_SELMASK = 0x03,
460#else
9fea808a 461 FD_DOR_SELMASK = 0x01,
78ae820c 462#endif
9fea808a
BS
463 FD_DOR_nRESET = 0x04,
464 FD_DOR_DMAEN = 0x08,
465 FD_DOR_MOTEN0 = 0x10,
466 FD_DOR_MOTEN1 = 0x20,
467 FD_DOR_MOTEN2 = 0x40,
468 FD_DOR_MOTEN3 = 0x80,
469};
470
471enum {
78ae820c 472#if MAX_FD == 4
9fea808a 473 FD_TDR_BOOTSEL = 0x0c,
78ae820c
BS
474#else
475 FD_TDR_BOOTSEL = 0x04,
476#endif
9fea808a
BS
477};
478
479enum {
480 FD_DSR_DRATEMASK= 0x03,
481 FD_DSR_PWRDOWN = 0x40,
482 FD_DSR_SWRESET = 0x80,
483};
484
485enum {
486 FD_MSR_DRV0BUSY = 0x01,
487 FD_MSR_DRV1BUSY = 0x02,
488 FD_MSR_DRV2BUSY = 0x04,
489 FD_MSR_DRV3BUSY = 0x08,
490 FD_MSR_CMDBUSY = 0x10,
491 FD_MSR_NONDMA = 0x20,
492 FD_MSR_DIO = 0x40,
493 FD_MSR_RQM = 0x80,
494};
495
496enum {
497 FD_DIR_DSKCHG = 0x80,
498};
499
85d291a0
KW
500/*
501 * See chapter 5.0 "Controller phases" of the spec:
502 *
503 * Command phase:
504 * The host writes a command and its parameters into the FIFO. The command
505 * phase is completed when all parameters for the command have been supplied,
506 * and execution phase is entered.
507 *
508 * Execution phase:
509 * Data transfers, either DMA or non-DMA. For non-DMA transfers, the FIFO
510 * contains the payload now, otherwise it's unused. When all bytes of the
511 * required data have been transferred, the state is switched to either result
512 * phase (if the command produces status bytes) or directly back into the
513 * command phase for the next command.
514 *
515 * Result phase:
516 * The host reads out the FIFO, which contains one or more result bytes now.
517 */
518enum {
519 /* Only for migration: reconstruct phase from registers like qemu 2.3 */
520 FD_PHASE_RECONSTRUCT = 0,
521
522 FD_PHASE_COMMAND = 1,
523 FD_PHASE_EXECUTION = 2,
524 FD_PHASE_RESULT = 3,
525};
526
8977f3c1 527#define FD_MULTI_TRACK(state) ((state) & FD_STATE_MULTI)
baca51fa 528#define FD_FORMAT_CMD(state) ((state) & FD_STATE_FORMAT)
8977f3c1 529
5c02c033 530struct FDCtrl {
dc6c1b37 531 MemoryRegion iomem;
d537cf6c 532 qemu_irq irq;
4b19ec0c 533 /* Controller state */
ed5fd2cc 534 QEMUTimer *result_timer;
242cca4f 535 int dma_chann;
85d291a0 536 uint8_t phase;
242cca4f
BS
537 /* Controller's identification */
538 uint8_t version;
539 /* HW */
8c6a4d77
BS
540 uint8_t sra;
541 uint8_t srb;
368df94d 542 uint8_t dor;
d7a6c270 543 uint8_t dor_vmstate; /* only used as temp during vmstate */
46d3233b 544 uint8_t tdr;
b9b3d225 545 uint8_t dsr;
368df94d 546 uint8_t msr;
8977f3c1 547 uint8_t cur_drv;
77370520
BS
548 uint8_t status0;
549 uint8_t status1;
550 uint8_t status2;
8977f3c1 551 /* Command FIFO */
33f00271 552 uint8_t *fifo;
d7a6c270 553 int32_t fifo_size;
8977f3c1
FB
554 uint32_t data_pos;
555 uint32_t data_len;
556 uint8_t data_state;
557 uint8_t data_dir;
890fa6be 558 uint8_t eot; /* last wanted sector */
8977f3c1 559 /* States kept only to be returned back */
8977f3c1
FB
560 /* precompensation */
561 uint8_t precomp_trk;
562 uint8_t config;
563 uint8_t lock;
564 /* Power down config (also with status regB access mode */
565 uint8_t pwrd;
566 /* Floppy drives */
d7a6c270 567 uint8_t num_floppies;
5c02c033 568 FDrive drives[MAX_FD];
f2d81b33 569 int reset_sensei;
09c6d585 570 uint32_t check_media_rate;
242cca4f
BS
571 /* Timers state */
572 uint8_t timer0;
573 uint8_t timer1;
baca51fa
FB
574};
575
19d46d71 576#define TYPE_SYSBUS_FDC "base-sysbus-fdc"
dd3be742
HT
577#define SYSBUS_FDC(obj) OBJECT_CHECK(FDCtrlSysBus, (obj), TYPE_SYSBUS_FDC)
578
5c02c033 579typedef struct FDCtrlSysBus {
dd3be742
HT
580 /*< private >*/
581 SysBusDevice parent_obj;
582 /*< public >*/
583
5c02c033
BS
584 struct FDCtrl state;
585} FDCtrlSysBus;
8baf73ad 586
020c8e76
AF
587#define ISA_FDC(obj) OBJECT_CHECK(FDCtrlISABus, (obj), TYPE_ISA_FDC)
588
5c02c033 589typedef struct FDCtrlISABus {
020c8e76
AF
590 ISADevice parent_obj;
591
c9ae703d
HP
592 uint32_t iobase;
593 uint32_t irq;
594 uint32_t dma;
5c02c033 595 struct FDCtrl state;
1ca4d09a
GN
596 int32_t bootindexA;
597 int32_t bootindexB;
5c02c033 598} FDCtrlISABus;
8baf73ad 599
baca51fa
FB
600static uint32_t fdctrl_read (void *opaque, uint32_t reg)
601{
5c02c033 602 FDCtrl *fdctrl = opaque;
baca51fa
FB
603 uint32_t retval;
604
a18e67f5 605 reg &= 7;
e64d7d59 606 switch (reg) {
8c6a4d77
BS
607 case FD_REG_SRA:
608 retval = fdctrl_read_statusA(fdctrl);
4f431960 609 break;
8c6a4d77 610 case FD_REG_SRB:
4f431960
JM
611 retval = fdctrl_read_statusB(fdctrl);
612 break;
9fea808a 613 case FD_REG_DOR:
4f431960
JM
614 retval = fdctrl_read_dor(fdctrl);
615 break;
9fea808a 616 case FD_REG_TDR:
baca51fa 617 retval = fdctrl_read_tape(fdctrl);
4f431960 618 break;
9fea808a 619 case FD_REG_MSR:
baca51fa 620 retval = fdctrl_read_main_status(fdctrl);
4f431960 621 break;
9fea808a 622 case FD_REG_FIFO:
baca51fa 623 retval = fdctrl_read_data(fdctrl);
4f431960 624 break;
9fea808a 625 case FD_REG_DIR:
baca51fa 626 retval = fdctrl_read_dir(fdctrl);
4f431960 627 break;
a541f297 628 default:
4f431960
JM
629 retval = (uint32_t)(-1);
630 break;
a541f297 631 }
ed5fd2cc 632 FLOPPY_DPRINTF("read reg%d: 0x%02x\n", reg & 7, retval);
baca51fa
FB
633
634 return retval;
635}
636
637static void fdctrl_write (void *opaque, uint32_t reg, uint32_t value)
638{
5c02c033 639 FDCtrl *fdctrl = opaque;
baca51fa 640
ed5fd2cc
FB
641 FLOPPY_DPRINTF("write reg%d: 0x%02x\n", reg & 7, value);
642
a18e67f5 643 reg &= 7;
e64d7d59 644 switch (reg) {
9fea808a 645 case FD_REG_DOR:
4f431960
JM
646 fdctrl_write_dor(fdctrl, value);
647 break;
9fea808a 648 case FD_REG_TDR:
baca51fa 649 fdctrl_write_tape(fdctrl, value);
4f431960 650 break;
9fea808a 651 case FD_REG_DSR:
baca51fa 652 fdctrl_write_rate(fdctrl, value);
4f431960 653 break;
9fea808a 654 case FD_REG_FIFO:
baca51fa 655 fdctrl_write_data(fdctrl, value);
4f431960 656 break;
a758f8f4
HP
657 case FD_REG_CCR:
658 fdctrl_write_ccr(fdctrl, value);
659 break;
a541f297 660 default:
4f431960 661 break;
a541f297 662 }
baca51fa
FB
663}
664
a8170e5e 665static uint64_t fdctrl_read_mem (void *opaque, hwaddr reg,
dc6c1b37 666 unsigned ize)
62a46c61 667{
5dcb6b91 668 return fdctrl_read(opaque, (uint32_t)reg);
62a46c61
FB
669}
670
a8170e5e 671static void fdctrl_write_mem (void *opaque, hwaddr reg,
dc6c1b37 672 uint64_t value, unsigned size)
62a46c61 673{
5dcb6b91 674 fdctrl_write(opaque, (uint32_t)reg, value);
62a46c61
FB
675}
676
dc6c1b37
AK
677static const MemoryRegionOps fdctrl_mem_ops = {
678 .read = fdctrl_read_mem,
679 .write = fdctrl_write_mem,
680 .endianness = DEVICE_NATIVE_ENDIAN,
e80cfcfc
FB
681};
682
dc6c1b37
AK
683static const MemoryRegionOps fdctrl_mem_strict_ops = {
684 .read = fdctrl_read_mem,
685 .write = fdctrl_write_mem,
686 .endianness = DEVICE_NATIVE_ENDIAN,
687 .valid = {
688 .min_access_size = 1,
689 .max_access_size = 1,
690 },
7c560456
BS
691};
692
7d905f71
JW
693static bool fdrive_media_changed_needed(void *opaque)
694{
695 FDrive *drive = opaque;
696
2e1280e8 697 return (drive->media_inserted && drive->media_changed != 1);
7d905f71
JW
698}
699
700static const VMStateDescription vmstate_fdrive_media_changed = {
701 .name = "fdrive/media_changed",
702 .version_id = 1,
703 .minimum_version_id = 1,
5cd8cada 704 .needed = fdrive_media_changed_needed,
d49805ae 705 .fields = (VMStateField[]) {
7d905f71
JW
706 VMSTATE_UINT8(media_changed, FDrive),
707 VMSTATE_END_OF_LIST()
708 }
709};
710
844f65d6
HP
711static bool fdrive_media_rate_needed(void *opaque)
712{
713 FDrive *drive = opaque;
714
715 return drive->fdctrl->check_media_rate;
716}
717
718static const VMStateDescription vmstate_fdrive_media_rate = {
719 .name = "fdrive/media_rate",
720 .version_id = 1,
721 .minimum_version_id = 1,
5cd8cada 722 .needed = fdrive_media_rate_needed,
d49805ae 723 .fields = (VMStateField[]) {
844f65d6
HP
724 VMSTATE_UINT8(media_rate, FDrive),
725 VMSTATE_END_OF_LIST()
726 }
727};
728
c0b92f30
PD
729static bool fdrive_perpendicular_needed(void *opaque)
730{
731 FDrive *drive = opaque;
732
733 return drive->perpendicular != 0;
734}
735
736static const VMStateDescription vmstate_fdrive_perpendicular = {
737 .name = "fdrive/perpendicular",
738 .version_id = 1,
739 .minimum_version_id = 1,
5cd8cada 740 .needed = fdrive_perpendicular_needed,
c0b92f30
PD
741 .fields = (VMStateField[]) {
742 VMSTATE_UINT8(perpendicular, FDrive),
743 VMSTATE_END_OF_LIST()
744 }
745};
746
747static int fdrive_post_load(void *opaque, int version_id)
748{
749 fd_revalidate(opaque);
750 return 0;
751}
752
d7a6c270
JQ
753static const VMStateDescription vmstate_fdrive = {
754 .name = "fdrive",
755 .version_id = 1,
756 .minimum_version_id = 1,
c0b92f30 757 .post_load = fdrive_post_load,
d49805ae 758 .fields = (VMStateField[]) {
5c02c033
BS
759 VMSTATE_UINT8(head, FDrive),
760 VMSTATE_UINT8(track, FDrive),
761 VMSTATE_UINT8(sect, FDrive),
d7a6c270 762 VMSTATE_END_OF_LIST()
7d905f71 763 },
5cd8cada
JQ
764 .subsections = (const VMStateDescription*[]) {
765 &vmstate_fdrive_media_changed,
766 &vmstate_fdrive_media_rate,
767 &vmstate_fdrive_perpendicular,
768 NULL
d7a6c270
JQ
769 }
770};
3ccacc4a 771
85d291a0
KW
772/*
773 * Reconstructs the phase from register values according to the logic that was
774 * implemented in qemu 2.3. This is the default value that is used if the phase
775 * subsection is not present on migration.
776 *
777 * Don't change this function to reflect newer qemu versions, it is part of
778 * the migration ABI.
779 */
780static int reconstruct_phase(FDCtrl *fdctrl)
781{
782 if (fdctrl->msr & FD_MSR_NONDMA) {
783 return FD_PHASE_EXECUTION;
784 } else if ((fdctrl->msr & FD_MSR_RQM) == 0) {
785 /* qemu 2.3 disabled RQM only during DMA transfers */
786 return FD_PHASE_EXECUTION;
787 } else if (fdctrl->msr & FD_MSR_DIO) {
788 return FD_PHASE_RESULT;
789 } else {
790 return FD_PHASE_COMMAND;
791 }
792}
793
d4bfa4d7 794static void fdc_pre_save(void *opaque)
3ccacc4a 795{
5c02c033 796 FDCtrl *s = opaque;
3ccacc4a 797
d7a6c270 798 s->dor_vmstate = s->dor | GET_CUR_DRV(s);
3ccacc4a
BS
799}
800
85d291a0
KW
801static int fdc_pre_load(void *opaque)
802{
803 FDCtrl *s = opaque;
804 s->phase = FD_PHASE_RECONSTRUCT;
805 return 0;
806}
807
e59fb374 808static int fdc_post_load(void *opaque, int version_id)
3ccacc4a 809{
5c02c033 810 FDCtrl *s = opaque;
3ccacc4a 811
d7a6c270
JQ
812 SET_CUR_DRV(s, s->dor_vmstate & FD_DOR_SELMASK);
813 s->dor = s->dor_vmstate & ~FD_DOR_SELMASK;
85d291a0
KW
814
815 if (s->phase == FD_PHASE_RECONSTRUCT) {
816 s->phase = reconstruct_phase(s);
817 }
818
3ccacc4a
BS
819 return 0;
820}
821
c0b92f30
PD
822static bool fdc_reset_sensei_needed(void *opaque)
823{
824 FDCtrl *s = opaque;
825
826 return s->reset_sensei != 0;
827}
828
829static const VMStateDescription vmstate_fdc_reset_sensei = {
830 .name = "fdc/reset_sensei",
831 .version_id = 1,
832 .minimum_version_id = 1,
5cd8cada 833 .needed = fdc_reset_sensei_needed,
c0b92f30
PD
834 .fields = (VMStateField[]) {
835 VMSTATE_INT32(reset_sensei, FDCtrl),
836 VMSTATE_END_OF_LIST()
837 }
838};
839
840static bool fdc_result_timer_needed(void *opaque)
841{
842 FDCtrl *s = opaque;
843
844 return timer_pending(s->result_timer);
845}
846
847static const VMStateDescription vmstate_fdc_result_timer = {
848 .name = "fdc/result_timer",
849 .version_id = 1,
850 .minimum_version_id = 1,
5cd8cada 851 .needed = fdc_result_timer_needed,
c0b92f30 852 .fields = (VMStateField[]) {
e720677e 853 VMSTATE_TIMER_PTR(result_timer, FDCtrl),
c0b92f30
PD
854 VMSTATE_END_OF_LIST()
855 }
856};
857
85d291a0
KW
858static bool fdc_phase_needed(void *opaque)
859{
860 FDCtrl *fdctrl = opaque;
861
862 return reconstruct_phase(fdctrl) != fdctrl->phase;
863}
864
865static const VMStateDescription vmstate_fdc_phase = {
866 .name = "fdc/phase",
867 .version_id = 1,
868 .minimum_version_id = 1,
5cd8cada 869 .needed = fdc_phase_needed,
85d291a0
KW
870 .fields = (VMStateField[]) {
871 VMSTATE_UINT8(phase, FDCtrl),
872 VMSTATE_END_OF_LIST()
873 }
874};
875
d7a6c270 876static const VMStateDescription vmstate_fdc = {
aef30c3c 877 .name = "fdc",
d7a6c270
JQ
878 .version_id = 2,
879 .minimum_version_id = 2,
d7a6c270 880 .pre_save = fdc_pre_save,
85d291a0 881 .pre_load = fdc_pre_load,
d7a6c270 882 .post_load = fdc_post_load,
d49805ae 883 .fields = (VMStateField[]) {
d7a6c270 884 /* Controller State */
5c02c033
BS
885 VMSTATE_UINT8(sra, FDCtrl),
886 VMSTATE_UINT8(srb, FDCtrl),
887 VMSTATE_UINT8(dor_vmstate, FDCtrl),
888 VMSTATE_UINT8(tdr, FDCtrl),
889 VMSTATE_UINT8(dsr, FDCtrl),
890 VMSTATE_UINT8(msr, FDCtrl),
891 VMSTATE_UINT8(status0, FDCtrl),
892 VMSTATE_UINT8(status1, FDCtrl),
893 VMSTATE_UINT8(status2, FDCtrl),
d7a6c270 894 /* Command FIFO */
8ec68b06
BS
895 VMSTATE_VARRAY_INT32(fifo, FDCtrl, fifo_size, 0, vmstate_info_uint8,
896 uint8_t),
5c02c033
BS
897 VMSTATE_UINT32(data_pos, FDCtrl),
898 VMSTATE_UINT32(data_len, FDCtrl),
899 VMSTATE_UINT8(data_state, FDCtrl),
900 VMSTATE_UINT8(data_dir, FDCtrl),
901 VMSTATE_UINT8(eot, FDCtrl),
d7a6c270 902 /* States kept only to be returned back */
5c02c033
BS
903 VMSTATE_UINT8(timer0, FDCtrl),
904 VMSTATE_UINT8(timer1, FDCtrl),
905 VMSTATE_UINT8(precomp_trk, FDCtrl),
906 VMSTATE_UINT8(config, FDCtrl),
907 VMSTATE_UINT8(lock, FDCtrl),
908 VMSTATE_UINT8(pwrd, FDCtrl),
909 VMSTATE_UINT8_EQUAL(num_floppies, FDCtrl),
910 VMSTATE_STRUCT_ARRAY(drives, FDCtrl, MAX_FD, 1,
911 vmstate_fdrive, FDrive),
d7a6c270 912 VMSTATE_END_OF_LIST()
c0b92f30 913 },
5cd8cada
JQ
914 .subsections = (const VMStateDescription*[]) {
915 &vmstate_fdc_reset_sensei,
916 &vmstate_fdc_result_timer,
917 &vmstate_fdc_phase,
918 NULL
78ae820c 919 }
d7a6c270 920};
3ccacc4a 921
2be37833 922static void fdctrl_external_reset_sysbus(DeviceState *d)
3ccacc4a 923{
dd3be742 924 FDCtrlSysBus *sys = SYSBUS_FDC(d);
5c02c033 925 FDCtrl *s = &sys->state;
2be37833
BS
926
927 fdctrl_reset(s, 0);
928}
929
930static void fdctrl_external_reset_isa(DeviceState *d)
931{
020c8e76 932 FDCtrlISABus *isa = ISA_FDC(d);
5c02c033 933 FDCtrl *s = &isa->state;
3ccacc4a
BS
934
935 fdctrl_reset(s, 0);
936}
937
2be17ebd
BS
938static void fdctrl_handle_tc(void *opaque, int irq, int level)
939{
5c02c033 940 //FDCtrl *s = opaque;
2be17ebd
BS
941
942 if (level) {
943 // XXX
944 FLOPPY_DPRINTF("TC pulsed\n");
945 }
946}
947
8977f3c1 948/* Change IRQ state */
5c02c033 949static void fdctrl_reset_irq(FDCtrl *fdctrl)
8977f3c1 950{
d497d534 951 fdctrl->status0 = 0;
8c6a4d77
BS
952 if (!(fdctrl->sra & FD_SRA_INTPEND))
953 return;
ed5fd2cc 954 FLOPPY_DPRINTF("Reset interrupt\n");
d537cf6c 955 qemu_set_irq(fdctrl->irq, 0);
8c6a4d77 956 fdctrl->sra &= ~FD_SRA_INTPEND;
8977f3c1
FB
957}
958
d497d534 959static void fdctrl_raise_irq(FDCtrl *fdctrl)
8977f3c1 960{
8c6a4d77 961 if (!(fdctrl->sra & FD_SRA_INTPEND)) {
d537cf6c 962 qemu_set_irq(fdctrl->irq, 1);
8c6a4d77 963 fdctrl->sra |= FD_SRA_INTPEND;
8977f3c1 964 }
21fcf360 965
f2d81b33 966 fdctrl->reset_sensei = 0;
77370520 967 FLOPPY_DPRINTF("Set interrupt status to 0x%02x\n", fdctrl->status0);
8977f3c1
FB
968}
969
4b19ec0c 970/* Reset controller */
5c02c033 971static void fdctrl_reset(FDCtrl *fdctrl, int do_irq)
8977f3c1
FB
972{
973 int i;
974
4b19ec0c 975 FLOPPY_DPRINTF("reset controller\n");
baca51fa 976 fdctrl_reset_irq(fdctrl);
4b19ec0c 977 /* Initialise controller */
8c6a4d77
BS
978 fdctrl->sra = 0;
979 fdctrl->srb = 0xc0;
4be74634 980 if (!fdctrl->drives[1].blk) {
8c6a4d77 981 fdctrl->sra |= FD_SRA_nDRV2;
4be74634 982 }
baca51fa 983 fdctrl->cur_drv = 0;
1c346df2 984 fdctrl->dor = FD_DOR_nRESET;
368df94d 985 fdctrl->dor |= (fdctrl->dma_chann != -1) ? FD_DOR_DMAEN : 0;
b9b3d225 986 fdctrl->msr = FD_MSR_RQM;
c0b92f30
PD
987 fdctrl->reset_sensei = 0;
988 timer_del(fdctrl->result_timer);
8977f3c1 989 /* FIFO state */
baca51fa
FB
990 fdctrl->data_pos = 0;
991 fdctrl->data_len = 0;
b9b3d225 992 fdctrl->data_state = 0;
baca51fa 993 fdctrl->data_dir = FD_DIR_WRITE;
8977f3c1 994 for (i = 0; i < MAX_FD; i++)
1c346df2 995 fd_recalibrate(&fdctrl->drives[i]);
07e415f2 996 fdctrl_to_command_phase(fdctrl);
77370520 997 if (do_irq) {
d497d534
HP
998 fdctrl->status0 |= FD_SR0_RDYCHG;
999 fdctrl_raise_irq(fdctrl);
f2d81b33 1000 fdctrl->reset_sensei = FD_RESET_SENSEI_COUNT;
77370520 1001 }
baca51fa
FB
1002}
1003
5c02c033 1004static inline FDrive *drv0(FDCtrl *fdctrl)
baca51fa 1005{
46d3233b 1006 return &fdctrl->drives[(fdctrl->tdr & FD_TDR_BOOTSEL) >> 2];
baca51fa
FB
1007}
1008
5c02c033 1009static inline FDrive *drv1(FDCtrl *fdctrl)
baca51fa 1010{
46d3233b
BS
1011 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (1 << 2))
1012 return &fdctrl->drives[1];
1013 else
1014 return &fdctrl->drives[0];
baca51fa
FB
1015}
1016
78ae820c 1017#if MAX_FD == 4
5c02c033 1018static inline FDrive *drv2(FDCtrl *fdctrl)
78ae820c
BS
1019{
1020 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (2 << 2))
1021 return &fdctrl->drives[2];
1022 else
1023 return &fdctrl->drives[1];
1024}
1025
5c02c033 1026static inline FDrive *drv3(FDCtrl *fdctrl)
78ae820c
BS
1027{
1028 if ((fdctrl->tdr & FD_TDR_BOOTSEL) < (3 << 2))
1029 return &fdctrl->drives[3];
1030 else
1031 return &fdctrl->drives[2];
1032}
1033#endif
1034
5c02c033 1035static FDrive *get_cur_drv(FDCtrl *fdctrl)
baca51fa 1036{
78ae820c
BS
1037 switch (fdctrl->cur_drv) {
1038 case 0: return drv0(fdctrl);
1039 case 1: return drv1(fdctrl);
1040#if MAX_FD == 4
1041 case 2: return drv2(fdctrl);
1042 case 3: return drv3(fdctrl);
1043#endif
1044 default: return NULL;
1045 }
8977f3c1
FB
1046}
1047
8c6a4d77 1048/* Status A register : 0x00 (read-only) */
5c02c033 1049static uint32_t fdctrl_read_statusA(FDCtrl *fdctrl)
8c6a4d77
BS
1050{
1051 uint32_t retval = fdctrl->sra;
1052
1053 FLOPPY_DPRINTF("status register A: 0x%02x\n", retval);
1054
1055 return retval;
1056}
1057
8977f3c1 1058/* Status B register : 0x01 (read-only) */
5c02c033 1059static uint32_t fdctrl_read_statusB(FDCtrl *fdctrl)
8977f3c1 1060{
8c6a4d77
BS
1061 uint32_t retval = fdctrl->srb;
1062
1063 FLOPPY_DPRINTF("status register B: 0x%02x\n", retval);
1064
1065 return retval;
8977f3c1
FB
1066}
1067
1068/* Digital output register : 0x02 */
5c02c033 1069static uint32_t fdctrl_read_dor(FDCtrl *fdctrl)
8977f3c1 1070{
1c346df2 1071 uint32_t retval = fdctrl->dor;
8977f3c1 1072
8977f3c1 1073 /* Selected drive */
baca51fa 1074 retval |= fdctrl->cur_drv;
8977f3c1
FB
1075 FLOPPY_DPRINTF("digital output register: 0x%02x\n", retval);
1076
1077 return retval;
1078}
1079
5c02c033 1080static void fdctrl_write_dor(FDCtrl *fdctrl, uint32_t value)
8977f3c1 1081{
8977f3c1 1082 FLOPPY_DPRINTF("digital output register set to 0x%02x\n", value);
8c6a4d77
BS
1083
1084 /* Motors */
1085 if (value & FD_DOR_MOTEN0)
1086 fdctrl->srb |= FD_SRB_MTR0;
1087 else
1088 fdctrl->srb &= ~FD_SRB_MTR0;
1089 if (value & FD_DOR_MOTEN1)
1090 fdctrl->srb |= FD_SRB_MTR1;
1091 else
1092 fdctrl->srb &= ~FD_SRB_MTR1;
1093
1094 /* Drive */
1095 if (value & 1)
1096 fdctrl->srb |= FD_SRB_DR0;
1097 else
1098 fdctrl->srb &= ~FD_SRB_DR0;
1099
8977f3c1 1100 /* Reset */
9fea808a 1101 if (!(value & FD_DOR_nRESET)) {
1c346df2 1102 if (fdctrl->dor & FD_DOR_nRESET) {
4b19ec0c 1103 FLOPPY_DPRINTF("controller enter RESET state\n");
8977f3c1
FB
1104 }
1105 } else {
1c346df2 1106 if (!(fdctrl->dor & FD_DOR_nRESET)) {
4b19ec0c 1107 FLOPPY_DPRINTF("controller out of RESET state\n");
fb6cf1d0 1108 fdctrl_reset(fdctrl, 1);
b9b3d225 1109 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
8977f3c1
FB
1110 }
1111 }
1112 /* Selected drive */
9fea808a 1113 fdctrl->cur_drv = value & FD_DOR_SELMASK;
368df94d
BS
1114
1115 fdctrl->dor = value;
8977f3c1
FB
1116}
1117
1118/* Tape drive register : 0x03 */
5c02c033 1119static uint32_t fdctrl_read_tape(FDCtrl *fdctrl)
8977f3c1 1120{
46d3233b 1121 uint32_t retval = fdctrl->tdr;
8977f3c1 1122
8977f3c1
FB
1123 FLOPPY_DPRINTF("tape drive register: 0x%02x\n", retval);
1124
1125 return retval;
1126}
1127
5c02c033 1128static void fdctrl_write_tape(FDCtrl *fdctrl, uint32_t value)
8977f3c1 1129{
8977f3c1 1130 /* Reset mode */
1c346df2 1131 if (!(fdctrl->dor & FD_DOR_nRESET)) {
4b19ec0c 1132 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
8977f3c1
FB
1133 return;
1134 }
1135 FLOPPY_DPRINTF("tape drive register set to 0x%02x\n", value);
1136 /* Disk boot selection indicator */
46d3233b 1137 fdctrl->tdr = value & FD_TDR_BOOTSEL;
8977f3c1
FB
1138 /* Tape indicators: never allow */
1139}
1140
1141/* Main status register : 0x04 (read) */
5c02c033 1142static uint32_t fdctrl_read_main_status(FDCtrl *fdctrl)
8977f3c1 1143{
b9b3d225 1144 uint32_t retval = fdctrl->msr;
8977f3c1 1145
b9b3d225 1146 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
1c346df2 1147 fdctrl->dor |= FD_DOR_nRESET;
b9b3d225 1148
8977f3c1
FB
1149 FLOPPY_DPRINTF("main status register: 0x%02x\n", retval);
1150
1151 return retval;
1152}
1153
1154/* Data select rate register : 0x04 (write) */
5c02c033 1155static void fdctrl_write_rate(FDCtrl *fdctrl, uint32_t value)
8977f3c1 1156{
8977f3c1 1157 /* Reset mode */
1c346df2 1158 if (!(fdctrl->dor & FD_DOR_nRESET)) {
4f431960
JM
1159 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
1160 return;
1161 }
8977f3c1
FB
1162 FLOPPY_DPRINTF("select rate register set to 0x%02x\n", value);
1163 /* Reset: autoclear */
9fea808a 1164 if (value & FD_DSR_SWRESET) {
1c346df2 1165 fdctrl->dor &= ~FD_DOR_nRESET;
baca51fa 1166 fdctrl_reset(fdctrl, 1);
1c346df2 1167 fdctrl->dor |= FD_DOR_nRESET;
8977f3c1 1168 }
9fea808a 1169 if (value & FD_DSR_PWRDOWN) {
baca51fa 1170 fdctrl_reset(fdctrl, 1);
8977f3c1 1171 }
b9b3d225 1172 fdctrl->dsr = value;
8977f3c1
FB
1173}
1174
a758f8f4
HP
1175/* Configuration control register: 0x07 (write) */
1176static void fdctrl_write_ccr(FDCtrl *fdctrl, uint32_t value)
1177{
1178 /* Reset mode */
1179 if (!(fdctrl->dor & FD_DOR_nRESET)) {
1180 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
1181 return;
1182 }
1183 FLOPPY_DPRINTF("configuration control register set to 0x%02x\n", value);
1184
1185 /* Only the rate selection bits used in AT mode, and we
1186 * store those in the DSR.
1187 */
1188 fdctrl->dsr = (fdctrl->dsr & ~FD_DSR_DRATEMASK) |
1189 (value & FD_DSR_DRATEMASK);
1190}
1191
5c02c033 1192static int fdctrl_media_changed(FDrive *drv)
ea185bbd 1193{
21fcf360 1194 return drv->media_changed;
ea185bbd
FB
1195}
1196
8977f3c1 1197/* Digital input register : 0x07 (read-only) */
5c02c033 1198static uint32_t fdctrl_read_dir(FDCtrl *fdctrl)
8977f3c1 1199{
8977f3c1
FB
1200 uint32_t retval = 0;
1201
a2df5fa3 1202 if (fdctrl_media_changed(get_cur_drv(fdctrl))) {
9fea808a 1203 retval |= FD_DIR_DSKCHG;
a2df5fa3 1204 }
3c83eb4f 1205 if (retval != 0) {
baca51fa 1206 FLOPPY_DPRINTF("Floppy digital input register: 0x%02x\n", retval);
3c83eb4f 1207 }
8977f3c1
FB
1208
1209 return retval;
1210}
1211
07e415f2
KW
1212/* Clear the FIFO and update the state for receiving the next command */
1213static void fdctrl_to_command_phase(FDCtrl *fdctrl)
8977f3c1 1214{
85d291a0 1215 fdctrl->phase = FD_PHASE_COMMAND;
baca51fa
FB
1216 fdctrl->data_dir = FD_DIR_WRITE;
1217 fdctrl->data_pos = 0;
6cc8a11c 1218 fdctrl->data_len = 1; /* Accept command byte, adjust for params later */
b9b3d225 1219 fdctrl->msr &= ~(FD_MSR_CMDBUSY | FD_MSR_DIO);
6cc8a11c 1220 fdctrl->msr |= FD_MSR_RQM;
8977f3c1
FB
1221}
1222
83a26013
KW
1223/* Update the state to allow the guest to read out the command status.
1224 * @fifo_len is the number of result bytes to be read out. */
1225static void fdctrl_to_result_phase(FDCtrl *fdctrl, int fifo_len)
8977f3c1 1226{
85d291a0 1227 fdctrl->phase = FD_PHASE_RESULT;
baca51fa
FB
1228 fdctrl->data_dir = FD_DIR_READ;
1229 fdctrl->data_len = fifo_len;
1230 fdctrl->data_pos = 0;
b9b3d225 1231 fdctrl->msr |= FD_MSR_CMDBUSY | FD_MSR_RQM | FD_MSR_DIO;
8977f3c1
FB
1232}
1233
1234/* Set an error: unimplemented/unknown command */
5c02c033 1235static void fdctrl_unimplemented(FDCtrl *fdctrl, int direction)
8977f3c1 1236{
cced7a13
BS
1237 qemu_log_mask(LOG_UNIMP, "fdc: unimplemented command 0x%02x\n",
1238 fdctrl->fifo[0]);
9fea808a 1239 fdctrl->fifo[0] = FD_SR0_INVCMD;
83a26013 1240 fdctrl_to_result_phase(fdctrl, 1);
8977f3c1
FB
1241}
1242
6be01b1e
PH
1243/* Seek to next sector
1244 * returns 0 when end of track reached (for DBL_SIDES on head 1)
1245 * otherwise returns 1
1246 */
5c02c033 1247static int fdctrl_seek_to_next_sect(FDCtrl *fdctrl, FDrive *cur_drv)
746d6de7
BS
1248{
1249 FLOPPY_DPRINTF("seek to next sector (%d %02x %02x => %d)\n",
1250 cur_drv->head, cur_drv->track, cur_drv->sect,
1251 fd_sector(cur_drv));
1252 /* XXX: cur_drv->sect >= cur_drv->last_sect should be an
1253 error in fact */
6be01b1e
PH
1254 uint8_t new_head = cur_drv->head;
1255 uint8_t new_track = cur_drv->track;
1256 uint8_t new_sect = cur_drv->sect;
1257
1258 int ret = 1;
1259
1260 if (new_sect >= cur_drv->last_sect ||
1261 new_sect == fdctrl->eot) {
1262 new_sect = 1;
746d6de7 1263 if (FD_MULTI_TRACK(fdctrl->data_state)) {
6be01b1e 1264 if (new_head == 0 &&
746d6de7 1265 (cur_drv->flags & FDISK_DBL_SIDES) != 0) {
6be01b1e 1266 new_head = 1;
746d6de7 1267 } else {
6be01b1e
PH
1268 new_head = 0;
1269 new_track++;
c5139bd9 1270 fdctrl->status0 |= FD_SR0_SEEK;
6be01b1e
PH
1271 if ((cur_drv->flags & FDISK_DBL_SIDES) == 0) {
1272 ret = 0;
1273 }
746d6de7
BS
1274 }
1275 } else {
c5139bd9 1276 fdctrl->status0 |= FD_SR0_SEEK;
6be01b1e
PH
1277 new_track++;
1278 ret = 0;
1279 }
1280 if (ret == 1) {
1281 FLOPPY_DPRINTF("seek to next track (%d %02x %02x => %d)\n",
1282 new_head, new_track, new_sect, fd_sector(cur_drv));
746d6de7 1283 }
746d6de7 1284 } else {
6be01b1e 1285 new_sect++;
746d6de7 1286 }
6be01b1e
PH
1287 fd_seek(cur_drv, new_head, new_track, new_sect, 1);
1288 return ret;
746d6de7
BS
1289}
1290
8977f3c1 1291/* Callback for transfer end (stop or abort) */
5c02c033
BS
1292static void fdctrl_stop_transfer(FDCtrl *fdctrl, uint8_t status0,
1293 uint8_t status1, uint8_t status2)
8977f3c1 1294{
5c02c033 1295 FDrive *cur_drv;
baca51fa 1296 cur_drv = get_cur_drv(fdctrl);
075f5532
HP
1297
1298 fdctrl->status0 &= ~(FD_SR0_DS0 | FD_SR0_DS1 | FD_SR0_HEAD);
1299 fdctrl->status0 |= GET_CUR_DRV(fdctrl);
1300 if (cur_drv->head) {
1301 fdctrl->status0 |= FD_SR0_HEAD;
1302 }
1303 fdctrl->status0 |= status0;
2fee0088 1304
8977f3c1 1305 FLOPPY_DPRINTF("transfer status: %02x %02x %02x (%02x)\n",
2fee0088
PH
1306 status0, status1, status2, fdctrl->status0);
1307 fdctrl->fifo[0] = fdctrl->status0;
baca51fa
FB
1308 fdctrl->fifo[1] = status1;
1309 fdctrl->fifo[2] = status2;
1310 fdctrl->fifo[3] = cur_drv->track;
1311 fdctrl->fifo[4] = cur_drv->head;
1312 fdctrl->fifo[5] = cur_drv->sect;
1313 fdctrl->fifo[6] = FD_SECTOR_SC;
1314 fdctrl->data_dir = FD_DIR_READ;
368df94d 1315 if (!(fdctrl->msr & FD_MSR_NONDMA)) {
baca51fa 1316 DMA_release_DREQ(fdctrl->dma_chann);
ed5fd2cc 1317 }
b9b3d225 1318 fdctrl->msr |= FD_MSR_RQM | FD_MSR_DIO;
368df94d 1319 fdctrl->msr &= ~FD_MSR_NONDMA;
34abf9a7 1320
83a26013 1321 fdctrl_to_result_phase(fdctrl, 7);
d497d534 1322 fdctrl_raise_irq(fdctrl);
8977f3c1
FB
1323}
1324
1325/* Prepare a data transfer (either DMA or FIFO) */
5c02c033 1326static void fdctrl_start_transfer(FDCtrl *fdctrl, int direction)
8977f3c1 1327{
5c02c033 1328 FDrive *cur_drv;
8977f3c1 1329 uint8_t kh, kt, ks;
8977f3c1 1330
cefec4f5 1331 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
baca51fa
FB
1332 cur_drv = get_cur_drv(fdctrl);
1333 kt = fdctrl->fifo[2];
1334 kh = fdctrl->fifo[3];
1335 ks = fdctrl->fifo[4];
4b19ec0c 1336 FLOPPY_DPRINTF("Start transfer at %d %d %02x %02x (%d)\n",
cefec4f5 1337 GET_CUR_DRV(fdctrl), kh, kt, ks,
08388273
HP
1338 fd_sector_calc(kh, kt, ks, cur_drv->last_sect,
1339 NUM_SIDES(cur_drv)));
77370520 1340 switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) {
8977f3c1
FB
1341 case 2:
1342 /* sect too big */
9fea808a 1343 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
baca51fa
FB
1344 fdctrl->fifo[3] = kt;
1345 fdctrl->fifo[4] = kh;
1346 fdctrl->fifo[5] = ks;
8977f3c1
FB
1347 return;
1348 case 3:
1349 /* track too big */
77370520 1350 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00);
baca51fa
FB
1351 fdctrl->fifo[3] = kt;
1352 fdctrl->fifo[4] = kh;
1353 fdctrl->fifo[5] = ks;
8977f3c1
FB
1354 return;
1355 case 4:
1356 /* No seek enabled */
9fea808a 1357 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
baca51fa
FB
1358 fdctrl->fifo[3] = kt;
1359 fdctrl->fifo[4] = kh;
1360 fdctrl->fifo[5] = ks;
8977f3c1
FB
1361 return;
1362 case 1:
d6ed4e21 1363 fdctrl->status0 |= FD_SR0_SEEK;
8977f3c1
FB
1364 break;
1365 default:
1366 break;
1367 }
b9b3d225 1368
844f65d6
HP
1369 /* Check the data rate. If the programmed data rate does not match
1370 * the currently inserted medium, the operation has to fail. */
1371 if (fdctrl->check_media_rate &&
1372 (fdctrl->dsr & FD_DSR_DRATEMASK) != cur_drv->media_rate) {
1373 FLOPPY_DPRINTF("data rate mismatch (fdc=%d, media=%d)\n",
1374 fdctrl->dsr & FD_DSR_DRATEMASK, cur_drv->media_rate);
1375 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_MA, 0x00);
1376 fdctrl->fifo[3] = kt;
1377 fdctrl->fifo[4] = kh;
1378 fdctrl->fifo[5] = ks;
1379 return;
1380 }
1381
8977f3c1 1382 /* Set the FIFO state */
baca51fa
FB
1383 fdctrl->data_dir = direction;
1384 fdctrl->data_pos = 0;
27c86e24 1385 assert(fdctrl->msr & FD_MSR_CMDBUSY);
baca51fa
FB
1386 if (fdctrl->fifo[0] & 0x80)
1387 fdctrl->data_state |= FD_STATE_MULTI;
1388 else
1389 fdctrl->data_state &= ~FD_STATE_MULTI;
c83f97b5 1390 if (fdctrl->fifo[5] == 0) {
baca51fa
FB
1391 fdctrl->data_len = fdctrl->fifo[8];
1392 } else {
4f431960 1393 int tmp;
3bcb80f1 1394 fdctrl->data_len = 128 << (fdctrl->fifo[5] > 7 ? 7 : fdctrl->fifo[5]);
771effeb 1395 tmp = (fdctrl->fifo[6] - ks + 1);
baca51fa 1396 if (fdctrl->fifo[0] & 0x80)
771effeb 1397 tmp += fdctrl->fifo[6];
4f431960 1398 fdctrl->data_len *= tmp;
baca51fa 1399 }
890fa6be 1400 fdctrl->eot = fdctrl->fifo[6];
368df94d 1401 if (fdctrl->dor & FD_DOR_DMAEN) {
8977f3c1
FB
1402 int dma_mode;
1403 /* DMA transfer are enabled. Check if DMA channel is well programmed */
baca51fa 1404 dma_mode = DMA_get_channel_mode(fdctrl->dma_chann);
8977f3c1 1405 dma_mode = (dma_mode >> 2) & 3;
baca51fa 1406 FLOPPY_DPRINTF("dma_mode=%d direction=%d (%d - %d)\n",
4f431960 1407 dma_mode, direction,
baca51fa 1408 (128 << fdctrl->fifo[5]) *
4f431960 1409 (cur_drv->last_sect - ks + 1), fdctrl->data_len);
8977f3c1
FB
1410 if (((direction == FD_DIR_SCANE || direction == FD_DIR_SCANL ||
1411 direction == FD_DIR_SCANH) && dma_mode == 0) ||
1412 (direction == FD_DIR_WRITE && dma_mode == 2) ||
7ea004ed
HP
1413 (direction == FD_DIR_READ && dma_mode == 1) ||
1414 (direction == FD_DIR_VERIFY)) {
8977f3c1 1415 /* No access is allowed until DMA transfer has completed */
b9b3d225 1416 fdctrl->msr &= ~FD_MSR_RQM;
7ea004ed
HP
1417 if (direction != FD_DIR_VERIFY) {
1418 /* Now, we just have to wait for the DMA controller to
1419 * recall us...
1420 */
1421 DMA_hold_DREQ(fdctrl->dma_chann);
19d2b5e6 1422 DMA_schedule();
7ea004ed
HP
1423 } else {
1424 /* Start transfer */
1425 fdctrl_transfer_handler(fdctrl, fdctrl->dma_chann, 0,
1426 fdctrl->data_len);
1427 }
8977f3c1 1428 return;
baca51fa 1429 } else {
cced7a13
BS
1430 FLOPPY_DPRINTF("bad dma_mode=%d direction=%d\n", dma_mode,
1431 direction);
8977f3c1
FB
1432 }
1433 }
1434 FLOPPY_DPRINTF("start non-DMA transfer\n");
6cc8a11c 1435 fdctrl->msr |= FD_MSR_NONDMA | FD_MSR_RQM;
b9b3d225
BS
1436 if (direction != FD_DIR_WRITE)
1437 fdctrl->msr |= FD_MSR_DIO;
8977f3c1 1438 /* IO based transfer: calculate len */
d497d534 1439 fdctrl_raise_irq(fdctrl);
8977f3c1
FB
1440}
1441
1442/* Prepare a transfer of deleted data */
5c02c033 1443static void fdctrl_start_transfer_del(FDCtrl *fdctrl, int direction)
8977f3c1 1444{
cced7a13 1445 qemu_log_mask(LOG_UNIMP, "fdctrl_start_transfer_del() unimplemented\n");
77370520 1446
8977f3c1
FB
1447 /* We don't handle deleted data,
1448 * so we don't return *ANYTHING*
1449 */
9fea808a 1450 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
8977f3c1
FB
1451}
1452
1453/* handlers for DMA transfers */
85571bc7
FB
1454static int fdctrl_transfer_handler (void *opaque, int nchan,
1455 int dma_pos, int dma_len)
8977f3c1 1456{
5c02c033
BS
1457 FDCtrl *fdctrl;
1458 FDrive *cur_drv;
baca51fa 1459 int len, start_pos, rel_pos;
8977f3c1
FB
1460 uint8_t status0 = 0x00, status1 = 0x00, status2 = 0x00;
1461
baca51fa 1462 fdctrl = opaque;
b9b3d225 1463 if (fdctrl->msr & FD_MSR_RQM) {
8977f3c1
FB
1464 FLOPPY_DPRINTF("Not in DMA transfer mode !\n");
1465 return 0;
1466 }
baca51fa
FB
1467 cur_drv = get_cur_drv(fdctrl);
1468 if (fdctrl->data_dir == FD_DIR_SCANE || fdctrl->data_dir == FD_DIR_SCANL ||
1469 fdctrl->data_dir == FD_DIR_SCANH)
77370520 1470 status2 = FD_SR2_SNS;
85571bc7
FB
1471 if (dma_len > fdctrl->data_len)
1472 dma_len = fdctrl->data_len;
4be74634 1473 if (cur_drv->blk == NULL) {
4f431960 1474 if (fdctrl->data_dir == FD_DIR_WRITE)
9fea808a 1475 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
4f431960 1476 else
9fea808a 1477 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
4f431960 1478 len = 0;
890fa6be
FB
1479 goto transfer_error;
1480 }
baca51fa 1481 rel_pos = fdctrl->data_pos % FD_SECTOR_LEN;
85571bc7
FB
1482 for (start_pos = fdctrl->data_pos; fdctrl->data_pos < dma_len;) {
1483 len = dma_len - fdctrl->data_pos;
baca51fa
FB
1484 if (len + rel_pos > FD_SECTOR_LEN)
1485 len = FD_SECTOR_LEN - rel_pos;
6f7e9aec
FB
1486 FLOPPY_DPRINTF("copy %d bytes (%d %d %d) %d pos %d %02x "
1487 "(%d-0x%08x 0x%08x)\n", len, dma_len, fdctrl->data_pos,
cefec4f5 1488 fdctrl->data_len, GET_CUR_DRV(fdctrl), cur_drv->head,
baca51fa 1489 cur_drv->track, cur_drv->sect, fd_sector(cur_drv),
9fea808a 1490 fd_sector(cur_drv) * FD_SECTOR_LEN);
baca51fa 1491 if (fdctrl->data_dir != FD_DIR_WRITE ||
4f431960 1492 len < FD_SECTOR_LEN || rel_pos != 0) {
baca51fa 1493 /* READ & SCAN commands and realign to a sector for WRITE */
4be74634
MA
1494 if (blk_read(cur_drv->blk, fd_sector(cur_drv),
1495 fdctrl->fifo, 1) < 0) {
8977f3c1
FB
1496 FLOPPY_DPRINTF("Floppy: error getting sector %d\n",
1497 fd_sector(cur_drv));
1498 /* Sure, image size is too small... */
baca51fa 1499 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
8977f3c1 1500 }
890fa6be 1501 }
4f431960
JM
1502 switch (fdctrl->data_dir) {
1503 case FD_DIR_READ:
1504 /* READ commands */
85571bc7
FB
1505 DMA_write_memory (nchan, fdctrl->fifo + rel_pos,
1506 fdctrl->data_pos, len);
4f431960
JM
1507 break;
1508 case FD_DIR_WRITE:
baca51fa 1509 /* WRITE commands */
8510854e
HP
1510 if (cur_drv->ro) {
1511 /* Handle readonly medium early, no need to do DMA, touch the
1512 * LED or attempt any writes. A real floppy doesn't attempt
1513 * to write to readonly media either. */
1514 fdctrl_stop_transfer(fdctrl,
1515 FD_SR0_ABNTERM | FD_SR0_SEEK, FD_SR1_NW,
1516 0x00);
1517 goto transfer_error;
1518 }
1519
85571bc7
FB
1520 DMA_read_memory (nchan, fdctrl->fifo + rel_pos,
1521 fdctrl->data_pos, len);
4be74634
MA
1522 if (blk_write(cur_drv->blk, fd_sector(cur_drv),
1523 fdctrl->fifo, 1) < 0) {
cced7a13
BS
1524 FLOPPY_DPRINTF("error writing sector %d\n",
1525 fd_sector(cur_drv));
9fea808a 1526 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
baca51fa 1527 goto transfer_error;
890fa6be 1528 }
4f431960 1529 break;
7ea004ed
HP
1530 case FD_DIR_VERIFY:
1531 /* VERIFY commands */
1532 break;
4f431960
JM
1533 default:
1534 /* SCAN commands */
baca51fa 1535 {
4f431960 1536 uint8_t tmpbuf[FD_SECTOR_LEN];
baca51fa 1537 int ret;
85571bc7 1538 DMA_read_memory (nchan, tmpbuf, fdctrl->data_pos, len);
baca51fa 1539 ret = memcmp(tmpbuf, fdctrl->fifo + rel_pos, len);
8977f3c1 1540 if (ret == 0) {
77370520 1541 status2 = FD_SR2_SEH;
8977f3c1
FB
1542 goto end_transfer;
1543 }
baca51fa
FB
1544 if ((ret < 0 && fdctrl->data_dir == FD_DIR_SCANL) ||
1545 (ret > 0 && fdctrl->data_dir == FD_DIR_SCANH)) {
8977f3c1
FB
1546 status2 = 0x00;
1547 goto end_transfer;
1548 }
1549 }
4f431960 1550 break;
8977f3c1 1551 }
4f431960
JM
1552 fdctrl->data_pos += len;
1553 rel_pos = fdctrl->data_pos % FD_SECTOR_LEN;
baca51fa 1554 if (rel_pos == 0) {
8977f3c1 1555 /* Seek to next sector */
746d6de7
BS
1556 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv))
1557 break;
8977f3c1
FB
1558 }
1559 }
4f431960 1560 end_transfer:
baca51fa
FB
1561 len = fdctrl->data_pos - start_pos;
1562 FLOPPY_DPRINTF("end transfer %d %d %d\n",
4f431960 1563 fdctrl->data_pos, len, fdctrl->data_len);
baca51fa
FB
1564 if (fdctrl->data_dir == FD_DIR_SCANE ||
1565 fdctrl->data_dir == FD_DIR_SCANL ||
1566 fdctrl->data_dir == FD_DIR_SCANH)
77370520 1567 status2 = FD_SR2_SEH;
baca51fa 1568 fdctrl->data_len -= len;
890fa6be 1569 fdctrl_stop_transfer(fdctrl, status0, status1, status2);
4f431960 1570 transfer_error:
8977f3c1 1571
baca51fa 1572 return len;
8977f3c1
FB
1573}
1574
8977f3c1 1575/* Data register : 0x05 */
5c02c033 1576static uint32_t fdctrl_read_data(FDCtrl *fdctrl)
8977f3c1 1577{
5c02c033 1578 FDrive *cur_drv;
8977f3c1 1579 uint32_t retval = 0;
e9077462 1580 uint32_t pos;
8977f3c1 1581
baca51fa 1582 cur_drv = get_cur_drv(fdctrl);
b9b3d225
BS
1583 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
1584 if (!(fdctrl->msr & FD_MSR_RQM) || !(fdctrl->msr & FD_MSR_DIO)) {
cced7a13 1585 FLOPPY_DPRINTF("error: controller not ready for reading\n");
8977f3c1
FB
1586 return 0;
1587 }
f6c2d1d8
KW
1588
1589 /* If data_len spans multiple sectors, the current position in the FIFO
1590 * wraps around while fdctrl->data_pos is the real position in the whole
1591 * request. */
baca51fa 1592 pos = fdctrl->data_pos;
e9077462 1593 pos %= FD_SECTOR_LEN;
f6c2d1d8
KW
1594
1595 switch (fdctrl->phase) {
1596 case FD_PHASE_EXECUTION:
1597 assert(fdctrl->msr & FD_MSR_NONDMA);
8977f3c1 1598 if (pos == 0) {
746d6de7
BS
1599 if (fdctrl->data_pos != 0)
1600 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) {
1601 FLOPPY_DPRINTF("error seeking to next sector %d\n",
1602 fd_sector(cur_drv));
1603 return 0;
1604 }
4be74634
MA
1605 if (blk_read(cur_drv->blk, fd_sector(cur_drv), fdctrl->fifo, 1)
1606 < 0) {
77370520
BS
1607 FLOPPY_DPRINTF("error getting sector %d\n",
1608 fd_sector(cur_drv));
1609 /* Sure, image size is too small... */
1610 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
1611 }
8977f3c1 1612 }
f6c2d1d8
KW
1613
1614 if (++fdctrl->data_pos == fdctrl->data_len) {
6cc8a11c 1615 fdctrl->msr &= ~FD_MSR_RQM;
c5139bd9 1616 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
f6c2d1d8
KW
1617 }
1618 break;
1619
1620 case FD_PHASE_RESULT:
1621 assert(!(fdctrl->msr & FD_MSR_NONDMA));
1622 if (++fdctrl->data_pos == fdctrl->data_len) {
6cc8a11c 1623 fdctrl->msr &= ~FD_MSR_RQM;
07e415f2 1624 fdctrl_to_command_phase(fdctrl);
ed5fd2cc
FB
1625 fdctrl_reset_irq(fdctrl);
1626 }
f6c2d1d8
KW
1627 break;
1628
1629 case FD_PHASE_COMMAND:
1630 default:
1631 abort();
8977f3c1 1632 }
f6c2d1d8
KW
1633
1634 retval = fdctrl->fifo[pos];
8977f3c1
FB
1635 FLOPPY_DPRINTF("data register: 0x%02x\n", retval);
1636
1637 return retval;
1638}
1639
5c02c033 1640static void fdctrl_format_sector(FDCtrl *fdctrl)
8977f3c1 1641{
5c02c033 1642 FDrive *cur_drv;
baca51fa 1643 uint8_t kh, kt, ks;
8977f3c1 1644
cefec4f5 1645 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
baca51fa
FB
1646 cur_drv = get_cur_drv(fdctrl);
1647 kt = fdctrl->fifo[6];
1648 kh = fdctrl->fifo[7];
1649 ks = fdctrl->fifo[8];
1650 FLOPPY_DPRINTF("format sector at %d %d %02x %02x (%d)\n",
cefec4f5 1651 GET_CUR_DRV(fdctrl), kh, kt, ks,
08388273
HP
1652 fd_sector_calc(kh, kt, ks, cur_drv->last_sect,
1653 NUM_SIDES(cur_drv)));
9fea808a 1654 switch (fd_seek(cur_drv, kh, kt, ks, fdctrl->config & FD_CONFIG_EIS)) {
baca51fa
FB
1655 case 2:
1656 /* sect too big */
9fea808a 1657 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
baca51fa
FB
1658 fdctrl->fifo[3] = kt;
1659 fdctrl->fifo[4] = kh;
1660 fdctrl->fifo[5] = ks;
1661 return;
1662 case 3:
1663 /* track too big */
77370520 1664 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_EC, 0x00);
baca51fa
FB
1665 fdctrl->fifo[3] = kt;
1666 fdctrl->fifo[4] = kh;
1667 fdctrl->fifo[5] = ks;
1668 return;
1669 case 4:
1670 /* No seek enabled */
9fea808a 1671 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, 0x00, 0x00);
baca51fa
FB
1672 fdctrl->fifo[3] = kt;
1673 fdctrl->fifo[4] = kh;
1674 fdctrl->fifo[5] = ks;
1675 return;
1676 case 1:
cd30b53d 1677 fdctrl->status0 |= FD_SR0_SEEK;
baca51fa
FB
1678 break;
1679 default:
1680 break;
1681 }
1682 memset(fdctrl->fifo, 0, FD_SECTOR_LEN);
4be74634
MA
1683 if (cur_drv->blk == NULL ||
1684 blk_write(cur_drv->blk, fd_sector(cur_drv), fdctrl->fifo, 1) < 0) {
cced7a13 1685 FLOPPY_DPRINTF("error formatting sector %d\n", fd_sector(cur_drv));
9fea808a 1686 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM | FD_SR0_SEEK, 0x00, 0x00);
baca51fa 1687 } else {
4f431960
JM
1688 if (cur_drv->sect == cur_drv->last_sect) {
1689 fdctrl->data_state &= ~FD_STATE_FORMAT;
1690 /* Last sector done */
cd30b53d 1691 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
4f431960
JM
1692 } else {
1693 /* More to do */
1694 fdctrl->data_pos = 0;
1695 fdctrl->data_len = 4;
1696 }
baca51fa
FB
1697 }
1698}
1699
5c02c033 1700static void fdctrl_handle_lock(FDCtrl *fdctrl, int direction)
65cef780
BS
1701{
1702 fdctrl->lock = (fdctrl->fifo[0] & 0x80) ? 1 : 0;
1703 fdctrl->fifo[0] = fdctrl->lock << 4;
83a26013 1704 fdctrl_to_result_phase(fdctrl, 1);
65cef780
BS
1705}
1706
5c02c033 1707static void fdctrl_handle_dumpreg(FDCtrl *fdctrl, int direction)
65cef780 1708{
5c02c033 1709 FDrive *cur_drv = get_cur_drv(fdctrl);
65cef780
BS
1710
1711 /* Drives position */
1712 fdctrl->fifo[0] = drv0(fdctrl)->track;
1713 fdctrl->fifo[1] = drv1(fdctrl)->track;
78ae820c
BS
1714#if MAX_FD == 4
1715 fdctrl->fifo[2] = drv2(fdctrl)->track;
1716 fdctrl->fifo[3] = drv3(fdctrl)->track;
1717#else
65cef780
BS
1718 fdctrl->fifo[2] = 0;
1719 fdctrl->fifo[3] = 0;
78ae820c 1720#endif
65cef780
BS
1721 /* timers */
1722 fdctrl->fifo[4] = fdctrl->timer0;
368df94d 1723 fdctrl->fifo[5] = (fdctrl->timer1 << 1) | (fdctrl->dor & FD_DOR_DMAEN ? 1 : 0);
65cef780
BS
1724 fdctrl->fifo[6] = cur_drv->last_sect;
1725 fdctrl->fifo[7] = (fdctrl->lock << 7) |
1726 (cur_drv->perpendicular << 2);
1727 fdctrl->fifo[8] = fdctrl->config;
1728 fdctrl->fifo[9] = fdctrl->precomp_trk;
83a26013 1729 fdctrl_to_result_phase(fdctrl, 10);
65cef780
BS
1730}
1731
5c02c033 1732static void fdctrl_handle_version(FDCtrl *fdctrl, int direction)
65cef780
BS
1733{
1734 /* Controller's version */
1735 fdctrl->fifo[0] = fdctrl->version;
83a26013 1736 fdctrl_to_result_phase(fdctrl, 1);
65cef780
BS
1737}
1738
5c02c033 1739static void fdctrl_handle_partid(FDCtrl *fdctrl, int direction)
65cef780
BS
1740{
1741 fdctrl->fifo[0] = 0x41; /* Stepping 1 */
83a26013 1742 fdctrl_to_result_phase(fdctrl, 1);
65cef780
BS
1743}
1744
5c02c033 1745static void fdctrl_handle_restore(FDCtrl *fdctrl, int direction)
65cef780 1746{
5c02c033 1747 FDrive *cur_drv = get_cur_drv(fdctrl);
65cef780
BS
1748
1749 /* Drives position */
1750 drv0(fdctrl)->track = fdctrl->fifo[3];
1751 drv1(fdctrl)->track = fdctrl->fifo[4];
78ae820c
BS
1752#if MAX_FD == 4
1753 drv2(fdctrl)->track = fdctrl->fifo[5];
1754 drv3(fdctrl)->track = fdctrl->fifo[6];
1755#endif
65cef780
BS
1756 /* timers */
1757 fdctrl->timer0 = fdctrl->fifo[7];
1758 fdctrl->timer1 = fdctrl->fifo[8];
1759 cur_drv->last_sect = fdctrl->fifo[9];
1760 fdctrl->lock = fdctrl->fifo[10] >> 7;
1761 cur_drv->perpendicular = (fdctrl->fifo[10] >> 2) & 0xF;
1762 fdctrl->config = fdctrl->fifo[11];
1763 fdctrl->precomp_trk = fdctrl->fifo[12];
1764 fdctrl->pwrd = fdctrl->fifo[13];
07e415f2 1765 fdctrl_to_command_phase(fdctrl);
65cef780
BS
1766}
1767
5c02c033 1768static void fdctrl_handle_save(FDCtrl *fdctrl, int direction)
65cef780 1769{
5c02c033 1770 FDrive *cur_drv = get_cur_drv(fdctrl);
65cef780
BS
1771
1772 fdctrl->fifo[0] = 0;
1773 fdctrl->fifo[1] = 0;
1774 /* Drives position */
1775 fdctrl->fifo[2] = drv0(fdctrl)->track;
1776 fdctrl->fifo[3] = drv1(fdctrl)->track;
78ae820c
BS
1777#if MAX_FD == 4
1778 fdctrl->fifo[4] = drv2(fdctrl)->track;
1779 fdctrl->fifo[5] = drv3(fdctrl)->track;
1780#else
65cef780
BS
1781 fdctrl->fifo[4] = 0;
1782 fdctrl->fifo[5] = 0;
78ae820c 1783#endif
65cef780
BS
1784 /* timers */
1785 fdctrl->fifo[6] = fdctrl->timer0;
1786 fdctrl->fifo[7] = fdctrl->timer1;
1787 fdctrl->fifo[8] = cur_drv->last_sect;
1788 fdctrl->fifo[9] = (fdctrl->lock << 7) |
1789 (cur_drv->perpendicular << 2);
1790 fdctrl->fifo[10] = fdctrl->config;
1791 fdctrl->fifo[11] = fdctrl->precomp_trk;
1792 fdctrl->fifo[12] = fdctrl->pwrd;
1793 fdctrl->fifo[13] = 0;
1794 fdctrl->fifo[14] = 0;
83a26013 1795 fdctrl_to_result_phase(fdctrl, 15);
65cef780
BS
1796}
1797
5c02c033 1798static void fdctrl_handle_readid(FDCtrl *fdctrl, int direction)
65cef780 1799{
5c02c033 1800 FDrive *cur_drv = get_cur_drv(fdctrl);
65cef780 1801
65cef780 1802 cur_drv->head = (fdctrl->fifo[1] >> 2) & 1;
bc72ad67
AB
1803 timer_mod(fdctrl->result_timer,
1804 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + (get_ticks_per_sec() / 50));
65cef780
BS
1805}
1806
5c02c033 1807static void fdctrl_handle_format_track(FDCtrl *fdctrl, int direction)
65cef780 1808{
5c02c033 1809 FDrive *cur_drv;
65cef780 1810
cefec4f5 1811 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
65cef780
BS
1812 cur_drv = get_cur_drv(fdctrl);
1813 fdctrl->data_state |= FD_STATE_FORMAT;
1814 if (fdctrl->fifo[0] & 0x80)
1815 fdctrl->data_state |= FD_STATE_MULTI;
1816 else
1817 fdctrl->data_state &= ~FD_STATE_MULTI;
65cef780
BS
1818 cur_drv->bps =
1819 fdctrl->fifo[2] > 7 ? 16384 : 128 << fdctrl->fifo[2];
1820#if 0
1821 cur_drv->last_sect =
1822 cur_drv->flags & FDISK_DBL_SIDES ? fdctrl->fifo[3] :
1823 fdctrl->fifo[3] / 2;
1824#else
1825 cur_drv->last_sect = fdctrl->fifo[3];
1826#endif
1827 /* TODO: implement format using DMA expected by the Bochs BIOS
1828 * and Linux fdformat (read 3 bytes per sector via DMA and fill
1829 * the sector with the specified fill byte
1830 */
1831 fdctrl->data_state &= ~FD_STATE_FORMAT;
1832 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
1833}
1834
5c02c033 1835static void fdctrl_handle_specify(FDCtrl *fdctrl, int direction)
65cef780
BS
1836{
1837 fdctrl->timer0 = (fdctrl->fifo[1] >> 4) & 0xF;
1838 fdctrl->timer1 = fdctrl->fifo[2] >> 1;
368df94d
BS
1839 if (fdctrl->fifo[2] & 1)
1840 fdctrl->dor &= ~FD_DOR_DMAEN;
1841 else
1842 fdctrl->dor |= FD_DOR_DMAEN;
65cef780 1843 /* No result back */
07e415f2 1844 fdctrl_to_command_phase(fdctrl);
65cef780
BS
1845}
1846
5c02c033 1847static void fdctrl_handle_sense_drive_status(FDCtrl *fdctrl, int direction)
65cef780 1848{
5c02c033 1849 FDrive *cur_drv;
65cef780 1850
cefec4f5 1851 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
65cef780
BS
1852 cur_drv = get_cur_drv(fdctrl);
1853 cur_drv->head = (fdctrl->fifo[1] >> 2) & 1;
1854 /* 1 Byte status back */
1855 fdctrl->fifo[0] = (cur_drv->ro << 6) |
1856 (cur_drv->track == 0 ? 0x10 : 0x00) |
1857 (cur_drv->head << 2) |
cefec4f5 1858 GET_CUR_DRV(fdctrl) |
65cef780 1859 0x28;
83a26013 1860 fdctrl_to_result_phase(fdctrl, 1);
65cef780
BS
1861}
1862
5c02c033 1863static void fdctrl_handle_recalibrate(FDCtrl *fdctrl, int direction)
65cef780 1864{
5c02c033 1865 FDrive *cur_drv;
65cef780 1866
cefec4f5 1867 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
65cef780
BS
1868 cur_drv = get_cur_drv(fdctrl);
1869 fd_recalibrate(cur_drv);
07e415f2 1870 fdctrl_to_command_phase(fdctrl);
65cef780 1871 /* Raise Interrupt */
d497d534
HP
1872 fdctrl->status0 |= FD_SR0_SEEK;
1873 fdctrl_raise_irq(fdctrl);
65cef780
BS
1874}
1875
5c02c033 1876static void fdctrl_handle_sense_interrupt_status(FDCtrl *fdctrl, int direction)
65cef780 1877{
5c02c033 1878 FDrive *cur_drv = get_cur_drv(fdctrl);
65cef780 1879
2fee0088 1880 if (fdctrl->reset_sensei > 0) {
f2d81b33
BS
1881 fdctrl->fifo[0] =
1882 FD_SR0_RDYCHG + FD_RESET_SENSEI_COUNT - fdctrl->reset_sensei;
1883 fdctrl->reset_sensei--;
2fee0088
PH
1884 } else if (!(fdctrl->sra & FD_SRA_INTPEND)) {
1885 fdctrl->fifo[0] = FD_SR0_INVCMD;
83a26013 1886 fdctrl_to_result_phase(fdctrl, 1);
2fee0088 1887 return;
f2d81b33 1888 } else {
f2d81b33 1889 fdctrl->fifo[0] =
2fee0088
PH
1890 (fdctrl->status0 & ~(FD_SR0_HEAD | FD_SR0_DS1 | FD_SR0_DS0))
1891 | GET_CUR_DRV(fdctrl);
f2d81b33
BS
1892 }
1893
65cef780 1894 fdctrl->fifo[1] = cur_drv->track;
83a26013 1895 fdctrl_to_result_phase(fdctrl, 2);
65cef780 1896 fdctrl_reset_irq(fdctrl);
77370520 1897 fdctrl->status0 = FD_SR0_RDYCHG;
65cef780
BS
1898}
1899
5c02c033 1900static void fdctrl_handle_seek(FDCtrl *fdctrl, int direction)
65cef780 1901{
5c02c033 1902 FDrive *cur_drv;
65cef780 1903
cefec4f5 1904 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
65cef780 1905 cur_drv = get_cur_drv(fdctrl);
07e415f2 1906 fdctrl_to_command_phase(fdctrl);
b072a3c8
HP
1907 /* The seek command just sends step pulses to the drive and doesn't care if
1908 * there is a medium inserted of if it's banging the head against the drive.
1909 */
6be01b1e 1910 fd_seek(cur_drv, cur_drv->head, fdctrl->fifo[2], cur_drv->sect, 1);
b072a3c8 1911 /* Raise Interrupt */
d497d534
HP
1912 fdctrl->status0 |= FD_SR0_SEEK;
1913 fdctrl_raise_irq(fdctrl);
65cef780
BS
1914}
1915
5c02c033 1916static void fdctrl_handle_perpendicular_mode(FDCtrl *fdctrl, int direction)
65cef780 1917{
5c02c033 1918 FDrive *cur_drv = get_cur_drv(fdctrl);
65cef780
BS
1919
1920 if (fdctrl->fifo[1] & 0x80)
1921 cur_drv->perpendicular = fdctrl->fifo[1] & 0x7;
1922 /* No result back */
07e415f2 1923 fdctrl_to_command_phase(fdctrl);
65cef780
BS
1924}
1925
5c02c033 1926static void fdctrl_handle_configure(FDCtrl *fdctrl, int direction)
65cef780
BS
1927{
1928 fdctrl->config = fdctrl->fifo[2];
1929 fdctrl->precomp_trk = fdctrl->fifo[3];
1930 /* No result back */
07e415f2 1931 fdctrl_to_command_phase(fdctrl);
65cef780
BS
1932}
1933
5c02c033 1934static void fdctrl_handle_powerdown_mode(FDCtrl *fdctrl, int direction)
65cef780
BS
1935{
1936 fdctrl->pwrd = fdctrl->fifo[1];
1937 fdctrl->fifo[0] = fdctrl->fifo[1];
83a26013 1938 fdctrl_to_result_phase(fdctrl, 1);
65cef780
BS
1939}
1940
5c02c033 1941static void fdctrl_handle_option(FDCtrl *fdctrl, int direction)
65cef780
BS
1942{
1943 /* No result back */
07e415f2 1944 fdctrl_to_command_phase(fdctrl);
65cef780
BS
1945}
1946
5c02c033 1947static void fdctrl_handle_drive_specification_command(FDCtrl *fdctrl, int direction)
65cef780 1948{
5c02c033 1949 FDrive *cur_drv = get_cur_drv(fdctrl);
e9077462 1950 uint32_t pos;
65cef780 1951
e9077462
PM
1952 pos = fdctrl->data_pos - 1;
1953 pos %= FD_SECTOR_LEN;
1954 if (fdctrl->fifo[pos] & 0x80) {
65cef780 1955 /* Command parameters done */
e9077462 1956 if (fdctrl->fifo[pos] & 0x40) {
65cef780
BS
1957 fdctrl->fifo[0] = fdctrl->fifo[1];
1958 fdctrl->fifo[2] = 0;
1959 fdctrl->fifo[3] = 0;
83a26013 1960 fdctrl_to_result_phase(fdctrl, 4);
65cef780 1961 } else {
07e415f2 1962 fdctrl_to_command_phase(fdctrl);
65cef780
BS
1963 }
1964 } else if (fdctrl->data_len > 7) {
1965 /* ERROR */
1966 fdctrl->fifo[0] = 0x80 |
cefec4f5 1967 (cur_drv->head << 2) | GET_CUR_DRV(fdctrl);
83a26013 1968 fdctrl_to_result_phase(fdctrl, 1);
65cef780
BS
1969 }
1970}
1971
6d013772 1972static void fdctrl_handle_relative_seek_in(FDCtrl *fdctrl, int direction)
65cef780 1973{
5c02c033 1974 FDrive *cur_drv;
65cef780 1975
cefec4f5 1976 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
65cef780 1977 cur_drv = get_cur_drv(fdctrl);
65cef780 1978 if (fdctrl->fifo[2] + cur_drv->track >= cur_drv->max_track) {
6be01b1e
PH
1979 fd_seek(cur_drv, cur_drv->head, cur_drv->max_track - 1,
1980 cur_drv->sect, 1);
65cef780 1981 } else {
6d013772
PH
1982 fd_seek(cur_drv, cur_drv->head,
1983 cur_drv->track + fdctrl->fifo[2], cur_drv->sect, 1);
65cef780 1984 }
07e415f2 1985 fdctrl_to_command_phase(fdctrl);
77370520 1986 /* Raise Interrupt */
d497d534
HP
1987 fdctrl->status0 |= FD_SR0_SEEK;
1988 fdctrl_raise_irq(fdctrl);
65cef780
BS
1989}
1990
6d013772 1991static void fdctrl_handle_relative_seek_out(FDCtrl *fdctrl, int direction)
65cef780 1992{
5c02c033 1993 FDrive *cur_drv;
65cef780 1994
cefec4f5 1995 SET_CUR_DRV(fdctrl, fdctrl->fifo[1] & FD_DOR_SELMASK);
65cef780 1996 cur_drv = get_cur_drv(fdctrl);
65cef780 1997 if (fdctrl->fifo[2] > cur_drv->track) {
6be01b1e 1998 fd_seek(cur_drv, cur_drv->head, 0, cur_drv->sect, 1);
65cef780 1999 } else {
6d013772
PH
2000 fd_seek(cur_drv, cur_drv->head,
2001 cur_drv->track - fdctrl->fifo[2], cur_drv->sect, 1);
65cef780 2002 }
07e415f2 2003 fdctrl_to_command_phase(fdctrl);
65cef780 2004 /* Raise Interrupt */
d497d534
HP
2005 fdctrl->status0 |= FD_SR0_SEEK;
2006 fdctrl_raise_irq(fdctrl);
65cef780
BS
2007}
2008
85d291a0
KW
2009/*
2010 * Handlers for the execution phase of each command
2011 */
d275b33d 2012typedef struct FDCtrlCommand {
678803ab
BS
2013 uint8_t value;
2014 uint8_t mask;
2015 const char* name;
2016 int parameters;
5c02c033 2017 void (*handler)(FDCtrl *fdctrl, int direction);
678803ab 2018 int direction;
d275b33d
KW
2019} FDCtrlCommand;
2020
2021static const FDCtrlCommand handlers[] = {
678803ab
BS
2022 { FD_CMD_READ, 0x1f, "READ", 8, fdctrl_start_transfer, FD_DIR_READ },
2023 { FD_CMD_WRITE, 0x3f, "WRITE", 8, fdctrl_start_transfer, FD_DIR_WRITE },
2024 { FD_CMD_SEEK, 0xff, "SEEK", 2, fdctrl_handle_seek },
2025 { FD_CMD_SENSE_INTERRUPT_STATUS, 0xff, "SENSE INTERRUPT STATUS", 0, fdctrl_handle_sense_interrupt_status },
2026 { FD_CMD_RECALIBRATE, 0xff, "RECALIBRATE", 1, fdctrl_handle_recalibrate },
2027 { FD_CMD_FORMAT_TRACK, 0xbf, "FORMAT TRACK", 5, fdctrl_handle_format_track },
2028 { FD_CMD_READ_TRACK, 0xbf, "READ TRACK", 8, fdctrl_start_transfer, FD_DIR_READ },
2029 { FD_CMD_RESTORE, 0xff, "RESTORE", 17, fdctrl_handle_restore }, /* part of READ DELETED DATA */
2030 { FD_CMD_SAVE, 0xff, "SAVE", 0, fdctrl_handle_save }, /* part of READ DELETED DATA */
2031 { FD_CMD_READ_DELETED, 0x1f, "READ DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_READ },
2032 { FD_CMD_SCAN_EQUAL, 0x1f, "SCAN EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANE },
7ea004ed 2033 { FD_CMD_VERIFY, 0x1f, "VERIFY", 8, fdctrl_start_transfer, FD_DIR_VERIFY },
678803ab
BS
2034 { FD_CMD_SCAN_LOW_OR_EQUAL, 0x1f, "SCAN LOW OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANL },
2035 { FD_CMD_SCAN_HIGH_OR_EQUAL, 0x1f, "SCAN HIGH OR EQUAL", 8, fdctrl_start_transfer, FD_DIR_SCANH },
2036 { FD_CMD_WRITE_DELETED, 0x3f, "WRITE DELETED DATA", 8, fdctrl_start_transfer_del, FD_DIR_WRITE },
2037 { FD_CMD_READ_ID, 0xbf, "READ ID", 1, fdctrl_handle_readid },
2038 { FD_CMD_SPECIFY, 0xff, "SPECIFY", 2, fdctrl_handle_specify },
2039 { FD_CMD_SENSE_DRIVE_STATUS, 0xff, "SENSE DRIVE STATUS", 1, fdctrl_handle_sense_drive_status },
2040 { FD_CMD_PERPENDICULAR_MODE, 0xff, "PERPENDICULAR MODE", 1, fdctrl_handle_perpendicular_mode },
2041 { FD_CMD_CONFIGURE, 0xff, "CONFIGURE", 3, fdctrl_handle_configure },
2042 { FD_CMD_POWERDOWN_MODE, 0xff, "POWERDOWN MODE", 2, fdctrl_handle_powerdown_mode },
2043 { FD_CMD_OPTION, 0xff, "OPTION", 1, fdctrl_handle_option },
2044 { FD_CMD_DRIVE_SPECIFICATION_COMMAND, 0xff, "DRIVE SPECIFICATION COMMAND", 5, fdctrl_handle_drive_specification_command },
2045 { FD_CMD_RELATIVE_SEEK_OUT, 0xff, "RELATIVE SEEK OUT", 2, fdctrl_handle_relative_seek_out },
2046 { FD_CMD_FORMAT_AND_WRITE, 0xff, "FORMAT AND WRITE", 10, fdctrl_unimplemented },
2047 { FD_CMD_RELATIVE_SEEK_IN, 0xff, "RELATIVE SEEK IN", 2, fdctrl_handle_relative_seek_in },
2048 { FD_CMD_LOCK, 0x7f, "LOCK", 0, fdctrl_handle_lock },
2049 { FD_CMD_DUMPREG, 0xff, "DUMPREG", 0, fdctrl_handle_dumpreg },
2050 { FD_CMD_VERSION, 0xff, "VERSION", 0, fdctrl_handle_version },
2051 { FD_CMD_PART_ID, 0xff, "PART ID", 0, fdctrl_handle_partid },
2052 { FD_CMD_WRITE, 0x1f, "WRITE (BeOS)", 8, fdctrl_start_transfer, FD_DIR_WRITE }, /* not in specification ; BeOS 4.5 bug */
2053 { 0, 0, "unknown", 0, fdctrl_unimplemented }, /* default handler */
2054};
2055/* Associate command to an index in the 'handlers' array */
2056static uint8_t command_to_handler[256];
2057
d275b33d
KW
2058static const FDCtrlCommand *get_command(uint8_t cmd)
2059{
2060 int idx;
2061
2062 idx = command_to_handler[cmd];
2063 FLOPPY_DPRINTF("%s command\n", handlers[idx].name);
2064 return &handlers[idx];
2065}
2066
5c02c033 2067static void fdctrl_write_data(FDCtrl *fdctrl, uint32_t value)
baca51fa 2068{
5c02c033 2069 FDrive *cur_drv;
d275b33d 2070 const FDCtrlCommand *cmd;
e9077462 2071 uint32_t pos;
baca51fa 2072
8977f3c1 2073 /* Reset mode */
1c346df2 2074 if (!(fdctrl->dor & FD_DOR_nRESET)) {
4b19ec0c 2075 FLOPPY_DPRINTF("Floppy controller in RESET state !\n");
8977f3c1
FB
2076 return;
2077 }
b9b3d225 2078 if (!(fdctrl->msr & FD_MSR_RQM) || (fdctrl->msr & FD_MSR_DIO)) {
cced7a13 2079 FLOPPY_DPRINTF("error: controller not ready for writing\n");
8977f3c1
FB
2080 return;
2081 }
b9b3d225 2082 fdctrl->dsr &= ~FD_DSR_PWRDOWN;
5b0a25e8 2083
d275b33d
KW
2084 FLOPPY_DPRINTF("%s: %02x\n", __func__, value);
2085
2086 /* If data_len spans multiple sectors, the current position in the FIFO
2087 * wraps around while fdctrl->data_pos is the real position in the whole
2088 * request. */
2089 pos = fdctrl->data_pos++;
2090 pos %= FD_SECTOR_LEN;
2091 fdctrl->fifo[pos] = value;
2092
6cc8a11c
KW
2093 if (fdctrl->data_pos == fdctrl->data_len) {
2094 fdctrl->msr &= ~FD_MSR_RQM;
2095 }
2096
5b0a25e8
KW
2097 switch (fdctrl->phase) {
2098 case FD_PHASE_EXECUTION:
2099 /* For DMA requests, RQM should be cleared during execution phase, so
2100 * we would have errored out above. */
2101 assert(fdctrl->msr & FD_MSR_NONDMA);
d275b33d 2102
8977f3c1 2103 /* FIFO data write */
b3bc1540 2104 if (pos == FD_SECTOR_LEN - 1 ||
baca51fa 2105 fdctrl->data_pos == fdctrl->data_len) {
77370520 2106 cur_drv = get_cur_drv(fdctrl);
4be74634
MA
2107 if (blk_write(cur_drv->blk, fd_sector(cur_drv), fdctrl->fifo, 1)
2108 < 0) {
cced7a13
BS
2109 FLOPPY_DPRINTF("error writing sector %d\n",
2110 fd_sector(cur_drv));
5b0a25e8 2111 break;
77370520 2112 }
746d6de7
BS
2113 if (!fdctrl_seek_to_next_sect(fdctrl, cur_drv)) {
2114 FLOPPY_DPRINTF("error seeking to next sector %d\n",
2115 fd_sector(cur_drv));
5b0a25e8 2116 break;
746d6de7 2117 }
8977f3c1 2118 }
d275b33d
KW
2119
2120 /* Switch to result phase when done with the transfer */
2121 if (fdctrl->data_pos == fdctrl->data_len) {
c5139bd9 2122 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
d275b33d 2123 }
5b0a25e8 2124 break;
678803ab 2125
5b0a25e8
KW
2126 case FD_PHASE_COMMAND:
2127 assert(!(fdctrl->msr & FD_MSR_NONDMA));
d275b33d 2128 assert(fdctrl->data_pos < FD_SECTOR_LEN);
5b0a25e8 2129
d275b33d
KW
2130 if (pos == 0) {
2131 /* The first byte specifies the command. Now we start reading
2132 * as many parameters as this command requires. */
2133 cmd = get_command(value);
2134 fdctrl->data_len = cmd->parameters + 1;
6cc8a11c
KW
2135 if (cmd->parameters) {
2136 fdctrl->msr |= FD_MSR_RQM;
2137 }
5b0a25e8 2138 fdctrl->msr |= FD_MSR_CMDBUSY;
8977f3c1 2139 }
65cef780 2140
5b0a25e8 2141 if (fdctrl->data_pos == fdctrl->data_len) {
d275b33d 2142 /* We have all parameters now, execute the command */
5b0a25e8 2143 fdctrl->phase = FD_PHASE_EXECUTION;
d275b33d 2144
5b0a25e8
KW
2145 if (fdctrl->data_state & FD_STATE_FORMAT) {
2146 fdctrl_format_sector(fdctrl);
2147 break;
2148 }
2149
d275b33d
KW
2150 cmd = get_command(fdctrl->fifo[0]);
2151 FLOPPY_DPRINTF("Calling handler for '%s'\n", cmd->name);
2152 cmd->handler(fdctrl, cmd->direction);
5b0a25e8
KW
2153 }
2154 break;
2155
2156 case FD_PHASE_RESULT:
2157 default:
2158 abort();
8977f3c1
FB
2159 }
2160}
ed5fd2cc
FB
2161
2162static void fdctrl_result_timer(void *opaque)
2163{
5c02c033
BS
2164 FDCtrl *fdctrl = opaque;
2165 FDrive *cur_drv = get_cur_drv(fdctrl);
4f431960 2166
b7ffa3b1
TS
2167 /* Pretend we are spinning.
2168 * This is needed for Coherent, which uses READ ID to check for
2169 * sector interleaving.
2170 */
2171 if (cur_drv->last_sect != 0) {
2172 cur_drv->sect = (cur_drv->sect % cur_drv->last_sect) + 1;
2173 }
844f65d6
HP
2174 /* READ_ID can't automatically succeed! */
2175 if (fdctrl->check_media_rate &&
2176 (fdctrl->dsr & FD_DSR_DRATEMASK) != cur_drv->media_rate) {
2177 FLOPPY_DPRINTF("read id rate mismatch (fdc=%d, media=%d)\n",
2178 fdctrl->dsr & FD_DSR_DRATEMASK, cur_drv->media_rate);
2179 fdctrl_stop_transfer(fdctrl, FD_SR0_ABNTERM, FD_SR1_MA, 0x00);
2180 } else {
2181 fdctrl_stop_transfer(fdctrl, 0x00, 0x00, 0x00);
2182 }
ed5fd2cc 2183}
678803ab 2184
7d4b4ba5 2185static void fdctrl_change_cb(void *opaque, bool load)
8e49ca46
MA
2186{
2187 FDrive *drive = opaque;
2188
2e1280e8
HR
2189 drive->media_inserted = load && drive->blk && blk_is_inserted(drive->blk);
2190
8e49ca46 2191 drive->media_changed = 1;
21fcf360 2192 fd_revalidate(drive);
8e49ca46
MA
2193}
2194
2e1280e8
HR
2195static bool fdctrl_is_tray_open(void *opaque)
2196{
2197 FDrive *drive = opaque;
2198 return !drive->media_inserted;
2199}
2200
8e49ca46
MA
2201static const BlockDevOps fdctrl_block_ops = {
2202 .change_media_cb = fdctrl_change_cb,
2e1280e8 2203 .is_tray_open = fdctrl_is_tray_open,
8e49ca46
MA
2204};
2205
678803ab 2206/* Init functions */
a3ef7a61 2207static void fdctrl_connect_drives(FDCtrl *fdctrl, Error **errp)
678803ab 2208{
12a71a02 2209 unsigned int i;
7d0d6950 2210 FDrive *drive;
678803ab 2211
678803ab 2212 for (i = 0; i < MAX_FD; i++) {
7d0d6950 2213 drive = &fdctrl->drives[i];
844f65d6 2214 drive->fdctrl = fdctrl;
7d0d6950 2215
4be74634
MA
2216 if (drive->blk) {
2217 if (blk_get_on_error(drive->blk, 0) != BLOCKDEV_ON_ERROR_ENOSPC) {
a3ef7a61
AF
2218 error_setg(errp, "fdc doesn't support drive option werror");
2219 return;
b47b3525 2220 }
4be74634 2221 if (blk_get_on_error(drive->blk, 1) != BLOCKDEV_ON_ERROR_REPORT) {
a3ef7a61
AF
2222 error_setg(errp, "fdc doesn't support drive option rerror");
2223 return;
b47b3525
MA
2224 }
2225 }
2226
7d0d6950 2227 fd_init(drive);
cfb08fba 2228 fdctrl_change_cb(drive, 0);
4be74634
MA
2229 if (drive->blk) {
2230 blk_set_dev_ops(drive->blk, &fdctrl_block_ops, drive);
2e1280e8 2231 drive->media_inserted = blk_is_inserted(drive->blk);
7d0d6950 2232 }
678803ab 2233 }
678803ab
BS
2234}
2235
dfc65f1f
MA
2236ISADevice *fdctrl_init_isa(ISABus *bus, DriveInfo **fds)
2237{
4a17cc4f
AF
2238 DeviceState *dev;
2239 ISADevice *isadev;
dfc65f1f 2240
4a17cc4f
AF
2241 isadev = isa_try_create(bus, TYPE_ISA_FDC);
2242 if (!isadev) {
dfc65f1f
MA
2243 return NULL;
2244 }
4a17cc4f 2245 dev = DEVICE(isadev);
dfc65f1f
MA
2246
2247 if (fds[0]) {
4be74634 2248 qdev_prop_set_drive_nofail(dev, "driveA", blk_by_legacy_dinfo(fds[0]));
dfc65f1f
MA
2249 }
2250 if (fds[1]) {
4be74634 2251 qdev_prop_set_drive_nofail(dev, "driveB", blk_by_legacy_dinfo(fds[1]));
dfc65f1f 2252 }
4a17cc4f 2253 qdev_init_nofail(dev);
dfc65f1f 2254
4a17cc4f 2255 return isadev;
dfc65f1f
MA
2256}
2257
63ffb564 2258void fdctrl_init_sysbus(qemu_irq irq, int dma_chann,
a8170e5e 2259 hwaddr mmio_base, DriveInfo **fds)
2091ba23 2260{
5c02c033 2261 FDCtrl *fdctrl;
2091ba23 2262 DeviceState *dev;
dd3be742 2263 SysBusDevice *sbd;
5c02c033 2264 FDCtrlSysBus *sys;
2091ba23 2265
19d46d71 2266 dev = qdev_create(NULL, "sysbus-fdc");
dd3be742 2267 sys = SYSBUS_FDC(dev);
99244fa1
GH
2268 fdctrl = &sys->state;
2269 fdctrl->dma_chann = dma_chann; /* FIXME */
995bf0ca 2270 if (fds[0]) {
4be74634 2271 qdev_prop_set_drive_nofail(dev, "driveA", blk_by_legacy_dinfo(fds[0]));
995bf0ca
GH
2272 }
2273 if (fds[1]) {
4be74634 2274 qdev_prop_set_drive_nofail(dev, "driveB", blk_by_legacy_dinfo(fds[1]));
995bf0ca 2275 }
e23a1b33 2276 qdev_init_nofail(dev);
dd3be742
HT
2277 sbd = SYS_BUS_DEVICE(dev);
2278 sysbus_connect_irq(sbd, 0, irq);
2279 sysbus_mmio_map(sbd, 0, mmio_base);
678803ab
BS
2280}
2281
a8170e5e 2282void sun4m_fdctrl_init(qemu_irq irq, hwaddr io_base,
63ffb564 2283 DriveInfo **fds, qemu_irq *fdc_tc)
678803ab 2284{
f64ab228 2285 DeviceState *dev;
5c02c033 2286 FDCtrlSysBus *sys;
678803ab 2287
12a71a02 2288 dev = qdev_create(NULL, "SUNW,fdtwo");
995bf0ca 2289 if (fds[0]) {
4be74634 2290 qdev_prop_set_drive_nofail(dev, "drive", blk_by_legacy_dinfo(fds[0]));
995bf0ca 2291 }
e23a1b33 2292 qdev_init_nofail(dev);
dd3be742
HT
2293 sys = SYSBUS_FDC(dev);
2294 sysbus_connect_irq(SYS_BUS_DEVICE(sys), 0, irq);
2295 sysbus_mmio_map(SYS_BUS_DEVICE(sys), 0, io_base);
f64ab228 2296 *fdc_tc = qdev_get_gpio_in(dev, 0);
678803ab 2297}
f64ab228 2298
a3ef7a61 2299static void fdctrl_realize_common(FDCtrl *fdctrl, Error **errp)
f64ab228 2300{
12a71a02
BS
2301 int i, j;
2302 static int command_tables_inited = 0;
f64ab228 2303
12a71a02
BS
2304 /* Fill 'command_to_handler' lookup table */
2305 if (!command_tables_inited) {
2306 command_tables_inited = 1;
2307 for (i = ARRAY_SIZE(handlers) - 1; i >= 0; i--) {
2308 for (j = 0; j < sizeof(command_to_handler); j++) {
2309 if ((j & handlers[i].mask) == handlers[i].value) {
2310 command_to_handler[j] = i;
2311 }
2312 }
2313 }
2314 }
2315
2316 FLOPPY_DPRINTF("init controller\n");
2317 fdctrl->fifo = qemu_memalign(512, FD_SECTOR_LEN);
d7a6c270 2318 fdctrl->fifo_size = 512;
bc72ad67 2319 fdctrl->result_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
a3ef7a61 2320 fdctrl_result_timer, fdctrl);
12a71a02
BS
2321
2322 fdctrl->version = 0x90; /* Intel 82078 controller */
2323 fdctrl->config = FD_CONFIG_EIS | FD_CONFIG_EFIFO; /* Implicit seek, polling & FIFO enabled */
d7a6c270 2324 fdctrl->num_floppies = MAX_FD;
12a71a02 2325
a3ef7a61 2326 if (fdctrl->dma_chann != -1) {
99244fa1 2327 DMA_register_channel(fdctrl->dma_chann, &fdctrl_transfer_handler, fdctrl);
a3ef7a61
AF
2328 }
2329 fdctrl_connect_drives(fdctrl, errp);
f64ab228
BS
2330}
2331
212ec7ba 2332static const MemoryRegionPortio fdc_portio_list[] = {
2f290a8c 2333 { 1, 5, 1, .read = fdctrl_read, .write = fdctrl_write },
212ec7ba
RH
2334 { 7, 1, 1, .read = fdctrl_read, .write = fdctrl_write },
2335 PORTIO_END_OF_LIST(),
2f290a8c
RH
2336};
2337
db895a1e 2338static void isabus_fdc_realize(DeviceState *dev, Error **errp)
8baf73ad 2339{
db895a1e 2340 ISADevice *isadev = ISA_DEVICE(dev);
020c8e76 2341 FDCtrlISABus *isa = ISA_FDC(dev);
5c02c033 2342 FDCtrl *fdctrl = &isa->state;
a3ef7a61 2343 Error *err = NULL;
8baf73ad 2344
db895a1e
AF
2345 isa_register_portio_list(isadev, isa->iobase, fdc_portio_list, fdctrl,
2346 "fdc");
dee41d58 2347
db895a1e 2348 isa_init_irq(isadev, &fdctrl->irq, isa->irq);
c9ae703d 2349 fdctrl->dma_chann = isa->dma;
8baf73ad 2350
db895a1e 2351 qdev_set_legacy_instance_id(dev, isa->iobase, 2);
a3ef7a61
AF
2352 fdctrl_realize_common(fdctrl, &err);
2353 if (err != NULL) {
2354 error_propagate(errp, err);
db895a1e
AF
2355 return;
2356 }
8baf73ad
GH
2357}
2358
940194c2 2359static void sysbus_fdc_initfn(Object *obj)
12a71a02 2360{
19d46d71 2361 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
940194c2 2362 FDCtrlSysBus *sys = SYSBUS_FDC(obj);
5c02c033 2363 FDCtrl *fdctrl = &sys->state;
12a71a02 2364
19d46d71
AF
2365 fdctrl->dma_chann = -1;
2366
940194c2 2367 memory_region_init_io(&fdctrl->iomem, obj, &fdctrl_mem_ops, fdctrl,
2d256e6f 2368 "fdc", 0x08);
19d46d71 2369 sysbus_init_mmio(sbd, &fdctrl->iomem);
940194c2
HT
2370}
2371
19d46d71 2372static void sun4m_fdc_initfn(Object *obj)
940194c2 2373{
19d46d71
AF
2374 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
2375 FDCtrlSysBus *sys = SYSBUS_FDC(obj);
940194c2 2376 FDCtrl *fdctrl = &sys->state;
940194c2 2377
19d46d71
AF
2378 memory_region_init_io(&fdctrl->iomem, obj, &fdctrl_mem_strict_ops,
2379 fdctrl, "fdctrl", 0x08);
2380 sysbus_init_mmio(sbd, &fdctrl->iomem);
940194c2 2381}
2be37833 2382
19d46d71 2383static void sysbus_fdc_common_initfn(Object *obj)
940194c2 2384{
19d46d71
AF
2385 DeviceState *dev = DEVICE(obj);
2386 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
940194c2
HT
2387 FDCtrlSysBus *sys = SYSBUS_FDC(obj);
2388 FDCtrl *fdctrl = &sys->state;
2389
19d46d71
AF
2390 qdev_set_legacy_instance_id(dev, 0 /* io */, 2); /* FIXME */
2391
2392 sysbus_init_irq(sbd, &fdctrl->irq);
2393 qdev_init_gpio_in(dev, fdctrl_handle_tc, 1);
12a71a02
BS
2394}
2395
19d46d71 2396static void sysbus_fdc_common_realize(DeviceState *dev, Error **errp)
12a71a02 2397{
dd3be742
HT
2398 FDCtrlSysBus *sys = SYSBUS_FDC(dev);
2399 FDCtrl *fdctrl = &sys->state;
12a71a02 2400
19d46d71 2401 fdctrl_realize_common(fdctrl, errp);
12a71a02 2402}
f64ab228 2403
61a8d649 2404FDriveType isa_fdc_get_drive_type(ISADevice *fdc, int i)
34d4260e 2405{
020c8e76 2406 FDCtrlISABus *isa = ISA_FDC(fdc);
34d4260e 2407
61a8d649 2408 return isa->state.drives[i].drive;
34d4260e
KW
2409}
2410
a64405d1
JK
2411static const VMStateDescription vmstate_isa_fdc ={
2412 .name = "fdc",
2413 .version_id = 2,
2414 .minimum_version_id = 2,
d49805ae 2415 .fields = (VMStateField[]) {
a64405d1
JK
2416 VMSTATE_STRUCT(state, FDCtrlISABus, 0, vmstate_fdc, FDCtrl),
2417 VMSTATE_END_OF_LIST()
2418 }
2419};
2420
39bffca2 2421static Property isa_fdc_properties[] = {
c7bcc85d 2422 DEFINE_PROP_UINT32("iobase", FDCtrlISABus, iobase, 0x3f0),
c9ae703d
HP
2423 DEFINE_PROP_UINT32("irq", FDCtrlISABus, irq, 6),
2424 DEFINE_PROP_UINT32("dma", FDCtrlISABus, dma, 2),
4be74634
MA
2425 DEFINE_PROP_DRIVE("driveA", FDCtrlISABus, state.drives[0].blk),
2426 DEFINE_PROP_DRIVE("driveB", FDCtrlISABus, state.drives[1].blk),
09c6d585
HP
2427 DEFINE_PROP_BIT("check_media_rate", FDCtrlISABus, state.check_media_rate,
2428 0, true),
39bffca2
AL
2429 DEFINE_PROP_END_OF_LIST(),
2430};
2431
020c8e76 2432static void isabus_fdc_class_init(ObjectClass *klass, void *data)
8f04ee08 2433{
39bffca2 2434 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e
AF
2435
2436 dc->realize = isabus_fdc_realize;
39bffca2 2437 dc->fw_name = "fdc";
39bffca2
AL
2438 dc->reset = fdctrl_external_reset_isa;
2439 dc->vmsd = &vmstate_isa_fdc;
2440 dc->props = isa_fdc_properties;
125ee0ed 2441 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
39bffca2
AL
2442}
2443
81782b6a
GA
2444static void isabus_fdc_instance_init(Object *obj)
2445{
2446 FDCtrlISABus *isa = ISA_FDC(obj);
2447
2448 device_add_bootindex_property(obj, &isa->bootindexA,
2449 "bootindexA", "/floppy@0",
2450 DEVICE(obj), NULL);
2451 device_add_bootindex_property(obj, &isa->bootindexB,
2452 "bootindexB", "/floppy@1",
2453 DEVICE(obj), NULL);
2454}
2455
8c43a6f0 2456static const TypeInfo isa_fdc_info = {
020c8e76 2457 .name = TYPE_ISA_FDC,
39bffca2
AL
2458 .parent = TYPE_ISA_DEVICE,
2459 .instance_size = sizeof(FDCtrlISABus),
020c8e76 2460 .class_init = isabus_fdc_class_init,
81782b6a 2461 .instance_init = isabus_fdc_instance_init,
8baf73ad
GH
2462};
2463
a64405d1
JK
2464static const VMStateDescription vmstate_sysbus_fdc ={
2465 .name = "fdc",
2466 .version_id = 2,
2467 .minimum_version_id = 2,
d49805ae 2468 .fields = (VMStateField[]) {
a64405d1
JK
2469 VMSTATE_STRUCT(state, FDCtrlSysBus, 0, vmstate_fdc, FDCtrl),
2470 VMSTATE_END_OF_LIST()
2471 }
2472};
2473
999e12bb 2474static Property sysbus_fdc_properties[] = {
4be74634
MA
2475 DEFINE_PROP_DRIVE("driveA", FDCtrlSysBus, state.drives[0].blk),
2476 DEFINE_PROP_DRIVE("driveB", FDCtrlSysBus, state.drives[1].blk),
999e12bb 2477 DEFINE_PROP_END_OF_LIST(),
12a71a02
BS
2478};
2479
999e12bb
AL
2480static void sysbus_fdc_class_init(ObjectClass *klass, void *data)
2481{
39bffca2 2482 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 2483
39bffca2 2484 dc->props = sysbus_fdc_properties;
125ee0ed 2485 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
999e12bb
AL
2486}
2487
8c43a6f0 2488static const TypeInfo sysbus_fdc_info = {
19d46d71
AF
2489 .name = "sysbus-fdc",
2490 .parent = TYPE_SYSBUS_FDC,
940194c2 2491 .instance_init = sysbus_fdc_initfn,
39bffca2 2492 .class_init = sysbus_fdc_class_init,
999e12bb
AL
2493};
2494
2495static Property sun4m_fdc_properties[] = {
4be74634 2496 DEFINE_PROP_DRIVE("drive", FDCtrlSysBus, state.drives[0].blk),
999e12bb
AL
2497 DEFINE_PROP_END_OF_LIST(),
2498};
2499
2500static void sun4m_fdc_class_init(ObjectClass *klass, void *data)
2501{
39bffca2 2502 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 2503
39bffca2 2504 dc->props = sun4m_fdc_properties;
125ee0ed 2505 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
999e12bb
AL
2506}
2507
8c43a6f0 2508static const TypeInfo sun4m_fdc_info = {
39bffca2 2509 .name = "SUNW,fdtwo",
19d46d71 2510 .parent = TYPE_SYSBUS_FDC,
940194c2 2511 .instance_init = sun4m_fdc_initfn,
39bffca2 2512 .class_init = sun4m_fdc_class_init,
f64ab228
BS
2513};
2514
19d46d71
AF
2515static void sysbus_fdc_common_class_init(ObjectClass *klass, void *data)
2516{
2517 DeviceClass *dc = DEVICE_CLASS(klass);
2518
2519 dc->realize = sysbus_fdc_common_realize;
2520 dc->reset = fdctrl_external_reset_sysbus;
2521 dc->vmsd = &vmstate_sysbus_fdc;
2522}
2523
2524static const TypeInfo sysbus_fdc_type_info = {
2525 .name = TYPE_SYSBUS_FDC,
2526 .parent = TYPE_SYS_BUS_DEVICE,
2527 .instance_size = sizeof(FDCtrlSysBus),
2528 .instance_init = sysbus_fdc_common_initfn,
2529 .abstract = true,
2530 .class_init = sysbus_fdc_common_class_init,
2531};
2532
83f7d43a 2533static void fdc_register_types(void)
f64ab228 2534{
39bffca2 2535 type_register_static(&isa_fdc_info);
19d46d71 2536 type_register_static(&sysbus_fdc_type_info);
39bffca2
AL
2537 type_register_static(&sysbus_fdc_info);
2538 type_register_static(&sun4m_fdc_info);
f64ab228
BS
2539}
2540
83f7d43a 2541type_init(fdc_register_types)