]> git.proxmox.com Git - mirror_qemu.git/blame - hw/char/milkymist-uart.c
Merge remote-tracking branch 'remotes/kraxel/tags/modules-20201029-pull-request'...
[mirror_qemu.git] / hw / char / milkymist-uart.c
CommitLineData
883de16b
MW
1/*
2 * QEMU model of the Milkymist UART block.
3 *
4 * Copyright (c) 2010 Michael Walle <michael@walle.cc>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 *
19 *
20 * Specification available at:
6dbbe243 21 * http://milkymist.walle.cc/socdoc/uart.pdf
883de16b
MW
22 */
23
ea99dde1 24#include "qemu/osdep.h"
64552b6b 25#include "hw/irq.h"
a27bd6c7 26#include "hw/qdev-properties.h"
83c9f4ca 27#include "hw/sysbus.h"
d6454270 28#include "migration/vmstate.h"
883de16b 29#include "trace.h"
4d43a603 30#include "chardev/char-fe.h"
1de7afc9 31#include "qemu/error-report.h"
0b8fa32f 32#include "qemu/module.h"
db1015e9 33#include "qom/object.h"
883de16b
MW
34
35enum {
36 R_RXTX = 0,
37 R_DIV,
fcfa3397
MW
38 R_STAT,
39 R_CTRL,
40 R_DBG,
883de16b
MW
41 R_MAX
42};
43
fcfa3397
MW
44enum {
45 STAT_THRE = (1<<0),
46 STAT_RX_EVT = (1<<1),
47 STAT_TX_EVT = (1<<2),
48};
49
50enum {
51 CTRL_RX_IRQ_EN = (1<<0),
52 CTRL_TX_IRQ_EN = (1<<1),
53 CTRL_THRU_EN = (1<<2),
54};
55
56enum {
57 DBG_BREAK_EN = (1<<0),
58};
59
79bbe8bf 60#define TYPE_MILKYMIST_UART "milkymist-uart"
8063396b 61OBJECT_DECLARE_SIMPLE_TYPE(MilkymistUartState, MILKYMIST_UART)
79bbe8bf 62
883de16b 63struct MilkymistUartState {
79bbe8bf
AF
64 SysBusDevice parent_obj;
65
5adb30d3 66 MemoryRegion regs_region;
becdfa00 67 CharBackend chr;
fcfa3397 68 qemu_irq irq;
883de16b
MW
69
70 uint32_t regs[R_MAX];
71};
883de16b 72
fcfa3397
MW
73static void uart_update_irq(MilkymistUartState *s)
74{
75 int rx_event = s->regs[R_STAT] & STAT_RX_EVT;
76 int tx_event = s->regs[R_STAT] & STAT_TX_EVT;
77 int rx_irq_en = s->regs[R_CTRL] & CTRL_RX_IRQ_EN;
78 int tx_irq_en = s->regs[R_CTRL] & CTRL_TX_IRQ_EN;
79
80 if ((rx_irq_en && rx_event) || (tx_irq_en && tx_event)) {
81 trace_milkymist_uart_raise_irq();
82 qemu_irq_raise(s->irq);
83 } else {
84 trace_milkymist_uart_lower_irq();
85 qemu_irq_lower(s->irq);
86 }
87}
88
a8170e5e 89static uint64_t uart_read(void *opaque, hwaddr addr,
5adb30d3 90 unsigned size)
883de16b
MW
91{
92 MilkymistUartState *s = opaque;
93 uint32_t r = 0;
94
95 addr >>= 2;
96 switch (addr) {
97 case R_RXTX:
fcfa3397
MW
98 r = s->regs[addr];
99 break;
883de16b 100 case R_DIV:
fcfa3397
MW
101 case R_STAT:
102 case R_CTRL:
103 case R_DBG:
883de16b
MW
104 r = s->regs[addr];
105 break;
106
107 default:
108 error_report("milkymist_uart: read access to unknown register 0x"
109 TARGET_FMT_plx, addr << 2);
110 break;
111 }
112
113 trace_milkymist_uart_memory_read(addr << 2, r);
114
115 return r;
116}
117
a8170e5e 118static void uart_write(void *opaque, hwaddr addr, uint64_t value,
5adb30d3 119 unsigned size)
883de16b
MW
120{
121 MilkymistUartState *s = opaque;
122 unsigned char ch = value;
123
124 trace_milkymist_uart_memory_write(addr, value);
125
126 addr >>= 2;
127 switch (addr) {
128 case R_RXTX:
fa394ed6 129 qemu_chr_fe_write_all(&s->chr, &ch, 1);
fcfa3397 130 s->regs[R_STAT] |= STAT_TX_EVT;
883de16b
MW
131 break;
132 case R_DIV:
fcfa3397
MW
133 case R_CTRL:
134 case R_DBG:
883de16b
MW
135 s->regs[addr] = value;
136 break;
137
fcfa3397
MW
138 case R_STAT:
139 /* write one to clear bits */
140 s->regs[addr] &= ~(value & (STAT_RX_EVT | STAT_TX_EVT));
5345fdb4 141 qemu_chr_fe_accept_input(&s->chr);
fcfa3397
MW
142 break;
143
883de16b
MW
144 default:
145 error_report("milkymist_uart: write access to unknown register 0x"
146 TARGET_FMT_plx, addr << 2);
147 break;
148 }
fcfa3397
MW
149
150 uart_update_irq(s);
883de16b
MW
151}
152
5adb30d3
MW
153static const MemoryRegionOps uart_mmio_ops = {
154 .read = uart_read,
155 .write = uart_write,
156 .valid = {
157 .min_access_size = 4,
158 .max_access_size = 4,
159 },
160 .endianness = DEVICE_NATIVE_ENDIAN,
883de16b
MW
161};
162
163static void uart_rx(void *opaque, const uint8_t *buf, int size)
164{
165 MilkymistUartState *s = opaque;
166
fcfa3397
MW
167 assert(!(s->regs[R_STAT] & STAT_RX_EVT));
168
169 s->regs[R_STAT] |= STAT_RX_EVT;
883de16b 170 s->regs[R_RXTX] = *buf;
fcfa3397
MW
171
172 uart_update_irq(s);
883de16b
MW
173}
174
175static int uart_can_rx(void *opaque)
176{
fcfa3397
MW
177 MilkymistUartState *s = opaque;
178
179 return !(s->regs[R_STAT] & STAT_RX_EVT);
883de16b
MW
180}
181
083b266f 182static void uart_event(void *opaque, QEMUChrEvent event)
883de16b
MW
183{
184}
185
186static void milkymist_uart_reset(DeviceState *d)
187{
79bbe8bf 188 MilkymistUartState *s = MILKYMIST_UART(d);
883de16b
MW
189 int i;
190
191 for (i = 0; i < R_MAX; i++) {
192 s->regs[i] = 0;
193 }
fcfa3397
MW
194
195 /* THRE is always set */
196 s->regs[R_STAT] = STAT_THRE;
883de16b
MW
197}
198
c77dd5f6 199static void milkymist_uart_realize(DeviceState *dev, Error **errp)
883de16b 200{
79bbe8bf 201 MilkymistUartState *s = MILKYMIST_UART(dev);
883de16b 202
fa394ed6 203 qemu_chr_fe_set_handlers(&s->chr, uart_can_rx, uart_rx,
81517ba3 204 uart_event, NULL, s, NULL, true);
c77dd5f6 205}
883de16b 206
c77dd5f6
AP
207static void milkymist_uart_init(Object *obj)
208{
209 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
210 MilkymistUartState *s = MILKYMIST_UART(obj);
211
212 sysbus_init_irq(sbd, &s->irq);
213
214 memory_region_init_io(&s->regs_region, OBJECT(s), &uart_mmio_ops, s,
215 "milkymist-uart", R_MAX * 4);
216 sysbus_init_mmio(sbd, &s->regs_region);
883de16b
MW
217}
218
219static const VMStateDescription vmstate_milkymist_uart = {
220 .name = "milkymist-uart",
221 .version_id = 1,
222 .minimum_version_id = 1,
35d08458 223 .fields = (VMStateField[]) {
883de16b
MW
224 VMSTATE_UINT32_ARRAY(regs, MilkymistUartState, R_MAX),
225 VMSTATE_END_OF_LIST()
226 }
227};
228
e269fbe2
XZ
229static Property milkymist_uart_properties[] = {
230 DEFINE_PROP_CHR("chardev", MilkymistUartState, chr),
231 DEFINE_PROP_END_OF_LIST(),
232};
233
999e12bb
AL
234static void milkymist_uart_class_init(ObjectClass *klass, void *data)
235{
39bffca2 236 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 237
c77dd5f6 238 dc->realize = milkymist_uart_realize;
39bffca2
AL
239 dc->reset = milkymist_uart_reset;
240 dc->vmsd = &vmstate_milkymist_uart;
4f67d30b 241 device_class_set_props(dc, milkymist_uart_properties);
999e12bb
AL
242}
243
8c43a6f0 244static const TypeInfo milkymist_uart_info = {
79bbe8bf 245 .name = TYPE_MILKYMIST_UART,
39bffca2
AL
246 .parent = TYPE_SYS_BUS_DEVICE,
247 .instance_size = sizeof(MilkymistUartState),
c77dd5f6 248 .instance_init = milkymist_uart_init,
39bffca2 249 .class_init = milkymist_uart_class_init,
883de16b
MW
250};
251
83f7d43a 252static void milkymist_uart_register_types(void)
883de16b 253{
39bffca2 254 type_register_static(&milkymist_uart_info);
883de16b
MW
255}
256
83f7d43a 257type_init(milkymist_uart_register_types)