]> git.proxmox.com Git - mirror_qemu.git/blame - hw/char/parallel.c
hw: replace most use of qemu_chr_fe_write with qemu_chr_fe_write_all
[mirror_qemu.git] / hw / char / parallel.c
CommitLineData
6508fe59
FB
1/*
2 * QEMU Parallel PORT emulation
5fafdf24 3 *
e57a8c0e 4 * Copyright (c) 2003-2005 Fabrice Bellard
5867c88a 5 * Copyright (c) 2007 Marko Kohtala
5fafdf24 6 *
6508fe59
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
b6a0aa05 25#include "qemu/osdep.h"
da34e65c 26#include "qapi/error.h"
83c9f4ca 27#include "hw/hw.h"
dccfcd0e 28#include "sysemu/char.h"
0d09e41a
PB
29#include "hw/isa/isa.h"
30#include "hw/i386/pc.h"
9c17d615 31#include "sysemu/sysemu.h"
6508fe59
FB
32
33//#define DEBUG_PARALLEL
34
5867c88a 35#ifdef DEBUG_PARALLEL
001faf32 36#define pdebug(fmt, ...) printf("pp: " fmt, ## __VA_ARGS__)
5867c88a 37#else
001faf32 38#define pdebug(fmt, ...) ((void)0)
5867c88a
TS
39#endif
40
41#define PARA_REG_DATA 0
42#define PARA_REG_STS 1
43#define PARA_REG_CTR 2
44#define PARA_REG_EPP_ADDR 3
45#define PARA_REG_EPP_DATA 4
46
6508fe59
FB
47/*
48 * These are the definitions for the Printer Status Register
49 */
50#define PARA_STS_BUSY 0x80 /* Busy complement */
51#define PARA_STS_ACK 0x40 /* Acknowledge */
52#define PARA_STS_PAPER 0x20 /* Out of paper */
53#define PARA_STS_ONLINE 0x10 /* Online */
54#define PARA_STS_ERROR 0x08 /* Error complement */
5867c88a 55#define PARA_STS_TMOUT 0x01 /* EPP timeout */
6508fe59
FB
56
57/*
58 * These are the definitions for the Printer Control Register
59 */
5867c88a 60#define PARA_CTR_DIR 0x20 /* Direction (1=read, 0=write) */
6508fe59
FB
61#define PARA_CTR_INTEN 0x10 /* IRQ Enable */
62#define PARA_CTR_SELECT 0x08 /* Select In complement */
63#define PARA_CTR_INIT 0x04 /* Initialize Printer complement */
64#define PARA_CTR_AUTOLF 0x02 /* Auto linefeed complement */
65#define PARA_CTR_STROBE 0x01 /* Strobe complement */
66
5867c88a
TS
67#define PARA_CTR_SIGNAL (PARA_CTR_SELECT|PARA_CTR_INIT|PARA_CTR_AUTOLF|PARA_CTR_STROBE)
68
defdb20e 69typedef struct ParallelState {
63858cd9 70 MemoryRegion iomem;
5867c88a
TS
71 uint8_t dataw;
72 uint8_t datar;
73 uint8_t status;
6508fe59 74 uint8_t control;
d537cf6c 75 qemu_irq irq;
6508fe59
FB
76 int irq_pending;
77 CharDriverState *chr;
e57a8c0e 78 int hw_driver;
5867c88a
TS
79 int epp_timeout;
80 uint32_t last_read_offset; /* For debugging */
d60532ca 81 /* Memory-mapped interface */
d60532ca 82 int it_shift;
e305a165 83 PortioList portio_list;
defdb20e 84} ParallelState;
6508fe59 85
b0dc5ee6
AF
86#define TYPE_ISA_PARALLEL "isa-parallel"
87#define ISA_PARALLEL(obj) \
88 OBJECT_CHECK(ISAParallelState, (obj), TYPE_ISA_PARALLEL)
89
021f0674 90typedef struct ISAParallelState {
b0dc5ee6
AF
91 ISADevice parent_obj;
92
e8ee28fb 93 uint32_t index;
021f0674
GH
94 uint32_t iobase;
95 uint32_t isairq;
96 ParallelState state;
97} ISAParallelState;
98
6508fe59
FB
99static void parallel_update_irq(ParallelState *s)
100{
101 if (s->irq_pending)
d537cf6c 102 qemu_irq_raise(s->irq);
6508fe59 103 else
d537cf6c 104 qemu_irq_lower(s->irq);
6508fe59
FB
105}
106
5867c88a
TS
107static void
108parallel_ioport_write_sw(void *opaque, uint32_t addr, uint32_t val)
6508fe59
FB
109{
110 ParallelState *s = opaque;
3b46e624 111
5867c88a
TS
112 pdebug("write addr=0x%02x val=0x%02x\n", addr, val);
113
114 addr &= 7;
115 switch(addr) {
116 case PARA_REG_DATA:
0fa7f157
TS
117 s->dataw = val;
118 parallel_update_irq(s);
5867c88a
TS
119 break;
120 case PARA_REG_CTR:
52ccc5e0 121 val |= 0xc0;
0fa7f157
TS
122 if ((val & PARA_CTR_INIT) == 0 ) {
123 s->status = PARA_STS_BUSY;
124 s->status |= PARA_STS_ACK;
125 s->status |= PARA_STS_ONLINE;
126 s->status |= PARA_STS_ERROR;
127 }
128 else if (val & PARA_CTR_SELECT) {
129 if (val & PARA_CTR_STROBE) {
130 s->status &= ~PARA_STS_BUSY;
131 if ((s->control & PARA_CTR_STROBE) == 0)
6ab3fc32
DB
132 /* XXX this blocks entire thread. Rewrite to use
133 * qemu_chr_fe_write and background I/O callbacks */
134 qemu_chr_fe_write_all(s->chr, &s->dataw, 1);
0fa7f157
TS
135 } else {
136 if (s->control & PARA_CTR_INTEN) {
137 s->irq_pending = 1;
138 }
139 }
140 }
141 parallel_update_irq(s);
142 s->control = val;
5867c88a
TS
143 break;
144 }
145}
146
147static void parallel_ioport_write_hw(void *opaque, uint32_t addr, uint32_t val)
148{
149 ParallelState *s = opaque;
150 uint8_t parm = val;
563e3c6e 151 int dir;
5867c88a
TS
152
153 /* Sometimes programs do several writes for timing purposes on old
154 HW. Take care not to waste time on writes that do nothing. */
155
156 s->last_read_offset = ~0U;
157
6508fe59 158 addr &= 7;
6508fe59 159 switch(addr) {
5867c88a
TS
160 case PARA_REG_DATA:
161 if (s->dataw == val)
0fa7f157
TS
162 return;
163 pdebug("wd%02x\n", val);
41084f1b 164 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_WRITE_DATA, &parm);
0fa7f157 165 s->dataw = val;
6508fe59 166 break;
5867c88a 167 case PARA_REG_STS:
0fa7f157
TS
168 pdebug("ws%02x\n", val);
169 if (val & PARA_STS_TMOUT)
170 s->epp_timeout = 0;
171 break;
5867c88a
TS
172 case PARA_REG_CTR:
173 val |= 0xc0;
174 if (s->control == val)
0fa7f157
TS
175 return;
176 pdebug("wc%02x\n", val);
563e3c6e
AJ
177
178 if ((val & PARA_CTR_DIR) != (s->control & PARA_CTR_DIR)) {
179 if (val & PARA_CTR_DIR) {
180 dir = 1;
181 } else {
182 dir = 0;
183 }
41084f1b 184 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_DATA_DIR, &dir);
563e3c6e
AJ
185 parm &= ~PARA_CTR_DIR;
186 }
187
41084f1b 188 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_WRITE_CONTROL, &parm);
0fa7f157 189 s->control = val;
6508fe59 190 break;
5867c88a 191 case PARA_REG_EPP_ADDR:
0fa7f157
TS
192 if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != PARA_CTR_INIT)
193 /* Controls not correct for EPP address cycle, so do nothing */
194 pdebug("wa%02x s\n", val);
195 else {
196 struct ParallelIOArg ioarg = { .buffer = &parm, .count = 1 };
41084f1b 197 if (qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_EPP_WRITE_ADDR, &ioarg)) {
0fa7f157
TS
198 s->epp_timeout = 1;
199 pdebug("wa%02x t\n", val);
200 }
201 else
202 pdebug("wa%02x\n", val);
203 }
204 break;
5867c88a 205 case PARA_REG_EPP_DATA:
0fa7f157
TS
206 if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != PARA_CTR_INIT)
207 /* Controls not correct for EPP data cycle, so do nothing */
208 pdebug("we%02x s\n", val);
209 else {
210 struct ParallelIOArg ioarg = { .buffer = &parm, .count = 1 };
41084f1b 211 if (qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_EPP_WRITE, &ioarg)) {
0fa7f157
TS
212 s->epp_timeout = 1;
213 pdebug("we%02x t\n", val);
214 }
215 else
216 pdebug("we%02x\n", val);
217 }
218 break;
5867c88a
TS
219 }
220}
221
222static void
223parallel_ioport_eppdata_write_hw2(void *opaque, uint32_t addr, uint32_t val)
224{
225 ParallelState *s = opaque;
226 uint16_t eppdata = cpu_to_le16(val);
227 int err;
228 struct ParallelIOArg ioarg = {
0fa7f157 229 .buffer = &eppdata, .count = sizeof(eppdata)
5867c88a
TS
230 };
231 if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != PARA_CTR_INIT) {
0fa7f157
TS
232 /* Controls not correct for EPP data cycle, so do nothing */
233 pdebug("we%04x s\n", val);
234 return;
5867c88a 235 }
41084f1b 236 err = qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_EPP_WRITE, &ioarg);
5867c88a 237 if (err) {
0fa7f157
TS
238 s->epp_timeout = 1;
239 pdebug("we%04x t\n", val);
5867c88a
TS
240 }
241 else
0fa7f157 242 pdebug("we%04x\n", val);
5867c88a
TS
243}
244
245static void
246parallel_ioport_eppdata_write_hw4(void *opaque, uint32_t addr, uint32_t val)
247{
248 ParallelState *s = opaque;
249 uint32_t eppdata = cpu_to_le32(val);
250 int err;
251 struct ParallelIOArg ioarg = {
0fa7f157 252 .buffer = &eppdata, .count = sizeof(eppdata)
5867c88a
TS
253 };
254 if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != PARA_CTR_INIT) {
0fa7f157
TS
255 /* Controls not correct for EPP data cycle, so do nothing */
256 pdebug("we%08x s\n", val);
257 return;
5867c88a 258 }
41084f1b 259 err = qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_EPP_WRITE, &ioarg);
5867c88a 260 if (err) {
0fa7f157
TS
261 s->epp_timeout = 1;
262 pdebug("we%08x t\n", val);
6508fe59 263 }
5867c88a 264 else
0fa7f157 265 pdebug("we%08x\n", val);
6508fe59
FB
266}
267
5867c88a 268static uint32_t parallel_ioport_read_sw(void *opaque, uint32_t addr)
6508fe59
FB
269{
270 ParallelState *s = opaque;
271 uint32_t ret = 0xff;
272
273 addr &= 7;
274 switch(addr) {
5867c88a 275 case PARA_REG_DATA:
0fa7f157
TS
276 if (s->control & PARA_CTR_DIR)
277 ret = s->datar;
278 else
279 ret = s->dataw;
6508fe59 280 break;
5867c88a 281 case PARA_REG_STS:
0fa7f157
TS
282 ret = s->status;
283 s->irq_pending = 0;
284 if ((s->status & PARA_STS_BUSY) == 0 && (s->control & PARA_CTR_STROBE) == 0) {
285 /* XXX Fixme: wait 5 microseconds */
286 if (s->status & PARA_STS_ACK)
287 s->status &= ~PARA_STS_ACK;
288 else {
289 /* XXX Fixme: wait 5 microseconds */
290 s->status |= PARA_STS_ACK;
291 s->status |= PARA_STS_BUSY;
292 }
293 }
294 parallel_update_irq(s);
6508fe59 295 break;
5867c88a 296 case PARA_REG_CTR:
6508fe59
FB
297 ret = s->control;
298 break;
299 }
5867c88a
TS
300 pdebug("read addr=0x%02x val=0x%02x\n", addr, ret);
301 return ret;
302}
303
304static uint32_t parallel_ioport_read_hw(void *opaque, uint32_t addr)
305{
306 ParallelState *s = opaque;
307 uint8_t ret = 0xff;
308 addr &= 7;
309 switch(addr) {
310 case PARA_REG_DATA:
41084f1b 311 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_READ_DATA, &ret);
0fa7f157
TS
312 if (s->last_read_offset != addr || s->datar != ret)
313 pdebug("rd%02x\n", ret);
5867c88a
TS
314 s->datar = ret;
315 break;
316 case PARA_REG_STS:
41084f1b 317 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_READ_STATUS, &ret);
0fa7f157
TS
318 ret &= ~PARA_STS_TMOUT;
319 if (s->epp_timeout)
320 ret |= PARA_STS_TMOUT;
321 if (s->last_read_offset != addr || s->status != ret)
322 pdebug("rs%02x\n", ret);
323 s->status = ret;
5867c88a
TS
324 break;
325 case PARA_REG_CTR:
326 /* s->control has some bits fixed to 1. It is zero only when
0fa7f157
TS
327 it has not been yet written to. */
328 if (s->control == 0) {
41084f1b 329 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_READ_CONTROL, &ret);
0fa7f157
TS
330 if (s->last_read_offset != addr)
331 pdebug("rc%02x\n", ret);
332 s->control = ret;
333 }
334 else {
335 ret = s->control;
336 if (s->last_read_offset != addr)
337 pdebug("rc%02x\n", ret);
338 }
5867c88a
TS
339 break;
340 case PARA_REG_EPP_ADDR:
0fa7f157
TS
341 if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != (PARA_CTR_DIR|PARA_CTR_INIT))
342 /* Controls not correct for EPP addr cycle, so do nothing */
343 pdebug("ra%02x s\n", ret);
344 else {
345 struct ParallelIOArg ioarg = { .buffer = &ret, .count = 1 };
41084f1b 346 if (qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_EPP_READ_ADDR, &ioarg)) {
0fa7f157
TS
347 s->epp_timeout = 1;
348 pdebug("ra%02x t\n", ret);
349 }
350 else
351 pdebug("ra%02x\n", ret);
352 }
353 break;
5867c88a 354 case PARA_REG_EPP_DATA:
0fa7f157
TS
355 if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != (PARA_CTR_DIR|PARA_CTR_INIT))
356 /* Controls not correct for EPP data cycle, so do nothing */
357 pdebug("re%02x s\n", ret);
358 else {
359 struct ParallelIOArg ioarg = { .buffer = &ret, .count = 1 };
41084f1b 360 if (qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_EPP_READ, &ioarg)) {
0fa7f157
TS
361 s->epp_timeout = 1;
362 pdebug("re%02x t\n", ret);
363 }
364 else
365 pdebug("re%02x\n", ret);
366 }
367 break;
5867c88a
TS
368 }
369 s->last_read_offset = addr;
370 return ret;
371}
372
373static uint32_t
374parallel_ioport_eppdata_read_hw2(void *opaque, uint32_t addr)
375{
376 ParallelState *s = opaque;
377 uint32_t ret;
378 uint16_t eppdata = ~0;
379 int err;
380 struct ParallelIOArg ioarg = {
0fa7f157 381 .buffer = &eppdata, .count = sizeof(eppdata)
5867c88a
TS
382 };
383 if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != (PARA_CTR_DIR|PARA_CTR_INIT)) {
0fa7f157
TS
384 /* Controls not correct for EPP data cycle, so do nothing */
385 pdebug("re%04x s\n", eppdata);
386 return eppdata;
5867c88a 387 }
41084f1b 388 err = qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_EPP_READ, &ioarg);
5867c88a
TS
389 ret = le16_to_cpu(eppdata);
390
391 if (err) {
0fa7f157
TS
392 s->epp_timeout = 1;
393 pdebug("re%04x t\n", ret);
5867c88a
TS
394 }
395 else
0fa7f157 396 pdebug("re%04x\n", ret);
5867c88a
TS
397 return ret;
398}
399
400static uint32_t
401parallel_ioport_eppdata_read_hw4(void *opaque, uint32_t addr)
402{
403 ParallelState *s = opaque;
404 uint32_t ret;
405 uint32_t eppdata = ~0U;
406 int err;
407 struct ParallelIOArg ioarg = {
0fa7f157 408 .buffer = &eppdata, .count = sizeof(eppdata)
5867c88a
TS
409 };
410 if ((s->control & (PARA_CTR_DIR|PARA_CTR_SIGNAL)) != (PARA_CTR_DIR|PARA_CTR_INIT)) {
0fa7f157
TS
411 /* Controls not correct for EPP data cycle, so do nothing */
412 pdebug("re%08x s\n", eppdata);
413 return eppdata;
5867c88a 414 }
41084f1b 415 err = qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_EPP_READ, &ioarg);
5867c88a
TS
416 ret = le32_to_cpu(eppdata);
417
418 if (err) {
0fa7f157
TS
419 s->epp_timeout = 1;
420 pdebug("re%08x t\n", ret);
5867c88a
TS
421 }
422 else
0fa7f157 423 pdebug("re%08x\n", ret);
5867c88a
TS
424 return ret;
425}
426
427static void parallel_ioport_ecp_write(void *opaque, uint32_t addr, uint32_t val)
428{
7f5b7d3e 429 pdebug("wecp%d=%02x\n", addr & 7, val);
5867c88a
TS
430}
431
432static uint32_t parallel_ioport_ecp_read(void *opaque, uint32_t addr)
433{
434 uint8_t ret = 0xff;
7f5b7d3e
BS
435
436 pdebug("recp%d:%02x\n", addr & 7, ret);
6508fe59
FB
437 return ret;
438}
439
33093a0a 440static void parallel_reset(void *opaque)
6508fe59 441{
33093a0a
AJ
442 ParallelState *s = opaque;
443
5867c88a
TS
444 s->datar = ~0;
445 s->dataw = ~0;
6508fe59
FB
446 s->status = PARA_STS_BUSY;
447 s->status |= PARA_STS_ACK;
448 s->status |= PARA_STS_ONLINE;
449 s->status |= PARA_STS_ERROR;
52ccc5e0 450 s->status |= PARA_STS_TMOUT;
6508fe59
FB
451 s->control = PARA_CTR_SELECT;
452 s->control |= PARA_CTR_INIT;
52ccc5e0 453 s->control |= 0xc0;
5867c88a 454 s->irq_pending = 0;
5867c88a
TS
455 s->hw_driver = 0;
456 s->epp_timeout = 0;
457 s->last_read_offset = ~0U;
d60532ca
TS
458}
459
e8ee28fb
GH
460static const int isa_parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
461
1922abd0
RH
462static const MemoryRegionPortio isa_parallel_portio_hw_list[] = {
463 { 0, 8, 1,
464 .read = parallel_ioport_read_hw,
465 .write = parallel_ioport_write_hw },
466 { 4, 1, 2,
467 .read = parallel_ioport_eppdata_read_hw2,
468 .write = parallel_ioport_eppdata_write_hw2 },
469 { 4, 1, 4,
470 .read = parallel_ioport_eppdata_read_hw4,
471 .write = parallel_ioport_eppdata_write_hw4 },
472 { 0x400, 8, 1,
473 .read = parallel_ioport_ecp_read,
474 .write = parallel_ioport_ecp_write },
475 PORTIO_END_OF_LIST(),
476};
477
478static const MemoryRegionPortio isa_parallel_portio_sw_list[] = {
479 { 0, 8, 1,
480 .read = parallel_ioport_read_sw,
481 .write = parallel_ioport_write_sw },
482 PORTIO_END_OF_LIST(),
483};
484
461a2753
PD
485
486static const VMStateDescription vmstate_parallel_isa = {
487 .name = "parallel_isa",
488 .version_id = 1,
489 .minimum_version_id = 1,
490 .fields = (VMStateField[]) {
491 VMSTATE_UINT8(state.dataw, ISAParallelState),
492 VMSTATE_UINT8(state.datar, ISAParallelState),
493 VMSTATE_UINT8(state.status, ISAParallelState),
494 VMSTATE_UINT8(state.control, ISAParallelState),
495 VMSTATE_INT32(state.irq_pending, ISAParallelState),
496 VMSTATE_INT32(state.epp_timeout, ISAParallelState),
497 VMSTATE_END_OF_LIST()
498 }
499};
500
501
db895a1e 502static void parallel_isa_realizefn(DeviceState *dev, Error **errp)
d60532ca 503{
e8ee28fb 504 static int index;
db895a1e 505 ISADevice *isadev = ISA_DEVICE(dev);
b0dc5ee6 506 ISAParallelState *isa = ISA_PARALLEL(dev);
021f0674 507 ParallelState *s = &isa->state;
e8ee28fb 508 int base;
d60532ca
TS
509 uint8_t dummy;
510
021f0674 511 if (!s->chr) {
db895a1e
AF
512 error_setg(errp, "Can't create parallel device, empty char device");
513 return;
021f0674
GH
514 }
515
db895a1e 516 if (isa->index == -1) {
e8ee28fb 517 isa->index = index;
db895a1e
AF
518 }
519 if (isa->index >= MAX_PARALLEL_PORTS) {
520 error_setg(errp, "Max. supported number of parallel ports is %d.",
521 MAX_PARALLEL_PORTS);
522 return;
523 }
524 if (isa->iobase == -1) {
e8ee28fb 525 isa->iobase = isa_parallel_io[isa->index];
db895a1e 526 }
e8ee28fb
GH
527 index++;
528
529 base = isa->iobase;
db895a1e 530 isa_init_irq(isadev, &s->irq, isa->isairq);
a08d4367 531 qemu_register_reset(parallel_reset, s);
6508fe59 532
41084f1b 533 if (qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_PP_READ_STATUS, &dummy) == 0) {
5867c88a 534 s->hw_driver = 1;
0fa7f157 535 s->status = dummy;
5867c88a
TS
536 }
537
e305a165 538 isa_register_portio_list(isadev, &s->portio_list, base,
1922abd0
RH
539 (s->hw_driver
540 ? &isa_parallel_portio_hw_list[0]
541 : &isa_parallel_portio_sw_list[0]),
542 s, "parallel");
021f0674
GH
543}
544
d60532ca 545/* Memory mapped interface */
a8170e5e 546static uint32_t parallel_mm_readb (void *opaque, hwaddr addr)
d60532ca
TS
547{
548 ParallelState *s = opaque;
549
8da3ff18 550 return parallel_ioport_read_sw(s, addr >> s->it_shift) & 0xFF;
d60532ca
TS
551}
552
9596ebb7 553static void parallel_mm_writeb (void *opaque,
a8170e5e 554 hwaddr addr, uint32_t value)
d60532ca
TS
555{
556 ParallelState *s = opaque;
557
8da3ff18 558 parallel_ioport_write_sw(s, addr >> s->it_shift, value & 0xFF);
d60532ca
TS
559}
560
a8170e5e 561static uint32_t parallel_mm_readw (void *opaque, hwaddr addr)
d60532ca
TS
562{
563 ParallelState *s = opaque;
564
8da3ff18 565 return parallel_ioport_read_sw(s, addr >> s->it_shift) & 0xFFFF;
d60532ca
TS
566}
567
9596ebb7 568static void parallel_mm_writew (void *opaque,
a8170e5e 569 hwaddr addr, uint32_t value)
d60532ca
TS
570{
571 ParallelState *s = opaque;
572
8da3ff18 573 parallel_ioport_write_sw(s, addr >> s->it_shift, value & 0xFFFF);
d60532ca
TS
574}
575
a8170e5e 576static uint32_t parallel_mm_readl (void *opaque, hwaddr addr)
d60532ca
TS
577{
578 ParallelState *s = opaque;
579
8da3ff18 580 return parallel_ioport_read_sw(s, addr >> s->it_shift);
d60532ca
TS
581}
582
9596ebb7 583static void parallel_mm_writel (void *opaque,
a8170e5e 584 hwaddr addr, uint32_t value)
d60532ca
TS
585{
586 ParallelState *s = opaque;
587
8da3ff18 588 parallel_ioport_write_sw(s, addr >> s->it_shift, value);
d60532ca
TS
589}
590
63858cd9
AK
591static const MemoryRegionOps parallel_mm_ops = {
592 .old_mmio = {
593 .read = { parallel_mm_readb, parallel_mm_readw, parallel_mm_readl },
594 .write = { parallel_mm_writeb, parallel_mm_writew, parallel_mm_writel },
595 },
596 .endianness = DEVICE_NATIVE_ENDIAN,
d60532ca
TS
597};
598
599/* If fd is zero, it means that the parallel device uses the console */
63858cd9 600bool parallel_mm_init(MemoryRegion *address_space,
a8170e5e 601 hwaddr base, int it_shift, qemu_irq irq,
defdb20e 602 CharDriverState *chr)
d60532ca
TS
603{
604 ParallelState *s;
d60532ca 605
7267c094 606 s = g_malloc0(sizeof(ParallelState));
33093a0a
AJ
607 s->irq = irq;
608 s->chr = chr;
d60532ca 609 s->it_shift = it_shift;
a08d4367 610 qemu_register_reset(parallel_reset, s);
d60532ca 611
2c9b15ca 612 memory_region_init_io(&s->iomem, NULL, &parallel_mm_ops, s,
63858cd9
AK
613 "parallel", 8 << it_shift);
614 memory_region_add_subregion(address_space, base, &s->iomem);
defdb20e 615 return true;
d60532ca 616}
021f0674 617
39bffca2
AL
618static Property parallel_isa_properties[] = {
619 DEFINE_PROP_UINT32("index", ISAParallelState, index, -1),
c7bcc85d 620 DEFINE_PROP_UINT32("iobase", ISAParallelState, iobase, -1),
39bffca2
AL
621 DEFINE_PROP_UINT32("irq", ISAParallelState, isairq, 7),
622 DEFINE_PROP_CHR("chardev", ISAParallelState, state.chr),
623 DEFINE_PROP_END_OF_LIST(),
624};
625
8f04ee08
AL
626static void parallel_isa_class_initfn(ObjectClass *klass, void *data)
627{
39bffca2 628 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e
AF
629
630 dc->realize = parallel_isa_realizefn;
461a2753 631 dc->vmsd = &vmstate_parallel_isa;
39bffca2 632 dc->props = parallel_isa_properties;
125ee0ed 633 set_bit(DEVICE_CATEGORY_INPUT, dc->categories);
8f04ee08
AL
634}
635
8c43a6f0 636static const TypeInfo parallel_isa_info = {
b0dc5ee6 637 .name = TYPE_ISA_PARALLEL,
39bffca2
AL
638 .parent = TYPE_ISA_DEVICE,
639 .instance_size = sizeof(ISAParallelState),
640 .class_init = parallel_isa_class_initfn,
021f0674
GH
641};
642
83f7d43a 643static void parallel_register_types(void)
021f0674 644{
39bffca2 645 type_register_static(&parallel_isa_info);
021f0674
GH
646}
647
83f7d43a 648type_init(parallel_register_types)