]> git.proxmox.com Git - mirror_qemu.git/blame - hw/core/cpu.c
numa: Teach ram block notifiers about resizeable ram blocks
[mirror_qemu.git] / hw / core / cpu.c
CommitLineData
dd83b06a
AF
1/*
2 * QEMU CPU model
3 *
1590bbcb 4 * Copyright (c) 2012-2014 SUSE LINUX Products GmbH
dd83b06a
AF
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, see
18 * <http://www.gnu.org/licenses/gpl-2.0.html>
19 */
20
1ef26b1f 21#include "qemu/osdep.h"
da34e65c 22#include "qapi/error.h"
2e5b09fd 23#include "hw/core/cpu.h"
b3946626 24#include "sysemu/hw_accel.h"
066e9b27 25#include "qemu/notify.h"
91b1df8c 26#include "qemu/log.h"
db725815 27#include "qemu/main-loop.h"
508127e2 28#include "exec/log.h"
4a795202 29#include "exec/cpu-common.h"
9262685b 30#include "qemu/error-report.h"
90c84c56 31#include "qemu/qemu-print.h"
14a48c1d 32#include "sysemu/tcg.h"
ed860129 33#include "hw/boards.h"
62a48a2a 34#include "hw/qdev-properties.h"
243af022 35#include "trace/trace-root.h"
30865f31 36#include "qemu/plugin.h"
430065da 37#include "sysemu/hw_accel.h"
066e9b27 38
5ce46cb3 39CPUState *cpu_by_arch_id(int64_t id)
69e5ff06 40{
38fcbd3f
AF
41 CPUState *cpu;
42
43 CPU_FOREACH(cpu) {
44 CPUClass *cc = CPU_GET_CLASS(cpu);
69e5ff06 45
38fcbd3f 46 if (cc->get_arch_id(cpu) == id) {
5ce46cb3 47 return cpu;
38fcbd3f
AF
48 }
49 }
5ce46cb3
EH
50 return NULL;
51}
52
53bool cpu_exists(int64_t id)
54{
55 return !!cpu_by_arch_id(id);
69e5ff06
IM
56}
57
3c72234c
IM
58CPUState *cpu_create(const char *typename)
59{
60 Error *err = NULL;
61 CPUState *cpu = CPU(object_new(typename));
118bfd76 62 if (!qdev_realize(DEVICE(cpu), NULL, &err)) {
3c72234c
IM
63 error_report_err(err);
64 object_unref(OBJECT(cpu));
4482e05c 65 exit(EXIT_FAILURE);
3c72234c
IM
66 }
67 return cpu;
68}
69
444d5590
AF
70bool cpu_paging_enabled(const CPUState *cpu)
71{
72 CPUClass *cc = CPU_GET_CLASS(cpu);
73
74 return cc->get_paging_enabled(cpu);
75}
76
77static bool cpu_common_get_paging_enabled(const CPUState *cpu)
78{
6db297ea 79 return false;
444d5590
AF
80}
81
a23bbfda
AF
82void cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
83 Error **errp)
84{
85 CPUClass *cc = CPU_GET_CLASS(cpu);
86
fbe95bfb 87 cc->get_memory_mapping(cpu, list, errp);
a23bbfda
AF
88}
89
90static void cpu_common_get_memory_mapping(CPUState *cpu,
91 MemoryMappingList *list,
92 Error **errp)
93{
94 error_setg(errp, "Obtaining memory mappings is unsupported on this CPU.");
95}
96
8d04fb55
JK
97/* Resetting the IRQ comes from across the code base so we take the
98 * BQL here if we need to. cpu_interrupt assumes it is held.*/
d8ed887b
AF
99void cpu_reset_interrupt(CPUState *cpu, int mask)
100{
8d04fb55
JK
101 bool need_lock = !qemu_mutex_iothread_locked();
102
103 if (need_lock) {
104 qemu_mutex_lock_iothread();
105 }
d8ed887b 106 cpu->interrupt_request &= ~mask;
8d04fb55
JK
107 if (need_lock) {
108 qemu_mutex_unlock_iothread();
109 }
d8ed887b
AF
110}
111
60a3e17a
AF
112void cpu_exit(CPUState *cpu)
113{
d73415a3 114 qatomic_set(&cpu->exit_request, 1);
ab096a75
PB
115 /* Ensure cpu_exec will see the exit request after TCG has exited. */
116 smp_wmb();
d73415a3 117 qatomic_set(&cpu->icount_decr_ptr->u16.high, -1);
60a3e17a
AF
118}
119
c72bf468
JF
120int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
121 void *opaque)
122{
123 CPUClass *cc = CPU_GET_CLASS(cpu);
124
125 return (*cc->write_elf32_qemunote)(f, cpu, opaque);
126}
127
128static int cpu_common_write_elf32_qemunote(WriteCoreDumpFunction f,
129 CPUState *cpu, void *opaque)
130{
b09afd58 131 return 0;
c72bf468
JF
132}
133
134int cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
135 int cpuid, void *opaque)
136{
137 CPUClass *cc = CPU_GET_CLASS(cpu);
138
139 return (*cc->write_elf32_note)(f, cpu, cpuid, opaque);
140}
141
142static int cpu_common_write_elf32_note(WriteCoreDumpFunction f,
143 CPUState *cpu, int cpuid,
144 void *opaque)
145{
146 return -1;
147}
148
149int cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
150 void *opaque)
151{
152 CPUClass *cc = CPU_GET_CLASS(cpu);
153
154 return (*cc->write_elf64_qemunote)(f, cpu, opaque);
155}
156
157static int cpu_common_write_elf64_qemunote(WriteCoreDumpFunction f,
158 CPUState *cpu, void *opaque)
159{
b09afd58 160 return 0;
c72bf468
JF
161}
162
163int cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
164 int cpuid, void *opaque)
165{
166 CPUClass *cc = CPU_GET_CLASS(cpu);
167
168 return (*cc->write_elf64_note)(f, cpu, cpuid, opaque);
169}
170
171static int cpu_common_write_elf64_note(WriteCoreDumpFunction f,
172 CPUState *cpu, int cpuid,
173 void *opaque)
174{
175 return -1;
176}
177
178
a010bdbe 179static int cpu_common_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg)
5b50e790
AF
180{
181 return 0;
182}
183
184static int cpu_common_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg)
185{
186 return 0;
187}
188
bf7663c4
GK
189static bool cpu_common_virtio_is_big_endian(CPUState *cpu)
190{
191 return target_words_bigendian();
192}
5b50e790 193
7df5e3d6
CF
194/*
195 * XXX the following #if is always true because this is a common_ss
196 * module, so target CONFIG_* is never defined.
197 */
cfe35d48 198#if !defined(CONFIG_USER_ONLY)
c86f106b
AN
199GuestPanicInformation *cpu_get_crash_info(CPUState *cpu)
200{
201 CPUClass *cc = CPU_GET_CLASS(cpu);
202 GuestPanicInformation *res = NULL;
203
204 if (cc->get_crash_info) {
205 res = cc->get_crash_info(cpu);
206 }
207 return res;
208}
cfe35d48 209#endif
c86f106b 210
90c84c56 211void cpu_dump_state(CPUState *cpu, FILE *f, int flags)
878096ee
AF
212{
213 CPUClass *cc = CPU_GET_CLASS(cpu);
214
215 if (cc->dump_state) {
97577fd4 216 cpu_synchronize_state(cpu);
90c84c56 217 cc->dump_state(cpu, f, flags);
878096ee
AF
218 }
219}
220
11cb6c15 221void cpu_dump_statistics(CPUState *cpu, int flags)
878096ee
AF
222{
223 CPUClass *cc = CPU_GET_CLASS(cpu);
224
225 if (cc->dump_statistics) {
11cb6c15 226 cc->dump_statistics(cpu, flags);
878096ee
AF
227 }
228}
229
dd83b06a
AF
230void cpu_reset(CPUState *cpu)
231{
781c67ca 232 device_cold_reset(DEVICE(cpu));
2cc2d082
LV
233
234 trace_guest_cpu_reset(cpu);
dd83b06a
AF
235}
236
781c67ca 237static void cpu_common_reset(DeviceState *dev)
dd83b06a 238{
781c67ca 239 CPUState *cpu = CPU(dev);
91b1df8c
AF
240 CPUClass *cc = CPU_GET_CLASS(cpu);
241
242 if (qemu_loglevel_mask(CPU_LOG_RESET)) {
243 qemu_log("CPU Reset (CPU %d)\n", cpu->cpu_index);
244 log_cpu_state(cpu, cc->reset_dump_flags);
245 }
246
259186a7 247 cpu->interrupt_request = 0;
6ad1da66 248 cpu->halted = cpu->start_powered_off;
93afeade 249 cpu->mem_io_pc = 0;
efee7340 250 cpu->icount_extra = 0;
d73415a3 251 qatomic_set(&cpu->icount_decr_ptr->u32, 0);
414b15c9 252 cpu->can_do_io = 1;
f9d8f667 253 cpu->exception_index = -1;
bac05aa9 254 cpu->crash_occurred = false;
9b990ee5 255 cpu->cflags_next_tb = -1;
ce7cf6a9 256
ba7d3d18 257 if (tcg_enabled()) {
f3ced3c5 258 cpu_tb_jmp_cache_clear(cpu);
1f5c00cf 259
2cd53943 260 tcg_flush_softmmu_tlb(cpu);
ba7d3d18 261 }
dd83b06a
AF
262}
263
8c2e1b00
AF
264static bool cpu_common_has_work(CPUState *cs)
265{
266 return false;
267}
268
2b8c2754
AF
269ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model)
270{
99193d8f 271 CPUClass *cc = CPU_CLASS(object_class_by_name(typename));
2b8c2754 272
99193d8f 273 assert(cpu_model && cc->class_by_name);
2b8c2754
AF
274 return cc->class_by_name(cpu_model);
275}
276
62a48a2a 277static void cpu_common_parse_features(const char *typename, char *features,
1590bbcb
AF
278 Error **errp)
279{
1590bbcb 280 char *val;
62a48a2a 281 static bool cpu_globals_initialized;
2278b939
IM
282 /* Single "key=value" string being parsed */
283 char *featurestr = features ? strtok(features, ",") : NULL;
62a48a2a 284
2278b939
IM
285 /* should be called only once, catch invalid users */
286 assert(!cpu_globals_initialized);
62a48a2a 287 cpu_globals_initialized = true;
1590bbcb 288
1590bbcb
AF
289 while (featurestr) {
290 val = strchr(featurestr, '=');
291 if (val) {
62a48a2a 292 GlobalProperty *prop = g_new0(typeof(*prop), 1);
1590bbcb
AF
293 *val = 0;
294 val++;
62a48a2a
IM
295 prop->driver = typename;
296 prop->property = g_strdup(featurestr);
297 prop->value = g_strdup(val);
62a48a2a 298 qdev_prop_register_global(prop);
1590bbcb
AF
299 } else {
300 error_setg(errp, "Expected key=value format, found %s.",
301 featurestr);
302 return;
303 }
304 featurestr = strtok(NULL, ",");
305 }
306}
307
4f658099
AF
308static void cpu_common_realizefn(DeviceState *dev, Error **errp)
309{
13eed94e 310 CPUState *cpu = CPU(dev);
ed860129
PM
311 Object *machine = qdev_get_machine();
312
313 /* qdev_get_machine() can return something that's not TYPE_MACHINE
314 * if this is one of the user-only emulators; in that case there's
315 * no need to check the ignore_memory_transaction_failures board flag.
316 */
317 if (object_dynamic_cast(machine, TYPE_MACHINE)) {
318 ObjectClass *oc = object_get_class(machine);
319 MachineClass *mc = MACHINE_CLASS(oc);
320
321 if (mc) {
322 cpu->ignore_memory_transaction_failures =
323 mc->ignore_memory_transaction_failures;
324 }
325 }
13eed94e
IM
326
327 if (dev->hotplugged) {
328 cpu_synchronize_post_init(cpu);
6afb4721 329 cpu_resume(cpu);
13eed94e 330 }
2bfe11c8
LV
331
332 /* NOTE: latest generic point where the cpu is fully realized */
333 trace_init_vcpu(cpu);
4f658099
AF
334}
335
b69c3c21 336static void cpu_common_unrealizefn(DeviceState *dev)
7bbc124e
LV
337{
338 CPUState *cpu = CPU(dev);
7df5e3d6 339
82e95ec8
LV
340 /* NOTE: latest generic point before the cpu is fully unrealized */
341 trace_fini_vcpu(cpu);
7bbc124e
LV
342 cpu_exec_unrealizefn(cpu);
343}
344
a0e372f0
AF
345static void cpu_common_initfn(Object *obj)
346{
347 CPUState *cpu = CPU(obj);
348 CPUClass *cc = CPU_GET_CLASS(obj);
349
a07f953e 350 cpu->cpu_index = UNASSIGNED_CPU_INDEX;
7ea7b9ad 351 cpu->cluster_index = UNASSIGNED_CLUSTER_INDEX;
35143f01 352 cpu->gdb_num_regs = cpu->gdb_num_g_regs = cc->gdb_num_core_regs;
fa5376dd
MAL
353 /* *-user doesn't have configurable SMP topology */
354 /* the default value is changed by qemu_init_vcpu() for softmmu */
355 cpu->nr_cores = 1;
356 cpu->nr_threads = 1;
357
376692b9 358 qemu_mutex_init(&cpu->work_mutex);
0c0fcc20 359 QSIMPLEQ_INIT(&cpu->work_list);
7c39163e
EH
360 QTAILQ_INIT(&cpu->breakpoints);
361 QTAILQ_INIT(&cpu->watchpoints);
b7d48952 362
39e329e3 363 cpu_exec_initfn(cpu);
a0e372f0
AF
364}
365
b7bca733
BR
366static void cpu_common_finalize(Object *obj)
367{
611dbe46
LQ
368 CPUState *cpu = CPU(obj);
369
370 qemu_mutex_destroy(&cpu->work_mutex);
b7bca733
BR
371}
372
997395d3
IM
373static int64_t cpu_common_get_arch_id(CPUState *cpu)
374{
375 return cpu->cpu_index;
376}
377
1b36e4f5
EH
378static Property cpu_common_props[] = {
379#ifndef CONFIG_USER_ONLY
380 /* Create a memory property for softmmu CPU object,
381 * so users can wire up its memory. (This can't go in hw/core/cpu.c
382 * because that file is compiled only once for both user-mode
383 * and system builds.) The default if no link is set up is to use
384 * the system address space.
385 */
386 DEFINE_PROP_LINK("memory", CPUState, memory, TYPE_MEMORY_REGION,
387 MemoryRegion *),
388#endif
389 DEFINE_PROP_BOOL("start-powered-off", CPUState, start_powered_off, false),
390 DEFINE_PROP_END_OF_LIST(),
391};
392
dd83b06a
AF
393static void cpu_class_init(ObjectClass *klass, void *data)
394{
961f8395 395 DeviceClass *dc = DEVICE_CLASS(klass);
dd83b06a
AF
396 CPUClass *k = CPU_CLASS(klass);
397
1590bbcb 398 k->parse_features = cpu_common_parse_features;
997395d3 399 k->get_arch_id = cpu_common_get_arch_id;
8c2e1b00 400 k->has_work = cpu_common_has_work;
444d5590 401 k->get_paging_enabled = cpu_common_get_paging_enabled;
a23bbfda 402 k->get_memory_mapping = cpu_common_get_memory_mapping;
c72bf468
JF
403 k->write_elf32_qemunote = cpu_common_write_elf32_qemunote;
404 k->write_elf32_note = cpu_common_write_elf32_note;
405 k->write_elf64_qemunote = cpu_common_write_elf64_qemunote;
406 k->write_elf64_note = cpu_common_write_elf64_note;
5b50e790
AF
407 k->gdb_read_register = cpu_common_gdb_read_register;
408 k->gdb_write_register = cpu_common_gdb_write_register;
bf7663c4 409 k->virtio_is_big_endian = cpu_common_virtio_is_big_endian;
ba31cc72 410 set_bit(DEVICE_CATEGORY_CPU, dc->categories);
4f658099 411 dc->realize = cpu_common_realizefn;
7bbc124e 412 dc->unrealize = cpu_common_unrealizefn;
781c67ca 413 dc->reset = cpu_common_reset;
4f67d30b 414 device_class_set_props(dc, cpu_common_props);
ffa95714
MA
415 /*
416 * Reason: CPUs still need special care by board code: wiring up
417 * IRQs, adding reset handlers, halting non-first CPUs, ...
418 */
e90f2a8c 419 dc->user_creatable = false;
dd83b06a
AF
420}
421
961f8395 422static const TypeInfo cpu_type_info = {
dd83b06a 423 .name = TYPE_CPU,
961f8395 424 .parent = TYPE_DEVICE,
dd83b06a 425 .instance_size = sizeof(CPUState),
a0e372f0 426 .instance_init = cpu_common_initfn,
b7bca733 427 .instance_finalize = cpu_common_finalize,
dd83b06a
AF
428 .abstract = true,
429 .class_size = sizeof(CPUClass),
430 .class_init = cpu_class_init,
431};
432
433static void cpu_register_types(void)
434{
435 type_register_static(&cpu_type_info);
436}
437
438type_init(cpu_register_types)