]> git.proxmox.com Git - mirror_qemu.git/blame - hw/cpu/a15mpcore.c
hw/arm/virt: Wire up secure timer interrupt
[mirror_qemu.git] / hw / cpu / a15mpcore.c
CommitLineData
5d782e08
PM
1/*
2 * Cortex-A15MPCore internal peripheral emulation.
3 *
4 * Copyright (c) 2012 Linaro Limited.
5 * Written by Peter Maydell.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
19 */
20
43482f72 21#include "hw/cpu/a15mpcore.h"
ed466761 22#include "sysemu/kvm.h"
e6fbcbc4 23#include "kvm_arm.h"
5d782e08 24
4637a027
PM
25static void a15mp_priv_set_irq(void *opaque, int irq, int level)
26{
27 A15MPPrivState *s = (A15MPPrivState *)opaque;
524a2d8e
AF
28
29 qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
4637a027
PM
30}
31
b9ed148d
AF
32static void a15mp_priv_initfn(Object *obj)
33{
34 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
35 A15MPPrivState *s = A15MPCORE_PRIV(obj);
524a2d8e 36 DeviceState *gicdev;
b9ed148d
AF
37
38 memory_region_init(&s->container, obj, "a15mp-priv-container", 0x8000);
39 sysbus_init_mmio(sbd, &s->container);
524a2d8e 40
e6fbcbc4 41 object_initialize(&s->gic, sizeof(s->gic), gic_class_name());
524a2d8e
AF
42 gicdev = DEVICE(&s->gic);
43 qdev_set_parent_bus(gicdev, sysbus_get_default());
44 qdev_prop_set_uint32(gicdev, "revision", 2);
b9ed148d
AF
45}
46
7c76a48d 47static void a15mp_priv_realize(DeviceState *dev, Error **errp)
5d782e08 48{
7c76a48d 49 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
97da11d8 50 A15MPPrivState *s = A15MPCORE_PRIV(dev);
524a2d8e 51 DeviceState *gicdev;
4637a027 52 SysBusDevice *busdev;
6033e840 53 int i;
7c76a48d 54 Error *err = NULL;
4637a027 55
524a2d8e
AF
56 gicdev = DEVICE(&s->gic);
57 qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
58 qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
7c76a48d
AF
59 object_property_set_bool(OBJECT(&s->gic), true, "realized", &err);
60 if (err != NULL) {
61 error_propagate(errp, err);
62 return;
63 }
524a2d8e 64 busdev = SYS_BUS_DEVICE(&s->gic);
4637a027
PM
65
66 /* Pass through outbound IRQ lines from the GIC */
7c76a48d 67 sysbus_pass_irq(sbd, busdev);
5d782e08 68
4637a027 69 /* Pass through inbound GPIO lines to the GIC */
7c76a48d 70 qdev_init_gpio_in(dev, a15mp_priv_set_irq, s->num_irq - 32);
5d782e08 71
6033e840
PM
72 /* Wire the outputs from each CPU's generic timer to the
73 * appropriate GIC PPI inputs
74 */
27013bf2
AF
75 for (i = 0; i < s->num_cpu; i++) {
76 DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
6033e840
PM
77 int ppibase = s->num_irq - 32 + i * 32;
78 /* physical timer; we wire it up to the non-secure timer's ID,
79 * since a real A15 always has TrustZone but QEMU doesn't.
80 */
81 qdev_connect_gpio_out(cpudev, 0,
524a2d8e 82 qdev_get_gpio_in(gicdev, ppibase + 30));
6033e840
PM
83 /* virtual timer */
84 qdev_connect_gpio_out(cpudev, 1,
524a2d8e 85 qdev_get_gpio_in(gicdev, ppibase + 27));
6033e840
PM
86 }
87
5d782e08
PM
88 /* Memory map (addresses are offsets from PERIPHBASE):
89 * 0x0000-0x0fff -- reserved
90 * 0x1000-0x1fff -- GIC Distributor
91 * 0x2000-0x2fff -- GIC CPU interface
92 * 0x4000-0x4fff -- GIC virtual interface control (not modelled)
93 * 0x5000-0x5fff -- GIC virtual interface control (not modelled)
94 * 0x6000-0x7fff -- GIC virtual CPU interface (not modelled)
95 */
4637a027
PM
96 memory_region_add_subregion(&s->container, 0x1000,
97 sysbus_mmio_get_region(busdev, 0));
98 memory_region_add_subregion(&s->container, 0x2000,
99 sysbus_mmio_get_region(busdev, 1));
5d782e08
PM
100}
101
102static Property a15mp_priv_properties[] = {
103 DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1),
104 /* The Cortex-A15MP may have anything from 0 to 224 external interrupt
52862242 105 * IRQ lines (with another 32 internal). We default to 128+32, which
5d782e08
PM
106 * is the number provided by the Cortex-A15MP test chip in the
107 * Versatile Express A15 development board.
108 * Other boards may differ and should set this property appropriately.
109 */
52862242 110 DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 160),
5d782e08
PM
111 DEFINE_PROP_END_OF_LIST(),
112};
113
114static void a15mp_priv_class_init(ObjectClass *klass, void *data)
115{
116 DeviceClass *dc = DEVICE_CLASS(klass);
7c76a48d
AF
117
118 dc->realize = a15mp_priv_realize;
5d782e08 119 dc->props = a15mp_priv_properties;
4637a027 120 /* We currently have no savable state */
5d782e08
PM
121}
122
8c43a6f0 123static const TypeInfo a15mp_priv_info = {
97da11d8 124 .name = TYPE_A15MPCORE_PRIV,
5d782e08
PM
125 .parent = TYPE_SYS_BUS_DEVICE,
126 .instance_size = sizeof(A15MPPrivState),
b9ed148d 127 .instance_init = a15mp_priv_initfn,
5d782e08
PM
128 .class_init = a15mp_priv_class_init,
129};
130
131static void a15mp_register_types(void)
132{
133 type_register_static(&a15mp_priv_info);
134}
135
136type_init(a15mp_register_types)