]> git.proxmox.com Git - mirror_qemu.git/blame - hw/display/virtio-gpu.c
Include qemu/module.h where needed, drop it from qemu-common.h
[mirror_qemu.git] / hw / display / virtio-gpu.c
CommitLineData
62232bf4
GH
1/*
2 * Virtio GPU Device
3 *
4 * Copyright Red Hat, Inc. 2013-2014
5 *
6 * Authors:
7 * Dave Airlie <airlied@redhat.com>
8 * Gerd Hoffmann <kraxel@redhat.com>
9 *
2e252145 10 * This work is licensed under the terms of the GNU GPL, version 2 or later.
62232bf4
GH
11 * See the COPYING file in the top-level directory.
12 */
13
9b8bfe21 14#include "qemu/osdep.h"
f0353b0d 15#include "qemu/units.h"
62232bf4
GH
16#include "qemu/iov.h"
17#include "ui/console.h"
18#include "trace.h"
8da132a5 19#include "sysemu/dma.h"
62232bf4
GH
20#include "hw/virtio/virtio.h"
21#include "hw/virtio/virtio-gpu.h"
ad08e67a 22#include "hw/virtio/virtio-gpu-bswap.h"
83a7d3c0 23#include "hw/virtio/virtio-gpu-pixman.h"
62232bf4 24#include "hw/virtio/virtio-bus.h"
1ed2cb32 25#include "hw/display/edid.h"
03dd024f 26#include "qemu/log.h"
0b8fa32f 27#include "qemu/module.h"
5e3d741c 28#include "qapi/error.h"
50d8e25e 29#include "qemu/error-report.h"
62232bf4 30
0c244e50
GH
31#define VIRTIO_GPU_VM_VERSION 1
32
62232bf4
GH
33static struct virtio_gpu_simple_resource*
34virtio_gpu_find_resource(VirtIOGPU *g, uint32_t resource_id);
35
3bb68f79
GH
36static void virtio_gpu_cleanup_mapping(VirtIOGPU *g,
37 struct virtio_gpu_simple_resource *res);
b8e23926 38
9d9e1521 39#ifdef CONFIG_VIRGL
a9c94277 40#include <virglrenderer.h>
9d9e1521
GH
41#define VIRGL(_g, _virgl, _simple, ...) \
42 do { \
50d8e25e 43 if (_g->parent_obj.use_virgl_renderer) { \
9d9e1521
GH
44 _virgl(__VA_ARGS__); \
45 } else { \
46 _simple(__VA_ARGS__); \
47 } \
48 } while (0)
49#else
50#define VIRGL(_g, _virgl, _simple, ...) \
51 do { \
52 _simple(__VA_ARGS__); \
53 } while (0)
54#endif
55
62232bf4
GH
56static void update_cursor_data_simple(VirtIOGPU *g,
57 struct virtio_gpu_scanout *s,
58 uint32_t resource_id)
59{
60 struct virtio_gpu_simple_resource *res;
61 uint32_t pixels;
62
63 res = virtio_gpu_find_resource(g, resource_id);
64 if (!res) {
65 return;
66 }
67
68 if (pixman_image_get_width(res->image) != s->current_cursor->width ||
69 pixman_image_get_height(res->image) != s->current_cursor->height) {
70 return;
71 }
72
73 pixels = s->current_cursor->width * s->current_cursor->height;
74 memcpy(s->current_cursor->data,
75 pixman_image_get_data(res->image),
76 pixels * sizeof(uint32_t));
77}
78
9d9e1521
GH
79#ifdef CONFIG_VIRGL
80
81static void update_cursor_data_virgl(VirtIOGPU *g,
82 struct virtio_gpu_scanout *s,
83 uint32_t resource_id)
84{
85 uint32_t width, height;
86 uint32_t pixels, *data;
87
88 data = virgl_renderer_get_cursor_data(resource_id, &width, &height);
89 if (!data) {
90 return;
91 }
92
93 if (width != s->current_cursor->width ||
94 height != s->current_cursor->height) {
2d1cd6c7 95 free(data);
9d9e1521
GH
96 return;
97 }
98
99 pixels = s->current_cursor->width * s->current_cursor->height;
100 memcpy(s->current_cursor->data, data, pixels * sizeof(uint32_t));
101 free(data);
102}
103
104#endif
105
62232bf4
GH
106static void update_cursor(VirtIOGPU *g, struct virtio_gpu_update_cursor *cursor)
107{
108 struct virtio_gpu_scanout *s;
0c244e50 109 bool move = cursor->hdr.type == VIRTIO_GPU_CMD_MOVE_CURSOR;
62232bf4 110
50d8e25e 111 if (cursor->pos.scanout_id >= g->parent_obj.conf.max_outputs) {
62232bf4
GH
112 return;
113 }
50d8e25e 114 s = &g->parent_obj.scanout[cursor->pos.scanout_id];
62232bf4 115
e9c1b459
GH
116 trace_virtio_gpu_update_cursor(cursor->pos.scanout_id,
117 cursor->pos.x,
118 cursor->pos.y,
119 move ? "move" : "update",
120 cursor->resource_id);
121
0c244e50 122 if (!move) {
62232bf4
GH
123 if (!s->current_cursor) {
124 s->current_cursor = cursor_alloc(64, 64);
125 }
126
127 s->current_cursor->hot_x = cursor->hot_x;
128 s->current_cursor->hot_y = cursor->hot_y;
129
130 if (cursor->resource_id > 0) {
9d9e1521
GH
131 VIRGL(g, update_cursor_data_virgl, update_cursor_data_simple,
132 g, s, cursor->resource_id);
62232bf4
GH
133 }
134 dpy_cursor_define(s->con, s->current_cursor);
0c244e50
GH
135
136 s->cursor = *cursor;
137 } else {
138 s->cursor.pos.x = cursor->pos.x;
139 s->cursor.pos.y = cursor->pos.y;
62232bf4
GH
140 }
141 dpy_mouse_set(s->con, cursor->pos.x, cursor->pos.y,
142 cursor->resource_id ? 1 : 0);
143}
144
62232bf4
GH
145static struct virtio_gpu_simple_resource *
146virtio_gpu_find_resource(VirtIOGPU *g, uint32_t resource_id)
147{
148 struct virtio_gpu_simple_resource *res;
149
150 QTAILQ_FOREACH(res, &g->reslist, next) {
151 if (res->resource_id == resource_id) {
152 return res;
153 }
154 }
155 return NULL;
156}
157
158void virtio_gpu_ctrl_response(VirtIOGPU *g,
159 struct virtio_gpu_ctrl_command *cmd,
160 struct virtio_gpu_ctrl_hdr *resp,
161 size_t resp_len)
162{
163 size_t s;
164
165 if (cmd->cmd_hdr.flags & VIRTIO_GPU_FLAG_FENCE) {
166 resp->flags |= VIRTIO_GPU_FLAG_FENCE;
167 resp->fence_id = cmd->cmd_hdr.fence_id;
168 resp->ctx_id = cmd->cmd_hdr.ctx_id;
169 }
1715d6b5 170 virtio_gpu_ctrl_hdr_bswap(resp);
62232bf4
GH
171 s = iov_from_buf(cmd->elem.in_sg, cmd->elem.in_num, 0, resp, resp_len);
172 if (s != resp_len) {
173 qemu_log_mask(LOG_GUEST_ERROR,
174 "%s: response size incorrect %zu vs %zu\n",
175 __func__, s, resp_len);
176 }
177 virtqueue_push(cmd->vq, &cmd->elem, s);
178 virtio_notify(VIRTIO_DEVICE(g), cmd->vq);
179 cmd->finished = true;
180}
181
182void virtio_gpu_ctrl_response_nodata(VirtIOGPU *g,
183 struct virtio_gpu_ctrl_command *cmd,
184 enum virtio_gpu_ctrl_type type)
185{
186 struct virtio_gpu_ctrl_hdr resp;
187
188 memset(&resp, 0, sizeof(resp));
189 resp.type = type;
190 virtio_gpu_ctrl_response(g, cmd, &resp, sizeof(resp));
191}
192
62232bf4
GH
193void virtio_gpu_get_display_info(VirtIOGPU *g,
194 struct virtio_gpu_ctrl_command *cmd)
195{
196 struct virtio_gpu_resp_display_info display_info;
197
198 trace_virtio_gpu_cmd_get_display_info();
199 memset(&display_info, 0, sizeof(display_info));
200 display_info.hdr.type = VIRTIO_GPU_RESP_OK_DISPLAY_INFO;
50d8e25e 201 virtio_gpu_base_fill_display_info(VIRTIO_GPU_BASE(g), &display_info);
62232bf4
GH
202 virtio_gpu_ctrl_response(g, cmd, &display_info.hdr,
203 sizeof(display_info));
204}
205
1ed2cb32
GH
206static void
207virtio_gpu_generate_edid(VirtIOGPU *g, int scanout,
208 struct virtio_gpu_resp_edid *edid)
209{
50d8e25e 210 VirtIOGPUBase *b = VIRTIO_GPU_BASE(g);
1ed2cb32 211 qemu_edid_info info = {
50d8e25e
MAL
212 .prefx = b->req_state[scanout].width,
213 .prefy = b->req_state[scanout].height,
1ed2cb32
GH
214 };
215
216 edid->size = cpu_to_le32(sizeof(edid->edid));
217 qemu_edid_generate(edid->edid, sizeof(edid->edid), &info);
218}
219
220void virtio_gpu_get_edid(VirtIOGPU *g,
221 struct virtio_gpu_ctrl_command *cmd)
222{
223 struct virtio_gpu_resp_edid edid;
224 struct virtio_gpu_cmd_get_edid get_edid;
50d8e25e 225 VirtIOGPUBase *b = VIRTIO_GPU_BASE(g);
1ed2cb32
GH
226
227 VIRTIO_GPU_FILL_CMD(get_edid);
228 virtio_gpu_bswap_32(&get_edid, sizeof(get_edid));
229
50d8e25e 230 if (get_edid.scanout >= b->conf.max_outputs) {
1ed2cb32
GH
231 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER;
232 return;
233 }
234
235 trace_virtio_gpu_cmd_get_edid(get_edid.scanout);
236 memset(&edid, 0, sizeof(edid));
237 edid.hdr.type = VIRTIO_GPU_RESP_OK_EDID;
238 virtio_gpu_generate_edid(g, get_edid.scanout, &edid);
239 virtio_gpu_ctrl_response(g, cmd, &edid.hdr, sizeof(edid));
240}
241
c53f5b89
TW
242static uint32_t calc_image_hostmem(pixman_format_code_t pformat,
243 uint32_t width, uint32_t height)
244{
245 /* Copied from pixman/pixman-bits-image.c, skip integer overflow check.
246 * pixman_image_create_bits will fail in case it overflow.
247 */
248
249 int bpp = PIXMAN_FORMAT_BPP(pformat);
250 int stride = ((width * bpp + 0x1f) >> 5) * sizeof(uint32_t);
251 return height * stride;
252}
253
62232bf4
GH
254static void virtio_gpu_resource_create_2d(VirtIOGPU *g,
255 struct virtio_gpu_ctrl_command *cmd)
256{
257 pixman_format_code_t pformat;
258 struct virtio_gpu_simple_resource *res;
259 struct virtio_gpu_resource_create_2d c2d;
260
261 VIRTIO_GPU_FILL_CMD(c2d);
1715d6b5 262 virtio_gpu_bswap_32(&c2d, sizeof(c2d));
62232bf4
GH
263 trace_virtio_gpu_cmd_res_create_2d(c2d.resource_id, c2d.format,
264 c2d.width, c2d.height);
265
266 if (c2d.resource_id == 0) {
267 qemu_log_mask(LOG_GUEST_ERROR, "%s: resource id 0 is not allowed\n",
268 __func__);
269 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
270 return;
271 }
272
273 res = virtio_gpu_find_resource(g, c2d.resource_id);
274 if (res) {
275 qemu_log_mask(LOG_GUEST_ERROR, "%s: resource already exists %d\n",
276 __func__, c2d.resource_id);
277 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
278 return;
279 }
280
281 res = g_new0(struct virtio_gpu_simple_resource, 1);
282
283 res->width = c2d.width;
284 res->height = c2d.height;
285 res->format = c2d.format;
286 res->resource_id = c2d.resource_id;
287
83a7d3c0 288 pformat = virtio_gpu_get_pixman_format(c2d.format);
62232bf4
GH
289 if (!pformat) {
290 qemu_log_mask(LOG_GUEST_ERROR,
291 "%s: host couldn't handle guest format %d\n",
292 __func__, c2d.format);
cb3a0522 293 g_free(res);
62232bf4
GH
294 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER;
295 return;
296 }
9b7621bc 297
c53f5b89 298 res->hostmem = calc_image_hostmem(pformat, c2d.width, c2d.height);
50d8e25e 299 if (res->hostmem + g->hostmem < g->conf_max_hostmem) {
9b7621bc
GH
300 res->image = pixman_image_create_bits(pformat,
301 c2d.width,
302 c2d.height,
303 NULL, 0);
304 }
62232bf4
GH
305
306 if (!res->image) {
307 qemu_log_mask(LOG_GUEST_ERROR,
308 "%s: resource creation failed %d %d %d\n",
309 __func__, c2d.resource_id, c2d.width, c2d.height);
310 g_free(res);
311 cmd->error = VIRTIO_GPU_RESP_ERR_OUT_OF_MEMORY;
312 return;
313 }
314
315 QTAILQ_INSERT_HEAD(&g->reslist, res, next);
9b7621bc 316 g->hostmem += res->hostmem;
62232bf4
GH
317}
318
da566a18
GH
319static void virtio_gpu_disable_scanout(VirtIOGPU *g, int scanout_id)
320{
50d8e25e 321 struct virtio_gpu_scanout *scanout = &g->parent_obj.scanout[scanout_id];
da566a18
GH
322 struct virtio_gpu_simple_resource *res;
323 DisplaySurface *ds = NULL;
324
325 if (scanout->resource_id == 0) {
326 return;
327 }
328
329 res = virtio_gpu_find_resource(g, scanout->resource_id);
330 if (res) {
331 res->scanout_bitmask &= ~(1 << scanout_id);
332 }
333
334 if (scanout_id == 0) {
335 /* primary head */
336 ds = qemu_create_message_surface(scanout->width ?: 640,
337 scanout->height ?: 480,
338 "Guest disabled display.");
339 }
340 dpy_gfx_replace_surface(scanout->con, ds);
341 scanout->resource_id = 0;
342 scanout->ds = NULL;
343 scanout->width = 0;
344 scanout->height = 0;
345}
346
62232bf4
GH
347static void virtio_gpu_resource_destroy(VirtIOGPU *g,
348 struct virtio_gpu_simple_resource *res)
349{
1fccd7c5
GH
350 int i;
351
352 if (res->scanout_bitmask) {
50d8e25e 353 for (i = 0; i < g->parent_obj.conf.max_outputs; i++) {
1fccd7c5
GH
354 if (res->scanout_bitmask & (1 << i)) {
355 virtio_gpu_disable_scanout(g, i);
356 }
357 }
358 }
359
62232bf4 360 pixman_image_unref(res->image);
3bb68f79 361 virtio_gpu_cleanup_mapping(g, res);
62232bf4 362 QTAILQ_REMOVE(&g->reslist, res, next);
9b7621bc 363 g->hostmem -= res->hostmem;
62232bf4
GH
364 g_free(res);
365}
366
367static void virtio_gpu_resource_unref(VirtIOGPU *g,
368 struct virtio_gpu_ctrl_command *cmd)
369{
370 struct virtio_gpu_simple_resource *res;
371 struct virtio_gpu_resource_unref unref;
372
373 VIRTIO_GPU_FILL_CMD(unref);
1715d6b5 374 virtio_gpu_bswap_32(&unref, sizeof(unref));
62232bf4
GH
375 trace_virtio_gpu_cmd_res_unref(unref.resource_id);
376
377 res = virtio_gpu_find_resource(g, unref.resource_id);
378 if (!res) {
379 qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal resource specified %d\n",
380 __func__, unref.resource_id);
381 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
382 return;
383 }
384 virtio_gpu_resource_destroy(g, res);
385}
386
387static void virtio_gpu_transfer_to_host_2d(VirtIOGPU *g,
388 struct virtio_gpu_ctrl_command *cmd)
389{
390 struct virtio_gpu_simple_resource *res;
391 int h;
392 uint32_t src_offset, dst_offset, stride;
393 int bpp;
394 pixman_format_code_t format;
395 struct virtio_gpu_transfer_to_host_2d t2d;
396
397 VIRTIO_GPU_FILL_CMD(t2d);
1715d6b5 398 virtio_gpu_t2d_bswap(&t2d);
62232bf4
GH
399 trace_virtio_gpu_cmd_res_xfer_toh_2d(t2d.resource_id);
400
401 res = virtio_gpu_find_resource(g, t2d.resource_id);
402 if (!res || !res->iov) {
403 qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal resource specified %d\n",
404 __func__, t2d.resource_id);
405 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
406 return;
407 }
408
409 if (t2d.r.x > res->width ||
410 t2d.r.y > res->height ||
411 t2d.r.width > res->width ||
412 t2d.r.height > res->height ||
413 t2d.r.x + t2d.r.width > res->width ||
414 t2d.r.y + t2d.r.height > res->height) {
415 qemu_log_mask(LOG_GUEST_ERROR, "%s: transfer bounds outside resource"
416 " bounds for resource %d: %d %d %d %d vs %d %d\n",
417 __func__, t2d.resource_id, t2d.r.x, t2d.r.y,
418 t2d.r.width, t2d.r.height, res->width, res->height);
419 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER;
420 return;
421 }
422
423 format = pixman_image_get_format(res->image);
e5f99037 424 bpp = DIV_ROUND_UP(PIXMAN_FORMAT_BPP(format), 8);
62232bf4
GH
425 stride = pixman_image_get_stride(res->image);
426
427 if (t2d.offset || t2d.r.x || t2d.r.y ||
428 t2d.r.width != pixman_image_get_width(res->image)) {
429 void *img_data = pixman_image_get_data(res->image);
430 for (h = 0; h < t2d.r.height; h++) {
431 src_offset = t2d.offset + stride * h;
432 dst_offset = (t2d.r.y + h) * stride + (t2d.r.x * bpp);
433
434 iov_to_buf(res->iov, res->iov_cnt, src_offset,
435 (uint8_t *)img_data
436 + dst_offset, t2d.r.width * bpp);
437 }
438 } else {
439 iov_to_buf(res->iov, res->iov_cnt, 0,
440 pixman_image_get_data(res->image),
441 pixman_image_get_stride(res->image)
442 * pixman_image_get_height(res->image));
443 }
444}
445
446static void virtio_gpu_resource_flush(VirtIOGPU *g,
447 struct virtio_gpu_ctrl_command *cmd)
448{
449 struct virtio_gpu_simple_resource *res;
450 struct virtio_gpu_resource_flush rf;
451 pixman_region16_t flush_region;
452 int i;
453
454 VIRTIO_GPU_FILL_CMD(rf);
1715d6b5 455 virtio_gpu_bswap_32(&rf, sizeof(rf));
62232bf4
GH
456 trace_virtio_gpu_cmd_res_flush(rf.resource_id,
457 rf.r.width, rf.r.height, rf.r.x, rf.r.y);
458
459 res = virtio_gpu_find_resource(g, rf.resource_id);
460 if (!res) {
461 qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal resource specified %d\n",
462 __func__, rf.resource_id);
463 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
464 return;
465 }
466
467 if (rf.r.x > res->width ||
468 rf.r.y > res->height ||
469 rf.r.width > res->width ||
470 rf.r.height > res->height ||
471 rf.r.x + rf.r.width > res->width ||
472 rf.r.y + rf.r.height > res->height) {
473 qemu_log_mask(LOG_GUEST_ERROR, "%s: flush bounds outside resource"
474 " bounds for resource %d: %d %d %d %d vs %d %d\n",
475 __func__, rf.resource_id, rf.r.x, rf.r.y,
476 rf.r.width, rf.r.height, res->width, res->height);
477 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER;
478 return;
479 }
480
481 pixman_region_init_rect(&flush_region,
482 rf.r.x, rf.r.y, rf.r.width, rf.r.height);
50d8e25e 483 for (i = 0; i < g->parent_obj.conf.max_outputs; i++) {
62232bf4
GH
484 struct virtio_gpu_scanout *scanout;
485 pixman_region16_t region, finalregion;
486 pixman_box16_t *extents;
487
488 if (!(res->scanout_bitmask & (1 << i))) {
489 continue;
490 }
50d8e25e 491 scanout = &g->parent_obj.scanout[i];
62232bf4
GH
492
493 pixman_region_init(&finalregion);
494 pixman_region_init_rect(&region, scanout->x, scanout->y,
495 scanout->width, scanout->height);
496
497 pixman_region_intersect(&finalregion, &flush_region, &region);
498 pixman_region_translate(&finalregion, -scanout->x, -scanout->y);
499 extents = pixman_region_extents(&finalregion);
500 /* work out the area we need to update for each console */
50d8e25e 501 dpy_gfx_update(g->parent_obj.scanout[i].con,
62232bf4
GH
502 extents->x1, extents->y1,
503 extents->x2 - extents->x1,
504 extents->y2 - extents->y1);
505
506 pixman_region_fini(&region);
507 pixman_region_fini(&finalregion);
508 }
509 pixman_region_fini(&flush_region);
510}
511
fa06e5cb
GH
512static void virtio_unref_resource(pixman_image_t *image, void *data)
513{
514 pixman_image_unref(data);
515}
516
62232bf4
GH
517static void virtio_gpu_set_scanout(VirtIOGPU *g,
518 struct virtio_gpu_ctrl_command *cmd)
519{
c806cfa0 520 struct virtio_gpu_simple_resource *res, *ores;
62232bf4
GH
521 struct virtio_gpu_scanout *scanout;
522 pixman_format_code_t format;
523 uint32_t offset;
524 int bpp;
525 struct virtio_gpu_set_scanout ss;
526
527 VIRTIO_GPU_FILL_CMD(ss);
1715d6b5 528 virtio_gpu_bswap_32(&ss, sizeof(ss));
62232bf4
GH
529 trace_virtio_gpu_cmd_set_scanout(ss.scanout_id, ss.resource_id,
530 ss.r.width, ss.r.height, ss.r.x, ss.r.y);
531
50d8e25e 532 if (ss.scanout_id >= g->parent_obj.conf.max_outputs) {
fe89fdeb
MAL
533 qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal scanout id specified %d",
534 __func__, ss.scanout_id);
535 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_SCANOUT_ID;
536 return;
537 }
538
50d8e25e 539 g->parent_obj.enable = 1;
62232bf4 540 if (ss.resource_id == 0) {
da566a18 541 virtio_gpu_disable_scanout(g, ss.scanout_id);
62232bf4
GH
542 return;
543 }
544
545 /* create a surface for this scanout */
62232bf4
GH
546 res = virtio_gpu_find_resource(g, ss.resource_id);
547 if (!res) {
548 qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal resource specified %d\n",
549 __func__, ss.resource_id);
550 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
551 return;
552 }
553
554 if (ss.r.x > res->width ||
555 ss.r.y > res->height ||
da35f7f1
GH
556 ss.r.width < 16 ||
557 ss.r.height < 16 ||
62232bf4
GH
558 ss.r.width > res->width ||
559 ss.r.height > res->height ||
560 ss.r.x + ss.r.width > res->width ||
561 ss.r.y + ss.r.height > res->height) {
562 qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal scanout %d bounds for"
563 " resource %d, (%d,%d)+%d,%d vs %d %d\n",
564 __func__, ss.scanout_id, ss.resource_id, ss.r.x, ss.r.y,
565 ss.r.width, ss.r.height, res->width, res->height);
566 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_PARAMETER;
567 return;
568 }
569
50d8e25e 570 scanout = &g->parent_obj.scanout[ss.scanout_id];
62232bf4
GH
571
572 format = pixman_image_get_format(res->image);
e5f99037 573 bpp = DIV_ROUND_UP(PIXMAN_FORMAT_BPP(format), 8);
62232bf4
GH
574 offset = (ss.r.x * bpp) + ss.r.y * pixman_image_get_stride(res->image);
575 if (!scanout->ds || surface_data(scanout->ds)
576 != ((uint8_t *)pixman_image_get_data(res->image) + offset) ||
577 scanout->width != ss.r.width ||
578 scanout->height != ss.r.height) {
fa06e5cb
GH
579 pixman_image_t *rect;
580 void *ptr = (uint8_t *)pixman_image_get_data(res->image) + offset;
581 rect = pixman_image_create_bits(format, ss.r.width, ss.r.height, ptr,
582 pixman_image_get_stride(res->image));
583 pixman_image_ref(res->image);
584 pixman_image_set_destroy_function(rect, virtio_unref_resource,
585 res->image);
62232bf4 586 /* realloc the surface ptr */
fa06e5cb 587 scanout->ds = qemu_create_displaysurface_pixman(rect);
62232bf4
GH
588 if (!scanout->ds) {
589 cmd->error = VIRTIO_GPU_RESP_ERR_UNSPEC;
590 return;
591 }
dd248ed7 592 pixman_image_unref(rect);
50d8e25e
MAL
593 dpy_gfx_replace_surface(g->parent_obj.scanout[ss.scanout_id].con,
594 scanout->ds);
62232bf4
GH
595 }
596
c806cfa0
GH
597 ores = virtio_gpu_find_resource(g, scanout->resource_id);
598 if (ores) {
599 ores->scanout_bitmask &= ~(1 << ss.scanout_id);
600 }
601
62232bf4
GH
602 res->scanout_bitmask |= (1 << ss.scanout_id);
603 scanout->resource_id = ss.resource_id;
604 scanout->x = ss.r.x;
605 scanout->y = ss.r.y;
606 scanout->width = ss.r.width;
607 scanout->height = ss.r.height;
608}
609
3bb68f79
GH
610int virtio_gpu_create_mapping_iov(VirtIOGPU *g,
611 struct virtio_gpu_resource_attach_backing *ab,
62232bf4 612 struct virtio_gpu_ctrl_command *cmd,
0c244e50 613 uint64_t **addr, struct iovec **iov)
62232bf4
GH
614{
615 struct virtio_gpu_mem_entry *ents;
616 size_t esize, s;
617 int i;
618
619 if (ab->nr_entries > 16384) {
620 qemu_log_mask(LOG_GUEST_ERROR,
2c84167b 621 "%s: nr_entries is too big (%d > 16384)\n",
62232bf4
GH
622 __func__, ab->nr_entries);
623 return -1;
624 }
625
626 esize = sizeof(*ents) * ab->nr_entries;
627 ents = g_malloc(esize);
628 s = iov_to_buf(cmd->elem.out_sg, cmd->elem.out_num,
629 sizeof(*ab), ents, esize);
630 if (s != esize) {
631 qemu_log_mask(LOG_GUEST_ERROR,
632 "%s: command data size incorrect %zu vs %zu\n",
633 __func__, s, esize);
634 g_free(ents);
635 return -1;
636 }
637
638 *iov = g_malloc0(sizeof(struct iovec) * ab->nr_entries);
0c244e50
GH
639 if (addr) {
640 *addr = g_malloc0(sizeof(uint64_t) * ab->nr_entries);
641 }
62232bf4 642 for (i = 0; i < ab->nr_entries; i++) {
1715d6b5
FA
643 uint64_t a = le64_to_cpu(ents[i].addr);
644 uint32_t l = le32_to_cpu(ents[i].length);
645 hwaddr len = l;
646 (*iov)[i].iov_len = l;
8da132a5
GH
647 (*iov)[i].iov_base = dma_memory_map(VIRTIO_DEVICE(g)->dma_as,
648 a, &len, DMA_DIRECTION_TO_DEVICE);
0c244e50 649 if (addr) {
1715d6b5 650 (*addr)[i] = a;
0c244e50 651 }
1715d6b5 652 if (!(*iov)[i].iov_base || len != l) {
62232bf4
GH
653 qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to map MMIO memory for"
654 " resource %d element %d\n",
655 __func__, ab->resource_id, i);
3bb68f79 656 virtio_gpu_cleanup_mapping_iov(g, *iov, i);
62232bf4 657 g_free(ents);
62232bf4 658 *iov = NULL;
0c244e50
GH
659 if (addr) {
660 g_free(*addr);
661 *addr = NULL;
662 }
62232bf4
GH
663 return -1;
664 }
665 }
666 g_free(ents);
667 return 0;
668}
669
3bb68f79
GH
670void virtio_gpu_cleanup_mapping_iov(VirtIOGPU *g,
671 struct iovec *iov, uint32_t count)
62232bf4
GH
672{
673 int i;
674
675 for (i = 0; i < count; i++) {
8da132a5
GH
676 dma_memory_unmap(VIRTIO_DEVICE(g)->dma_as,
677 iov[i].iov_base, iov[i].iov_len,
678 DMA_DIRECTION_TO_DEVICE,
679 iov[i].iov_len);
62232bf4 680 }
7f3be0f2 681 g_free(iov);
62232bf4
GH
682}
683
3bb68f79
GH
684static void virtio_gpu_cleanup_mapping(VirtIOGPU *g,
685 struct virtio_gpu_simple_resource *res)
62232bf4 686{
3bb68f79 687 virtio_gpu_cleanup_mapping_iov(g, res->iov, res->iov_cnt);
62232bf4
GH
688 res->iov = NULL;
689 res->iov_cnt = 0;
0c244e50
GH
690 g_free(res->addrs);
691 res->addrs = NULL;
62232bf4
GH
692}
693
694static void
695virtio_gpu_resource_attach_backing(VirtIOGPU *g,
696 struct virtio_gpu_ctrl_command *cmd)
697{
698 struct virtio_gpu_simple_resource *res;
699 struct virtio_gpu_resource_attach_backing ab;
700 int ret;
701
702 VIRTIO_GPU_FILL_CMD(ab);
1715d6b5 703 virtio_gpu_bswap_32(&ab, sizeof(ab));
62232bf4
GH
704 trace_virtio_gpu_cmd_res_back_attach(ab.resource_id);
705
706 res = virtio_gpu_find_resource(g, ab.resource_id);
707 if (!res) {
708 qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal resource specified %d\n",
709 __func__, ab.resource_id);
710 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
711 return;
712 }
713
204f01b3
LQ
714 if (res->iov) {
715 cmd->error = VIRTIO_GPU_RESP_ERR_UNSPEC;
716 return;
717 }
718
3bb68f79 719 ret = virtio_gpu_create_mapping_iov(g, &ab, cmd, &res->addrs, &res->iov);
62232bf4
GH
720 if (ret != 0) {
721 cmd->error = VIRTIO_GPU_RESP_ERR_UNSPEC;
722 return;
723 }
724
725 res->iov_cnt = ab.nr_entries;
726}
727
728static void
729virtio_gpu_resource_detach_backing(VirtIOGPU *g,
730 struct virtio_gpu_ctrl_command *cmd)
731{
732 struct virtio_gpu_simple_resource *res;
733 struct virtio_gpu_resource_detach_backing detach;
734
735 VIRTIO_GPU_FILL_CMD(detach);
1715d6b5 736 virtio_gpu_bswap_32(&detach, sizeof(detach));
62232bf4
GH
737 trace_virtio_gpu_cmd_res_back_detach(detach.resource_id);
738
739 res = virtio_gpu_find_resource(g, detach.resource_id);
740 if (!res || !res->iov) {
741 qemu_log_mask(LOG_GUEST_ERROR, "%s: illegal resource specified %d\n",
742 __func__, detach.resource_id);
743 cmd->error = VIRTIO_GPU_RESP_ERR_INVALID_RESOURCE_ID;
744 return;
745 }
3bb68f79 746 virtio_gpu_cleanup_mapping(g, res);
62232bf4
GH
747}
748
749static void virtio_gpu_simple_process_cmd(VirtIOGPU *g,
750 struct virtio_gpu_ctrl_command *cmd)
751{
752 VIRTIO_GPU_FILL_CMD(cmd->cmd_hdr);
1715d6b5 753 virtio_gpu_ctrl_hdr_bswap(&cmd->cmd_hdr);
62232bf4
GH
754
755 switch (cmd->cmd_hdr.type) {
756 case VIRTIO_GPU_CMD_GET_DISPLAY_INFO:
757 virtio_gpu_get_display_info(g, cmd);
758 break;
1ed2cb32
GH
759 case VIRTIO_GPU_CMD_GET_EDID:
760 virtio_gpu_get_edid(g, cmd);
761 break;
62232bf4
GH
762 case VIRTIO_GPU_CMD_RESOURCE_CREATE_2D:
763 virtio_gpu_resource_create_2d(g, cmd);
764 break;
765 case VIRTIO_GPU_CMD_RESOURCE_UNREF:
766 virtio_gpu_resource_unref(g, cmd);
767 break;
768 case VIRTIO_GPU_CMD_RESOURCE_FLUSH:
769 virtio_gpu_resource_flush(g, cmd);
770 break;
771 case VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D:
772 virtio_gpu_transfer_to_host_2d(g, cmd);
773 break;
774 case VIRTIO_GPU_CMD_SET_SCANOUT:
775 virtio_gpu_set_scanout(g, cmd);
776 break;
777 case VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING:
778 virtio_gpu_resource_attach_backing(g, cmd);
779 break;
780 case VIRTIO_GPU_CMD_RESOURCE_DETACH_BACKING:
781 virtio_gpu_resource_detach_backing(g, cmd);
782 break;
783 default:
784 cmd->error = VIRTIO_GPU_RESP_ERR_UNSPEC;
785 break;
786 }
787 if (!cmd->finished) {
788 virtio_gpu_ctrl_response_nodata(g, cmd, cmd->error ? cmd->error :
789 VIRTIO_GPU_RESP_OK_NODATA);
790 }
791}
792
793static void virtio_gpu_handle_ctrl_cb(VirtIODevice *vdev, VirtQueue *vq)
794{
795 VirtIOGPU *g = VIRTIO_GPU(vdev);
796 qemu_bh_schedule(g->ctrl_bh);
797}
798
799static void virtio_gpu_handle_cursor_cb(VirtIODevice *vdev, VirtQueue *vq)
800{
801 VirtIOGPU *g = VIRTIO_GPU(vdev);
802 qemu_bh_schedule(g->cursor_bh);
803}
804
0c55a1cf 805void virtio_gpu_process_cmdq(VirtIOGPU *g)
3eb769fd
GH
806{
807 struct virtio_gpu_ctrl_command *cmd;
808
809 while (!QTAILQ_EMPTY(&g->cmdq)) {
810 cmd = QTAILQ_FIRST(&g->cmdq);
811
50d8e25e 812 if (g->parent_obj.renderer_blocked) {
0c55a1cf
GH
813 break;
814 }
ad341aac
MAL
815
816 /* process command */
817 VIRGL(g, virtio_gpu_virgl_process_cmd, virtio_gpu_simple_process_cmd,
818 g, cmd);
819
3eb769fd 820 QTAILQ_REMOVE(&g->cmdq, cmd, next);
50d8e25e 821 if (virtio_gpu_stats_enabled(g->parent_obj.conf)) {
3eb769fd
GH
822 g->stats.requests++;
823 }
824
825 if (!cmd->finished) {
826 QTAILQ_INSERT_TAIL(&g->fenceq, cmd, next);
827 g->inflight++;
50d8e25e 828 if (virtio_gpu_stats_enabled(g->parent_obj.conf)) {
3eb769fd
GH
829 if (g->stats.max_inflight < g->inflight) {
830 g->stats.max_inflight = g->inflight;
831 }
832 fprintf(stderr, "inflight: %3d (+)\r", g->inflight);
833 }
834 } else {
835 g_free(cmd);
836 }
837 }
838}
839
50d8e25e
MAL
840static void virtio_gpu_gl_unblock(VirtIOGPUBase *b)
841{
842 VirtIOGPU *g = VIRTIO_GPU(b);
843
844#ifdef CONFIG_VIRGL
845 if (g->renderer_reset) {
846 g->renderer_reset = false;
847 virtio_gpu_virgl_reset(g);
848 }
849#endif
850 virtio_gpu_process_cmdq(g);
851}
852
62232bf4
GH
853static void virtio_gpu_handle_ctrl(VirtIODevice *vdev, VirtQueue *vq)
854{
855 VirtIOGPU *g = VIRTIO_GPU(vdev);
856 struct virtio_gpu_ctrl_command *cmd;
857
858 if (!virtio_queue_ready(vq)) {
859 return;
860 }
861
9d9e1521 862#ifdef CONFIG_VIRGL
50d8e25e 863 if (!g->renderer_inited && g->parent_obj.use_virgl_renderer) {
9d9e1521
GH
864 virtio_gpu_virgl_init(g);
865 g->renderer_inited = true;
866 }
867#endif
868
51b19ebe
PB
869 cmd = virtqueue_pop(vq, sizeof(struct virtio_gpu_ctrl_command));
870 while (cmd) {
62232bf4
GH
871 cmd->vq = vq;
872 cmd->error = 0;
873 cmd->finished = false;
3eb769fd 874 QTAILQ_INSERT_TAIL(&g->cmdq, cmd, next);
51b19ebe 875 cmd = virtqueue_pop(vq, sizeof(struct virtio_gpu_ctrl_command));
62232bf4 876 }
9d9e1521 877
3eb769fd
GH
878 virtio_gpu_process_cmdq(g);
879
9d9e1521 880#ifdef CONFIG_VIRGL
50d8e25e 881 if (g->parent_obj.use_virgl_renderer) {
9d9e1521
GH
882 virtio_gpu_virgl_fence_poll(g);
883 }
884#endif
62232bf4
GH
885}
886
887static void virtio_gpu_ctrl_bh(void *opaque)
888{
889 VirtIOGPU *g = opaque;
50d8e25e 890 virtio_gpu_handle_ctrl(&g->parent_obj.parent_obj, g->ctrl_vq);
62232bf4
GH
891}
892
893static void virtio_gpu_handle_cursor(VirtIODevice *vdev, VirtQueue *vq)
894{
895 VirtIOGPU *g = VIRTIO_GPU(vdev);
51b19ebe 896 VirtQueueElement *elem;
62232bf4
GH
897 size_t s;
898 struct virtio_gpu_update_cursor cursor_info;
899
900 if (!virtio_queue_ready(vq)) {
901 return;
902 }
51b19ebe
PB
903 for (;;) {
904 elem = virtqueue_pop(vq, sizeof(VirtQueueElement));
905 if (!elem) {
906 break;
907 }
908
909 s = iov_to_buf(elem->out_sg, elem->out_num, 0,
62232bf4
GH
910 &cursor_info, sizeof(cursor_info));
911 if (s != sizeof(cursor_info)) {
912 qemu_log_mask(LOG_GUEST_ERROR,
913 "%s: cursor size incorrect %zu vs %zu\n",
914 __func__, s, sizeof(cursor_info));
915 } else {
1715d6b5 916 virtio_gpu_bswap_32(&cursor_info, sizeof(cursor_info));
62232bf4
GH
917 update_cursor(g, &cursor_info);
918 }
51b19ebe 919 virtqueue_push(vq, elem, 0);
62232bf4 920 virtio_notify(vdev, vq);
51b19ebe 921 g_free(elem);
62232bf4
GH
922 }
923}
924
925static void virtio_gpu_cursor_bh(void *opaque)
926{
927 VirtIOGPU *g = opaque;
50d8e25e 928 virtio_gpu_handle_cursor(&g->parent_obj.parent_obj, g->cursor_vq);
62232bf4
GH
929}
930
0c244e50
GH
931static const VMStateDescription vmstate_virtio_gpu_scanout = {
932 .name = "virtio-gpu-one-scanout",
933 .version_id = 1,
934 .fields = (VMStateField[]) {
935 VMSTATE_UINT32(resource_id, struct virtio_gpu_scanout),
936 VMSTATE_UINT32(width, struct virtio_gpu_scanout),
937 VMSTATE_UINT32(height, struct virtio_gpu_scanout),
938 VMSTATE_INT32(x, struct virtio_gpu_scanout),
939 VMSTATE_INT32(y, struct virtio_gpu_scanout),
940 VMSTATE_UINT32(cursor.resource_id, struct virtio_gpu_scanout),
941 VMSTATE_UINT32(cursor.hot_x, struct virtio_gpu_scanout),
942 VMSTATE_UINT32(cursor.hot_y, struct virtio_gpu_scanout),
943 VMSTATE_UINT32(cursor.pos.x, struct virtio_gpu_scanout),
944 VMSTATE_UINT32(cursor.pos.y, struct virtio_gpu_scanout),
945 VMSTATE_END_OF_LIST()
946 },
947};
948
949static const VMStateDescription vmstate_virtio_gpu_scanouts = {
950 .name = "virtio-gpu-scanouts",
951 .version_id = 1,
952 .fields = (VMStateField[]) {
50d8e25e
MAL
953 VMSTATE_INT32(parent_obj.enable, struct VirtIOGPU),
954 VMSTATE_UINT32_EQUAL(parent_obj.conf.max_outputs,
955 struct VirtIOGPU, NULL),
956 VMSTATE_STRUCT_VARRAY_UINT32(parent_obj.scanout, struct VirtIOGPU,
957 parent_obj.conf.max_outputs, 1,
0c244e50
GH
958 vmstate_virtio_gpu_scanout,
959 struct virtio_gpu_scanout),
960 VMSTATE_END_OF_LIST()
961 },
962};
963
2c21ee76 964static int virtio_gpu_save(QEMUFile *f, void *opaque, size_t size,
03fee66f 965 const VMStateField *field, QJSON *vmdesc)
0c244e50
GH
966{
967 VirtIOGPU *g = opaque;
0c244e50
GH
968 struct virtio_gpu_simple_resource *res;
969 int i;
970
0c244e50
GH
971 /* in 2d mode we should never find unprocessed commands here */
972 assert(QTAILQ_EMPTY(&g->cmdq));
973
974 QTAILQ_FOREACH(res, &g->reslist, next) {
975 qemu_put_be32(f, res->resource_id);
976 qemu_put_be32(f, res->width);
977 qemu_put_be32(f, res->height);
978 qemu_put_be32(f, res->format);
979 qemu_put_be32(f, res->iov_cnt);
980 for (i = 0; i < res->iov_cnt; i++) {
981 qemu_put_be64(f, res->addrs[i]);
982 qemu_put_be32(f, res->iov[i].iov_len);
983 }
984 qemu_put_buffer(f, (void *)pixman_image_get_data(res->image),
985 pixman_image_get_stride(res->image) * res->height);
986 }
987 qemu_put_be32(f, 0); /* end of list */
988
2f168d07 989 return vmstate_save_state(f, &vmstate_virtio_gpu_scanouts, g, NULL);
0c244e50
GH
990}
991
2c21ee76 992static int virtio_gpu_load(QEMUFile *f, void *opaque, size_t size,
03fee66f 993 const VMStateField *field)
0c244e50
GH
994{
995 VirtIOGPU *g = opaque;
0c244e50
GH
996 struct virtio_gpu_simple_resource *res;
997 struct virtio_gpu_scanout *scanout;
998 uint32_t resource_id, pformat;
8a502efd 999 int i;
0c244e50 1000
039aa5db
PM
1001 g->hostmem = 0;
1002
0c244e50
GH
1003 resource_id = qemu_get_be32(f);
1004 while (resource_id != 0) {
1005 res = g_new0(struct virtio_gpu_simple_resource, 1);
1006 res->resource_id = resource_id;
1007 res->width = qemu_get_be32(f);
1008 res->height = qemu_get_be32(f);
1009 res->format = qemu_get_be32(f);
1010 res->iov_cnt = qemu_get_be32(f);
1011
1012 /* allocate */
83a7d3c0 1013 pformat = virtio_gpu_get_pixman_format(res->format);
0c244e50 1014 if (!pformat) {
c84f0f25 1015 g_free(res);
0c244e50
GH
1016 return -EINVAL;
1017 }
1018 res->image = pixman_image_create_bits(pformat,
1019 res->width, res->height,
1020 NULL, 0);
1021 if (!res->image) {
c84f0f25 1022 g_free(res);
0c244e50
GH
1023 return -EINVAL;
1024 }
1025
c53f5b89 1026 res->hostmem = calc_image_hostmem(pformat, res->width, res->height);
039aa5db 1027
0c244e50
GH
1028 res->addrs = g_new(uint64_t, res->iov_cnt);
1029 res->iov = g_new(struct iovec, res->iov_cnt);
1030
1031 /* read data */
1032 for (i = 0; i < res->iov_cnt; i++) {
1033 res->addrs[i] = qemu_get_be64(f);
1034 res->iov[i].iov_len = qemu_get_be32(f);
1035 }
1036 qemu_get_buffer(f, (void *)pixman_image_get_data(res->image),
1037 pixman_image_get_stride(res->image) * res->height);
1038
1039 /* restore mapping */
1040 for (i = 0; i < res->iov_cnt; i++) {
1041 hwaddr len = res->iov[i].iov_len;
1042 res->iov[i].iov_base =
8da132a5
GH
1043 dma_memory_map(VIRTIO_DEVICE(g)->dma_as,
1044 res->addrs[i], &len, DMA_DIRECTION_TO_DEVICE);
3bb68f79 1045
0c244e50 1046 if (!res->iov[i].iov_base || len != res->iov[i].iov_len) {
c84f0f25
PM
1047 /* Clean up the half-a-mapping we just created... */
1048 if (res->iov[i].iov_base) {
8da132a5
GH
1049 dma_memory_unmap(VIRTIO_DEVICE(g)->dma_as,
1050 res->iov[i].iov_base,
1051 res->iov[i].iov_len,
1052 DMA_DIRECTION_TO_DEVICE,
1053 res->iov[i].iov_len);
c84f0f25
PM
1054 }
1055 /* ...and the mappings for previous loop iterations */
1056 res->iov_cnt = i;
3bb68f79 1057 virtio_gpu_cleanup_mapping(g, res);
c84f0f25
PM
1058 pixman_image_unref(res->image);
1059 g_free(res);
0c244e50
GH
1060 return -EINVAL;
1061 }
1062 }
1063
1064 QTAILQ_INSERT_HEAD(&g->reslist, res, next);
039aa5db 1065 g->hostmem += res->hostmem;
0c244e50
GH
1066
1067 resource_id = qemu_get_be32(f);
1068 }
1069
1070 /* load & apply scanout state */
1071 vmstate_load_state(f, &vmstate_virtio_gpu_scanouts, g, 1);
50d8e25e
MAL
1072 for (i = 0; i < g->parent_obj.conf.max_outputs; i++) {
1073 scanout = &g->parent_obj.scanout[i];
0c244e50
GH
1074 if (!scanout->resource_id) {
1075 continue;
1076 }
1077 res = virtio_gpu_find_resource(g, scanout->resource_id);
1078 if (!res) {
1079 return -EINVAL;
1080 }
1081 scanout->ds = qemu_create_displaysurface_pixman(res->image);
1082 if (!scanout->ds) {
1083 return -EINVAL;
1084 }
1085
1086 dpy_gfx_replace_surface(scanout->con, scanout->ds);
91155f8b 1087 dpy_gfx_update_full(scanout->con);
10750ee0
GH
1088 if (scanout->cursor.resource_id) {
1089 update_cursor(g, &scanout->cursor);
1090 }
0c244e50
GH
1091 res->scanout_bitmask |= (1 << i);
1092 }
1093
1094 return 0;
1095}
1096
62232bf4
GH
1097static void virtio_gpu_device_realize(DeviceState *qdev, Error **errp)
1098{
1099 VirtIODevice *vdev = VIRTIO_DEVICE(qdev);
1100 VirtIOGPU *g = VIRTIO_GPU(qdev);
9d9e1521 1101 bool have_virgl;
62232bf4 1102
9d9e1521
GH
1103#if !defined(CONFIG_VIRGL) || defined(HOST_WORDS_BIGENDIAN)
1104 have_virgl = false;
1105#else
1106 have_virgl = display_opengl;
1107#endif
1108 if (!have_virgl) {
50d8e25e
MAL
1109 g->parent_obj.conf.flags &= ~(1 << VIRTIO_GPU_FLAG_VIRGL_ENABLED);
1110 } else {
5643cc94 1111#if defined(CONFIG_VIRGL)
50d8e25e
MAL
1112 VIRTIO_GPU_BASE(g)->virtio_config.num_capsets =
1113 virtio_gpu_virgl_get_num_capsets(g);
5643cc94 1114#endif
9d9e1521 1115 }
62232bf4 1116
50d8e25e
MAL
1117 if (!virtio_gpu_base_device_realize(qdev,
1118 virtio_gpu_handle_ctrl_cb,
1119 virtio_gpu_handle_cursor_cb,
1120 errp)) {
1121 return;
1122 }
1123
1124 g->ctrl_vq = virtio_get_queue(vdev, 0);
1125 g->cursor_vq = virtio_get_queue(vdev, 1);
62232bf4
GH
1126 g->ctrl_bh = qemu_bh_new(virtio_gpu_ctrl_bh, g);
1127 g->cursor_bh = qemu_bh_new(virtio_gpu_cursor_bh, g);
1128 QTAILQ_INIT(&g->reslist);
3eb769fd 1129 QTAILQ_INIT(&g->cmdq);
62232bf4 1130 QTAILQ_INIT(&g->fenceq);
62232bf4
GH
1131}
1132
0be00346 1133static void virtio_gpu_reset(VirtIODevice *vdev)
62232bf4
GH
1134{
1135 VirtIOGPU *g = VIRTIO_GPU(vdev);
1136 struct virtio_gpu_simple_resource *res, *tmp;
dc84ed5b 1137 struct virtio_gpu_ctrl_command *cmd;
62232bf4 1138
50d8e25e
MAL
1139#ifdef CONFIG_VIRGL
1140 if (g->parent_obj.use_virgl_renderer) {
1141 virtio_gpu_virgl_reset(g);
1142 }
1143#endif
62232bf4
GH
1144
1145 QTAILQ_FOREACH_SAFE(res, &g->reslist, next, tmp) {
1146 virtio_gpu_resource_destroy(g, res);
1147 }
9d9e1521 1148
dc84ed5b
GH
1149 while (!QTAILQ_EMPTY(&g->cmdq)) {
1150 cmd = QTAILQ_FIRST(&g->cmdq);
1151 QTAILQ_REMOVE(&g->cmdq, cmd, next);
1152 g_free(cmd);
1153 }
1154
1155 while (!QTAILQ_EMPTY(&g->fenceq)) {
1156 cmd = QTAILQ_FIRST(&g->fenceq);
1157 QTAILQ_REMOVE(&g->fenceq, cmd, next);
1158 g->inflight--;
1159 g_free(cmd);
1160 }
1161
9d9e1521 1162#ifdef CONFIG_VIRGL
50d8e25e
MAL
1163 if (g->parent_obj.use_virgl_renderer) {
1164 if (g->parent_obj.renderer_blocked) {
9032e3d7
GH
1165 g->renderer_reset = true;
1166 } else {
1167 virtio_gpu_virgl_reset(g);
1168 }
50d8e25e 1169 g->parent_obj.use_virgl_renderer = false;
9d9e1521
GH
1170 }
1171#endif
50d8e25e
MAL
1172
1173 virtio_gpu_base_reset(VIRTIO_GPU_BASE(vdev));
1174}
1175
1176static void
1177virtio_gpu_get_config(VirtIODevice *vdev, uint8_t *config)
1178{
1179 VirtIOGPUBase *g = VIRTIO_GPU_BASE(vdev);
1180
1181 memcpy(config, &g->virtio_config, sizeof(g->virtio_config));
1182}
1183
1184static void
1185virtio_gpu_set_config(VirtIODevice *vdev, const uint8_t *config)
1186{
1187 VirtIOGPUBase *g = VIRTIO_GPU_BASE(vdev);
1188 const struct virtio_gpu_config *vgconfig =
1189 (const struct virtio_gpu_config *)config;
1190
1191 if (vgconfig->events_clear) {
1192 g->virtio_config.events_read &= ~vgconfig->events_clear;
1193 }
62232bf4
GH
1194}
1195
8a502efd
HP
1196/*
1197 * For historical reasons virtio_gpu does not adhere to virtio migration
1198 * scheme as described in doc/virtio-migration.txt, in a sense that no
1199 * save/load callback are provided to the core. Instead the device data
1200 * is saved/loaded after the core data.
1201 *
1202 * Because of this we need a special vmsd.
1203 */
1204static const VMStateDescription vmstate_virtio_gpu = {
1205 .name = "virtio-gpu",
1206 .minimum_version_id = VIRTIO_GPU_VM_VERSION,
1207 .version_id = VIRTIO_GPU_VM_VERSION,
1208 .fields = (VMStateField[]) {
1209 VMSTATE_VIRTIO_DEVICE /* core */,
1210 {
1211 .name = "virtio-gpu",
1212 .info = &(const VMStateInfo) {
1213 .name = "virtio-gpu",
1214 .get = virtio_gpu_load,
1215 .put = virtio_gpu_save,
1216 },
1217 .flags = VMS_SINGLE,
1218 } /* device */,
1219 VMSTATE_END_OF_LIST()
1220 },
1221};
0fc07498 1222
62232bf4 1223static Property virtio_gpu_properties[] = {
50d8e25e
MAL
1224 VIRTIO_GPU_BASE_PROPERTIES(VirtIOGPU, parent_obj.conf),
1225 DEFINE_PROP_SIZE("max_hostmem", VirtIOGPU, conf_max_hostmem,
1226 256 * MiB),
9d9e1521 1227#ifdef CONFIG_VIRGL
50d8e25e 1228 DEFINE_PROP_BIT("virgl", VirtIOGPU, parent_obj.conf.flags,
9d9e1521 1229 VIRTIO_GPU_FLAG_VIRGL_ENABLED, true),
50d8e25e 1230 DEFINE_PROP_BIT("stats", VirtIOGPU, parent_obj.conf.flags,
9d9e1521
GH
1231 VIRTIO_GPU_FLAG_STATS_ENABLED, false),
1232#endif
62232bf4
GH
1233 DEFINE_PROP_END_OF_LIST(),
1234};
1235
1236static void virtio_gpu_class_init(ObjectClass *klass, void *data)
1237{
1238 DeviceClass *dc = DEVICE_CLASS(klass);
1239 VirtioDeviceClass *vdc = VIRTIO_DEVICE_CLASS(klass);
50d8e25e 1240 VirtIOGPUBaseClass *vgc = VIRTIO_GPU_BASE_CLASS(klass);
62232bf4 1241
50d8e25e 1242 vgc->gl_unblock = virtio_gpu_gl_unblock;
62232bf4 1243 vdc->realize = virtio_gpu_device_realize;
50d8e25e 1244 vdc->reset = virtio_gpu_reset;
62232bf4
GH
1245 vdc->get_config = virtio_gpu_get_config;
1246 vdc->set_config = virtio_gpu_set_config;
62232bf4 1247
0fc07498 1248 dc->vmsd = &vmstate_virtio_gpu;
50d8e25e 1249 dc->props = virtio_gpu_properties;
62232bf4
GH
1250}
1251
1252static const TypeInfo virtio_gpu_info = {
1253 .name = TYPE_VIRTIO_GPU,
50d8e25e 1254 .parent = TYPE_VIRTIO_GPU_BASE,
62232bf4 1255 .instance_size = sizeof(VirtIOGPU),
62232bf4
GH
1256 .class_init = virtio_gpu_class_init,
1257};
1258
1259static void virtio_register_types(void)
1260{
1261 type_register_static(&virtio_gpu_info);
1262}
1263
1264type_init(virtio_register_types)