]> git.proxmox.com Git - mirror_qemu.git/blame - hw/display/vmware_vga.c
Merge remote-tracking branch 'remotes/mst/tags/for_upstream' into staging
[mirror_qemu.git] / hw / display / vmware_vga.c
CommitLineData
d34cab9f
TS
1/*
2 * QEMU VMware-SVGA "chipset".
3 *
4 * Copyright (c) 2007 Andrzej Zaborowski <balrog@zabor.org>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
47df5154 24#include "qemu/osdep.h"
f0353b0d 25#include "qemu/units.h"
da34e65c 26#include "qapi/error.h"
83c9f4ca
PB
27#include "hw/hw.h"
28#include "hw/loader.h"
ac86048b 29#include "trace.h"
2f487a3d 30#include "ui/vnc.h"
83c9f4ca 31#include "hw/pci/pci.h"
d34cab9f 32
ca0508df 33#undef VERBOSE
d34cab9f
TS
34#define HW_RECT_ACCEL
35#define HW_FILL_ACCEL
36#define HW_MOUSE_ACCEL
37
47b43a1f 38#include "vga_int.h"
5b9575c8
BZ
39
40/* See http://vmware-svga.sf.net/ for some documentation on VMWare SVGA */
d34cab9f
TS
41
42struct vmsvga_state_s {
4e12cd94 43 VGACommonState vga;
d34cab9f 44
d34cab9f 45 int invalidated;
d34cab9f
TS
46 int enable;
47 int config;
48 struct {
49 int id;
50 int x;
51 int y;
52 int on;
53 } cursor;
54
d34cab9f
TS
55 int index;
56 int scratch_size;
57 uint32_t *scratch;
58 int new_width;
59 int new_height;
eb2f9b02 60 int new_depth;
d34cab9f
TS
61 uint32_t guest;
62 uint32_t svgaid;
d34cab9f 63 int syncing;
d34cab9f 64
b1950430 65 MemoryRegion fifo_ram;
f351d050
DA
66 uint8_t *fifo_ptr;
67 unsigned int fifo_size;
f351d050 68
7e486f75
GH
69 uint32_t *fifo;
70 uint32_t fifo_min;
71 uint32_t fifo_max;
72 uint32_t fifo_next;
73 uint32_t fifo_stop;
d34cab9f 74
0d793797 75#define REDRAW_FIFO_LEN 512
d34cab9f
TS
76 struct vmsvga_rect_s {
77 int x, y, w, h;
78 } redraw_fifo[REDRAW_FIFO_LEN];
79 int redraw_fifo_first, redraw_fifo_last;
80};
81
39d45987
PC
82#define TYPE_VMWARE_SVGA "vmware-svga"
83
84#define VMWARE_SVGA(obj) \
85 OBJECT_CHECK(struct pci_vmsvga_state_s, (obj), TYPE_VMWARE_SVGA)
86
d34cab9f 87struct pci_vmsvga_state_s {
af21c740
AF
88 /*< private >*/
89 PCIDevice parent_obj;
90 /*< public >*/
91
d34cab9f 92 struct vmsvga_state_s chip;
b1950430 93 MemoryRegion io_bar;
d34cab9f
TS
94};
95
0d793797
BZ
96#define SVGA_MAGIC 0x900000UL
97#define SVGA_MAKE_ID(ver) (SVGA_MAGIC << 8 | (ver))
98#define SVGA_ID_0 SVGA_MAKE_ID(0)
99#define SVGA_ID_1 SVGA_MAKE_ID(1)
100#define SVGA_ID_2 SVGA_MAKE_ID(2)
d34cab9f 101
0d793797
BZ
102#define SVGA_LEGACY_BASE_PORT 0x4560
103#define SVGA_INDEX_PORT 0x0
104#define SVGA_VALUE_PORT 0x1
105#define SVGA_BIOS_PORT 0x2
d34cab9f
TS
106
107#define SVGA_VERSION_2
108
109#ifdef SVGA_VERSION_2
0d793797
BZ
110# define SVGA_ID SVGA_ID_2
111# define SVGA_IO_BASE SVGA_LEGACY_BASE_PORT
112# define SVGA_IO_MUL 1
113# define SVGA_FIFO_SIZE 0x10000
114# define SVGA_PCI_DEVICE_ID PCI_DEVICE_ID_VMWARE_SVGA2
d34cab9f 115#else
0d793797
BZ
116# define SVGA_ID SVGA_ID_1
117# define SVGA_IO_BASE SVGA_LEGACY_BASE_PORT
118# define SVGA_IO_MUL 4
119# define SVGA_FIFO_SIZE 0x10000
120# define SVGA_PCI_DEVICE_ID PCI_DEVICE_ID_VMWARE_SVGA
d34cab9f
TS
121#endif
122
123enum {
124 /* ID 0, 1 and 2 registers */
125 SVGA_REG_ID = 0,
126 SVGA_REG_ENABLE = 1,
127 SVGA_REG_WIDTH = 2,
128 SVGA_REG_HEIGHT = 3,
129 SVGA_REG_MAX_WIDTH = 4,
130 SVGA_REG_MAX_HEIGHT = 5,
131 SVGA_REG_DEPTH = 6,
0d793797 132 SVGA_REG_BITS_PER_PIXEL = 7, /* Current bpp in the guest */
d34cab9f
TS
133 SVGA_REG_PSEUDOCOLOR = 8,
134 SVGA_REG_RED_MASK = 9,
135 SVGA_REG_GREEN_MASK = 10,
136 SVGA_REG_BLUE_MASK = 11,
137 SVGA_REG_BYTES_PER_LINE = 12,
138 SVGA_REG_FB_START = 13,
139 SVGA_REG_FB_OFFSET = 14,
140 SVGA_REG_VRAM_SIZE = 15,
141 SVGA_REG_FB_SIZE = 16,
142
143 /* ID 1 and 2 registers */
144 SVGA_REG_CAPABILITIES = 17,
0d793797 145 SVGA_REG_MEM_START = 18, /* Memory for command FIFO */
d34cab9f 146 SVGA_REG_MEM_SIZE = 19,
0d793797
BZ
147 SVGA_REG_CONFIG_DONE = 20, /* Set when memory area configured */
148 SVGA_REG_SYNC = 21, /* Write to force synchronization */
149 SVGA_REG_BUSY = 22, /* Read to check if sync is done */
150 SVGA_REG_GUEST_ID = 23, /* Set guest OS identifier */
151 SVGA_REG_CURSOR_ID = 24, /* ID of cursor */
152 SVGA_REG_CURSOR_X = 25, /* Set cursor X position */
153 SVGA_REG_CURSOR_Y = 26, /* Set cursor Y position */
154 SVGA_REG_CURSOR_ON = 27, /* Turn cursor on/off */
155 SVGA_REG_HOST_BITS_PER_PIXEL = 28, /* Current bpp in the host */
156 SVGA_REG_SCRATCH_SIZE = 29, /* Number of scratch registers */
157 SVGA_REG_MEM_REGS = 30, /* Number of FIFO registers */
158 SVGA_REG_NUM_DISPLAYS = 31, /* Number of guest displays */
159 SVGA_REG_PITCHLOCK = 32, /* Fixed pitch for all modes */
160
161 SVGA_PALETTE_BASE = 1024, /* Base of SVGA color map */
d34cab9f
TS
162 SVGA_PALETTE_END = SVGA_PALETTE_BASE + 767,
163 SVGA_SCRATCH_BASE = SVGA_PALETTE_BASE + 768,
164};
165
0d793797
BZ
166#define SVGA_CAP_NONE 0
167#define SVGA_CAP_RECT_FILL (1 << 0)
168#define SVGA_CAP_RECT_COPY (1 << 1)
169#define SVGA_CAP_RECT_PAT_FILL (1 << 2)
170#define SVGA_CAP_LEGACY_OFFSCREEN (1 << 3)
171#define SVGA_CAP_RASTER_OP (1 << 4)
172#define SVGA_CAP_CURSOR (1 << 5)
173#define SVGA_CAP_CURSOR_BYPASS (1 << 6)
174#define SVGA_CAP_CURSOR_BYPASS_2 (1 << 7)
175#define SVGA_CAP_8BIT_EMULATION (1 << 8)
176#define SVGA_CAP_ALPHA_CURSOR (1 << 9)
177#define SVGA_CAP_GLYPH (1 << 10)
178#define SVGA_CAP_GLYPH_CLIPPING (1 << 11)
179#define SVGA_CAP_OFFSCREEN_1 (1 << 12)
180#define SVGA_CAP_ALPHA_BLEND (1 << 13)
181#define SVGA_CAP_3D (1 << 14)
182#define SVGA_CAP_EXTENDED_FIFO (1 << 15)
183#define SVGA_CAP_MULTIMON (1 << 16)
184#define SVGA_CAP_PITCHLOCK (1 << 17)
d34cab9f
TS
185
186/*
187 * FIFO offsets (seen as an array of 32-bit words)
188 */
189enum {
190 /*
191 * The original defined FIFO offsets
192 */
193 SVGA_FIFO_MIN = 0,
0d793797 194 SVGA_FIFO_MAX, /* The distance from MIN to MAX must be at least 10K */
7e486f75 195 SVGA_FIFO_NEXT,
d34cab9f
TS
196 SVGA_FIFO_STOP,
197
198 /*
199 * Additional offsets added as of SVGA_CAP_EXTENDED_FIFO
200 */
201 SVGA_FIFO_CAPABILITIES = 4,
202 SVGA_FIFO_FLAGS,
203 SVGA_FIFO_FENCE,
204 SVGA_FIFO_3D_HWVERSION,
205 SVGA_FIFO_PITCHLOCK,
206};
207
0d793797
BZ
208#define SVGA_FIFO_CAP_NONE 0
209#define SVGA_FIFO_CAP_FENCE (1 << 0)
210#define SVGA_FIFO_CAP_ACCELFRONT (1 << 1)
211#define SVGA_FIFO_CAP_PITCHLOCK (1 << 2)
d34cab9f 212
0d793797
BZ
213#define SVGA_FIFO_FLAG_NONE 0
214#define SVGA_FIFO_FLAG_ACCELFRONT (1 << 0)
d34cab9f
TS
215
216/* These values can probably be changed arbitrarily. */
0d793797 217#define SVGA_SCRATCH_SIZE 0x8000
2f487a3d 218#define SVGA_MAX_WIDTH ROUND_UP(2360, VNC_DIRTY_PIXELS_PER_BIT)
0d793797 219#define SVGA_MAX_HEIGHT 1770
d34cab9f
TS
220
221#ifdef VERBOSE
0d793797 222# define GUEST_OS_BASE 0x5001
d34cab9f 223static const char *vmsvga_guest_id[] = {
f707cfba
AZ
224 [0x00] = "Dos",
225 [0x01] = "Windows 3.1",
226 [0x02] = "Windows 95",
227 [0x03] = "Windows 98",
228 [0x04] = "Windows ME",
229 [0x05] = "Windows NT",
230 [0x06] = "Windows 2000",
231 [0x07] = "Linux",
232 [0x08] = "OS/2",
511d2b14 233 [0x09] = "an unknown OS",
f707cfba
AZ
234 [0x0a] = "BSD",
235 [0x0b] = "Whistler",
511d2b14
BS
236 [0x0c] = "an unknown OS",
237 [0x0d] = "an unknown OS",
238 [0x0e] = "an unknown OS",
239 [0x0f] = "an unknown OS",
240 [0x10] = "an unknown OS",
241 [0x11] = "an unknown OS",
242 [0x12] = "an unknown OS",
243 [0x13] = "an unknown OS",
244 [0x14] = "an unknown OS",
f707cfba 245 [0x15] = "Windows 2003",
d34cab9f
TS
246};
247#endif
248
249enum {
250 SVGA_CMD_INVALID_CMD = 0,
251 SVGA_CMD_UPDATE = 1,
252 SVGA_CMD_RECT_FILL = 2,
253 SVGA_CMD_RECT_COPY = 3,
254 SVGA_CMD_DEFINE_BITMAP = 4,
255 SVGA_CMD_DEFINE_BITMAP_SCANLINE = 5,
256 SVGA_CMD_DEFINE_PIXMAP = 6,
257 SVGA_CMD_DEFINE_PIXMAP_SCANLINE = 7,
258 SVGA_CMD_RECT_BITMAP_FILL = 8,
259 SVGA_CMD_RECT_PIXMAP_FILL = 9,
260 SVGA_CMD_RECT_BITMAP_COPY = 10,
261 SVGA_CMD_RECT_PIXMAP_COPY = 11,
262 SVGA_CMD_FREE_OBJECT = 12,
263 SVGA_CMD_RECT_ROP_FILL = 13,
264 SVGA_CMD_RECT_ROP_COPY = 14,
265 SVGA_CMD_RECT_ROP_BITMAP_FILL = 15,
266 SVGA_CMD_RECT_ROP_PIXMAP_FILL = 16,
267 SVGA_CMD_RECT_ROP_BITMAP_COPY = 17,
268 SVGA_CMD_RECT_ROP_PIXMAP_COPY = 18,
269 SVGA_CMD_DEFINE_CURSOR = 19,
270 SVGA_CMD_DISPLAY_CURSOR = 20,
271 SVGA_CMD_MOVE_CURSOR = 21,
272 SVGA_CMD_DEFINE_ALPHA_CURSOR = 22,
273 SVGA_CMD_DRAW_GLYPH = 23,
274 SVGA_CMD_DRAW_GLYPH_CLIPPED = 24,
275 SVGA_CMD_UPDATE_VERBOSE = 25,
276 SVGA_CMD_SURFACE_FILL = 26,
277 SVGA_CMD_SURFACE_COPY = 27,
278 SVGA_CMD_SURFACE_ALPHA_BLEND = 28,
279 SVGA_CMD_FRONT_ROP_FILL = 29,
280 SVGA_CMD_FENCE = 30,
281};
282
283/* Legal values for the SVGA_REG_CURSOR_ON register in cursor bypass mode */
284enum {
285 SVGA_CURSOR_ON_HIDE = 0,
286 SVGA_CURSOR_ON_SHOW = 1,
287 SVGA_CURSOR_ON_REMOVE_FROM_FB = 2,
288 SVGA_CURSOR_ON_RESTORE_TO_FB = 3,
289};
290
07258900
GH
291static inline bool vmsvga_verify_rect(DisplaySurface *surface,
292 const char *name,
293 int x, int y, int w, int h)
294{
295 if (x < 0) {
296 fprintf(stderr, "%s: x was < 0 (%d)\n", name, x);
297 return false;
298 }
299 if (x > SVGA_MAX_WIDTH) {
300 fprintf(stderr, "%s: x was > %d (%d)\n", name, SVGA_MAX_WIDTH, x);
301 return false;
302 }
303 if (w < 0) {
304 fprintf(stderr, "%s: w was < 0 (%d)\n", name, w);
305 return false;
306 }
307 if (w > SVGA_MAX_WIDTH) {
308 fprintf(stderr, "%s: w was > %d (%d)\n", name, SVGA_MAX_WIDTH, w);
309 return false;
310 }
311 if (x + w > surface_width(surface)) {
312 fprintf(stderr, "%s: width was > %d (x: %d, w: %d)\n",
313 name, surface_width(surface), x, w);
314 return false;
315 }
316
317 if (y < 0) {
318 fprintf(stderr, "%s: y was < 0 (%d)\n", name, y);
319 return false;
320 }
321 if (y > SVGA_MAX_HEIGHT) {
322 fprintf(stderr, "%s: y was > %d (%d)\n", name, SVGA_MAX_HEIGHT, y);
323 return false;
324 }
325 if (h < 0) {
326 fprintf(stderr, "%s: h was < 0 (%d)\n", name, h);
327 return false;
328 }
329 if (h > SVGA_MAX_HEIGHT) {
330 fprintf(stderr, "%s: h was > %d (%d)\n", name, SVGA_MAX_HEIGHT, h);
331 return false;
332 }
333 if (y + h > surface_height(surface)) {
334 fprintf(stderr, "%s: update height > %d (y: %d, h: %d)\n",
335 name, surface_height(surface), y, h);
336 return false;
337 }
338
339 return true;
340}
341
d34cab9f 342static inline void vmsvga_update_rect(struct vmsvga_state_s *s,
07258900 343 int x, int y, int w, int h)
d34cab9f 344{
c78f7137 345 DisplaySurface *surface = qemu_console_surface(s->vga.con);
a8fbaf96
AZ
346 int line;
347 int bypl;
348 int width;
349 int start;
350 uint8_t *src;
351 uint8_t *dst;
352
1735fe1e
GH
353 if (!vmsvga_verify_rect(surface, __func__, x, y, w, h)) {
354 /* go for a fullscreen update as fallback */
8cb6bfb5 355 x = 0;
8cb6bfb5 356 y = 0;
1735fe1e
GH
357 w = surface_width(surface);
358 h = surface_height(surface);
a8fbaf96
AZ
359 }
360
c78f7137
GH
361 bypl = surface_stride(surface);
362 width = surface_bytes_per_pixel(surface) * w;
363 start = surface_bytes_per_pixel(surface) * x + bypl * y;
4e12cd94 364 src = s->vga.vram_ptr + start;
c78f7137 365 dst = surface_data(surface) + start;
d34cab9f 366
0d793797 367 for (line = h; line > 0; line--, src += bypl, dst += bypl) {
d34cab9f 368 memcpy(dst, src, width);
0d793797 369 }
c78f7137 370 dpy_gfx_update(s->vga.con, x, y, w, h);
d34cab9f
TS
371}
372
d34cab9f
TS
373static inline void vmsvga_update_rect_delayed(struct vmsvga_state_s *s,
374 int x, int y, int w, int h)
375{
0d793797
BZ
376 struct vmsvga_rect_s *rect = &s->redraw_fifo[s->redraw_fifo_last++];
377
d34cab9f
TS
378 s->redraw_fifo_last &= REDRAW_FIFO_LEN - 1;
379 rect->x = x;
380 rect->y = y;
381 rect->w = w;
382 rect->h = h;
383}
d34cab9f
TS
384
385static inline void vmsvga_update_rect_flush(struct vmsvga_state_s *s)
386{
387 struct vmsvga_rect_s *rect;
0d793797 388
d34cab9f
TS
389 if (s->invalidated) {
390 s->redraw_fifo_first = s->redraw_fifo_last;
391 return;
392 }
393 /* Overlapping region updates can be optimised out here - if someone
394 * knows a smart algorithm to do that, please share. */
395 while (s->redraw_fifo_first != s->redraw_fifo_last) {
0d793797 396 rect = &s->redraw_fifo[s->redraw_fifo_first++];
d34cab9f
TS
397 s->redraw_fifo_first &= REDRAW_FIFO_LEN - 1;
398 vmsvga_update_rect(s, rect->x, rect->y, rect->w, rect->h);
399 }
400}
401
402#ifdef HW_RECT_ACCEL
61b41b4c 403static inline int vmsvga_copy_rect(struct vmsvga_state_s *s,
d34cab9f
TS
404 int x0, int y0, int x1, int y1, int w, int h)
405{
c78f7137 406 DisplaySurface *surface = qemu_console_surface(s->vga.con);
4e12cd94 407 uint8_t *vram = s->vga.vram_ptr;
c78f7137
GH
408 int bypl = surface_stride(surface);
409 int bypp = surface_bytes_per_pixel(surface);
aa32b38c 410 int width = bypp * w;
d34cab9f
TS
411 int line = h;
412 uint8_t *ptr[2];
413
61b41b4c
GH
414 if (!vmsvga_verify_rect(surface, "vmsvga_copy_rect/src", x0, y0, w, h)) {
415 return -1;
416 }
417 if (!vmsvga_verify_rect(surface, "vmsvga_copy_rect/dst", x1, y1, w, h)) {
418 return -1;
419 }
420
8d121d49 421 if (y1 > y0) {
aa32b38c
BZ
422 ptr[0] = vram + bypp * x0 + bypl * (y0 + h - 1);
423 ptr[1] = vram + bypp * x1 + bypl * (y1 + h - 1);
8d121d49
JK
424 for (; line > 0; line --, ptr[0] -= bypl, ptr[1] -= bypl) {
425 memmove(ptr[1], ptr[0], width);
426 }
427 } else {
aa32b38c
BZ
428 ptr[0] = vram + bypp * x0 + bypl * y0;
429 ptr[1] = vram + bypp * x1 + bypl * y1;
8d121d49
JK
430 for (; line > 0; line --, ptr[0] += bypl, ptr[1] += bypl) {
431 memmove(ptr[1], ptr[0], width);
d34cab9f
TS
432 }
433 }
434
435 vmsvga_update_rect_delayed(s, x1, y1, w, h);
61b41b4c 436 return 0;
d34cab9f
TS
437}
438#endif
439
440#ifdef HW_FILL_ACCEL
bd9ccd85 441static inline int vmsvga_fill_rect(struct vmsvga_state_s *s,
d34cab9f
TS
442 uint32_t c, int x, int y, int w, int h)
443{
c78f7137
GH
444 DisplaySurface *surface = qemu_console_surface(s->vga.con);
445 int bypl = surface_stride(surface);
446 int width = surface_bytes_per_pixel(surface) * w;
d34cab9f
TS
447 int line = h;
448 int column;
aa32b38c 449 uint8_t *fst;
d34cab9f
TS
450 uint8_t *dst;
451 uint8_t *src;
452 uint8_t col[4];
453
bd9ccd85
GH
454 if (!vmsvga_verify_rect(surface, __func__, x, y, w, h)) {
455 return -1;
456 }
457
8d121d49
JK
458 col[0] = c;
459 col[1] = c >> 8;
460 col[2] = c >> 16;
461 col[3] = c >> 24;
462
c78f7137 463 fst = s->vga.vram_ptr + surface_bytes_per_pixel(surface) * x + bypl * y;
aa32b38c 464
8d121d49
JK
465 if (line--) {
466 dst = fst;
467 src = col;
468 for (column = width; column > 0; column--) {
469 *(dst++) = *(src++);
c78f7137 470 if (src - col == surface_bytes_per_pixel(surface)) {
8d121d49 471 src = col;
d34cab9f
TS
472 }
473 }
8d121d49
JK
474 dst = fst;
475 for (; line > 0; line--) {
476 dst += bypl;
477 memcpy(dst, fst, width);
478 }
d34cab9f
TS
479 }
480
481 vmsvga_update_rect_delayed(s, x, y, w, h);
bd9ccd85 482 return 0;
d34cab9f
TS
483}
484#endif
485
486struct vmsvga_cursor_definition_s {
5829b097
GH
487 uint32_t width;
488 uint32_t height;
d34cab9f 489 int id;
5829b097 490 uint32_t bpp;
d34cab9f
TS
491 int hot_x;
492 int hot_y;
493 uint32_t mask[1024];
8095cb3e 494 uint32_t image[4096];
d34cab9f
TS
495};
496
0d793797
BZ
497#define SVGA_BITMAP_SIZE(w, h) ((((w) + 31) >> 5) * (h))
498#define SVGA_PIXMAP_SIZE(w, h, bpp) (((((w) * (bpp)) + 31) >> 5) * (h))
d34cab9f
TS
499
500#ifdef HW_MOUSE_ACCEL
501static inline void vmsvga_cursor_define(struct vmsvga_state_s *s,
502 struct vmsvga_cursor_definition_s *c)
503{
fbe6d7a4
GH
504 QEMUCursor *qc;
505 int i, pixels;
506
507 qc = cursor_alloc(c->width, c->height);
508 qc->hot_x = c->hot_x;
509 qc->hot_y = c->hot_y;
510 switch (c->bpp) {
511 case 1:
0d793797
BZ
512 cursor_set_mono(qc, 0xffffff, 0x000000, (void *)c->image,
513 1, (void *)c->mask);
fbe6d7a4
GH
514#ifdef DEBUG
515 cursor_print_ascii_art(qc, "vmware/mono");
516#endif
517 break;
518 case 32:
519 /* fill alpha channel from mask, set color to zero */
0d793797
BZ
520 cursor_set_mono(qc, 0x000000, 0x000000, (void *)c->mask,
521 1, (void *)c->mask);
fbe6d7a4
GH
522 /* add in rgb values */
523 pixels = c->width * c->height;
524 for (i = 0; i < pixels; i++) {
525 qc->data[i] |= c->image[i] & 0xffffff;
526 }
527#ifdef DEBUG
528 cursor_print_ascii_art(qc, "vmware/32bit");
529#endif
530 break;
531 default:
532 fprintf(stderr, "%s: unhandled bpp %d, using fallback cursor\n",
0d793797 533 __func__, c->bpp);
fbe6d7a4
GH
534 cursor_put(qc);
535 qc = cursor_builtin_left_ptr();
536 }
d34cab9f 537
c78f7137 538 dpy_cursor_define(s->vga.con, qc);
fbe6d7a4 539 cursor_put(qc);
d34cab9f
TS
540}
541#endif
542
4dedc07f 543static inline int vmsvga_fifo_length(struct vmsvga_state_s *s)
d34cab9f 544{
4dedc07f 545 int num;
0d793797
BZ
546
547 if (!s->config || !s->enable) {
4dedc07f 548 return 0;
0d793797 549 }
52136026 550
7e486f75
GH
551 s->fifo_min = le32_to_cpu(s->fifo[SVGA_FIFO_MIN]);
552 s->fifo_max = le32_to_cpu(s->fifo[SVGA_FIFO_MAX]);
553 s->fifo_next = le32_to_cpu(s->fifo[SVGA_FIFO_NEXT]);
554 s->fifo_stop = le32_to_cpu(s->fifo[SVGA_FIFO_STOP]);
555
52136026 556 /* Check range and alignment. */
7e486f75 557 if ((s->fifo_min | s->fifo_max | s->fifo_next | s->fifo_stop) & 3) {
52136026
GH
558 return 0;
559 }
7e486f75 560 if (s->fifo_min < sizeof(uint32_t) * 4) {
52136026
GH
561 return 0;
562 }
7e486f75
GH
563 if (s->fifo_max > SVGA_FIFO_SIZE ||
564 s->fifo_min >= SVGA_FIFO_SIZE ||
565 s->fifo_stop >= SVGA_FIFO_SIZE ||
566 s->fifo_next >= SVGA_FIFO_SIZE) {
52136026
GH
567 return 0;
568 }
f0353b0d 569 if (s->fifo_max < s->fifo_min + 10 * KiB) {
52136026
GH
570 return 0;
571 }
572
7e486f75 573 num = s->fifo_next - s->fifo_stop;
0d793797 574 if (num < 0) {
7e486f75 575 num += s->fifo_max - s->fifo_min;
0d793797 576 }
4dedc07f 577 return num >> 2;
d34cab9f
TS
578}
579
ff9cf2cb 580static inline uint32_t vmsvga_fifo_read_raw(struct vmsvga_state_s *s)
d34cab9f 581{
7e486f75 582 uint32_t cmd = s->fifo[s->fifo_stop >> 2];
0d793797 583
7e486f75
GH
584 s->fifo_stop += 4;
585 if (s->fifo_stop >= s->fifo_max) {
586 s->fifo_stop = s->fifo_min;
0d793797 587 }
7e486f75 588 s->fifo[SVGA_FIFO_STOP] = cpu_to_le32(s->fifo_stop);
d34cab9f
TS
589 return cmd;
590}
591
ff9cf2cb
AZ
592static inline uint32_t vmsvga_fifo_read(struct vmsvga_state_s *s)
593{
594 return le32_to_cpu(vmsvga_fifo_read_raw(s));
595}
596
d34cab9f
TS
597static void vmsvga_fifo_run(struct vmsvga_state_s *s)
598{
599 uint32_t cmd, colour;
4e68a0ee 600 int args, len, maxloop = 1024;
d34cab9f
TS
601 int x, y, dx, dy, width, height;
602 struct vmsvga_cursor_definition_s cursor;
4dedc07f
AZ
603 uint32_t cmd_start;
604
605 len = vmsvga_fifo_length(s);
4e68a0ee 606 while (len > 0 && --maxloop > 0) {
4dedc07f 607 /* May need to go back to the start of the command if incomplete */
7e486f75 608 cmd_start = s->fifo_stop;
4dedc07f 609
d34cab9f
TS
610 switch (cmd = vmsvga_fifo_read(s)) {
611 case SVGA_CMD_UPDATE:
612 case SVGA_CMD_UPDATE_VERBOSE:
4dedc07f 613 len -= 5;
0d793797 614 if (len < 0) {
4dedc07f 615 goto rewind;
0d793797 616 }
4dedc07f 617
d34cab9f
TS
618 x = vmsvga_fifo_read(s);
619 y = vmsvga_fifo_read(s);
620 width = vmsvga_fifo_read(s);
621 height = vmsvga_fifo_read(s);
622 vmsvga_update_rect_delayed(s, x, y, width, height);
623 break;
624
625 case SVGA_CMD_RECT_FILL:
4dedc07f 626 len -= 6;
0d793797 627 if (len < 0) {
4dedc07f 628 goto rewind;
0d793797 629 }
4dedc07f 630
d34cab9f
TS
631 colour = vmsvga_fifo_read(s);
632 x = vmsvga_fifo_read(s);
633 y = vmsvga_fifo_read(s);
634 width = vmsvga_fifo_read(s);
635 height = vmsvga_fifo_read(s);
636#ifdef HW_FILL_ACCEL
bd9ccd85
GH
637 if (vmsvga_fill_rect(s, colour, x, y, width, height) == 0) {
638 break;
639 }
640#endif
4dedc07f 641 args = 0;
d34cab9f 642 goto badcmd;
d34cab9f
TS
643
644 case SVGA_CMD_RECT_COPY:
4dedc07f 645 len -= 7;
0d793797 646 if (len < 0) {
4dedc07f 647 goto rewind;
0d793797 648 }
4dedc07f 649
d34cab9f
TS
650 x = vmsvga_fifo_read(s);
651 y = vmsvga_fifo_read(s);
652 dx = vmsvga_fifo_read(s);
653 dy = vmsvga_fifo_read(s);
654 width = vmsvga_fifo_read(s);
655 height = vmsvga_fifo_read(s);
656#ifdef HW_RECT_ACCEL
61b41b4c
GH
657 if (vmsvga_copy_rect(s, x, y, dx, dy, width, height) == 0) {
658 break;
659 }
660#endif
4dedc07f 661 args = 0;
d34cab9f 662 goto badcmd;
d34cab9f
TS
663
664 case SVGA_CMD_DEFINE_CURSOR:
4dedc07f 665 len -= 8;
0d793797 666 if (len < 0) {
4dedc07f 667 goto rewind;
0d793797 668 }
4dedc07f 669
d34cab9f
TS
670 cursor.id = vmsvga_fifo_read(s);
671 cursor.hot_x = vmsvga_fifo_read(s);
672 cursor.hot_y = vmsvga_fifo_read(s);
673 cursor.width = x = vmsvga_fifo_read(s);
674 cursor.height = y = vmsvga_fifo_read(s);
675 vmsvga_fifo_read(s);
676 cursor.bpp = vmsvga_fifo_read(s);
f2d928d4 677
4dedc07f 678 args = SVGA_BITMAP_SIZE(x, y) + SVGA_PIXMAP_SIZE(x, y, cursor.bpp);
167d97a3
PP
679 if (cursor.width > 256
680 || cursor.height > 256
681 || cursor.bpp > 32
cf7040e2 682 || SVGA_BITMAP_SIZE(x, y) > ARRAY_SIZE(cursor.mask)
167d97a3 683 || SVGA_PIXMAP_SIZE(x, y, cursor.bpp)
cf7040e2 684 > ARRAY_SIZE(cursor.image)) {
9f810beb 685 goto badcmd;
0d793797 686 }
4dedc07f
AZ
687
688 len -= args;
0d793797 689 if (len < 0) {
4dedc07f 690 goto rewind;
0d793797 691 }
f2d928d4 692
0d793797 693 for (args = 0; args < SVGA_BITMAP_SIZE(x, y); args++) {
ff9cf2cb 694 cursor.mask[args] = vmsvga_fifo_read_raw(s);
0d793797
BZ
695 }
696 for (args = 0; args < SVGA_PIXMAP_SIZE(x, y, cursor.bpp); args++) {
ff9cf2cb 697 cursor.image[args] = vmsvga_fifo_read_raw(s);
0d793797 698 }
d34cab9f
TS
699#ifdef HW_MOUSE_ACCEL
700 vmsvga_cursor_define(s, &cursor);
701 break;
702#else
703 args = 0;
704 goto badcmd;
705#endif
706
707 /*
708 * Other commands that we at least know the number of arguments
709 * for so we can avoid FIFO desync if driver uses them illegally.
710 */
711 case SVGA_CMD_DEFINE_ALPHA_CURSOR:
4dedc07f 712 len -= 6;
0d793797 713 if (len < 0) {
4dedc07f 714 goto rewind;
0d793797 715 }
d34cab9f
TS
716 vmsvga_fifo_read(s);
717 vmsvga_fifo_read(s);
718 vmsvga_fifo_read(s);
719 x = vmsvga_fifo_read(s);
720 y = vmsvga_fifo_read(s);
721 args = x * y;
722 goto badcmd;
723 case SVGA_CMD_RECT_ROP_FILL:
724 args = 6;
725 goto badcmd;
726 case SVGA_CMD_RECT_ROP_COPY:
727 args = 7;
728 goto badcmd;
729 case SVGA_CMD_DRAW_GLYPH_CLIPPED:
4dedc07f 730 len -= 4;
0d793797 731 if (len < 0) {
4dedc07f 732 goto rewind;
0d793797 733 }
d34cab9f
TS
734 vmsvga_fifo_read(s);
735 vmsvga_fifo_read(s);
736 args = 7 + (vmsvga_fifo_read(s) >> 2);
737 goto badcmd;
738 case SVGA_CMD_SURFACE_ALPHA_BLEND:
739 args = 12;
740 goto badcmd;
741
742 /*
743 * Other commands that are not listed as depending on any
744 * CAPABILITIES bits, but are not described in the README either.
745 */
746 case SVGA_CMD_SURFACE_FILL:
747 case SVGA_CMD_SURFACE_COPY:
748 case SVGA_CMD_FRONT_ROP_FILL:
749 case SVGA_CMD_FENCE:
750 case SVGA_CMD_INVALID_CMD:
751 break; /* Nop */
752
753 default:
4dedc07f 754 args = 0;
d34cab9f 755 badcmd:
4dedc07f 756 len -= args;
0d793797 757 if (len < 0) {
4dedc07f 758 goto rewind;
0d793797
BZ
759 }
760 while (args--) {
d34cab9f 761 vmsvga_fifo_read(s);
0d793797 762 }
d34cab9f 763 printf("%s: Unknown command 0x%02x in SVGA command FIFO\n",
0d793797 764 __func__, cmd);
d34cab9f 765 break;
4dedc07f
AZ
766
767 rewind:
7e486f75
GH
768 s->fifo_stop = cmd_start;
769 s->fifo[SVGA_FIFO_STOP] = cpu_to_le32(s->fifo_stop);
4dedc07f 770 break;
d34cab9f 771 }
4dedc07f 772 }
d34cab9f
TS
773
774 s->syncing = 0;
775}
776
777static uint32_t vmsvga_index_read(void *opaque, uint32_t address)
778{
467d44b2 779 struct vmsvga_state_s *s = opaque;
0d793797 780
d34cab9f
TS
781 return s->index;
782}
783
784static void vmsvga_index_write(void *opaque, uint32_t address, uint32_t index)
785{
467d44b2 786 struct vmsvga_state_s *s = opaque;
0d793797 787
d34cab9f
TS
788 s->index = index;
789}
790
791static uint32_t vmsvga_value_read(void *opaque, uint32_t address)
792{
793 uint32_t caps;
467d44b2 794 struct vmsvga_state_s *s = opaque;
c78f7137 795 DisplaySurface *surface = qemu_console_surface(s->vga.con);
eb2f9b02 796 PixelFormat pf;
7a6404cd 797 uint32_t ret;
0d793797 798
d34cab9f
TS
799 switch (s->index) {
800 case SVGA_REG_ID:
7a6404cd
GH
801 ret = s->svgaid;
802 break;
d34cab9f
TS
803
804 case SVGA_REG_ENABLE:
7a6404cd
GH
805 ret = s->enable;
806 break;
d34cab9f
TS
807
808 case SVGA_REG_WIDTH:
eb2f9b02 809 ret = s->new_width ? s->new_width : surface_width(surface);
7a6404cd 810 break;
d34cab9f
TS
811
812 case SVGA_REG_HEIGHT:
eb2f9b02 813 ret = s->new_height ? s->new_height : surface_height(surface);
7a6404cd 814 break;
d34cab9f
TS
815
816 case SVGA_REG_MAX_WIDTH:
7a6404cd
GH
817 ret = SVGA_MAX_WIDTH;
818 break;
d34cab9f
TS
819
820 case SVGA_REG_MAX_HEIGHT:
7a6404cd
GH
821 ret = SVGA_MAX_HEIGHT;
822 break;
d34cab9f
TS
823
824 case SVGA_REG_DEPTH:
eb2f9b02 825 ret = (s->new_depth == 32) ? 24 : s->new_depth;
7a6404cd 826 break;
d34cab9f
TS
827
828 case SVGA_REG_BITS_PER_PIXEL:
eb2f9b02
GH
829 case SVGA_REG_HOST_BITS_PER_PIXEL:
830 ret = s->new_depth;
7a6404cd 831 break;
d34cab9f
TS
832
833 case SVGA_REG_PSEUDOCOLOR:
7a6404cd
GH
834 ret = 0x0;
835 break;
d34cab9f
TS
836
837 case SVGA_REG_RED_MASK:
eb2f9b02
GH
838 pf = qemu_default_pixelformat(s->new_depth);
839 ret = pf.rmask;
7a6404cd 840 break;
aa32b38c 841
d34cab9f 842 case SVGA_REG_GREEN_MASK:
eb2f9b02
GH
843 pf = qemu_default_pixelformat(s->new_depth);
844 ret = pf.gmask;
7a6404cd 845 break;
aa32b38c 846
d34cab9f 847 case SVGA_REG_BLUE_MASK:
eb2f9b02
GH
848 pf = qemu_default_pixelformat(s->new_depth);
849 ret = pf.bmask;
7a6404cd 850 break;
d34cab9f
TS
851
852 case SVGA_REG_BYTES_PER_LINE:
eb2f9b02
GH
853 if (s->new_width) {
854 ret = (s->new_depth * s->new_width) / 8;
855 } else {
856 ret = surface_stride(surface);
857 }
7a6404cd 858 break;
d34cab9f 859
7b619b9a
AK
860 case SVGA_REG_FB_START: {
861 struct pci_vmsvga_state_s *pci_vmsvga
862 = container_of(s, struct pci_vmsvga_state_s, chip);
af21c740 863 ret = pci_get_bar_addr(PCI_DEVICE(pci_vmsvga), 1);
7a6404cd 864 break;
7b619b9a 865 }
d34cab9f
TS
866
867 case SVGA_REG_FB_OFFSET:
7a6404cd
GH
868 ret = 0x0;
869 break;
d34cab9f
TS
870
871 case SVGA_REG_VRAM_SIZE:
7a6404cd
GH
872 ret = s->vga.vram_size; /* No physical VRAM besides the framebuffer */
873 break;
d34cab9f
TS
874
875 case SVGA_REG_FB_SIZE:
7a6404cd
GH
876 ret = s->vga.vram_size;
877 break;
d34cab9f
TS
878
879 case SVGA_REG_CAPABILITIES:
880 caps = SVGA_CAP_NONE;
881#ifdef HW_RECT_ACCEL
882 caps |= SVGA_CAP_RECT_COPY;
883#endif
884#ifdef HW_FILL_ACCEL
885 caps |= SVGA_CAP_RECT_FILL;
886#endif
887#ifdef HW_MOUSE_ACCEL
c78f7137 888 if (dpy_cursor_define_supported(s->vga.con)) {
d34cab9f
TS
889 caps |= SVGA_CAP_CURSOR | SVGA_CAP_CURSOR_BYPASS_2 |
890 SVGA_CAP_CURSOR_BYPASS;
bf2fde70 891 }
d34cab9f 892#endif
7a6404cd
GH
893 ret = caps;
894 break;
d34cab9f 895
b1950430
AK
896 case SVGA_REG_MEM_START: {
897 struct pci_vmsvga_state_s *pci_vmsvga
898 = container_of(s, struct pci_vmsvga_state_s, chip);
af21c740 899 ret = pci_get_bar_addr(PCI_DEVICE(pci_vmsvga), 2);
7a6404cd 900 break;
b1950430 901 }
d34cab9f
TS
902
903 case SVGA_REG_MEM_SIZE:
7a6404cd
GH
904 ret = s->fifo_size;
905 break;
d34cab9f
TS
906
907 case SVGA_REG_CONFIG_DONE:
7a6404cd
GH
908 ret = s->config;
909 break;
d34cab9f
TS
910
911 case SVGA_REG_SYNC:
912 case SVGA_REG_BUSY:
7a6404cd
GH
913 ret = s->syncing;
914 break;
d34cab9f
TS
915
916 case SVGA_REG_GUEST_ID:
7a6404cd
GH
917 ret = s->guest;
918 break;
d34cab9f
TS
919
920 case SVGA_REG_CURSOR_ID:
7a6404cd
GH
921 ret = s->cursor.id;
922 break;
d34cab9f
TS
923
924 case SVGA_REG_CURSOR_X:
7a6404cd
GH
925 ret = s->cursor.x;
926 break;
d34cab9f
TS
927
928 case SVGA_REG_CURSOR_Y:
e2bb4ae7 929 ret = s->cursor.y;
7a6404cd 930 break;
d34cab9f
TS
931
932 case SVGA_REG_CURSOR_ON:
7a6404cd
GH
933 ret = s->cursor.on;
934 break;
d34cab9f 935
d34cab9f 936 case SVGA_REG_SCRATCH_SIZE:
7a6404cd
GH
937 ret = s->scratch_size;
938 break;
d34cab9f
TS
939
940 case SVGA_REG_MEM_REGS:
941 case SVGA_REG_NUM_DISPLAYS:
942 case SVGA_REG_PITCHLOCK:
943 case SVGA_PALETTE_BASE ... SVGA_PALETTE_END:
7a6404cd
GH
944 ret = 0;
945 break;
d34cab9f
TS
946
947 default:
948 if (s->index >= SVGA_SCRATCH_BASE &&
0d793797 949 s->index < SVGA_SCRATCH_BASE + s->scratch_size) {
7a6404cd
GH
950 ret = s->scratch[s->index - SVGA_SCRATCH_BASE];
951 break;
0d793797
BZ
952 }
953 printf("%s: Bad register %02x\n", __func__, s->index);
7a6404cd
GH
954 ret = 0;
955 break;
d34cab9f
TS
956 }
957
7a6404cd
GH
958 if (s->index >= SVGA_SCRATCH_BASE) {
959 trace_vmware_scratch_read(s->index, ret);
960 } else if (s->index >= SVGA_PALETTE_BASE) {
961 trace_vmware_palette_read(s->index, ret);
962 } else {
963 trace_vmware_value_read(s->index, ret);
964 }
965 return ret;
d34cab9f
TS
966}
967
968static void vmsvga_value_write(void *opaque, uint32_t address, uint32_t value)
969{
467d44b2 970 struct vmsvga_state_s *s = opaque;
0d793797 971
7a6404cd
GH
972 if (s->index >= SVGA_SCRATCH_BASE) {
973 trace_vmware_scratch_write(s->index, value);
974 } else if (s->index >= SVGA_PALETTE_BASE) {
975 trace_vmware_palette_write(s->index, value);
976 } else {
977 trace_vmware_value_write(s->index, value);
978 }
d34cab9f
TS
979 switch (s->index) {
980 case SVGA_REG_ID:
0d793797 981 if (value == SVGA_ID_2 || value == SVGA_ID_1 || value == SVGA_ID_0) {
d34cab9f 982 s->svgaid = value;
0d793797 983 }
d34cab9f
TS
984 break;
985
986 case SVGA_REG_ENABLE:
b51d7b2e 987 s->enable = !!value;
d34cab9f 988 s->invalidated = 1;
380cd056 989 s->vga.hw_ops->invalidate(&s->vga);
b51d7b2e 990 if (s->enable && s->config) {
9f810beb
AZ
991 vga_dirty_log_stop(&s->vga);
992 } else {
993 vga_dirty_log_start(&s->vga);
994 }
d34cab9f
TS
995 break;
996
997 case SVGA_REG_WIDTH:
aa32b38c
BZ
998 if (value <= SVGA_MAX_WIDTH) {
999 s->new_width = value;
1000 s->invalidated = 1;
1001 } else {
1002 printf("%s: Bad width: %i\n", __func__, value);
1003 }
d34cab9f
TS
1004 break;
1005
1006 case SVGA_REG_HEIGHT:
aa32b38c
BZ
1007 if (value <= SVGA_MAX_HEIGHT) {
1008 s->new_height = value;
1009 s->invalidated = 1;
1010 } else {
1011 printf("%s: Bad height: %i\n", __func__, value);
1012 }
d34cab9f
TS
1013 break;
1014
d34cab9f 1015 case SVGA_REG_BITS_PER_PIXEL:
eb2f9b02 1016 if (value != 32) {
5b9575c8 1017 printf("%s: Bad bits per pixel: %i bits\n", __func__, value);
d34cab9f 1018 s->config = 0;
eb2f9b02 1019 s->invalidated = 1;
d34cab9f
TS
1020 }
1021 break;
1022
1023 case SVGA_REG_CONFIG_DONE:
1024 if (value) {
f351d050 1025 s->fifo = (uint32_t *) s->fifo_ptr;
b51d7b2e 1026 vga_dirty_log_stop(&s->vga);
d34cab9f 1027 }
f707cfba 1028 s->config = !!value;
d34cab9f
TS
1029 break;
1030
1031 case SVGA_REG_SYNC:
1032 s->syncing = 1;
1033 vmsvga_fifo_run(s); /* Or should we just wait for update_display? */
1034 break;
1035
1036 case SVGA_REG_GUEST_ID:
1037 s->guest = value;
1038#ifdef VERBOSE
1039 if (value >= GUEST_OS_BASE && value < GUEST_OS_BASE +
0d793797
BZ
1040 ARRAY_SIZE(vmsvga_guest_id)) {
1041 printf("%s: guest runs %s.\n", __func__,
1042 vmsvga_guest_id[value - GUEST_OS_BASE]);
1043 }
d34cab9f
TS
1044#endif
1045 break;
1046
1047 case SVGA_REG_CURSOR_ID:
1048 s->cursor.id = value;
1049 break;
1050
1051 case SVGA_REG_CURSOR_X:
1052 s->cursor.x = value;
1053 break;
1054
1055 case SVGA_REG_CURSOR_Y:
1056 s->cursor.y = value;
1057 break;
1058
1059 case SVGA_REG_CURSOR_ON:
1060 s->cursor.on |= (value == SVGA_CURSOR_ON_SHOW);
1061 s->cursor.on &= (value != SVGA_CURSOR_ON_HIDE);
1062#ifdef HW_MOUSE_ACCEL
bf2fde70 1063 if (value <= SVGA_CURSOR_ON_SHOW) {
c78f7137 1064 dpy_mouse_set(s->vga.con, s->cursor.x, s->cursor.y, s->cursor.on);
bf2fde70 1065 }
d34cab9f
TS
1066#endif
1067 break;
1068
5b9575c8 1069 case SVGA_REG_DEPTH:
d34cab9f
TS
1070 case SVGA_REG_MEM_REGS:
1071 case SVGA_REG_NUM_DISPLAYS:
1072 case SVGA_REG_PITCHLOCK:
1073 case SVGA_PALETTE_BASE ... SVGA_PALETTE_END:
1074 break;
1075
1076 default:
1077 if (s->index >= SVGA_SCRATCH_BASE &&
1078 s->index < SVGA_SCRATCH_BASE + s->scratch_size) {
1079 s->scratch[s->index - SVGA_SCRATCH_BASE] = value;
1080 break;
1081 }
0d793797 1082 printf("%s: Bad register %02x\n", __func__, s->index);
d34cab9f
TS
1083 }
1084}
1085
1086static uint32_t vmsvga_bios_read(void *opaque, uint32_t address)
1087{
0d793797 1088 printf("%s: what are we supposed to return?\n", __func__);
d34cab9f
TS
1089 return 0xcafe;
1090}
1091
1092static void vmsvga_bios_write(void *opaque, uint32_t address, uint32_t data)
1093{
0d793797 1094 printf("%s: what are we supposed to do with (%08x)?\n", __func__, data);
d34cab9f
TS
1095}
1096
aa32b38c 1097static inline void vmsvga_check_size(struct vmsvga_state_s *s)
d34cab9f 1098{
c78f7137
GH
1099 DisplaySurface *surface = qemu_console_surface(s->vga.con);
1100
1101 if (s->new_width != surface_width(surface) ||
eb2f9b02
GH
1102 s->new_height != surface_height(surface) ||
1103 s->new_depth != surface_bits_per_pixel(surface)) {
1104 int stride = (s->new_depth * s->new_width) / 8;
30f1e661
GH
1105 pixman_format_code_t format =
1106 qemu_default_pixman_format(s->new_depth, true);
eb2f9b02
GH
1107 trace_vmware_setmode(s->new_width, s->new_height, s->new_depth);
1108 surface = qemu_create_displaysurface_from(s->new_width, s->new_height,
30f1e661
GH
1109 format, stride,
1110 s->vga.vram_ptr);
eb2f9b02 1111 dpy_gfx_replace_surface(s->vga.con, surface);
d34cab9f
TS
1112 s->invalidated = 1;
1113 }
1114}
1115
1116static void vmsvga_update_display(void *opaque)
1117{
467d44b2 1118 struct vmsvga_state_s *s = opaque;
17866fc8 1119 DisplaySurface *surface;
b51d7b2e 1120
104bd1dc
GH
1121 if (!s->enable || !s->config) {
1122 /* in standard vga mode */
380cd056 1123 s->vga.hw_ops->gfx_update(&s->vga);
d34cab9f
TS
1124 return;
1125 }
1126
aa32b38c 1127 vmsvga_check_size(s);
17866fc8 1128 surface = qemu_console_surface(s->vga.con);
d34cab9f
TS
1129
1130 vmsvga_fifo_run(s);
1131 vmsvga_update_rect_flush(s);
1132
104bd1dc 1133 if (s->invalidated) {
d34cab9f 1134 s->invalidated = 0;
c78f7137
GH
1135 dpy_gfx_update(s->vga.con, 0, 0,
1136 surface_width(surface), surface_height(surface));
b51d7b2e 1137 }
d34cab9f
TS
1138}
1139
8a9501ba 1140static void vmsvga_reset(DeviceState *dev)
d34cab9f 1141{
39d45987 1142 struct pci_vmsvga_state_s *pci = VMWARE_SVGA(dev);
8a9501ba
JK
1143 struct vmsvga_state_s *s = &pci->chip;
1144
d34cab9f
TS
1145 s->index = 0;
1146 s->enable = 0;
1147 s->config = 0;
d34cab9f 1148 s->svgaid = SVGA_ID;
d34cab9f
TS
1149 s->cursor.on = 0;
1150 s->redraw_fifo_first = 0;
1151 s->redraw_fifo_last = 0;
d34cab9f 1152 s->syncing = 0;
b5cc6e32
AL
1153
1154 vga_dirty_log_start(&s->vga);
d34cab9f
TS
1155}
1156
1157static void vmsvga_invalidate_display(void *opaque)
1158{
467d44b2 1159 struct vmsvga_state_s *s = opaque;
d34cab9f 1160 if (!s->enable) {
380cd056 1161 s->vga.hw_ops->invalidate(&s->vga);
d34cab9f
TS
1162 return;
1163 }
1164
1165 s->invalidated = 1;
1166}
1167
c227f099 1168static void vmsvga_text_update(void *opaque, console_ch_t *chardata)
4d3b6f6e 1169{
467d44b2 1170 struct vmsvga_state_s *s = opaque;
4d3b6f6e 1171
380cd056
GH
1172 if (s->vga.hw_ops->text_update) {
1173 s->vga.hw_ops->text_update(&s->vga, chardata);
0d793797 1174 }
4d3b6f6e
AZ
1175}
1176
bacbe284 1177static int vmsvga_post_load(void *opaque, int version_id)
d34cab9f 1178{
bacbe284 1179 struct vmsvga_state_s *s = opaque;
d34cab9f
TS
1180
1181 s->invalidated = 1;
0d793797 1182 if (s->config) {
f351d050 1183 s->fifo = (uint32_t *) s->fifo_ptr;
0d793797 1184 }
d34cab9f
TS
1185 return 0;
1186}
1187
d05ac8fa 1188static const VMStateDescription vmstate_vmware_vga_internal = {
bacbe284
JQ
1189 .name = "vmware_vga_internal",
1190 .version_id = 0,
1191 .minimum_version_id = 0,
bacbe284 1192 .post_load = vmsvga_post_load,
d49805ae 1193 .fields = (VMStateField[]) {
d2164ad3 1194 VMSTATE_INT32_EQUAL(new_depth, struct vmsvga_state_s, NULL),
bacbe284
JQ
1195 VMSTATE_INT32(enable, struct vmsvga_state_s),
1196 VMSTATE_INT32(config, struct vmsvga_state_s),
1197 VMSTATE_INT32(cursor.id, struct vmsvga_state_s),
1198 VMSTATE_INT32(cursor.x, struct vmsvga_state_s),
1199 VMSTATE_INT32(cursor.y, struct vmsvga_state_s),
1200 VMSTATE_INT32(cursor.on, struct vmsvga_state_s),
1201 VMSTATE_INT32(index, struct vmsvga_state_s),
1202 VMSTATE_VARRAY_INT32(scratch, struct vmsvga_state_s,
1203 scratch_size, 0, vmstate_info_uint32, uint32_t),
1204 VMSTATE_INT32(new_width, struct vmsvga_state_s),
1205 VMSTATE_INT32(new_height, struct vmsvga_state_s),
1206 VMSTATE_UINT32(guest, struct vmsvga_state_s),
1207 VMSTATE_UINT32(svgaid, struct vmsvga_state_s),
1208 VMSTATE_INT32(syncing, struct vmsvga_state_s),
5b9575c8 1209 VMSTATE_UNUSED(4), /* was fb_size */
bacbe284
JQ
1210 VMSTATE_END_OF_LIST()
1211 }
1212};
1213
d05ac8fa 1214static const VMStateDescription vmstate_vmware_vga = {
bacbe284
JQ
1215 .name = "vmware_vga",
1216 .version_id = 0,
1217 .minimum_version_id = 0,
d49805ae 1218 .fields = (VMStateField[]) {
af21c740 1219 VMSTATE_PCI_DEVICE(parent_obj, struct pci_vmsvga_state_s),
bacbe284
JQ
1220 VMSTATE_STRUCT(chip, struct pci_vmsvga_state_s, 0,
1221 vmstate_vmware_vga_internal, struct vmsvga_state_s),
1222 VMSTATE_END_OF_LIST()
1223 }
1224};
1225
380cd056
GH
1226static const GraphicHwOps vmsvga_ops = {
1227 .invalidate = vmsvga_invalidate_display,
1228 .gfx_update = vmsvga_update_display,
1229 .text_update = vmsvga_text_update,
1230};
1231
aa2beaa1 1232static void vmsvga_init(DeviceState *dev, struct vmsvga_state_s *s,
0a039dc7 1233 MemoryRegion *address_space, MemoryRegion *io)
d34cab9f 1234{
d34cab9f 1235 s->scratch_size = SVGA_SCRATCH_SIZE;
7267c094 1236 s->scratch = g_malloc(s->scratch_size * 4);
d34cab9f 1237
5643706a 1238 s->vga.con = graphic_console_init(dev, 0, &vmsvga_ops, s);
4445b0a6 1239
f351d050 1240 s->fifo_size = SVGA_FIFO_SIZE;
98a99ce0 1241 memory_region_init_ram(&s->fifo_ram, NULL, "vmsvga.fifo", s->fifo_size,
f8ed85ac 1242 &error_fatal);
b1950430 1243 s->fifo_ptr = memory_region_get_ram_ptr(&s->fifo_ram);
f351d050 1244
e2bbfc8e 1245 vga_common_init(&s->vga, OBJECT(dev), true);
712f0cc7 1246 vga_init(&s->vga, OBJECT(dev), address_space, io, true);
0be71e32 1247 vmstate_register(NULL, 0, &vmstate_vga_common, &s->vga);
eb2f9b02 1248 s->new_depth = 32;
d34cab9f
TS
1249}
1250
aa32b38c 1251static uint64_t vmsvga_io_read(void *opaque, hwaddr addr, unsigned size)
1492a3c4 1252{
b1950430
AK
1253 struct vmsvga_state_s *s = opaque;
1254
1255 switch (addr) {
1256 case SVGA_IO_MUL * SVGA_INDEX_PORT: return vmsvga_index_read(s, addr);
1257 case SVGA_IO_MUL * SVGA_VALUE_PORT: return vmsvga_value_read(s, addr);
1258 case SVGA_IO_MUL * SVGA_BIOS_PORT: return vmsvga_bios_read(s, addr);
1259 default: return -1u;
1260 }
1492a3c4
AZ
1261}
1262
a8170e5e 1263static void vmsvga_io_write(void *opaque, hwaddr addr,
b1950430 1264 uint64_t data, unsigned size)
3016d80b 1265{
b1950430 1266 struct vmsvga_state_s *s = opaque;
ee3e41a9 1267
b1950430
AK
1268 switch (addr) {
1269 case SVGA_IO_MUL * SVGA_INDEX_PORT:
0ed8b6f6
BS
1270 vmsvga_index_write(s, addr, data);
1271 break;
b1950430 1272 case SVGA_IO_MUL * SVGA_VALUE_PORT:
0ed8b6f6
BS
1273 vmsvga_value_write(s, addr, data);
1274 break;
b1950430 1275 case SVGA_IO_MUL * SVGA_BIOS_PORT:
0ed8b6f6
BS
1276 vmsvga_bios_write(s, addr, data);
1277 break;
b1950430 1278 }
3016d80b
AZ
1279}
1280
b1950430
AK
1281static const MemoryRegionOps vmsvga_io_ops = {
1282 .read = vmsvga_io_read,
1283 .write = vmsvga_io_write,
1284 .endianness = DEVICE_LITTLE_ENDIAN,
1285 .valid = {
1286 .min_access_size = 4,
1287 .max_access_size = 4,
04e8cd50
JK
1288 .unaligned = true,
1289 },
1290 .impl = {
1291 .unaligned = true,
b1950430
AK
1292 },
1293};
f351d050 1294
9af21dbe 1295static void pci_vmsvga_realize(PCIDevice *dev, Error **errp)
d34cab9f 1296{
39d45987 1297 struct pci_vmsvga_state_s *s = VMWARE_SVGA(dev);
b1950430 1298
af21c740
AF
1299 dev->config[PCI_CACHE_LINE_SIZE] = 0x08;
1300 dev->config[PCI_LATENCY_TIMER] = 0x40;
1301 dev->config[PCI_INTERRUPT_LINE] = 0xff; /* End */
d34cab9f 1302
2c9b15ca 1303 memory_region_init_io(&s->io_bar, NULL, &vmsvga_io_ops, &s->chip,
b1950430 1304 "vmsvga-io", 0x10);
bd8f2f5d 1305 memory_region_set_flush_coalesced(&s->io_bar);
af21c740 1306 pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
f351d050 1307
aa2beaa1
GH
1308 vmsvga_init(DEVICE(dev), &s->chip,
1309 pci_address_space(dev), pci_address_space_io(dev));
d34cab9f 1310
af21c740 1311 pci_register_bar(dev, 1, PCI_BASE_ADDRESS_MEM_PREFETCH,
aa32b38c 1312 &s->chip.vga.vram);
af21c740 1313 pci_register_bar(dev, 2, PCI_BASE_ADDRESS_MEM_PREFETCH,
e824b2cc 1314 &s->chip.fifo_ram);
b1950430 1315
281a26b1
GH
1316 if (!dev->rom_bar) {
1317 /* compatibility with pc-0.13 and older */
83118327 1318 vga_init_vbe(&s->chip.vga, OBJECT(dev), pci_address_space(dev));
281a26b1 1319 }
d34cab9f 1320}
a414c306 1321
4a1e244e
GH
1322static Property vga_vmware_properties[] = {
1323 DEFINE_PROP_UINT32("vgamem_mb", struct pci_vmsvga_state_s,
9e56edcf 1324 chip.vga.vram_size_mb, 16),
4a1e244e
GH
1325 DEFINE_PROP_END_OF_LIST(),
1326};
1327
40021f08
AL
1328static void vmsvga_class_init(ObjectClass *klass, void *data)
1329{
39bffca2 1330 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
1331 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1332
9af21dbe 1333 k->realize = pci_vmsvga_realize;
40021f08
AL
1334 k->romfile = "vgabios-vmware.bin";
1335 k->vendor_id = PCI_VENDOR_ID_VMWARE;
1336 k->device_id = SVGA_PCI_DEVICE_ID;
1337 k->class_id = PCI_CLASS_DISPLAY_VGA;
1338 k->subsystem_vendor_id = PCI_VENDOR_ID_VMWARE;
1339 k->subsystem_id = SVGA_PCI_DEVICE_ID;
39bffca2
AL
1340 dc->reset = vmsvga_reset;
1341 dc->vmsd = &vmstate_vmware_vga;
4a1e244e 1342 dc->props = vga_vmware_properties;
2897ae02 1343 dc->hotpluggable = false;
125ee0ed 1344 set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
40021f08
AL
1345}
1346
8c43a6f0 1347static const TypeInfo vmsvga_info = {
39d45987 1348 .name = TYPE_VMWARE_SVGA,
39bffca2
AL
1349 .parent = TYPE_PCI_DEVICE,
1350 .instance_size = sizeof(struct pci_vmsvga_state_s),
1351 .class_init = vmsvga_class_init,
fd3b02c8
EH
1352 .interfaces = (InterfaceInfo[]) {
1353 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1354 { },
1355 },
a414c306
GH
1356};
1357
83f7d43a 1358static void vmsvga_register_types(void)
a414c306 1359{
39bffca2 1360 type_register_static(&vmsvga_info);
a414c306 1361}
83f7d43a
AF
1362
1363type_init(vmsvga_register_types)