]> git.proxmox.com Git - mirror_qemu.git/blame - hw/esp.c
Merge remote-tracking branch 'upstream' into memory/batch
[mirror_qemu.git] / hw / esp.c
CommitLineData
6f7e9aec 1/*
67e999be 2 * QEMU ESP/NCR53C9x emulation
5fafdf24 3 *
4e9aec74 4 * Copyright (c) 2005-2006 Fabrice Bellard
5fafdf24 5 *
6f7e9aec
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
5d20fa6b 24
cfb9de9c 25#include "sysbus.h"
43b443b6 26#include "scsi.h"
1cd3af54 27#include "esp.h"
bf4b9889 28#include "trace.h"
6f7e9aec 29
67e999be 30/*
5ad6bb97
BS
31 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
32 * also produced as NCR89C100. See
67e999be
FB
33 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
34 * and
35 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
36 */
37
001faf32
BS
38#define ESP_ERROR(fmt, ...) \
39 do { printf("ESP ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0)
8dea1dd4 40
5aca8c3b 41#define ESP_REGS 16
8dea1dd4 42#define TI_BUFSZ 16
67e999be 43
4e9aec74 44typedef struct ESPState ESPState;
6f7e9aec 45
4e9aec74 46struct ESPState {
cfb9de9c 47 SysBusDevice busdev;
5aca8c3b
BS
48 uint8_t rregs[ESP_REGS];
49 uint8_t wregs[ESP_REGS];
9a975d63
BS
50 qemu_irq irq;
51 uint32_t it_shift;
67e999be 52 int32_t ti_size;
4f6200f0 53 uint32_t ti_rptr, ti_wptr;
3944966d 54 uint32_t status;
22548760 55 uint32_t dma;
9a975d63 56 uint8_t ti_buf[TI_BUFSZ];
ca9c39fa 57 SCSIBus bus;
2e5d83bb 58 SCSIDevice *current_dev;
5c6c0e51 59 SCSIRequest *current_req;
9f149aa9 60 uint8_t cmdbuf[TI_BUFSZ];
22548760
BS
61 uint32_t cmdlen;
62 uint32_t do_cmd;
4d611c9a 63
6787f5fa 64 /* The amount of data left in the current DMA transfer. */
4d611c9a 65 uint32_t dma_left;
6787f5fa
PB
66 /* The size of the current DMA transfer. Zero if no transfer is in
67 progress. */
68 uint32_t dma_counter;
9a975d63
BS
69 int dma_enabled;
70
4d611c9a 71 uint32_t async_len;
9a975d63 72 uint8_t *async_buf;
8b17de88 73
ff9868ec
BS
74 ESPDMAMemoryReadWriteFunc dma_memory_read;
75 ESPDMAMemoryReadWriteFunc dma_memory_write;
67e999be 76 void *dma_opaque;
73d74342 77 void (*dma_cb)(ESPState *s);
4e9aec74 78};
6f7e9aec 79
5ad6bb97
BS
80#define ESP_TCLO 0x0
81#define ESP_TCMID 0x1
82#define ESP_FIFO 0x2
83#define ESP_CMD 0x3
84#define ESP_RSTAT 0x4
85#define ESP_WBUSID 0x4
86#define ESP_RINTR 0x5
87#define ESP_WSEL 0x5
88#define ESP_RSEQ 0x6
89#define ESP_WSYNTP 0x6
90#define ESP_RFLAGS 0x7
91#define ESP_WSYNO 0x7
92#define ESP_CFG1 0x8
93#define ESP_RRES1 0x9
94#define ESP_WCCF 0x9
95#define ESP_RRES2 0xa
96#define ESP_WTEST 0xa
97#define ESP_CFG2 0xb
98#define ESP_CFG3 0xc
99#define ESP_RES3 0xd
100#define ESP_TCHI 0xe
101#define ESP_RES4 0xf
102
103#define CMD_DMA 0x80
104#define CMD_CMD 0x7f
105
106#define CMD_NOP 0x00
107#define CMD_FLUSH 0x01
108#define CMD_RESET 0x02
109#define CMD_BUSRESET 0x03
110#define CMD_TI 0x10
111#define CMD_ICCS 0x11
112#define CMD_MSGACC 0x12
0fd0eb21 113#define CMD_PAD 0x18
5ad6bb97 114#define CMD_SATN 0x1a
5e1e0a3b 115#define CMD_SEL 0x41
5ad6bb97
BS
116#define CMD_SELATN 0x42
117#define CMD_SELATNS 0x43
118#define CMD_ENSEL 0x44
119
2f275b8f
FB
120#define STAT_DO 0x00
121#define STAT_DI 0x01
122#define STAT_CD 0x02
123#define STAT_ST 0x03
8dea1dd4
BS
124#define STAT_MO 0x06
125#define STAT_MI 0x07
5ad6bb97 126#define STAT_PIO_MASK 0x06
2f275b8f
FB
127
128#define STAT_TC 0x10
4d611c9a
PB
129#define STAT_PE 0x20
130#define STAT_GE 0x40
c73f96fd 131#define STAT_INT 0x80
2f275b8f 132
8dea1dd4
BS
133#define BUSID_DID 0x07
134
2f275b8f
FB
135#define INTR_FC 0x08
136#define INTR_BS 0x10
137#define INTR_DC 0x20
9e61bde5 138#define INTR_RST 0x80
2f275b8f
FB
139
140#define SEQ_0 0x0
141#define SEQ_CD 0x4
142
5ad6bb97
BS
143#define CFG1_RESREPT 0x40
144
5ad6bb97
BS
145#define TCHI_FAS100A 0x4
146
c73f96fd
BS
147static void esp_raise_irq(ESPState *s)
148{
149 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
150 s->rregs[ESP_RSTAT] |= STAT_INT;
151 qemu_irq_raise(s->irq);
bf4b9889 152 trace_esp_raise_irq();
c73f96fd
BS
153 }
154}
155
156static void esp_lower_irq(ESPState *s)
157{
158 if (s->rregs[ESP_RSTAT] & STAT_INT) {
159 s->rregs[ESP_RSTAT] &= ~STAT_INT;
160 qemu_irq_lower(s->irq);
bf4b9889 161 trace_esp_lower_irq();
c73f96fd
BS
162 }
163}
164
73d74342
BS
165static void esp_dma_enable(void *opaque, int irq, int level)
166{
167 DeviceState *d = opaque;
168 ESPState *s = container_of(d, ESPState, busdev.qdev);
169
170 if (level) {
171 s->dma_enabled = 1;
bf4b9889 172 trace_esp_dma_enable();
73d74342
BS
173 if (s->dma_cb) {
174 s->dma_cb(s);
175 s->dma_cb = NULL;
176 }
177 } else {
bf4b9889 178 trace_esp_dma_disable();
73d74342
BS
179 s->dma_enabled = 0;
180 }
181}
182
94d3f98a
PB
183static void esp_request_cancelled(SCSIRequest *req)
184{
185 ESPState *s = DO_UPCAST(ESPState, busdev.qdev, req->bus->qbus.parent);
186
187 if (req == s->current_req) {
188 scsi_req_unref(s->current_req);
189 s->current_req = NULL;
190 s->current_dev = NULL;
191 }
192}
193
22548760 194static uint32_t get_cmd(ESPState *s, uint8_t *buf)
2f275b8f 195{
a917d384 196 uint32_t dmalen;
2f275b8f
FB
197 int target;
198
8dea1dd4 199 target = s->wregs[ESP_WBUSID] & BUSID_DID;
4f6200f0 200 if (s->dma) {
fc4d65da 201 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
8b17de88 202 s->dma_memory_read(s->dma_opaque, buf, dmalen);
4f6200f0 203 } else {
fc4d65da
BS
204 dmalen = s->ti_size;
205 memcpy(buf, s->ti_buf, dmalen);
75ef8496 206 buf[0] = buf[2] >> 5;
4f6200f0 207 }
bf4b9889 208 trace_esp_get_cmd(dmalen, target);
2e5d83bb 209
2f275b8f 210 s->ti_size = 0;
4f6200f0
FB
211 s->ti_rptr = 0;
212 s->ti_wptr = 0;
2f275b8f 213
429bef69 214 if (s->current_req) {
a917d384 215 /* Started a new command before the old one finished. Cancel it. */
94d3f98a 216 scsi_req_cancel(s->current_req);
a917d384
PB
217 s->async_len = 0;
218 }
219
ca9c39fa 220 if (target >= ESP_MAX_DEVS || !s->bus.devs[target]) {
2e5d83bb 221 // No such drive
c73f96fd 222 s->rregs[ESP_RSTAT] = 0;
5ad6bb97
BS
223 s->rregs[ESP_RINTR] = INTR_DC;
224 s->rregs[ESP_RSEQ] = SEQ_0;
c73f96fd 225 esp_raise_irq(s);
f930d07e 226 return 0;
2f275b8f 227 }
ca9c39fa 228 s->current_dev = s->bus.devs[target];
9f149aa9
PB
229 return dmalen;
230}
231
f2818f22 232static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
9f149aa9
PB
233{
234 int32_t datalen;
235 int lun;
236
bf4b9889 237 trace_esp_do_busid_cmd(busid);
f2818f22 238 lun = busid & 7;
c39ce112
PB
239 s->current_req = scsi_req_new(s->current_dev, 0, lun, buf, NULL);
240 datalen = scsi_req_enqueue(s->current_req);
67e999be
FB
241 s->ti_size = datalen;
242 if (datalen != 0) {
c73f96fd 243 s->rregs[ESP_RSTAT] = STAT_TC;
a917d384 244 s->dma_left = 0;
6787f5fa 245 s->dma_counter = 0;
2e5d83bb 246 if (datalen > 0) {
5ad6bb97 247 s->rregs[ESP_RSTAT] |= STAT_DI;
2e5d83bb 248 } else {
5ad6bb97 249 s->rregs[ESP_RSTAT] |= STAT_DO;
b9788fc4 250 }
ad3376cc 251 scsi_req_continue(s->current_req);
2f275b8f 252 }
5ad6bb97
BS
253 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
254 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 255 esp_raise_irq(s);
2f275b8f
FB
256}
257
f2818f22
AT
258static void do_cmd(ESPState *s, uint8_t *buf)
259{
260 uint8_t busid = buf[0];
261
262 do_busid_cmd(s, &buf[1], busid);
263}
264
9f149aa9
PB
265static void handle_satn(ESPState *s)
266{
267 uint8_t buf[32];
268 int len;
269
73d74342
BS
270 if (!s->dma_enabled) {
271 s->dma_cb = handle_satn;
272 return;
273 }
9f149aa9
PB
274 len = get_cmd(s, buf);
275 if (len)
276 do_cmd(s, buf);
277}
278
f2818f22
AT
279static void handle_s_without_atn(ESPState *s)
280{
281 uint8_t buf[32];
282 int len;
283
73d74342
BS
284 if (!s->dma_enabled) {
285 s->dma_cb = handle_s_without_atn;
286 return;
287 }
f2818f22
AT
288 len = get_cmd(s, buf);
289 if (len) {
290 do_busid_cmd(s, buf, 0);
291 }
292}
293
9f149aa9
PB
294static void handle_satn_stop(ESPState *s)
295{
73d74342
BS
296 if (!s->dma_enabled) {
297 s->dma_cb = handle_satn_stop;
298 return;
299 }
9f149aa9
PB
300 s->cmdlen = get_cmd(s, s->cmdbuf);
301 if (s->cmdlen) {
bf4b9889 302 trace_esp_handle_satn_stop(s->cmdlen);
9f149aa9 303 s->do_cmd = 1;
c73f96fd 304 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
5ad6bb97
BS
305 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
306 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 307 esp_raise_irq(s);
9f149aa9
PB
308 }
309}
310
0fc5c15a 311static void write_response(ESPState *s)
2f275b8f 312{
bf4b9889 313 trace_esp_write_response(s->status);
3944966d 314 s->ti_buf[0] = s->status;
0fc5c15a 315 s->ti_buf[1] = 0;
4f6200f0 316 if (s->dma) {
8b17de88 317 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
c73f96fd 318 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
5ad6bb97
BS
319 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
320 s->rregs[ESP_RSEQ] = SEQ_CD;
4f6200f0 321 } else {
f930d07e
BS
322 s->ti_size = 2;
323 s->ti_rptr = 0;
324 s->ti_wptr = 0;
5ad6bb97 325 s->rregs[ESP_RFLAGS] = 2;
4f6200f0 326 }
c73f96fd 327 esp_raise_irq(s);
2f275b8f 328}
4f6200f0 329
a917d384
PB
330static void esp_dma_done(ESPState *s)
331{
c73f96fd 332 s->rregs[ESP_RSTAT] |= STAT_TC;
5ad6bb97
BS
333 s->rregs[ESP_RINTR] = INTR_BS;
334 s->rregs[ESP_RSEQ] = 0;
335 s->rregs[ESP_RFLAGS] = 0;
336 s->rregs[ESP_TCLO] = 0;
337 s->rregs[ESP_TCMID] = 0;
c73f96fd 338 esp_raise_irq(s);
a917d384
PB
339}
340
4d611c9a
PB
341static void esp_do_dma(ESPState *s)
342{
67e999be 343 uint32_t len;
4d611c9a 344 int to_device;
a917d384 345
67e999be 346 to_device = (s->ti_size < 0);
a917d384 347 len = s->dma_left;
4d611c9a 348 if (s->do_cmd) {
bf4b9889 349 trace_esp_do_dma(s->cmdlen, len);
8b17de88 350 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
4d611c9a
PB
351 s->ti_size = 0;
352 s->cmdlen = 0;
353 s->do_cmd = 0;
354 do_cmd(s, s->cmdbuf);
355 return;
a917d384
PB
356 }
357 if (s->async_len == 0) {
358 /* Defer until data is available. */
359 return;
360 }
361 if (len > s->async_len) {
362 len = s->async_len;
363 }
364 if (to_device) {
8b17de88 365 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
4d611c9a 366 } else {
8b17de88 367 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
a917d384 368 }
a917d384
PB
369 s->dma_left -= len;
370 s->async_buf += len;
371 s->async_len -= len;
6787f5fa
PB
372 if (to_device)
373 s->ti_size += len;
374 else
375 s->ti_size -= len;
a917d384 376 if (s->async_len == 0) {
ad3376cc
PB
377 scsi_req_continue(s->current_req);
378 /* If there is still data to be read from the device then
379 complete the DMA operation immediately. Otherwise defer
380 until the scsi layer has completed. */
381 if (to_device || s->dma_left != 0 || s->ti_size == 0) {
382 return;
4d611c9a 383 }
a917d384 384 }
ad3376cc
PB
385
386 /* Partially filled a scsi buffer. Complete immediately. */
387 esp_dma_done(s);
4d611c9a
PB
388}
389
aba1f023 390static void esp_command_complete(SCSIRequest *req, uint32_t status)
2e5d83bb 391{
5c6c0e51 392 ESPState *s = DO_UPCAST(ESPState, busdev.qdev, req->bus->qbus.parent);
2e5d83bb 393
bf4b9889 394 trace_esp_command_complete();
c6df7102 395 if (s->ti_size != 0) {
bf4b9889 396 trace_esp_command_complete_unexpected();
c6df7102
PB
397 }
398 s->ti_size = 0;
399 s->dma_left = 0;
400 s->async_len = 0;
aba1f023 401 if (status) {
bf4b9889 402 trace_esp_command_complete_fail();
c6df7102 403 }
aba1f023 404 s->status = status;
c6df7102
PB
405 s->rregs[ESP_RSTAT] = STAT_ST;
406 esp_dma_done(s);
407 if (s->current_req) {
408 scsi_req_unref(s->current_req);
409 s->current_req = NULL;
410 s->current_dev = NULL;
411 }
412}
413
aba1f023 414static void esp_transfer_data(SCSIRequest *req, uint32_t len)
c6df7102
PB
415{
416 ESPState *s = DO_UPCAST(ESPState, busdev.qdev, req->bus->qbus.parent);
417
bf4b9889 418 trace_esp_transfer_data(s->dma_left, s->ti_size);
aba1f023 419 s->async_len = len;
c6df7102
PB
420 s->async_buf = scsi_req_get_buf(req);
421 if (s->dma_left) {
422 esp_do_dma(s);
423 } else if (s->dma_counter != 0 && s->ti_size <= 0) {
424 /* If this was the last part of a DMA transfer then the
425 completion interrupt is deferred to here. */
a917d384 426 esp_dma_done(s);
4d611c9a 427 }
2e5d83bb
PB
428}
429
2f275b8f
FB
430static void handle_ti(ESPState *s)
431{
4d611c9a 432 uint32_t dmalen, minlen;
2f275b8f 433
5ad6bb97 434 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
db59203d
PB
435 if (dmalen==0) {
436 dmalen=0x10000;
437 }
6787f5fa 438 s->dma_counter = dmalen;
db59203d 439
9f149aa9
PB
440 if (s->do_cmd)
441 minlen = (dmalen < 32) ? dmalen : 32;
67e999be
FB
442 else if (s->ti_size < 0)
443 minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
9f149aa9
PB
444 else
445 minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
bf4b9889 446 trace_esp_handle_ti(minlen);
4f6200f0 447 if (s->dma) {
4d611c9a 448 s->dma_left = minlen;
5ad6bb97 449 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4d611c9a 450 esp_do_dma(s);
9f149aa9 451 } else if (s->do_cmd) {
bf4b9889 452 trace_esp_handle_ti_cmd(s->cmdlen);
9f149aa9
PB
453 s->ti_size = 0;
454 s->cmdlen = 0;
455 s->do_cmd = 0;
456 do_cmd(s, s->cmdbuf);
457 return;
458 }
2f275b8f
FB
459}
460
85948643 461static void esp_hard_reset(DeviceState *d)
6f7e9aec 462{
63235df8 463 ESPState *s = container_of(d, ESPState, busdev.qdev);
67e999be 464
5aca8c3b
BS
465 memset(s->rregs, 0, ESP_REGS);
466 memset(s->wregs, 0, ESP_REGS);
5ad6bb97 467 s->rregs[ESP_TCHI] = TCHI_FAS100A; // Indicate fas100a
4e9aec74
PB
468 s->ti_size = 0;
469 s->ti_rptr = 0;
470 s->ti_wptr = 0;
4e9aec74 471 s->dma = 0;
9f149aa9 472 s->do_cmd = 0;
73d74342 473 s->dma_cb = NULL;
8dea1dd4
BS
474
475 s->rregs[ESP_CFG1] = 7;
6f7e9aec
FB
476}
477
85948643
BS
478static void esp_soft_reset(DeviceState *d)
479{
480 ESPState *s = container_of(d, ESPState, busdev.qdev);
481
482 qemu_irq_lower(s->irq);
483 esp_hard_reset(d);
484}
485
2d069bab
BS
486static void parent_esp_reset(void *opaque, int irq, int level)
487{
85948643
BS
488 if (level) {
489 esp_soft_reset(opaque);
490 }
2d069bab
BS
491}
492
73d74342
BS
493static void esp_gpio_demux(void *opaque, int irq, int level)
494{
495 switch (irq) {
496 case 0:
497 parent_esp_reset(opaque, irq, level);
498 break;
499 case 1:
500 esp_dma_enable(opaque, irq, level);
501 break;
502 }
503}
504
c227f099 505static uint32_t esp_mem_readb(void *opaque, target_phys_addr_t addr)
6f7e9aec
FB
506{
507 ESPState *s = opaque;
2814df28 508 uint32_t saddr, old_val;
6f7e9aec 509
e64d7d59 510 saddr = addr >> s->it_shift;
bf4b9889 511 trace_esp_mem_readb(saddr, s->rregs[saddr]);
6f7e9aec 512 switch (saddr) {
5ad6bb97 513 case ESP_FIFO:
f930d07e
BS
514 if (s->ti_size > 0) {
515 s->ti_size--;
5ad6bb97 516 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
8dea1dd4
BS
517 /* Data out. */
518 ESP_ERROR("PIO data read not implemented\n");
5ad6bb97 519 s->rregs[ESP_FIFO] = 0;
2e5d83bb 520 } else {
5ad6bb97 521 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
2e5d83bb 522 }
c73f96fd 523 esp_raise_irq(s);
f930d07e
BS
524 }
525 if (s->ti_size == 0) {
4f6200f0
FB
526 s->ti_rptr = 0;
527 s->ti_wptr = 0;
528 }
f930d07e 529 break;
5ad6bb97 530 case ESP_RINTR:
2814df28
BS
531 /* Clear sequence step, interrupt register and all status bits
532 except TC */
533 old_val = s->rregs[ESP_RINTR];
534 s->rregs[ESP_RINTR] = 0;
535 s->rregs[ESP_RSTAT] &= ~STAT_TC;
536 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 537 esp_lower_irq(s);
2814df28
BS
538
539 return old_val;
6f7e9aec 540 default:
f930d07e 541 break;
6f7e9aec 542 }
2f275b8f 543 return s->rregs[saddr];
6f7e9aec
FB
544}
545
c227f099 546static void esp_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
6f7e9aec
FB
547{
548 ESPState *s = opaque;
549 uint32_t saddr;
550
e64d7d59 551 saddr = addr >> s->it_shift;
bf4b9889 552 trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
6f7e9aec 553 switch (saddr) {
5ad6bb97
BS
554 case ESP_TCLO:
555 case ESP_TCMID:
556 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4f6200f0 557 break;
5ad6bb97 558 case ESP_FIFO:
9f149aa9
PB
559 if (s->do_cmd) {
560 s->cmdbuf[s->cmdlen++] = val & 0xff;
8dea1dd4
BS
561 } else if (s->ti_size == TI_BUFSZ - 1) {
562 ESP_ERROR("fifo overrun\n");
2e5d83bb
PB
563 } else {
564 s->ti_size++;
565 s->ti_buf[s->ti_wptr++] = val & 0xff;
566 }
f930d07e 567 break;
5ad6bb97 568 case ESP_CMD:
4f6200f0 569 s->rregs[saddr] = val;
5ad6bb97 570 if (val & CMD_DMA) {
f930d07e 571 s->dma = 1;
6787f5fa 572 /* Reload DMA counter. */
5ad6bb97
BS
573 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
574 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
f930d07e
BS
575 } else {
576 s->dma = 0;
577 }
5ad6bb97
BS
578 switch(val & CMD_CMD) {
579 case CMD_NOP:
bf4b9889 580 trace_esp_mem_writeb_cmd_nop(val);
f930d07e 581 break;
5ad6bb97 582 case CMD_FLUSH:
bf4b9889 583 trace_esp_mem_writeb_cmd_flush(val);
9e61bde5 584 //s->ti_size = 0;
5ad6bb97
BS
585 s->rregs[ESP_RINTR] = INTR_FC;
586 s->rregs[ESP_RSEQ] = 0;
a214c598 587 s->rregs[ESP_RFLAGS] = 0;
f930d07e 588 break;
5ad6bb97 589 case CMD_RESET:
bf4b9889 590 trace_esp_mem_writeb_cmd_reset(val);
85948643 591 esp_soft_reset(&s->busdev.qdev);
f930d07e 592 break;
5ad6bb97 593 case CMD_BUSRESET:
bf4b9889 594 trace_esp_mem_writeb_cmd_bus_reset(val);
5ad6bb97
BS
595 s->rregs[ESP_RINTR] = INTR_RST;
596 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
c73f96fd 597 esp_raise_irq(s);
9e61bde5 598 }
f930d07e 599 break;
5ad6bb97 600 case CMD_TI:
f930d07e
BS
601 handle_ti(s);
602 break;
5ad6bb97 603 case CMD_ICCS:
bf4b9889 604 trace_esp_mem_writeb_cmd_iccs(val);
f930d07e 605 write_response(s);
4bf5801d
BS
606 s->rregs[ESP_RINTR] = INTR_FC;
607 s->rregs[ESP_RSTAT] |= STAT_MI;
f930d07e 608 break;
5ad6bb97 609 case CMD_MSGACC:
bf4b9889 610 trace_esp_mem_writeb_cmd_msgacc(val);
5ad6bb97
BS
611 s->rregs[ESP_RINTR] = INTR_DC;
612 s->rregs[ESP_RSEQ] = 0;
4e2a68c1
AT
613 s->rregs[ESP_RFLAGS] = 0;
614 esp_raise_irq(s);
f930d07e 615 break;
0fd0eb21 616 case CMD_PAD:
bf4b9889 617 trace_esp_mem_writeb_cmd_pad(val);
0fd0eb21
BS
618 s->rregs[ESP_RSTAT] = STAT_TC;
619 s->rregs[ESP_RINTR] = INTR_FC;
620 s->rregs[ESP_RSEQ] = 0;
621 break;
5ad6bb97 622 case CMD_SATN:
bf4b9889 623 trace_esp_mem_writeb_cmd_satn(val);
f930d07e 624 break;
5e1e0a3b 625 case CMD_SEL:
bf4b9889 626 trace_esp_mem_writeb_cmd_sel(val);
f2818f22 627 handle_s_without_atn(s);
5e1e0a3b 628 break;
5ad6bb97 629 case CMD_SELATN:
bf4b9889 630 trace_esp_mem_writeb_cmd_selatn(val);
f930d07e
BS
631 handle_satn(s);
632 break;
5ad6bb97 633 case CMD_SELATNS:
bf4b9889 634 trace_esp_mem_writeb_cmd_selatns(val);
f930d07e
BS
635 handle_satn_stop(s);
636 break;
5ad6bb97 637 case CMD_ENSEL:
bf4b9889 638 trace_esp_mem_writeb_cmd_ensel(val);
e3926838 639 s->rregs[ESP_RINTR] = 0;
74ec6048 640 break;
f930d07e 641 default:
8dea1dd4 642 ESP_ERROR("Unhandled ESP command (%2.2x)\n", val);
f930d07e
BS
643 break;
644 }
645 break;
5ad6bb97 646 case ESP_WBUSID ... ESP_WSYNO:
f930d07e 647 break;
5ad6bb97 648 case ESP_CFG1:
4f6200f0
FB
649 s->rregs[saddr] = val;
650 break;
5ad6bb97 651 case ESP_WCCF ... ESP_WTEST:
4f6200f0 652 break;
b44c08fa 653 case ESP_CFG2 ... ESP_RES4:
4f6200f0
FB
654 s->rregs[saddr] = val;
655 break;
6f7e9aec 656 default:
8dea1dd4
BS
657 ESP_ERROR("invalid write of 0x%02x at [0x%x]\n", val, saddr);
658 return;
6f7e9aec 659 }
2f275b8f 660 s->wregs[saddr] = val;
6f7e9aec
FB
661}
662
d60efc6b 663static CPUReadMemoryFunc * const esp_mem_read[3] = {
6f7e9aec 664 esp_mem_readb,
7c560456
BS
665 NULL,
666 NULL,
6f7e9aec
FB
667};
668
d60efc6b 669static CPUWriteMemoryFunc * const esp_mem_write[3] = {
6f7e9aec 670 esp_mem_writeb,
7c560456 671 NULL,
daa41b00 672 esp_mem_writeb,
6f7e9aec
FB
673};
674
cc9952f3
BS
675static const VMStateDescription vmstate_esp = {
676 .name ="esp",
677 .version_id = 3,
678 .minimum_version_id = 3,
679 .minimum_version_id_old = 3,
680 .fields = (VMStateField []) {
681 VMSTATE_BUFFER(rregs, ESPState),
682 VMSTATE_BUFFER(wregs, ESPState),
683 VMSTATE_INT32(ti_size, ESPState),
684 VMSTATE_UINT32(ti_rptr, ESPState),
685 VMSTATE_UINT32(ti_wptr, ESPState),
686 VMSTATE_BUFFER(ti_buf, ESPState),
3944966d 687 VMSTATE_UINT32(status, ESPState),
cc9952f3
BS
688 VMSTATE_UINT32(dma, ESPState),
689 VMSTATE_BUFFER(cmdbuf, ESPState),
690 VMSTATE_UINT32(cmdlen, ESPState),
691 VMSTATE_UINT32(do_cmd, ESPState),
692 VMSTATE_UINT32(dma_left, ESPState),
693 VMSTATE_END_OF_LIST()
694 }
695};
6f7e9aec 696
c227f099 697void esp_init(target_phys_addr_t espaddr, int it_shift,
ff9868ec
BS
698 ESPDMAMemoryReadWriteFunc dma_memory_read,
699 ESPDMAMemoryReadWriteFunc dma_memory_write,
73d74342
BS
700 void *dma_opaque, qemu_irq irq, qemu_irq *reset,
701 qemu_irq *dma_enable)
6f7e9aec 702{
cfb9de9c
PB
703 DeviceState *dev;
704 SysBusDevice *s;
ee6847d1 705 ESPState *esp;
cfb9de9c
PB
706
707 dev = qdev_create(NULL, "esp");
ee6847d1
GH
708 esp = DO_UPCAST(ESPState, busdev.qdev, dev);
709 esp->dma_memory_read = dma_memory_read;
710 esp->dma_memory_write = dma_memory_write;
711 esp->dma_opaque = dma_opaque;
712 esp->it_shift = it_shift;
73d74342
BS
713 /* XXX for now until rc4030 has been changed to use DMA enable signal */
714 esp->dma_enabled = 1;
e23a1b33 715 qdev_init_nofail(dev);
cfb9de9c
PB
716 s = sysbus_from_qdev(dev);
717 sysbus_connect_irq(s, 0, irq);
718 sysbus_mmio_map(s, 0, espaddr);
74ff8d90 719 *reset = qdev_get_gpio_in(dev, 0);
73d74342 720 *dma_enable = qdev_get_gpio_in(dev, 1);
cfb9de9c 721}
6f7e9aec 722
cfdc1bb0 723static const struct SCSIBusOps esp_scsi_ops = {
c6df7102 724 .transfer_data = esp_transfer_data,
94d3f98a
PB
725 .complete = esp_command_complete,
726 .cancel = esp_request_cancelled
cfdc1bb0
PB
727};
728
81a322d4 729static int esp_init1(SysBusDevice *dev)
cfb9de9c
PB
730{
731 ESPState *s = FROM_SYSBUS(ESPState, dev);
732 int esp_io_memory;
6f7e9aec 733
cfb9de9c 734 sysbus_init_irq(dev, &s->irq);
cfb9de9c 735 assert(s->it_shift != -1);
6f7e9aec 736
2507c12a
AG
737 esp_io_memory = cpu_register_io_memory(esp_mem_read, esp_mem_write, s,
738 DEVICE_NATIVE_ENDIAN);
cfb9de9c 739 sysbus_init_mmio(dev, ESP_REGS << s->it_shift, esp_io_memory);
6f7e9aec 740
73d74342 741 qdev_init_gpio_in(&dev->qdev, esp_gpio_demux, 2);
2d069bab 742
cfdc1bb0 743 scsi_bus_new(&s->bus, &dev->qdev, 0, ESP_MAX_DEVS, &esp_scsi_ops);
fa66b909 744 return scsi_bus_legacy_handle_cmdline(&s->bus);
67e999be 745}
cfb9de9c 746
63235df8
BS
747static SysBusDeviceInfo esp_info = {
748 .init = esp_init1,
749 .qdev.name = "esp",
750 .qdev.size = sizeof(ESPState),
751 .qdev.vmsd = &vmstate_esp,
85948643 752 .qdev.reset = esp_hard_reset,
63235df8
BS
753 .qdev.props = (Property[]) {
754 {.name = NULL}
755 }
756};
757
cfb9de9c
PB
758static void esp_register_devices(void)
759{
63235df8 760 sysbus_register_withprop(&esp_info);
cfb9de9c
PB
761}
762
763device_init(esp_register_devices)