]> git.proxmox.com Git - mirror_qemu.git/blame - hw/esp.c
Introduce TCP live migration protocol
[mirror_qemu.git] / hw / esp.c
CommitLineData
6f7e9aec 1/*
67e999be 2 * QEMU ESP/NCR53C9x emulation
5fafdf24 3 *
4e9aec74 4 * Copyright (c) 2005-2006 Fabrice Bellard
5fafdf24 5 *
6f7e9aec
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
5d20fa6b 24
87ecb68b 25#include "hw.h"
87ecb68b 26#include "scsi-disk.h"
8b17de88 27#include "scsi.h"
6f7e9aec
FB
28
29/* debug ESP card */
2f275b8f 30//#define DEBUG_ESP
6f7e9aec 31
67e999be 32/*
5ad6bb97
BS
33 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
34 * also produced as NCR89C100. See
67e999be
FB
35 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
36 * and
37 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
38 */
39
6f7e9aec
FB
40#ifdef DEBUG_ESP
41#define DPRINTF(fmt, args...) \
42do { printf("ESP: " fmt , ##args); } while (0)
43#else
22548760 44#define DPRINTF(fmt, args...) do {} while (0)
6f7e9aec
FB
45#endif
46
5aca8c3b 47#define ESP_REGS 16
2e5d83bb 48#define TI_BUFSZ 32
67e999be 49
4e9aec74 50typedef struct ESPState ESPState;
6f7e9aec 51
4e9aec74 52struct ESPState {
5d20fa6b 53 uint32_t it_shift;
70c0de96 54 qemu_irq irq;
5aca8c3b
BS
55 uint8_t rregs[ESP_REGS];
56 uint8_t wregs[ESP_REGS];
67e999be 57 int32_t ti_size;
4f6200f0 58 uint32_t ti_rptr, ti_wptr;
4f6200f0 59 uint8_t ti_buf[TI_BUFSZ];
22548760
BS
60 uint32_t sense;
61 uint32_t dma;
e4bcb14c 62 SCSIDevice *scsi_dev[ESP_MAX_DEVS];
2e5d83bb 63 SCSIDevice *current_dev;
9f149aa9 64 uint8_t cmdbuf[TI_BUFSZ];
22548760
BS
65 uint32_t cmdlen;
66 uint32_t do_cmd;
4d611c9a 67
6787f5fa 68 /* The amount of data left in the current DMA transfer. */
4d611c9a 69 uint32_t dma_left;
6787f5fa
PB
70 /* The size of the current DMA transfer. Zero if no transfer is in
71 progress. */
72 uint32_t dma_counter;
a917d384 73 uint8_t *async_buf;
4d611c9a 74 uint32_t async_len;
8b17de88
BS
75
76 espdma_memory_read_write dma_memory_read;
77 espdma_memory_read_write dma_memory_write;
67e999be 78 void *dma_opaque;
4e9aec74 79};
6f7e9aec 80
5ad6bb97
BS
81#define ESP_TCLO 0x0
82#define ESP_TCMID 0x1
83#define ESP_FIFO 0x2
84#define ESP_CMD 0x3
85#define ESP_RSTAT 0x4
86#define ESP_WBUSID 0x4
87#define ESP_RINTR 0x5
88#define ESP_WSEL 0x5
89#define ESP_RSEQ 0x6
90#define ESP_WSYNTP 0x6
91#define ESP_RFLAGS 0x7
92#define ESP_WSYNO 0x7
93#define ESP_CFG1 0x8
94#define ESP_RRES1 0x9
95#define ESP_WCCF 0x9
96#define ESP_RRES2 0xa
97#define ESP_WTEST 0xa
98#define ESP_CFG2 0xb
99#define ESP_CFG3 0xc
100#define ESP_RES3 0xd
101#define ESP_TCHI 0xe
102#define ESP_RES4 0xf
103
104#define CMD_DMA 0x80
105#define CMD_CMD 0x7f
106
107#define CMD_NOP 0x00
108#define CMD_FLUSH 0x01
109#define CMD_RESET 0x02
110#define CMD_BUSRESET 0x03
111#define CMD_TI 0x10
112#define CMD_ICCS 0x11
113#define CMD_MSGACC 0x12
114#define CMD_SATN 0x1a
115#define CMD_SELATN 0x42
116#define CMD_SELATNS 0x43
117#define CMD_ENSEL 0x44
118
2f275b8f
FB
119#define STAT_DO 0x00
120#define STAT_DI 0x01
121#define STAT_CD 0x02
122#define STAT_ST 0x03
123#define STAT_MI 0x06
124#define STAT_MO 0x07
5ad6bb97 125#define STAT_PIO_MASK 0x06
2f275b8f
FB
126
127#define STAT_TC 0x10
4d611c9a
PB
128#define STAT_PE 0x20
129#define STAT_GE 0x40
c73f96fd 130#define STAT_INT 0x80
2f275b8f
FB
131
132#define INTR_FC 0x08
133#define INTR_BS 0x10
134#define INTR_DC 0x20
9e61bde5 135#define INTR_RST 0x80
2f275b8f
FB
136
137#define SEQ_0 0x0
138#define SEQ_CD 0x4
139
5ad6bb97
BS
140#define CFG1_RESREPT 0x40
141
142#define CFG2_MASK 0x15
143
144#define TCHI_FAS100A 0x4
145
c73f96fd
BS
146static void esp_raise_irq(ESPState *s)
147{
148 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
149 s->rregs[ESP_RSTAT] |= STAT_INT;
150 qemu_irq_raise(s->irq);
151 }
152}
153
154static void esp_lower_irq(ESPState *s)
155{
156 if (s->rregs[ESP_RSTAT] & STAT_INT) {
157 s->rregs[ESP_RSTAT] &= ~STAT_INT;
158 qemu_irq_lower(s->irq);
159 }
160}
161
22548760 162static uint32_t get_cmd(ESPState *s, uint8_t *buf)
2f275b8f 163{
a917d384 164 uint32_t dmalen;
2f275b8f
FB
165 int target;
166
5ad6bb97
BS
167 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
168 target = s->wregs[ESP_WBUSID] & 7;
9f149aa9 169 DPRINTF("get_cmd: len %d target %d\n", dmalen, target);
4f6200f0 170 if (s->dma) {
8b17de88 171 s->dma_memory_read(s->dma_opaque, buf, dmalen);
4f6200f0 172 } else {
f930d07e
BS
173 buf[0] = 0;
174 memcpy(&buf[1], s->ti_buf, dmalen);
175 dmalen++;
4f6200f0 176 }
2e5d83bb 177
2f275b8f 178 s->ti_size = 0;
4f6200f0
FB
179 s->ti_rptr = 0;
180 s->ti_wptr = 0;
2f275b8f 181
a917d384
PB
182 if (s->current_dev) {
183 /* Started a new command before the old one finished. Cancel it. */
8ccc2ace 184 s->current_dev->cancel_io(s->current_dev, 0);
a917d384
PB
185 s->async_len = 0;
186 }
187
e4bcb14c 188 if (target >= ESP_MAX_DEVS || !s->scsi_dev[target]) {
2e5d83bb 189 // No such drive
c73f96fd 190 s->rregs[ESP_RSTAT] = 0;
5ad6bb97
BS
191 s->rregs[ESP_RINTR] = INTR_DC;
192 s->rregs[ESP_RSEQ] = SEQ_0;
c73f96fd 193 esp_raise_irq(s);
f930d07e 194 return 0;
2f275b8f 195 }
2e5d83bb 196 s->current_dev = s->scsi_dev[target];
9f149aa9
PB
197 return dmalen;
198}
199
200static void do_cmd(ESPState *s, uint8_t *buf)
201{
202 int32_t datalen;
203 int lun;
204
205 DPRINTF("do_cmd: busid 0x%x\n", buf[0]);
206 lun = buf[0] & 7;
8ccc2ace 207 datalen = s->current_dev->send_command(s->current_dev, 0, &buf[1], lun);
67e999be
FB
208 s->ti_size = datalen;
209 if (datalen != 0) {
c73f96fd 210 s->rregs[ESP_RSTAT] = STAT_TC;
a917d384 211 s->dma_left = 0;
6787f5fa 212 s->dma_counter = 0;
2e5d83bb 213 if (datalen > 0) {
5ad6bb97 214 s->rregs[ESP_RSTAT] |= STAT_DI;
8ccc2ace 215 s->current_dev->read_data(s->current_dev, 0);
2e5d83bb 216 } else {
5ad6bb97 217 s->rregs[ESP_RSTAT] |= STAT_DO;
8ccc2ace 218 s->current_dev->write_data(s->current_dev, 0);
b9788fc4 219 }
2f275b8f 220 }
5ad6bb97
BS
221 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
222 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 223 esp_raise_irq(s);
2f275b8f
FB
224}
225
9f149aa9
PB
226static void handle_satn(ESPState *s)
227{
228 uint8_t buf[32];
229 int len;
230
231 len = get_cmd(s, buf);
232 if (len)
233 do_cmd(s, buf);
234}
235
236static void handle_satn_stop(ESPState *s)
237{
238 s->cmdlen = get_cmd(s, s->cmdbuf);
239 if (s->cmdlen) {
240 DPRINTF("Set ATN & Stop: cmdlen %d\n", s->cmdlen);
241 s->do_cmd = 1;
c73f96fd 242 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
5ad6bb97
BS
243 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
244 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 245 esp_raise_irq(s);
9f149aa9
PB
246 }
247}
248
0fc5c15a 249static void write_response(ESPState *s)
2f275b8f 250{
0fc5c15a
PB
251 DPRINTF("Transfer status (sense=%d)\n", s->sense);
252 s->ti_buf[0] = s->sense;
253 s->ti_buf[1] = 0;
4f6200f0 254 if (s->dma) {
8b17de88 255 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
c73f96fd 256 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
5ad6bb97
BS
257 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
258 s->rregs[ESP_RSEQ] = SEQ_CD;
4f6200f0 259 } else {
f930d07e
BS
260 s->ti_size = 2;
261 s->ti_rptr = 0;
262 s->ti_wptr = 0;
5ad6bb97 263 s->rregs[ESP_RFLAGS] = 2;
4f6200f0 264 }
c73f96fd 265 esp_raise_irq(s);
2f275b8f 266}
4f6200f0 267
a917d384
PB
268static void esp_dma_done(ESPState *s)
269{
c73f96fd 270 s->rregs[ESP_RSTAT] |= STAT_TC;
5ad6bb97
BS
271 s->rregs[ESP_RINTR] = INTR_BS;
272 s->rregs[ESP_RSEQ] = 0;
273 s->rregs[ESP_RFLAGS] = 0;
274 s->rregs[ESP_TCLO] = 0;
275 s->rregs[ESP_TCMID] = 0;
c73f96fd 276 esp_raise_irq(s);
a917d384
PB
277}
278
4d611c9a
PB
279static void esp_do_dma(ESPState *s)
280{
67e999be 281 uint32_t len;
4d611c9a 282 int to_device;
a917d384 283
67e999be 284 to_device = (s->ti_size < 0);
a917d384 285 len = s->dma_left;
4d611c9a 286 if (s->do_cmd) {
4d611c9a 287 DPRINTF("command len %d + %d\n", s->cmdlen, len);
8b17de88 288 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
4d611c9a
PB
289 s->ti_size = 0;
290 s->cmdlen = 0;
291 s->do_cmd = 0;
292 do_cmd(s, s->cmdbuf);
293 return;
a917d384
PB
294 }
295 if (s->async_len == 0) {
296 /* Defer until data is available. */
297 return;
298 }
299 if (len > s->async_len) {
300 len = s->async_len;
301 }
302 if (to_device) {
8b17de88 303 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
4d611c9a 304 } else {
8b17de88 305 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
a917d384 306 }
a917d384
PB
307 s->dma_left -= len;
308 s->async_buf += len;
309 s->async_len -= len;
6787f5fa
PB
310 if (to_device)
311 s->ti_size += len;
312 else
313 s->ti_size -= len;
a917d384 314 if (s->async_len == 0) {
4d611c9a 315 if (to_device) {
67e999be 316 // ti_size is negative
8ccc2ace 317 s->current_dev->write_data(s->current_dev, 0);
4d611c9a 318 } else {
8ccc2ace 319 s->current_dev->read_data(s->current_dev, 0);
6787f5fa
PB
320 /* If there is still data to be read from the device then
321 complete the DMA operation immeriately. Otherwise defer
322 until the scsi layer has completed. */
323 if (s->dma_left == 0 && s->ti_size > 0) {
324 esp_dma_done(s);
325 }
4d611c9a 326 }
6787f5fa
PB
327 } else {
328 /* Partially filled a scsi buffer. Complete immediately. */
a917d384
PB
329 esp_dma_done(s);
330 }
4d611c9a
PB
331}
332
a917d384
PB
333static void esp_command_complete(void *opaque, int reason, uint32_t tag,
334 uint32_t arg)
2e5d83bb
PB
335{
336 ESPState *s = (ESPState *)opaque;
337
4d611c9a
PB
338 if (reason == SCSI_REASON_DONE) {
339 DPRINTF("SCSI Command complete\n");
340 if (s->ti_size != 0)
341 DPRINTF("SCSI command completed unexpectedly\n");
342 s->ti_size = 0;
a917d384
PB
343 s->dma_left = 0;
344 s->async_len = 0;
345 if (arg)
4d611c9a 346 DPRINTF("Command failed\n");
a917d384 347 s->sense = arg;
5ad6bb97 348 s->rregs[ESP_RSTAT] = STAT_ST;
a917d384
PB
349 esp_dma_done(s);
350 s->current_dev = NULL;
4d611c9a
PB
351 } else {
352 DPRINTF("transfer %d/%d\n", s->dma_left, s->ti_size);
a917d384 353 s->async_len = arg;
8ccc2ace 354 s->async_buf = s->current_dev->get_buf(s->current_dev, 0);
6787f5fa 355 if (s->dma_left) {
a917d384 356 esp_do_dma(s);
6787f5fa
PB
357 } else if (s->dma_counter != 0 && s->ti_size <= 0) {
358 /* If this was the last part of a DMA transfer then the
359 completion interrupt is deferred to here. */
360 esp_dma_done(s);
361 }
4d611c9a 362 }
2e5d83bb
PB
363}
364
2f275b8f
FB
365static void handle_ti(ESPState *s)
366{
4d611c9a 367 uint32_t dmalen, minlen;
2f275b8f 368
5ad6bb97 369 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
db59203d
PB
370 if (dmalen==0) {
371 dmalen=0x10000;
372 }
6787f5fa 373 s->dma_counter = dmalen;
db59203d 374
9f149aa9
PB
375 if (s->do_cmd)
376 minlen = (dmalen < 32) ? dmalen : 32;
67e999be
FB
377 else if (s->ti_size < 0)
378 minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
9f149aa9
PB
379 else
380 minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
db59203d 381 DPRINTF("Transfer Information len %d\n", minlen);
4f6200f0 382 if (s->dma) {
4d611c9a 383 s->dma_left = minlen;
5ad6bb97 384 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4d611c9a 385 esp_do_dma(s);
9f149aa9
PB
386 } else if (s->do_cmd) {
387 DPRINTF("command len %d\n", s->cmdlen);
388 s->ti_size = 0;
389 s->cmdlen = 0;
390 s->do_cmd = 0;
391 do_cmd(s, s->cmdbuf);
392 return;
393 }
2f275b8f
FB
394}
395
5aca8c3b 396static void esp_reset(void *opaque)
6f7e9aec
FB
397{
398 ESPState *s = opaque;
67e999be 399
c73f96fd
BS
400 esp_lower_irq(s);
401
5aca8c3b
BS
402 memset(s->rregs, 0, ESP_REGS);
403 memset(s->wregs, 0, ESP_REGS);
5ad6bb97 404 s->rregs[ESP_TCHI] = TCHI_FAS100A; // Indicate fas100a
4e9aec74
PB
405 s->ti_size = 0;
406 s->ti_rptr = 0;
407 s->ti_wptr = 0;
4e9aec74 408 s->dma = 0;
9f149aa9 409 s->do_cmd = 0;
6f7e9aec
FB
410}
411
2d069bab
BS
412static void parent_esp_reset(void *opaque, int irq, int level)
413{
414 if (level)
415 esp_reset(opaque);
416}
417
6f7e9aec
FB
418static uint32_t esp_mem_readb(void *opaque, target_phys_addr_t addr)
419{
420 ESPState *s = opaque;
421 uint32_t saddr;
422
5d20fa6b 423 saddr = (addr >> s->it_shift) & (ESP_REGS - 1);
9e61bde5 424 DPRINTF("read reg[%d]: 0x%2.2x\n", saddr, s->rregs[saddr]);
6f7e9aec 425 switch (saddr) {
5ad6bb97 426 case ESP_FIFO:
f930d07e
BS
427 if (s->ti_size > 0) {
428 s->ti_size--;
5ad6bb97 429 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
2e5d83bb 430 /* Data in/out. */
a917d384 431 fprintf(stderr, "esp: PIO data read not implemented\n");
5ad6bb97 432 s->rregs[ESP_FIFO] = 0;
2e5d83bb 433 } else {
5ad6bb97 434 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
2e5d83bb 435 }
c73f96fd 436 esp_raise_irq(s);
f930d07e
BS
437 }
438 if (s->ti_size == 0) {
4f6200f0
FB
439 s->ti_rptr = 0;
440 s->ti_wptr = 0;
441 }
f930d07e 442 break;
5ad6bb97 443 case ESP_RINTR:
4d611c9a 444 // Clear interrupt/error status bits
c73f96fd
BS
445 s->rregs[ESP_RSTAT] &= ~(STAT_GE | STAT_PE);
446 esp_lower_irq(s);
9e61bde5 447 break;
6f7e9aec 448 default:
f930d07e 449 break;
6f7e9aec 450 }
2f275b8f 451 return s->rregs[saddr];
6f7e9aec
FB
452}
453
454static void esp_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
455{
456 ESPState *s = opaque;
457 uint32_t saddr;
458
5d20fa6b 459 saddr = (addr >> s->it_shift) & (ESP_REGS - 1);
5ad6bb97
BS
460 DPRINTF("write reg[%d]: 0x%2.2x -> 0x%2.2x\n", saddr, s->wregs[saddr],
461 val);
6f7e9aec 462 switch (saddr) {
5ad6bb97
BS
463 case ESP_TCLO:
464 case ESP_TCMID:
465 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4f6200f0 466 break;
5ad6bb97 467 case ESP_FIFO:
9f149aa9
PB
468 if (s->do_cmd) {
469 s->cmdbuf[s->cmdlen++] = val & 0xff;
5ad6bb97 470 } else if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
2e5d83bb
PB
471 uint8_t buf;
472 buf = val & 0xff;
473 s->ti_size--;
a917d384 474 fprintf(stderr, "esp: PIO data write not implemented\n");
2e5d83bb
PB
475 } else {
476 s->ti_size++;
477 s->ti_buf[s->ti_wptr++] = val & 0xff;
478 }
f930d07e 479 break;
5ad6bb97 480 case ESP_CMD:
4f6200f0 481 s->rregs[saddr] = val;
5ad6bb97 482 if (val & CMD_DMA) {
f930d07e 483 s->dma = 1;
6787f5fa 484 /* Reload DMA counter. */
5ad6bb97
BS
485 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
486 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
f930d07e
BS
487 } else {
488 s->dma = 0;
489 }
5ad6bb97
BS
490 switch(val & CMD_CMD) {
491 case CMD_NOP:
f930d07e
BS
492 DPRINTF("NOP (%2.2x)\n", val);
493 break;
5ad6bb97 494 case CMD_FLUSH:
f930d07e 495 DPRINTF("Flush FIFO (%2.2x)\n", val);
9e61bde5 496 //s->ti_size = 0;
5ad6bb97
BS
497 s->rregs[ESP_RINTR] = INTR_FC;
498 s->rregs[ESP_RSEQ] = 0;
a214c598 499 s->rregs[ESP_RFLAGS] = 0;
f930d07e 500 break;
5ad6bb97 501 case CMD_RESET:
f930d07e
BS
502 DPRINTF("Chip reset (%2.2x)\n", val);
503 esp_reset(s);
504 break;
5ad6bb97 505 case CMD_BUSRESET:
f930d07e 506 DPRINTF("Bus reset (%2.2x)\n", val);
5ad6bb97
BS
507 s->rregs[ESP_RINTR] = INTR_RST;
508 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
c73f96fd 509 esp_raise_irq(s);
9e61bde5 510 }
f930d07e 511 break;
5ad6bb97 512 case CMD_TI:
f930d07e
BS
513 handle_ti(s);
514 break;
5ad6bb97 515 case CMD_ICCS:
f930d07e
BS
516 DPRINTF("Initiator Command Complete Sequence (%2.2x)\n", val);
517 write_response(s);
518 break;
5ad6bb97 519 case CMD_MSGACC:
f930d07e
BS
520 DPRINTF("Message Accepted (%2.2x)\n", val);
521 write_response(s);
5ad6bb97
BS
522 s->rregs[ESP_RINTR] = INTR_DC;
523 s->rregs[ESP_RSEQ] = 0;
f930d07e 524 break;
5ad6bb97 525 case CMD_SATN:
f930d07e
BS
526 DPRINTF("Set ATN (%2.2x)\n", val);
527 break;
5ad6bb97 528 case CMD_SELATN:
f930d07e
BS
529 DPRINTF("Set ATN (%2.2x)\n", val);
530 handle_satn(s);
531 break;
5ad6bb97 532 case CMD_SELATNS:
f930d07e
BS
533 DPRINTF("Set ATN & stop (%2.2x)\n", val);
534 handle_satn_stop(s);
535 break;
5ad6bb97 536 case CMD_ENSEL:
74ec6048
BS
537 DPRINTF("Enable selection (%2.2x)\n", val);
538 break;
f930d07e
BS
539 default:
540 DPRINTF("Unhandled ESP command (%2.2x)\n", val);
541 break;
542 }
543 break;
5ad6bb97 544 case ESP_WBUSID ... ESP_WSYNO:
f930d07e 545 break;
5ad6bb97 546 case ESP_CFG1:
4f6200f0
FB
547 s->rregs[saddr] = val;
548 break;
5ad6bb97 549 case ESP_WCCF ... ESP_WTEST:
4f6200f0 550 break;
5ad6bb97
BS
551 case ESP_CFG2:
552 s->rregs[saddr] = val & CFG2_MASK;
9e61bde5 553 break;
5ad6bb97 554 case ESP_CFG3 ... ESP_RES4:
4f6200f0
FB
555 s->rregs[saddr] = val;
556 break;
6f7e9aec 557 default:
f930d07e 558 break;
6f7e9aec 559 }
2f275b8f 560 s->wregs[saddr] = val;
6f7e9aec
FB
561}
562
563static CPUReadMemoryFunc *esp_mem_read[3] = {
564 esp_mem_readb,
7c560456
BS
565 NULL,
566 NULL,
6f7e9aec
FB
567};
568
569static CPUWriteMemoryFunc *esp_mem_write[3] = {
570 esp_mem_writeb,
7c560456 571 NULL,
daa41b00 572 esp_mem_writeb,
6f7e9aec
FB
573};
574
6f7e9aec
FB
575static void esp_save(QEMUFile *f, void *opaque)
576{
577 ESPState *s = opaque;
2f275b8f 578
5aca8c3b
BS
579 qemu_put_buffer(f, s->rregs, ESP_REGS);
580 qemu_put_buffer(f, s->wregs, ESP_REGS);
b6c4f71f 581 qemu_put_sbe32s(f, &s->ti_size);
4f6200f0
FB
582 qemu_put_be32s(f, &s->ti_rptr);
583 qemu_put_be32s(f, &s->ti_wptr);
4f6200f0 584 qemu_put_buffer(f, s->ti_buf, TI_BUFSZ);
5425a216 585 qemu_put_be32s(f, &s->sense);
4f6200f0 586 qemu_put_be32s(f, &s->dma);
5425a216
BS
587 qemu_put_buffer(f, s->cmdbuf, TI_BUFSZ);
588 qemu_put_be32s(f, &s->cmdlen);
589 qemu_put_be32s(f, &s->do_cmd);
590 qemu_put_be32s(f, &s->dma_left);
591 // There should be no transfers in progress, so dma_counter is not saved
6f7e9aec
FB
592}
593
594static int esp_load(QEMUFile *f, void *opaque, int version_id)
595{
596 ESPState *s = opaque;
3b46e624 597
5425a216
BS
598 if (version_id != 3)
599 return -EINVAL; // Cannot emulate 2
6f7e9aec 600
5aca8c3b
BS
601 qemu_get_buffer(f, s->rregs, ESP_REGS);
602 qemu_get_buffer(f, s->wregs, ESP_REGS);
b6c4f71f 603 qemu_get_sbe32s(f, &s->ti_size);
4f6200f0
FB
604 qemu_get_be32s(f, &s->ti_rptr);
605 qemu_get_be32s(f, &s->ti_wptr);
4f6200f0 606 qemu_get_buffer(f, s->ti_buf, TI_BUFSZ);
5425a216 607 qemu_get_be32s(f, &s->sense);
4f6200f0 608 qemu_get_be32s(f, &s->dma);
5425a216
BS
609 qemu_get_buffer(f, s->cmdbuf, TI_BUFSZ);
610 qemu_get_be32s(f, &s->cmdlen);
611 qemu_get_be32s(f, &s->do_cmd);
612 qemu_get_be32s(f, &s->dma_left);
2f275b8f 613
6f7e9aec
FB
614 return 0;
615}
616
fa1fb14c
TS
617void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id)
618{
619 ESPState *s = (ESPState *)opaque;
620
621 if (id < 0) {
622 for (id = 0; id < ESP_MAX_DEVS; id++) {
623 if (s->scsi_dev[id] == NULL)
624 break;
625 }
626 }
627 if (id >= ESP_MAX_DEVS) {
628 DPRINTF("Bad Device ID %d\n", id);
629 return;
630 }
631 if (s->scsi_dev[id]) {
632 DPRINTF("Destroying device %d\n", id);
8ccc2ace 633 s->scsi_dev[id]->destroy(s->scsi_dev[id]);
fa1fb14c
TS
634 }
635 DPRINTF("Attaching block device %d\n", id);
636 /* Command queueing is not implemented. */
985a03b0
TS
637 s->scsi_dev[id] = scsi_generic_init(bd, 0, esp_command_complete, s);
638 if (s->scsi_dev[id] == NULL)
639 s->scsi_dev[id] = scsi_disk_init(bd, 0, esp_command_complete, s);
fa1fb14c
TS
640}
641
5d20fa6b 642void *esp_init(target_phys_addr_t espaddr, int it_shift,
8b17de88
BS
643 espdma_memory_read_write dma_memory_read,
644 espdma_memory_read_write dma_memory_write,
2d069bab 645 void *dma_opaque, qemu_irq irq, qemu_irq *reset)
6f7e9aec
FB
646{
647 ESPState *s;
67e999be 648 int esp_io_memory;
6f7e9aec
FB
649
650 s = qemu_mallocz(sizeof(ESPState));
651 if (!s)
67e999be 652 return NULL;
6f7e9aec 653
70c0de96 654 s->irq = irq;
5d20fa6b 655 s->it_shift = it_shift;
8b17de88
BS
656 s->dma_memory_read = dma_memory_read;
657 s->dma_memory_write = dma_memory_write;
67e999be 658 s->dma_opaque = dma_opaque;
6f7e9aec
FB
659
660 esp_io_memory = cpu_register_io_memory(0, esp_mem_read, esp_mem_write, s);
5d20fa6b 661 cpu_register_physical_memory(espaddr, ESP_REGS << it_shift, esp_io_memory);
6f7e9aec 662
6f7e9aec
FB
663 esp_reset(s);
664
5425a216 665 register_savevm("esp", espaddr, 3, esp_save, esp_load, s);
6f7e9aec 666 qemu_register_reset(esp_reset, s);
6f7e9aec 667
2d069bab
BS
668 *reset = *qemu_allocate_irqs(parent_esp_reset, s, 1);
669
67e999be
FB
670 return s;
671}