]> git.proxmox.com Git - mirror_qemu.git/blame - hw/gpio/mpc8xxx.c
Revert "vl: Fix to create migration object before block backends again"
[mirror_qemu.git] / hw / gpio / mpc8xxx.c
CommitLineData
228aa992
AG
1/*
2 * GPIO Controller for a lot of Freescale SoCs
3 *
4 * Copyright (C) 2014 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Alexander Graf, <agraf@suse.de>
7 *
8 * This library is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU Lesser General Public
10 * License as published by the Free Software Foundation; either
11 * version 2 of the License, or (at your option) any later version.
12 *
13 * This library is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * Lesser General Public License for more details.
17 *
18 * You should have received a copy of the GNU Lesser General Public
19 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 */
21
0430891c 22#include "qemu/osdep.h"
228aa992
AG
23#include "hw/sysbus.h"
24
25#define TYPE_MPC8XXX_GPIO "mpc8xxx_gpio"
26#define MPC8XXX_GPIO(obj) OBJECT_CHECK(MPC8XXXGPIOState, (obj), TYPE_MPC8XXX_GPIO)
27
28typedef struct MPC8XXXGPIOState {
29 SysBusDevice parent_obj;
30
31 MemoryRegion iomem;
32 qemu_irq irq;
33 qemu_irq out[32];
34
35 uint32_t dir;
36 uint32_t odr;
37 uint32_t dat;
38 uint32_t ier;
39 uint32_t imr;
40 uint32_t icr;
41} MPC8XXXGPIOState;
42
43static const VMStateDescription vmstate_mpc8xxx_gpio = {
44 .name = "mpc8xxx_gpio",
45 .version_id = 1,
46 .minimum_version_id = 1,
47 .fields = (VMStateField[]) {
48 VMSTATE_UINT32(dir, MPC8XXXGPIOState),
49 VMSTATE_UINT32(odr, MPC8XXXGPIOState),
50 VMSTATE_UINT32(dat, MPC8XXXGPIOState),
51 VMSTATE_UINT32(ier, MPC8XXXGPIOState),
52 VMSTATE_UINT32(imr, MPC8XXXGPIOState),
53 VMSTATE_UINT32(icr, MPC8XXXGPIOState),
54 VMSTATE_END_OF_LIST()
55 }
56};
57
58static void mpc8xxx_gpio_update(MPC8XXXGPIOState *s)
59{
60 qemu_set_irq(s->irq, !!(s->ier & s->imr));
61}
62
63static uint64_t mpc8xxx_gpio_read(void *opaque, hwaddr offset,
64 unsigned size)
65{
66 MPC8XXXGPIOState *s = (MPC8XXXGPIOState *)opaque;
67
68 if (size != 4) {
69 /* All registers are 32bit */
70 return 0;
71 }
72
73 switch (offset) {
74 case 0x0: /* Direction */
75 return s->dir;
76 case 0x4: /* Open Drain */
77 return s->odr;
78 case 0x8: /* Data */
79 return s->dat;
80 case 0xC: /* Interrupt Event */
81 return s->ier;
82 case 0x10: /* Interrupt Mask */
83 return s->imr;
84 case 0x14: /* Interrupt Control */
85 return s->icr;
86 default:
87 return 0;
88 }
89}
90
91static void mpc8xxx_write_data(MPC8XXXGPIOState *s, uint32_t new_data)
92{
93 uint32_t old_data = s->dat;
94 uint32_t diff = old_data ^ new_data;
95 int i;
96
97 for (i = 0; i < 32; i++) {
98 uint32_t mask = 0x80000000 >> i;
99 if (!(diff & mask)) {
100 continue;
101 }
102
103 if (s->dir & mask) {
104 /* Output */
105 qemu_set_irq(s->out[i], (new_data & mask) != 0);
106 }
107 }
108
109 s->dat = new_data;
110}
111
112static void mpc8xxx_gpio_write(void *opaque, hwaddr offset,
113 uint64_t value, unsigned size)
114{
115 MPC8XXXGPIOState *s = (MPC8XXXGPIOState *)opaque;
116
117 if (size != 4) {
118 /* All registers are 32bit */
119 return;
120 }
121
122 switch (offset) {
123 case 0x0: /* Direction */
124 s->dir = value;
125 break;
126 case 0x4: /* Open Drain */
127 s->odr = value;
128 break;
129 case 0x8: /* Data */
130 mpc8xxx_write_data(s, value);
131 break;
132 case 0xC: /* Interrupt Event */
133 s->ier &= ~value;
134 break;
135 case 0x10: /* Interrupt Mask */
136 s->imr = value;
137 break;
138 case 0x14: /* Interrupt Control */
139 s->icr = value;
140 break;
141 }
142
143 mpc8xxx_gpio_update(s);
144}
145
396781f6 146static void mpc8xxx_gpio_reset(DeviceState *dev)
228aa992 147{
396781f6
XZ
148 MPC8XXXGPIOState *s = MPC8XXX_GPIO(dev);
149
228aa992
AG
150 s->dir = 0;
151 s->odr = 0;
152 s->dat = 0;
153 s->ier = 0;
154 s->imr = 0;
155 s->icr = 0;
156}
157
158static void mpc8xxx_gpio_set_irq(void * opaque, int irq, int level)
159{
160 MPC8XXXGPIOState *s = (MPC8XXXGPIOState *)opaque;
161 uint32_t mask;
162
163 mask = 0x80000000 >> irq;
164 if ((s->dir & mask) == 0) {
165 uint32_t old_value = s->dat & mask;
166
167 s->dat &= ~mask;
168 if (level)
169 s->dat |= mask;
170
171 if (!(s->icr & irq) || (old_value && !level)) {
172 s->ier |= mask;
173 }
174
175 mpc8xxx_gpio_update(s);
176 }
177}
178
179static const MemoryRegionOps mpc8xxx_gpio_ops = {
180 .read = mpc8xxx_gpio_read,
181 .write = mpc8xxx_gpio_write,
182 .endianness = DEVICE_BIG_ENDIAN,
183};
184
396781f6 185static void mpc8xxx_gpio_initfn(Object *obj)
228aa992 186{
396781f6
XZ
187 DeviceState *dev = DEVICE(obj);
188 MPC8XXXGPIOState *s = MPC8XXX_GPIO(obj);
189 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
228aa992 190
396781f6
XZ
191 memory_region_init_io(&s->iomem, obj, &mpc8xxx_gpio_ops,
192 s, "mpc8xxx_gpio", 0x1000);
228aa992
AG
193 sysbus_init_mmio(sbd, &s->iomem);
194 sysbus_init_irq(sbd, &s->irq);
195 qdev_init_gpio_in(dev, mpc8xxx_gpio_set_irq, 32);
196 qdev_init_gpio_out(dev, s->out, 32);
228aa992
AG
197}
198
199static void mpc8xxx_gpio_class_init(ObjectClass *klass, void *data)
200{
201 DeviceClass *dc = DEVICE_CLASS(klass);
228aa992 202
228aa992 203 dc->vmsd = &vmstate_mpc8xxx_gpio;
396781f6 204 dc->reset = mpc8xxx_gpio_reset;
228aa992
AG
205}
206
207static const TypeInfo mpc8xxx_gpio_info = {
208 .name = TYPE_MPC8XXX_GPIO,
209 .parent = TYPE_SYS_BUS_DEVICE,
210 .instance_size = sizeof(MPC8XXXGPIOState),
396781f6 211 .instance_init = mpc8xxx_gpio_initfn,
228aa992
AG
212 .class_init = mpc8xxx_gpio_class_init,
213};
214
215static void mpc8xxx_gpio_register_types(void)
216{
217 type_register_static(&mpc8xxx_gpio_info);
218}
219
220type_init(mpc8xxx_gpio_register_types)