]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/kvm/apic.c
qemu-common: push cpu.h inclusion out of qemu-common.h
[mirror_qemu.git] / hw / i386 / kvm / apic.c
CommitLineData
680c1c6f
JK
1/*
2 * KVM in-kernel APIC support
3 *
4 * Copyright (c) 2011 Siemens AG
5 *
6 * Authors:
7 * Jan Kiszka <jan.kiszka@siemens.com>
8 *
9 * This work is licensed under the terms of the GNU GPL version 2.
10 * See the COPYING file in the top-level directory.
11 */
b6a0aa05 12#include "qemu/osdep.h"
33c11879
PB
13#include "qemu-common.h"
14#include "cpu.h"
0d09e41a 15#include "hw/i386/apic_internal.h"
a2cb15b0 16#include "hw/pci/msi.h"
9c17d615 17#include "sysemu/kvm.h"
680c1c6f
JK
18
19static inline void kvm_apic_set_reg(struct kvm_lapic_state *kapic,
20 int reg_id, uint32_t val)
21{
22 *((uint32_t *)(kapic->regs + (reg_id << 4))) = val;
23}
24
25static inline uint32_t kvm_apic_get_reg(struct kvm_lapic_state *kapic,
26 int reg_id)
27{
28 return *((uint32_t *)(kapic->regs + (reg_id << 4)));
29}
30
d3b0c9e9 31void kvm_put_apic_state(DeviceState *dev, struct kvm_lapic_state *kapic)
680c1c6f 32{
d3b0c9e9 33 APICCommonState *s = APIC_COMMON(dev);
680c1c6f
JK
34 int i;
35
0614cb82 36 memset(kapic, 0, sizeof(*kapic));
680c1c6f
JK
37 kvm_apic_set_reg(kapic, 0x2, s->id << 24);
38 kvm_apic_set_reg(kapic, 0x8, s->tpr);
39 kvm_apic_set_reg(kapic, 0xd, s->log_dest << 24);
40 kvm_apic_set_reg(kapic, 0xe, s->dest_mode << 28 | 0x0fffffff);
41 kvm_apic_set_reg(kapic, 0xf, s->spurious_vec);
42 for (i = 0; i < 8; i++) {
43 kvm_apic_set_reg(kapic, 0x10 + i, s->isr[i]);
44 kvm_apic_set_reg(kapic, 0x18 + i, s->tmr[i]);
45 kvm_apic_set_reg(kapic, 0x20 + i, s->irr[i]);
46 }
47 kvm_apic_set_reg(kapic, 0x28, s->esr);
48 kvm_apic_set_reg(kapic, 0x30, s->icr[0]);
49 kvm_apic_set_reg(kapic, 0x31, s->icr[1]);
50 for (i = 0; i < APIC_LVT_NB; i++) {
51 kvm_apic_set_reg(kapic, 0x32 + i, s->lvt[i]);
52 }
53 kvm_apic_set_reg(kapic, 0x38, s->initial_count);
54 kvm_apic_set_reg(kapic, 0x3e, s->divide_conf);
55}
56
d3b0c9e9 57void kvm_get_apic_state(DeviceState *dev, struct kvm_lapic_state *kapic)
680c1c6f 58{
d3b0c9e9 59 APICCommonState *s = APIC_COMMON(dev);
680c1c6f
JK
60 int i, v;
61
62 s->id = kvm_apic_get_reg(kapic, 0x2) >> 24;
63 s->tpr = kvm_apic_get_reg(kapic, 0x8);
64 s->arb_id = kvm_apic_get_reg(kapic, 0x9);
65 s->log_dest = kvm_apic_get_reg(kapic, 0xd) >> 24;
66 s->dest_mode = kvm_apic_get_reg(kapic, 0xe) >> 28;
67 s->spurious_vec = kvm_apic_get_reg(kapic, 0xf);
68 for (i = 0; i < 8; i++) {
69 s->isr[i] = kvm_apic_get_reg(kapic, 0x10 + i);
70 s->tmr[i] = kvm_apic_get_reg(kapic, 0x18 + i);
71 s->irr[i] = kvm_apic_get_reg(kapic, 0x20 + i);
72 }
73 s->esr = kvm_apic_get_reg(kapic, 0x28);
74 s->icr[0] = kvm_apic_get_reg(kapic, 0x30);
75 s->icr[1] = kvm_apic_get_reg(kapic, 0x31);
76 for (i = 0; i < APIC_LVT_NB; i++) {
77 s->lvt[i] = kvm_apic_get_reg(kapic, 0x32 + i);
78 }
79 s->initial_count = kvm_apic_get_reg(kapic, 0x38);
80 s->divide_conf = kvm_apic_get_reg(kapic, 0x3e);
81
82 v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
83 s->count_shift = (v + 1) & 7;
84
bc72ad67 85 s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
680c1c6f
JK
86 apic_next_timer(s, s->initial_count_load_time);
87}
88
89static void kvm_apic_set_base(APICCommonState *s, uint64_t val)
90{
91 s->apicbase = val;
92}
93
94static void kvm_apic_set_tpr(APICCommonState *s, uint8_t val)
95{
96 s->tpr = (val & 0x0f) << 4;
97}
98
e5ad936b
JK
99static uint8_t kvm_apic_get_tpr(APICCommonState *s)
100{
101 return s->tpr >> 4;
102}
103
104static void kvm_apic_enable_tpr_reporting(APICCommonState *s, bool enable)
105{
106 struct kvm_tpr_access_ctl ctl = {
107 .enabled = enable
108 };
109
1bc22652 110 kvm_vcpu_ioctl(CPU(s->cpu), KVM_TPR_ACCESS_REPORTING, &ctl);
e5ad936b
JK
111}
112
113static void kvm_apic_vapic_base_update(APICCommonState *s)
114{
115 struct kvm_vapic_addr vapid_addr = {
116 .vapic_addr = s->vapic_paddr,
117 };
118 int ret;
119
1bc22652 120 ret = kvm_vcpu_ioctl(CPU(s->cpu), KVM_SET_VAPIC_ADDR, &vapid_addr);
e5ad936b
JK
121 if (ret < 0) {
122 fprintf(stderr, "KVM: setting VAPIC address failed (%s)\n",
123 strerror(-ret));
124 abort();
125 }
126}
127
680c1c6f
JK
128static void do_inject_external_nmi(void *data)
129{
130 APICCommonState *s = data;
1bc22652 131 CPUState *cpu = CPU(s->cpu);
680c1c6f
JK
132 uint32_t lvt;
133 int ret;
134
cb446eca 135 cpu_synchronize_state(cpu);
680c1c6f
JK
136
137 lvt = s->lvt[APIC_LVT_LINT1];
138 if (!(lvt & APIC_LVT_MASKED) && ((lvt >> 8) & 7) == APIC_DM_NMI) {
1bc22652 139 ret = kvm_vcpu_ioctl(cpu, KVM_NMI);
680c1c6f
JK
140 if (ret < 0) {
141 fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n",
142 strerror(-ret));
143 }
144 }
145}
146
147static void kvm_apic_external_nmi(APICCommonState *s)
148{
f100f0b3 149 run_on_cpu(CPU(s->cpu), do_inject_external_nmi, s);
680c1c6f
JK
150}
151
a8170e5e 152static uint64_t kvm_apic_mem_read(void *opaque, hwaddr addr,
ffb8d429
JK
153 unsigned size)
154{
155 return ~(uint64_t)0;
156}
157
a8170e5e 158static void kvm_apic_mem_write(void *opaque, hwaddr addr,
ffb8d429
JK
159 uint64_t data, unsigned size)
160{
161 MSIMessage msg = { .address = addr, .data = data };
162 int ret;
163
164 ret = kvm_irqchip_send_msi(kvm_state, msg);
165 if (ret < 0) {
166 fprintf(stderr, "KVM: injection failed, MSI lost (%s)\n",
167 strerror(-ret));
168 }
169}
170
171static const MemoryRegionOps kvm_apic_io_ops = {
172 .read = kvm_apic_mem_read,
173 .write = kvm_apic_mem_write,
174 .endianness = DEVICE_NATIVE_ENDIAN,
175};
176
575a6f40 177static void kvm_apic_reset(APICCommonState *s)
680c1c6f 178{
c2c00148
PD
179 /* Not used by KVM, which uses the CPU mp_state instead. */
180 s->wait_for_sipi = 0;
575a6f40
PB
181}
182
183static void kvm_apic_realize(DeviceState *dev, Error **errp)
184{
185 APICCommonState *s = APIC_COMMON(dev);
c2c00148 186
2c9b15ca 187 memory_region_init_io(&s->io_memory, NULL, &kvm_apic_io_ops, s, "kvm-apic-msi",
baaeda08 188 APIC_SPACE_SIZE);
ffb8d429
JK
189
190 if (kvm_has_gsi_routing()) {
226419d6 191 msi_nonbroken = true;
ffb8d429 192 }
680c1c6f
JK
193}
194
999e12bb
AL
195static void kvm_apic_class_init(ObjectClass *klass, void *data)
196{
197 APICCommonClass *k = APIC_COMMON_CLASS(klass);
198
ff6986ce 199 k->realize = kvm_apic_realize;
575a6f40 200 k->reset = kvm_apic_reset;
999e12bb
AL
201 k->set_base = kvm_apic_set_base;
202 k->set_tpr = kvm_apic_set_tpr;
e5ad936b
JK
203 k->get_tpr = kvm_apic_get_tpr;
204 k->enable_tpr_reporting = kvm_apic_enable_tpr_reporting;
205 k->vapic_base_update = kvm_apic_vapic_base_update;
999e12bb
AL
206 k->external_nmi = kvm_apic_external_nmi;
207}
208
8c43a6f0 209static const TypeInfo kvm_apic_info = {
999e12bb 210 .name = "kvm-apic",
39bffca2 211 .parent = TYPE_APIC_COMMON,
4cafe606 212 .instance_size = sizeof(APICCommonState),
999e12bb 213 .class_init = kvm_apic_class_init,
680c1c6f
JK
214};
215
83f7d43a 216static void kvm_apic_register_types(void)
680c1c6f 217{
39bffca2 218 type_register_static(&kvm_apic_info);
680c1c6f
JK
219}
220
83f7d43a 221type_init(kvm_apic_register_types)