]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
isa: QOM'ify ISABus
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
28#include "hw/block/fdc.h"
83c9f4ca
PB
29#include "hw/ide.h"
30#include "hw/pci/pci.h"
83c9089e 31#include "monitor/monitor.h"
0d09e41a
PB
32#include "hw/nvram/fw_cfg.h"
33#include "hw/timer/hpet.h"
34#include "hw/i386/smbios.h"
83c9f4ca 35#include "hw/loader.h"
ca20cf32 36#include "elf.h"
47b43a1f 37#include "multiboot.h"
0d09e41a
PB
38#include "hw/timer/mc146818rtc.h"
39#include "hw/timer/i8254.h"
40#include "hw/audio/pcspk.h"
83c9f4ca
PB
41#include "hw/pci/msi.h"
42#include "hw/sysbus.h"
9c17d615
PB
43#include "sysemu/sysemu.h"
44#include "sysemu/kvm.h"
1d31f66b 45#include "kvm_i386.h"
0d09e41a 46#include "hw/xen/xen.h"
9c17d615 47#include "sysemu/blockdev.h"
0d09e41a 48#include "hw/block/block.h"
a19cbfb3 49#include "ui/qemu-spice.h"
022c62cb
PB
50#include "exec/memory.h"
51#include "exec/address-spaces.h"
9c17d615 52#include "sysemu/arch_init.h"
1de7afc9 53#include "qemu/bitmap.h"
0c764a9d 54#include "qemu/config-file.h"
0445259b 55#include "hw/acpi/acpi.h"
53a89e26 56#include "hw/cpu/icc_bus.h"
c649983b 57#include "hw/boards.h"
80cabfad 58
471fd342
BS
59/* debug PC/ISA interrupts */
60//#define DEBUG_IRQ
61
62#ifdef DEBUG_IRQ
63#define DPRINTF(fmt, ...) \
64 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
65#else
66#define DPRINTF(fmt, ...)
67#endif
68
a80274c3
PB
69/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
70#define ACPI_DATA_SIZE 0x10000
3cce6243 71#define BIOS_CFG_IOPORT 0x510
8a92ea2f 72#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 73#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 74#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 75#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 76#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 77
3a4a4697
LE
78#define IO_APIC_DEFAULT_ADDRESS 0xfec00000
79
4c5b10b7
JS
80#define E820_NR_ENTRIES 16
81
82struct e820_entry {
83 uint64_t address;
84 uint64_t length;
85 uint32_t type;
541dc0d4 86} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
87
88struct e820_table {
89 uint32_t count;
90 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 91} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
92
93static struct e820_table e820_table;
dd703b99 94struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 95
b881fbe9 96void gsi_handler(void *opaque, int n, int level)
1452411b 97{
b881fbe9 98 GSIState *s = opaque;
1452411b 99
b881fbe9
JK
100 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
101 if (n < ISA_NUM_IRQS) {
102 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 103 }
b881fbe9 104 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 105}
1452411b 106
258711c6
JG
107static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
108 unsigned size)
80cabfad
FB
109{
110}
111
c02e1eac
JG
112static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
113{
a6fc23e5 114 return 0xffffffffffffffffULL;
c02e1eac
JG
115}
116
f929aad6 117/* MSDOS compatibility mode FPU exception support */
d537cf6c 118static qemu_irq ferr_irq;
8e78eb28
IY
119
120void pc_register_ferr_irq(qemu_irq irq)
121{
122 ferr_irq = irq;
123}
124
f929aad6
FB
125/* XXX: add IGNNE support */
126void cpu_set_ferr(CPUX86State *s)
127{
d537cf6c 128 qemu_irq_raise(ferr_irq);
f929aad6
FB
129}
130
258711c6
JG
131static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
132 unsigned size)
f929aad6 133{
d537cf6c 134 qemu_irq_lower(ferr_irq);
f929aad6
FB
135}
136
c02e1eac
JG
137static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
138{
a6fc23e5 139 return 0xffffffffffffffffULL;
c02e1eac
JG
140}
141
28ab0e2e 142/* TSC handling */
28ab0e2e
FB
143uint64_t cpu_get_tsc(CPUX86State *env)
144{
4a1418e0 145 return cpu_get_ticks();
28ab0e2e
FB
146}
147
a5954d5c 148/* SMM support */
f885f1ea
IY
149
150static cpu_set_smm_t smm_set;
151static void *smm_arg;
152
153void cpu_smm_register(cpu_set_smm_t callback, void *arg)
154{
155 assert(smm_set == NULL);
156 assert(smm_arg == NULL);
157 smm_set = callback;
158 smm_arg = arg;
159}
160
4a8fa5dc 161void cpu_smm_update(CPUX86State *env)
a5954d5c 162{
f885f1ea
IY
163 if (smm_set && smm_arg && env == first_cpu)
164 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
a5954d5c
FB
165}
166
167
3de388f6 168/* IRQ handling */
4a8fa5dc 169int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6
FB
170{
171 int intno;
172
cf6d64bf 173 intno = apic_get_interrupt(env->apic_state);
3de388f6 174 if (intno >= 0) {
3de388f6
FB
175 return intno;
176 }
3de388f6 177 /* read the irq from the PIC */
cf6d64bf 178 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 179 return -1;
cf6d64bf 180 }
0e21e12b 181
3de388f6
FB
182 intno = pic_read_irq(isa_pic);
183 return intno;
184}
185
d537cf6c 186static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 187{
4a8fa5dc 188 CPUX86State *env = first_cpu;
a5b38b51 189
471fd342 190 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471
AJ
191 if (env->apic_state) {
192 while (env) {
cf6d64bf
BS
193 if (apic_accept_pic_intr(env->apic_state)) {
194 apic_deliver_pic_intr(env->apic_state, level);
195 }
d5529471
AJ
196 env = env->next_cpu;
197 }
198 } else {
d8ed887b
AF
199 CPUState *cs = CPU(x86_env_get_cpu(env));
200 if (level) {
c3affe56 201 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
202 } else {
203 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
204 }
a5b38b51 205 }
3de388f6
FB
206}
207
b0a21b53
FB
208/* PC cmos mappings */
209
80cabfad
FB
210#define REG_EQUIPMENT_BYTE 0x14
211
d288c7ba 212static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
213{
214 int val;
215
216 switch (fd0) {
d288c7ba 217 case FDRIVE_DRV_144:
777428f2
FB
218 /* 1.44 Mb 3"5 drive */
219 val = 4;
220 break;
d288c7ba 221 case FDRIVE_DRV_288:
777428f2
FB
222 /* 2.88 Mb 3"5 drive */
223 val = 5;
224 break;
d288c7ba 225 case FDRIVE_DRV_120:
777428f2
FB
226 /* 1.2 Mb 5"5 drive */
227 val = 2;
228 break;
d288c7ba 229 case FDRIVE_DRV_NONE:
777428f2
FB
230 default:
231 val = 0;
232 break;
233 }
234 return val;
235}
236
9139046c
MA
237static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
238 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 239{
ba6c2377
FB
240 rtc_set_memory(s, type_ofs, 47);
241 rtc_set_memory(s, info_ofs, cylinders);
242 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
243 rtc_set_memory(s, info_ofs + 2, heads);
244 rtc_set_memory(s, info_ofs + 3, 0xff);
245 rtc_set_memory(s, info_ofs + 4, 0xff);
246 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
247 rtc_set_memory(s, info_ofs + 6, cylinders);
248 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
249 rtc_set_memory(s, info_ofs + 8, sectors);
250}
251
6ac0e82d
AZ
252/* convert boot_device letter to something recognizable by the bios */
253static int boot_device2nibble(char boot_device)
254{
255 switch(boot_device) {
256 case 'a':
257 case 'b':
258 return 0x01; /* floppy boot */
259 case 'c':
260 return 0x02; /* hard drive boot */
261 case 'd':
262 return 0x03; /* CD-ROM boot */
263 case 'n':
264 return 0x04; /* Network boot */
265 }
266 return 0;
267}
268
1d914fa0 269static int set_boot_dev(ISADevice *s, const char *boot_device, int fd_bootchk)
0ecdffbb
AJ
270{
271#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
272 int nbds, bds[3] = { 0, };
273 int i;
274
275 nbds = strlen(boot_device);
276 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 277 error_report("Too many boot devices for PC");
0ecdffbb
AJ
278 return(1);
279 }
280 for (i = 0; i < nbds; i++) {
281 bds[i] = boot_device2nibble(boot_device[i]);
282 if (bds[i] == 0) {
1ecda02b
MA
283 error_report("Invalid boot device for PC: '%c'",
284 boot_device[i]);
0ecdffbb
AJ
285 return(1);
286 }
287 }
288 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 289 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
290 return(0);
291}
292
d9346e81
MA
293static int pc_boot_set(void *opaque, const char *boot_device)
294{
295 return set_boot_dev(opaque, boot_device, 0);
296}
297
c0897e0c
MA
298typedef struct pc_cmos_init_late_arg {
299 ISADevice *rtc_state;
9139046c 300 BusState *idebus[2];
c0897e0c
MA
301} pc_cmos_init_late_arg;
302
303static void pc_cmos_init_late(void *opaque)
304{
305 pc_cmos_init_late_arg *arg = opaque;
306 ISADevice *s = arg->rtc_state;
9139046c
MA
307 int16_t cylinders;
308 int8_t heads, sectors;
c0897e0c 309 int val;
2adc99b2 310 int i, trans;
c0897e0c 311
9139046c
MA
312 val = 0;
313 if (ide_get_geometry(arg->idebus[0], 0,
314 &cylinders, &heads, &sectors) >= 0) {
315 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
316 val |= 0xf0;
317 }
318 if (ide_get_geometry(arg->idebus[0], 1,
319 &cylinders, &heads, &sectors) >= 0) {
320 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
321 val |= 0x0f;
322 }
323 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
324
325 val = 0;
326 for (i = 0; i < 4; i++) {
9139046c
MA
327 /* NOTE: ide_get_geometry() returns the physical
328 geometry. It is always such that: 1 <= sects <= 63, 1
329 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
330 geometry can be different if a translation is done. */
331 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
332 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
333 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
334 assert((trans & ~3) == 0);
335 val |= trans << (i * 2);
c0897e0c
MA
336 }
337 }
338 rtc_set_memory(s, 0x39, val);
339
340 qemu_unregister_reset(pc_cmos_init_late, opaque);
341}
342
b8b7456d
IM
343typedef struct RTCCPUHotplugArg {
344 Notifier cpu_added_notifier;
345 ISADevice *rtc_state;
346} RTCCPUHotplugArg;
347
348static void rtc_notify_cpu_added(Notifier *notifier, void *data)
349{
350 RTCCPUHotplugArg *arg = container_of(notifier, RTCCPUHotplugArg,
351 cpu_added_notifier);
352 ISADevice *s = arg->rtc_state;
353
354 /* increment the number of CPUs */
355 rtc_set_memory(s, 0x5f, rtc_get_memory(s, 0x5f) + 1);
356}
357
845773ab 358void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 359 const char *boot_device,
34d4260e 360 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 361 ISADevice *s)
80cabfad 362{
61a8d649 363 int val, nb, i;
980bda8b 364 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
c0897e0c 365 static pc_cmos_init_late_arg arg;
b8b7456d 366 static RTCCPUHotplugArg cpu_hotplug_cb;
b0a21b53 367
b0a21b53 368 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
369
370 /* memory size */
e89001f7
MA
371 /* base memory (first MiB) */
372 val = MIN(ram_size / 1024, 640);
333190eb
FB
373 rtc_set_memory(s, 0x15, val);
374 rtc_set_memory(s, 0x16, val >> 8);
e89001f7
MA
375 /* extended memory (next 64MiB) */
376 if (ram_size > 1024 * 1024) {
377 val = (ram_size - 1024 * 1024) / 1024;
378 } else {
379 val = 0;
380 }
80cabfad
FB
381 if (val > 65535)
382 val = 65535;
b0a21b53
FB
383 rtc_set_memory(s, 0x17, val);
384 rtc_set_memory(s, 0x18, val >> 8);
385 rtc_set_memory(s, 0x30, val);
386 rtc_set_memory(s, 0x31, val >> 8);
e89001f7
MA
387 /* memory between 16MiB and 4GiB */
388 if (ram_size > 16 * 1024 * 1024) {
389 val = (ram_size - 16 * 1024 * 1024) / 65536;
390 } else {
9da98861 391 val = 0;
e89001f7 392 }
80cabfad
FB
393 if (val > 65535)
394 val = 65535;
b0a21b53
FB
395 rtc_set_memory(s, 0x34, val);
396 rtc_set_memory(s, 0x35, val >> 8);
e89001f7
MA
397 /* memory above 4GiB */
398 val = above_4g_mem_size / 65536;
399 rtc_set_memory(s, 0x5b, val);
400 rtc_set_memory(s, 0x5c, val >> 8);
401 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 402
298e01b6
AJ
403 /* set the number of CPU */
404 rtc_set_memory(s, 0x5f, smp_cpus - 1);
b8b7456d
IM
405 /* init CPU hotplug notifier */
406 cpu_hotplug_cb.rtc_state = s;
407 cpu_hotplug_cb.cpu_added_notifier.notify = rtc_notify_cpu_added;
408 qemu_register_cpu_added_notifier(&cpu_hotplug_cb.cpu_added_notifier);
298e01b6 409
6ac0e82d 410 /* set boot devices, and disable floppy signature check if requested */
d9346e81 411 if (set_boot_dev(s, boot_device, fd_bootchk)) {
28c5af54
JM
412 exit(1);
413 }
80cabfad 414
b41a2cd1 415 /* floppy type */
34d4260e 416 if (floppy) {
34d4260e 417 for (i = 0; i < 2; i++) {
61a8d649 418 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
63ffb564
BS
419 }
420 }
421 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
422 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 423 rtc_set_memory(s, 0x10, val);
3b46e624 424
b0a21b53 425 val = 0;
b41a2cd1 426 nb = 0;
63ffb564 427 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 428 nb++;
d288c7ba 429 }
63ffb564 430 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 431 nb++;
d288c7ba 432 }
80cabfad
FB
433 switch (nb) {
434 case 0:
435 break;
436 case 1:
b0a21b53 437 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
438 break;
439 case 2:
b0a21b53 440 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
441 break;
442 }
b0a21b53
FB
443 val |= 0x02; /* FPU is there */
444 val |= 0x04; /* PS/2 mouse installed */
445 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
446
ba6c2377 447 /* hard drives */
c0897e0c 448 arg.rtc_state = s;
9139046c
MA
449 arg.idebus[0] = idebus0;
450 arg.idebus[1] = idebus1;
c0897e0c 451 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
452}
453
a0881c64
AF
454#define TYPE_PORT92 "port92"
455#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
456
4b78a802
BS
457/* port 92 stuff: could be split off */
458typedef struct Port92State {
a0881c64
AF
459 ISADevice parent_obj;
460
23af670e 461 MemoryRegion io;
4b78a802
BS
462 uint8_t outport;
463 qemu_irq *a20_out;
464} Port92State;
465
93ef4192
AG
466static void port92_write(void *opaque, hwaddr addr, uint64_t val,
467 unsigned size)
4b78a802
BS
468{
469 Port92State *s = opaque;
470
471 DPRINTF("port92: write 0x%02x\n", val);
472 s->outport = val;
473 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
474 if (val & 1) {
475 qemu_system_reset_request();
476 }
477}
478
93ef4192
AG
479static uint64_t port92_read(void *opaque, hwaddr addr,
480 unsigned size)
4b78a802
BS
481{
482 Port92State *s = opaque;
483 uint32_t ret;
484
485 ret = s->outport;
486 DPRINTF("port92: read 0x%02x\n", ret);
487 return ret;
488}
489
490static void port92_init(ISADevice *dev, qemu_irq *a20_out)
491{
a0881c64 492 Port92State *s = PORT92(dev);
4b78a802
BS
493
494 s->a20_out = a20_out;
495}
496
497static const VMStateDescription vmstate_port92_isa = {
498 .name = "port92",
499 .version_id = 1,
500 .minimum_version_id = 1,
501 .minimum_version_id_old = 1,
502 .fields = (VMStateField []) {
503 VMSTATE_UINT8(outport, Port92State),
504 VMSTATE_END_OF_LIST()
505 }
506};
507
508static void port92_reset(DeviceState *d)
509{
a0881c64 510 Port92State *s = PORT92(d);
4b78a802
BS
511
512 s->outport &= ~1;
513}
514
23af670e 515static const MemoryRegionOps port92_ops = {
93ef4192
AG
516 .read = port92_read,
517 .write = port92_write,
518 .impl = {
519 .min_access_size = 1,
520 .max_access_size = 1,
521 },
522 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
523};
524
db895a1e 525static void port92_initfn(Object *obj)
4b78a802 526{
db895a1e 527 Port92State *s = PORT92(obj);
4b78a802 528
23af670e 529 memory_region_init_io(&s->io, &port92_ops, s, "port92", 1);
23af670e 530
4b78a802 531 s->outport = 0;
db895a1e
AF
532}
533
534static void port92_realizefn(DeviceState *dev, Error **errp)
535{
536 ISADevice *isadev = ISA_DEVICE(dev);
537 Port92State *s = PORT92(dev);
538
539 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
540}
541
8f04ee08
AL
542static void port92_class_initfn(ObjectClass *klass, void *data)
543{
39bffca2 544 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 545
39bffca2 546 dc->no_user = 1;
db895a1e 547 dc->realize = port92_realizefn;
39bffca2
AL
548 dc->reset = port92_reset;
549 dc->vmsd = &vmstate_port92_isa;
8f04ee08
AL
550}
551
8c43a6f0 552static const TypeInfo port92_info = {
a0881c64 553 .name = TYPE_PORT92,
39bffca2
AL
554 .parent = TYPE_ISA_DEVICE,
555 .instance_size = sizeof(Port92State),
db895a1e 556 .instance_init = port92_initfn,
39bffca2 557 .class_init = port92_class_initfn,
4b78a802
BS
558};
559
83f7d43a 560static void port92_register_types(void)
4b78a802 561{
39bffca2 562 type_register_static(&port92_info);
4b78a802 563}
83f7d43a
AF
564
565type_init(port92_register_types)
4b78a802 566
956a3e6b 567static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 568{
cc36a7a2 569 X86CPU *cpu = opaque;
e1a23744 570
956a3e6b 571 /* XXX: send to all CPUs ? */
4b78a802 572 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 573 x86_cpu_set_a20(cpu, level);
e1a23744
FB
574}
575
4c5b10b7
JS
576int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
577{
8ca209ad 578 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
579 struct e820_entry *entry;
580
581 if (index >= E820_NR_ENTRIES)
582 return -EBUSY;
8ca209ad 583 entry = &e820_table.entry[index++];
4c5b10b7 584
8ca209ad
AW
585 entry->address = cpu_to_le64(address);
586 entry->length = cpu_to_le64(length);
587 entry->type = cpu_to_le32(type);
4c5b10b7 588
8ca209ad
AW
589 e820_table.count = cpu_to_le32(index);
590 return index;
4c5b10b7
JS
591}
592
1d934e89
EH
593/* Calculates the limit to CPU APIC ID values
594 *
595 * This function returns the limit for the APIC ID value, so that all
596 * CPU APIC IDs are < pc_apic_id_limit().
597 *
598 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
599 */
600static unsigned int pc_apic_id_limit(unsigned int max_cpus)
601{
602 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
603}
604
a88b362c 605static FWCfgState *bochs_bios_init(void)
80cabfad 606{
a88b362c 607 FWCfgState *fw_cfg;
b6f6e3d3
AL
608 uint8_t *smbios_table;
609 size_t smbios_len;
11c2fd3e
AL
610 uint64_t *numa_fw_cfg;
611 int i, j;
1d934e89 612 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243
BS
613
614 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
1d934e89
EH
615 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
616 *
617 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
618 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
619 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
620 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
621 * may see".
622 *
623 * So, this means we must not use max_cpus, here, but the maximum possible
624 * APIC ID value, plus one.
625 *
626 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
627 * the APIC ID, not the "CPU index"
628 */
629 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
3cce6243 630 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 631 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
632 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
633 acpi_tables, acpi_tables_len);
9b5b76d4 634 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3
AL
635
636 smbios_table = smbios_get_table(&smbios_len);
637 if (smbios_table)
638 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
639 smbios_table, smbios_len);
089da572
MA
640 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
641 &e820_table, sizeof(e820_table));
11c2fd3e 642
089da572 643 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
644 /* allocate memory for the NUMA channel: one (64bit) word for the number
645 * of nodes, one word for each VCPU->node and one word for each node to
646 * hold the amount of memory.
647 */
1d934e89 648 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 649 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 650 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
651 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
652 assert(apic_id < apic_id_limit);
11c2fd3e 653 for (j = 0; j < nb_numa_nodes; j++) {
ee785fed 654 if (test_bit(i, node_cpumask[j])) {
1d934e89 655 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
656 break;
657 }
658 }
659 }
660 for (i = 0; i < nb_numa_nodes; i++) {
1d934e89 661 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e 662 }
089da572 663 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
664 (1 + apic_id_limit + nb_numa_nodes) *
665 sizeof(*numa_fw_cfg));
bf483392
AG
666
667 return fw_cfg;
80cabfad
FB
668}
669
642a4f96
TS
670static long get_file_size(FILE *f)
671{
672 long where, size;
673
674 /* XXX: on Unix systems, using fstat() probably makes more sense */
675
676 where = ftell(f);
677 fseek(f, 0, SEEK_END);
678 size = ftell(f);
679 fseek(f, where, SEEK_SET);
680
681 return size;
682}
683
a88b362c 684static void load_linux(FWCfgState *fw_cfg,
4fc9af53 685 const char *kernel_filename,
0f9d76e5
LG
686 const char *initrd_filename,
687 const char *kernel_cmdline,
a8170e5e 688 hwaddr max_ram_size)
642a4f96
TS
689{
690 uint16_t protocol;
5cea8590 691 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 692 uint32_t initrd_max;
57a46d05 693 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 694 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 695 FILE *f;
bf4e5d92 696 char *vmode;
642a4f96
TS
697
698 /* Align to 16 bytes as a paranoia measure */
699 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
700
701 /* load the kernel header */
702 f = fopen(kernel_filename, "rb");
703 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
704 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
705 MIN(ARRAY_SIZE(header), kernel_size)) {
706 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
707 kernel_filename, strerror(errno));
708 exit(1);
642a4f96
TS
709 }
710
711 /* kernel protocol version */
bc4edd79 712#if 0
642a4f96 713 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 714#endif
0f9d76e5
LG
715 if (ldl_p(header+0x202) == 0x53726448) {
716 protocol = lduw_p(header+0x206);
717 } else {
718 /* This looks like a multiboot kernel. If it is, let's stop
719 treating it like a Linux kernel. */
52001445 720 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 721 kernel_cmdline, kernel_size, header)) {
82663ee2 722 return;
0f9d76e5
LG
723 }
724 protocol = 0;
f16408df 725 }
642a4f96
TS
726
727 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
728 /* Low kernel */
729 real_addr = 0x90000;
730 cmdline_addr = 0x9a000 - cmdline_size;
731 prot_addr = 0x10000;
642a4f96 732 } else if (protocol < 0x202) {
0f9d76e5
LG
733 /* High but ancient kernel */
734 real_addr = 0x90000;
735 cmdline_addr = 0x9a000 - cmdline_size;
736 prot_addr = 0x100000;
642a4f96 737 } else {
0f9d76e5
LG
738 /* High and recent kernel */
739 real_addr = 0x10000;
740 cmdline_addr = 0x20000;
741 prot_addr = 0x100000;
642a4f96
TS
742 }
743
bc4edd79 744#if 0
642a4f96 745 fprintf(stderr,
0f9d76e5
LG
746 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
747 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
748 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
749 real_addr,
750 cmdline_addr,
751 prot_addr);
bc4edd79 752#endif
642a4f96
TS
753
754 /* highest address for loading the initrd */
0f9d76e5
LG
755 if (protocol >= 0x203) {
756 initrd_max = ldl_p(header+0x22c);
757 } else {
758 initrd_max = 0x37ffffff;
759 }
642a4f96 760
e6ade764
GC
761 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
762 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 763
57a46d05
AG
764 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
765 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 766 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
767
768 if (protocol >= 0x202) {
0f9d76e5 769 stl_p(header+0x228, cmdline_addr);
642a4f96 770 } else {
0f9d76e5
LG
771 stw_p(header+0x20, 0xA33F);
772 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
773 }
774
bf4e5d92
PT
775 /* handle vga= parameter */
776 vmode = strstr(kernel_cmdline, "vga=");
777 if (vmode) {
778 unsigned int video_mode;
779 /* skip "vga=" */
780 vmode += 4;
781 if (!strncmp(vmode, "normal", 6)) {
782 video_mode = 0xffff;
783 } else if (!strncmp(vmode, "ext", 3)) {
784 video_mode = 0xfffe;
785 } else if (!strncmp(vmode, "ask", 3)) {
786 video_mode = 0xfffd;
787 } else {
788 video_mode = strtol(vmode, NULL, 0);
789 }
790 stw_p(header+0x1fa, video_mode);
791 }
792
642a4f96 793 /* loader type */
5cbdb3a3 794 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
795 If this code is substantially changed, you may want to consider
796 incrementing the revision. */
0f9d76e5
LG
797 if (protocol >= 0x200) {
798 header[0x210] = 0xB0;
799 }
642a4f96
TS
800 /* heap */
801 if (protocol >= 0x201) {
0f9d76e5
LG
802 header[0x211] |= 0x80; /* CAN_USE_HEAP */
803 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
804 }
805
806 /* load initrd */
807 if (initrd_filename) {
0f9d76e5
LG
808 if (protocol < 0x200) {
809 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
810 exit(1);
811 }
642a4f96 812
0f9d76e5 813 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
814 if (initrd_size < 0) {
815 fprintf(stderr, "qemu: error reading initrd %s\n",
816 initrd_filename);
817 exit(1);
818 }
819
45a50b16 820 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 821
7267c094 822 initrd_data = g_malloc(initrd_size);
57a46d05
AG
823 load_image(initrd_filename, initrd_data);
824
825 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
826 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
827 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 828
0f9d76e5
LG
829 stl_p(header+0x218, initrd_addr);
830 stl_p(header+0x21c, initrd_size);
642a4f96
TS
831 }
832
45a50b16 833 /* load kernel and setup */
642a4f96 834 setup_size = header[0x1f1];
0f9d76e5
LG
835 if (setup_size == 0) {
836 setup_size = 4;
837 }
642a4f96 838 setup_size = (setup_size+1)*512;
45a50b16 839 kernel_size -= setup_size;
642a4f96 840
7267c094
AL
841 setup = g_malloc(setup_size);
842 kernel = g_malloc(kernel_size);
45a50b16 843 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
844 if (fread(setup, 1, setup_size, f) != setup_size) {
845 fprintf(stderr, "fread() failed\n");
846 exit(1);
847 }
848 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
849 fprintf(stderr, "fread() failed\n");
850 exit(1);
851 }
642a4f96 852 fclose(f);
45a50b16 853 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
854
855 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
856 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
857 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
858
859 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
860 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
861 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
862
2e55e842
GN
863 option_rom[nb_option_roms].name = "linuxboot.bin";
864 option_rom[nb_option_roms].bootindex = 0;
57a46d05 865 nb_option_roms++;
642a4f96
TS
866}
867
b41a2cd1
FB
868#define NE2000_NB_MAX 6
869
675d6f82
BS
870static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
871 0x280, 0x380 };
872static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 873
675d6f82
BS
874static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
875static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 876
48a18b3c 877void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
878{
879 static int nb_ne2k = 0;
880
881 if (nb_ne2k == NE2000_NB_MAX)
882 return;
48a18b3c 883 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 884 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
885 nb_ne2k++;
886}
887
92a16d7a 888DeviceState *cpu_get_current_apic(void)
0e26b7b8
BS
889{
890 if (cpu_single_env) {
891 return cpu_single_env->apic_state;
892 } else {
893 return NULL;
894 }
895}
896
845773ab 897void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 898{
c3affe56 899 X86CPU *cpu = opaque;
53b67b30
BS
900
901 if (level) {
c3affe56 902 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
903 }
904}
905
62fc403f
IM
906static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
907 DeviceState *icc_bridge, Error **errp)
31050930
IM
908{
909 X86CPU *cpu;
910 Error *local_err = NULL;
911
62fc403f 912 cpu = cpu_x86_create(cpu_model, icc_bridge, errp);
31050930
IM
913 if (!cpu) {
914 return cpu;
915 }
916
917 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
918 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
919
920 if (local_err) {
921 if (cpu != NULL) {
922 object_unref(OBJECT(cpu));
923 cpu = NULL;
924 }
925 error_propagate(errp, local_err);
926 }
927 return cpu;
928}
929
c649983b
IM
930static const char *current_cpu_model;
931
932void pc_hot_add_cpu(const int64_t id, Error **errp)
933{
934 DeviceState *icc_bridge;
935 int64_t apic_id = x86_cpu_apic_id_from_index(id);
936
937 if (cpu_exists(apic_id)) {
938 error_setg(errp, "Unable to add CPU: %" PRIi64
939 ", it already exists", id);
940 return;
941 }
942
943 if (id >= max_cpus) {
944 error_setg(errp, "Unable to add CPU: %" PRIi64
945 ", max allowed: %d", id, max_cpus - 1);
946 return;
947 }
948
949 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
950 TYPE_ICC_BRIDGE, NULL));
951 pc_new_cpu(current_cpu_model, apic_id, icc_bridge, errp);
952}
953
62fc403f 954void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
70166477
IY
955{
956 int i;
53a89e26 957 X86CPU *cpu = NULL;
31050930 958 Error *error = NULL;
70166477
IY
959
960 /* init CPUs */
961 if (cpu_model == NULL) {
962#ifdef TARGET_X86_64
963 cpu_model = "qemu64";
964#else
965 cpu_model = "qemu32";
966#endif
967 }
c649983b 968 current_cpu_model = cpu_model;
70166477 969
bdeec802 970 for (i = 0; i < smp_cpus; i++) {
53a89e26
IM
971 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
972 icc_bridge, &error);
31050930
IM
973 if (error) {
974 fprintf(stderr, "%s\n", error_get_pretty(error));
975 error_free(error);
bdeec802
IM
976 exit(1);
977 }
70166477 978 }
53a89e26
IM
979
980 /* map APIC MMIO area if CPU has APIC */
981 if (cpu && cpu->env.apic_state) {
982 /* XXX: what if the base changes? */
983 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0,
984 APIC_DEFAULT_ADDRESS, 0x1000);
985 }
70166477
IY
986}
987
f7e4dd6c
GH
988void pc_acpi_init(const char *default_dsdt)
989{
c5a98cf3 990 char *filename;
f7e4dd6c
GH
991
992 if (acpi_tables != NULL) {
993 /* manually set via -acpitable, leave it alone */
994 return;
995 }
996
997 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
998 if (filename == NULL) {
999 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3
LE
1000 } else {
1001 char *arg;
1002 QemuOpts *opts;
1003 Error *err = NULL;
f7e4dd6c 1004
c5a98cf3 1005 arg = g_strdup_printf("file=%s", filename);
0c764a9d 1006
c5a98cf3
LE
1007 /* creates a deep copy of "arg" */
1008 opts = qemu_opts_parse(qemu_find_opts("acpi"), arg, 0);
1009 g_assert(opts != NULL);
0c764a9d 1010
c5a98cf3
LE
1011 acpi_table_add(opts, &err);
1012 if (err) {
1013 fprintf(stderr, "WARNING: failed to load %s: %s\n", filename,
1014 error_get_pretty(err));
1015 error_free(err);
1016 }
1017 g_free(arg);
1018 g_free(filename);
f7e4dd6c 1019 }
f7e4dd6c
GH
1020}
1021
a88b362c
LE
1022FWCfgState *pc_memory_init(MemoryRegion *system_memory,
1023 const char *kernel_filename,
1024 const char *kernel_cmdline,
1025 const char *initrd_filename,
1026 ram_addr_t below_4g_mem_size,
1027 ram_addr_t above_4g_mem_size,
1028 MemoryRegion *rom_memory,
1029 MemoryRegion **ram_memory)
80cabfad 1030{
cbc5b5f3
JJ
1031 int linux_boot, i;
1032 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1033 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1034 FWCfgState *fw_cfg;
d592d303 1035
80cabfad
FB
1036 linux_boot = (kernel_filename != NULL);
1037
00cb2a99 1038 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1039 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1040 * with older qemus that used qemu_ram_alloc().
1041 */
7267c094 1042 ram = g_malloc(sizeof(*ram));
c5705a77 1043 memory_region_init_ram(ram, "pc.ram",
00cb2a99 1044 below_4g_mem_size + above_4g_mem_size);
c5705a77 1045 vmstate_register_ram_global(ram);
ae0a5466 1046 *ram_memory = ram;
7267c094 1047 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
00cb2a99
AK
1048 memory_region_init_alias(ram_below_4g, "ram-below-4g", ram,
1049 0, below_4g_mem_size);
1050 memory_region_add_subregion(system_memory, 0, ram_below_4g);
bbe80adf 1051 if (above_4g_mem_size > 0) {
7267c094 1052 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
00cb2a99
AK
1053 memory_region_init_alias(ram_above_4g, "ram-above-4g", ram,
1054 below_4g_mem_size, above_4g_mem_size);
1055 memory_region_add_subregion(system_memory, 0x100000000ULL,
1056 ram_above_4g);
bbe80adf 1057 }
82b36dc3 1058
cbc5b5f3
JJ
1059
1060 /* Initialize PC system firmware */
1061 pc_system_firmware_init(rom_memory);
00cb2a99 1062
7267c094 1063 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
c5705a77
AK
1064 memory_region_init_ram(option_rom_mr, "pc.rom", PC_ROM_SIZE);
1065 vmstate_register_ram_global(option_rom_mr);
4463aee6 1066 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1067 PC_ROM_MIN_VGA,
1068 option_rom_mr,
1069 1);
f753ff16 1070
bf483392 1071 fw_cfg = bochs_bios_init();
8832cb80 1072 rom_set_fw(fw_cfg);
1d108d97 1073
f753ff16 1074 if (linux_boot) {
81a204e4 1075 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1076 }
1077
1078 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1079 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1080 }
459ae5ea 1081 return fw_cfg;
3d53f5c3
IY
1082}
1083
845773ab
IY
1084qemu_irq *pc_allocate_cpu_irq(void)
1085{
1086 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1087}
1088
48a18b3c 1089DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1090{
ad6d45fa
AL
1091 DeviceState *dev = NULL;
1092
16094b75
AJ
1093 if (pci_bus) {
1094 PCIDevice *pcidev = pci_vga_init(pci_bus);
1095 dev = pcidev ? &pcidev->qdev : NULL;
1096 } else if (isa_bus) {
1097 ISADevice *isadev = isa_vga_init(isa_bus);
1098 dev = isadev ? &isadev->qdev : NULL;
765d7908 1099 }
ad6d45fa 1100 return dev;
765d7908
IY
1101}
1102
4556bd8b
BS
1103static void cpu_request_exit(void *opaque, int irq, int level)
1104{
4a8fa5dc 1105 CPUX86State *env = cpu_single_env;
4556bd8b
BS
1106
1107 if (env && level) {
1108 cpu_exit(env);
1109 }
1110}
1111
258711c6
JG
1112static const MemoryRegionOps ioport80_io_ops = {
1113 .write = ioport80_write,
c02e1eac 1114 .read = ioport80_read,
258711c6
JG
1115 .endianness = DEVICE_NATIVE_ENDIAN,
1116 .impl = {
1117 .min_access_size = 1,
1118 .max_access_size = 1,
1119 },
1120};
1121
1122static const MemoryRegionOps ioportF0_io_ops = {
1123 .write = ioportF0_write,
c02e1eac 1124 .read = ioportF0_read,
258711c6
JG
1125 .endianness = DEVICE_NATIVE_ENDIAN,
1126 .impl = {
1127 .min_access_size = 1,
1128 .max_access_size = 1,
1129 },
1130};
1131
48a18b3c 1132void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1133 ISADevice **rtc_state,
34d4260e 1134 ISADevice **floppy,
1611977c 1135 bool no_vmport)
ffe513da
IY
1136{
1137 int i;
1138 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1139 DeviceState *hpet = NULL;
1140 int pit_isa_irq = 0;
1141 qemu_irq pit_alt_irq = NULL;
7d932dfd 1142 qemu_irq rtc_irq = NULL;
956a3e6b 1143 qemu_irq *a20_line;
c2d8d311 1144 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1145 qemu_irq *cpu_exit_irq;
258711c6
JG
1146 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1147 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1148
258711c6
JG
1149 memory_region_init_io(ioport80_io, &ioport80_io_ops, NULL, "ioport80", 1);
1150 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1151
258711c6
JG
1152 memory_region_init_io(ioportF0_io, &ioportF0_io_ops, NULL, "ioportF0", 1);
1153 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1154
5d17c0d2
JK
1155 /*
1156 * Check if an HPET shall be created.
1157 *
1158 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1159 * when the HPET wants to take over. Thus we have to disable the latter.
1160 */
1161 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
ce967e2f 1162 hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1163
dd703b99 1164 if (hpet) {
b881fbe9 1165 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1166 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1167 }
ce967e2f
JK
1168 pit_isa_irq = -1;
1169 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1170 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1171 }
ffe513da 1172 }
48a18b3c 1173 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1174
1175 qemu_register_boot_set(pc_boot_set, *rtc_state);
1176
c2d8d311
SS
1177 if (!xen_enabled()) {
1178 if (kvm_irqchip_in_kernel()) {
1179 pit = kvm_pit_init(isa_bus, 0x40);
1180 } else {
1181 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1182 }
1183 if (hpet) {
1184 /* connect PIT to output control line of the HPET */
1185 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(&pit->qdev, 0));
1186 }
1187 pcspk_init(isa_bus, pit);
ce967e2f 1188 }
ffe513da
IY
1189
1190 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1191 if (serial_hds[i]) {
48a18b3c 1192 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1193 }
1194 }
1195
1196 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1197 if (parallel_hds[i]) {
48a18b3c 1198 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1199 }
1200 }
1201
cc36a7a2
AF
1202 a20_line = qemu_allocate_irqs(handle_a20_line_change,
1203 x86_env_get_cpu(first_cpu), 2);
48a18b3c 1204 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1205 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1206 if (!no_vmport) {
48a18b3c
HP
1207 vmport_init(isa_bus);
1208 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1209 } else {
1210 vmmouse = NULL;
1211 }
86d86414
BS
1212 if (vmmouse) {
1213 qdev_prop_set_ptr(&vmmouse->qdev, "ps2_mouse", i8042);
43f20196 1214 qdev_init_nofail(&vmmouse->qdev);
86d86414 1215 }
48a18b3c 1216 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1217 port92_init(port92, &a20_line[1]);
956a3e6b 1218
4556bd8b
BS
1219 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1220 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1221
1222 for(i = 0; i < MAX_FD; i++) {
1223 fd[i] = drive_get(IF_FLOPPY, 0, i);
1224 }
48a18b3c 1225 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1226}
1227
9011a1a7
IY
1228void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1229{
1230 int i;
1231
1232 for (i = 0; i < nb_nics; i++) {
1233 NICInfo *nd = &nd_table[i];
1234
1235 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1236 pc_init_ne2k_isa(isa_bus, nd);
1237 } else {
1238 pci_nic_init_nofail(nd, "e1000", NULL);
1239 }
1240 }
1241}
1242
845773ab 1243void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1244{
1245 int max_bus;
1246 int bus;
1247
1248 max_bus = drive_get_max_bus(IF_SCSI);
1249 for (bus = 0; bus <= max_bus; bus++) {
1250 pci_create_simple(pci_bus, -1, "lsi53c895a");
1251 }
1252}
a39e3564
JB
1253
1254void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1255{
1256 DeviceState *dev;
1257 SysBusDevice *d;
1258 unsigned int i;
1259
1260 if (kvm_irqchip_in_kernel()) {
1261 dev = qdev_create(NULL, "kvm-ioapic");
1262 } else {
1263 dev = qdev_create(NULL, "ioapic");
1264 }
1265 if (parent_name) {
1266 object_property_add_child(object_resolve_path(parent_name, NULL),
1267 "ioapic", OBJECT(dev), NULL);
1268 }
1269 qdev_init_nofail(dev);
1356b98d 1270 d = SYS_BUS_DEVICE(dev);
3a4a4697 1271 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1272
1273 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1274 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1275 }
1276}