]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
NUMA: check if the total numa memory size is equal to ram_size
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
28#include "hw/block/fdc.h"
83c9f4ca
PB
29#include "hw/ide.h"
30#include "hw/pci/pci.h"
83c9089e 31#include "monitor/monitor.h"
0d09e41a
PB
32#include "hw/nvram/fw_cfg.h"
33#include "hw/timer/hpet.h"
34#include "hw/i386/smbios.h"
83c9f4ca 35#include "hw/loader.h"
ca20cf32 36#include "elf.h"
47b43a1f 37#include "multiboot.h"
0d09e41a
PB
38#include "hw/timer/mc146818rtc.h"
39#include "hw/timer/i8254.h"
40#include "hw/audio/pcspk.h"
83c9f4ca
PB
41#include "hw/pci/msi.h"
42#include "hw/sysbus.h"
9c17d615
PB
43#include "sysemu/sysemu.h"
44#include "sysemu/kvm.h"
1d31f66b 45#include "kvm_i386.h"
0d09e41a 46#include "hw/xen/xen.h"
9c17d615 47#include "sysemu/blockdev.h"
0d09e41a 48#include "hw/block/block.h"
a19cbfb3 49#include "ui/qemu-spice.h"
022c62cb
PB
50#include "exec/memory.h"
51#include "exec/address-spaces.h"
9c17d615 52#include "sysemu/arch_init.h"
1de7afc9 53#include "qemu/bitmap.h"
0c764a9d 54#include "qemu/config-file.h"
0445259b 55#include "hw/acpi/acpi.h"
5ff020b7 56#include "hw/acpi/cpu_hotplug.h"
53a89e26 57#include "hw/cpu/icc_bus.h"
c649983b 58#include "hw/boards.h"
39848901 59#include "hw/pci/pci_host.h"
72c194f7 60#include "acpi-build.h"
95bee274 61#include "hw/mem/pc-dimm.h"
2e1ac493 62#include "trace.h"
bf1e8939 63#include "qapi/visitor.h"
80cabfad 64
471fd342
BS
65/* debug PC/ISA interrupts */
66//#define DEBUG_IRQ
67
68#ifdef DEBUG_IRQ
69#define DPRINTF(fmt, ...) \
70 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
71#else
72#define DPRINTF(fmt, ...)
73#endif
74
a80274c3
PB
75/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
76#define ACPI_DATA_SIZE 0x10000
3cce6243 77#define BIOS_CFG_IOPORT 0x510
8a92ea2f 78#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 79#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 80#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 81#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 82#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 83
4c5b10b7
JS
84#define E820_NR_ENTRIES 16
85
86struct e820_entry {
87 uint64_t address;
88 uint64_t length;
89 uint32_t type;
541dc0d4 90} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
91
92struct e820_table {
93 uint32_t count;
94 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 95} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 96
7d67110f
GH
97static struct e820_table e820_reserve;
98static struct e820_entry *e820_table;
99static unsigned e820_entries;
dd703b99 100struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 101
b881fbe9 102void gsi_handler(void *opaque, int n, int level)
1452411b 103{
b881fbe9 104 GSIState *s = opaque;
1452411b 105
b881fbe9
JK
106 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
107 if (n < ISA_NUM_IRQS) {
108 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 109 }
b881fbe9 110 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 111}
1452411b 112
258711c6
JG
113static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
114 unsigned size)
80cabfad
FB
115{
116}
117
c02e1eac
JG
118static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
119{
a6fc23e5 120 return 0xffffffffffffffffULL;
c02e1eac
JG
121}
122
f929aad6 123/* MSDOS compatibility mode FPU exception support */
d537cf6c 124static qemu_irq ferr_irq;
8e78eb28
IY
125
126void pc_register_ferr_irq(qemu_irq irq)
127{
128 ferr_irq = irq;
129}
130
f929aad6
FB
131/* XXX: add IGNNE support */
132void cpu_set_ferr(CPUX86State *s)
133{
d537cf6c 134 qemu_irq_raise(ferr_irq);
f929aad6
FB
135}
136
258711c6
JG
137static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
138 unsigned size)
f929aad6 139{
d537cf6c 140 qemu_irq_lower(ferr_irq);
f929aad6
FB
141}
142
c02e1eac
JG
143static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
144{
a6fc23e5 145 return 0xffffffffffffffffULL;
c02e1eac
JG
146}
147
28ab0e2e 148/* TSC handling */
28ab0e2e
FB
149uint64_t cpu_get_tsc(CPUX86State *env)
150{
4a1418e0 151 return cpu_get_ticks();
28ab0e2e
FB
152}
153
a5954d5c 154/* SMM support */
f885f1ea
IY
155
156static cpu_set_smm_t smm_set;
157static void *smm_arg;
158
159void cpu_smm_register(cpu_set_smm_t callback, void *arg)
160{
161 assert(smm_set == NULL);
162 assert(smm_arg == NULL);
163 smm_set = callback;
164 smm_arg = arg;
165}
166
4a8fa5dc 167void cpu_smm_update(CPUX86State *env)
a5954d5c 168{
182735ef 169 if (smm_set && smm_arg && CPU(x86_env_get_cpu(env)) == first_cpu) {
f885f1ea 170 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
182735ef 171 }
a5954d5c
FB
172}
173
174
3de388f6 175/* IRQ handling */
4a8fa5dc 176int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6 177{
02e51483 178 X86CPU *cpu = x86_env_get_cpu(env);
3de388f6
FB
179 int intno;
180
02e51483 181 intno = apic_get_interrupt(cpu->apic_state);
3de388f6 182 if (intno >= 0) {
3de388f6
FB
183 return intno;
184 }
3de388f6 185 /* read the irq from the PIC */
02e51483 186 if (!apic_accept_pic_intr(cpu->apic_state)) {
0e21e12b 187 return -1;
cf6d64bf 188 }
0e21e12b 189
3de388f6
FB
190 intno = pic_read_irq(isa_pic);
191 return intno;
192}
193
d537cf6c 194static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 195{
182735ef
AF
196 CPUState *cs = first_cpu;
197 X86CPU *cpu = X86_CPU(cs);
a5b38b51 198
471fd342 199 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
02e51483 200 if (cpu->apic_state) {
bdc44640 201 CPU_FOREACH(cs) {
182735ef 202 cpu = X86_CPU(cs);
02e51483
CF
203 if (apic_accept_pic_intr(cpu->apic_state)) {
204 apic_deliver_pic_intr(cpu->apic_state, level);
cf6d64bf 205 }
d5529471
AJ
206 }
207 } else {
d8ed887b 208 if (level) {
c3affe56 209 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
210 } else {
211 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
212 }
a5b38b51 213 }
3de388f6
FB
214}
215
b0a21b53
FB
216/* PC cmos mappings */
217
80cabfad
FB
218#define REG_EQUIPMENT_BYTE 0x14
219
d288c7ba 220static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
221{
222 int val;
223
224 switch (fd0) {
d288c7ba 225 case FDRIVE_DRV_144:
777428f2
FB
226 /* 1.44 Mb 3"5 drive */
227 val = 4;
228 break;
d288c7ba 229 case FDRIVE_DRV_288:
777428f2
FB
230 /* 2.88 Mb 3"5 drive */
231 val = 5;
232 break;
d288c7ba 233 case FDRIVE_DRV_120:
777428f2
FB
234 /* 1.2 Mb 5"5 drive */
235 val = 2;
236 break;
d288c7ba 237 case FDRIVE_DRV_NONE:
777428f2
FB
238 default:
239 val = 0;
240 break;
241 }
242 return val;
243}
244
9139046c
MA
245static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
246 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 247{
ba6c2377
FB
248 rtc_set_memory(s, type_ofs, 47);
249 rtc_set_memory(s, info_ofs, cylinders);
250 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
251 rtc_set_memory(s, info_ofs + 2, heads);
252 rtc_set_memory(s, info_ofs + 3, 0xff);
253 rtc_set_memory(s, info_ofs + 4, 0xff);
254 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
255 rtc_set_memory(s, info_ofs + 6, cylinders);
256 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
257 rtc_set_memory(s, info_ofs + 8, sectors);
258}
259
6ac0e82d
AZ
260/* convert boot_device letter to something recognizable by the bios */
261static int boot_device2nibble(char boot_device)
262{
263 switch(boot_device) {
264 case 'a':
265 case 'b':
266 return 0x01; /* floppy boot */
267 case 'c':
268 return 0x02; /* hard drive boot */
269 case 'd':
270 return 0x03; /* CD-ROM boot */
271 case 'n':
272 return 0x04; /* Network boot */
273 }
274 return 0;
275}
276
e1123015 277static int set_boot_dev(ISADevice *s, const char *boot_device)
0ecdffbb
AJ
278{
279#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
280 int nbds, bds[3] = { 0, };
281 int i;
282
283 nbds = strlen(boot_device);
284 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 285 error_report("Too many boot devices for PC");
0ecdffbb
AJ
286 return(1);
287 }
288 for (i = 0; i < nbds; i++) {
289 bds[i] = boot_device2nibble(boot_device[i]);
290 if (bds[i] == 0) {
1ecda02b
MA
291 error_report("Invalid boot device for PC: '%c'",
292 boot_device[i]);
0ecdffbb
AJ
293 return(1);
294 }
295 }
296 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 297 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
298 return(0);
299}
300
d9346e81
MA
301static int pc_boot_set(void *opaque, const char *boot_device)
302{
e1123015 303 return set_boot_dev(opaque, boot_device);
d9346e81
MA
304}
305
c0897e0c
MA
306typedef struct pc_cmos_init_late_arg {
307 ISADevice *rtc_state;
9139046c 308 BusState *idebus[2];
c0897e0c
MA
309} pc_cmos_init_late_arg;
310
311static void pc_cmos_init_late(void *opaque)
312{
313 pc_cmos_init_late_arg *arg = opaque;
314 ISADevice *s = arg->rtc_state;
9139046c
MA
315 int16_t cylinders;
316 int8_t heads, sectors;
c0897e0c 317 int val;
2adc99b2 318 int i, trans;
c0897e0c 319
9139046c
MA
320 val = 0;
321 if (ide_get_geometry(arg->idebus[0], 0,
322 &cylinders, &heads, &sectors) >= 0) {
323 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
324 val |= 0xf0;
325 }
326 if (ide_get_geometry(arg->idebus[0], 1,
327 &cylinders, &heads, &sectors) >= 0) {
328 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
329 val |= 0x0f;
330 }
331 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
332
333 val = 0;
334 for (i = 0; i < 4; i++) {
9139046c
MA
335 /* NOTE: ide_get_geometry() returns the physical
336 geometry. It is always such that: 1 <= sects <= 63, 1
337 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
338 geometry can be different if a translation is done. */
339 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
340 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
341 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
342 assert((trans & ~3) == 0);
343 val |= trans << (i * 2);
c0897e0c
MA
344 }
345 }
346 rtc_set_memory(s, 0x39, val);
347
348 qemu_unregister_reset(pc_cmos_init_late, opaque);
349}
350
b8b7456d
IM
351typedef struct RTCCPUHotplugArg {
352 Notifier cpu_added_notifier;
353 ISADevice *rtc_state;
354} RTCCPUHotplugArg;
355
356static void rtc_notify_cpu_added(Notifier *notifier, void *data)
357{
358 RTCCPUHotplugArg *arg = container_of(notifier, RTCCPUHotplugArg,
359 cpu_added_notifier);
360 ISADevice *s = arg->rtc_state;
361
362 /* increment the number of CPUs */
363 rtc_set_memory(s, 0x5f, rtc_get_memory(s, 0x5f) + 1);
364}
365
845773ab 366void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 367 const char *boot_device,
34d4260e 368 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 369 ISADevice *s)
80cabfad 370{
61a8d649 371 int val, nb, i;
980bda8b 372 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
c0897e0c 373 static pc_cmos_init_late_arg arg;
b8b7456d 374 static RTCCPUHotplugArg cpu_hotplug_cb;
b0a21b53 375
b0a21b53 376 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
377
378 /* memory size */
e89001f7
MA
379 /* base memory (first MiB) */
380 val = MIN(ram_size / 1024, 640);
333190eb
FB
381 rtc_set_memory(s, 0x15, val);
382 rtc_set_memory(s, 0x16, val >> 8);
e89001f7
MA
383 /* extended memory (next 64MiB) */
384 if (ram_size > 1024 * 1024) {
385 val = (ram_size - 1024 * 1024) / 1024;
386 } else {
387 val = 0;
388 }
80cabfad
FB
389 if (val > 65535)
390 val = 65535;
b0a21b53
FB
391 rtc_set_memory(s, 0x17, val);
392 rtc_set_memory(s, 0x18, val >> 8);
393 rtc_set_memory(s, 0x30, val);
394 rtc_set_memory(s, 0x31, val >> 8);
e89001f7
MA
395 /* memory between 16MiB and 4GiB */
396 if (ram_size > 16 * 1024 * 1024) {
397 val = (ram_size - 16 * 1024 * 1024) / 65536;
398 } else {
9da98861 399 val = 0;
e89001f7 400 }
80cabfad
FB
401 if (val > 65535)
402 val = 65535;
b0a21b53
FB
403 rtc_set_memory(s, 0x34, val);
404 rtc_set_memory(s, 0x35, val >> 8);
e89001f7
MA
405 /* memory above 4GiB */
406 val = above_4g_mem_size / 65536;
407 rtc_set_memory(s, 0x5b, val);
408 rtc_set_memory(s, 0x5c, val >> 8);
409 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 410
298e01b6
AJ
411 /* set the number of CPU */
412 rtc_set_memory(s, 0x5f, smp_cpus - 1);
b8b7456d
IM
413 /* init CPU hotplug notifier */
414 cpu_hotplug_cb.rtc_state = s;
415 cpu_hotplug_cb.cpu_added_notifier.notify = rtc_notify_cpu_added;
416 qemu_register_cpu_added_notifier(&cpu_hotplug_cb.cpu_added_notifier);
298e01b6 417
e1123015 418 if (set_boot_dev(s, boot_device)) {
28c5af54
JM
419 exit(1);
420 }
80cabfad 421
b41a2cd1 422 /* floppy type */
34d4260e 423 if (floppy) {
34d4260e 424 for (i = 0; i < 2; i++) {
61a8d649 425 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
63ffb564
BS
426 }
427 }
428 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
429 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 430 rtc_set_memory(s, 0x10, val);
3b46e624 431
b0a21b53 432 val = 0;
b41a2cd1 433 nb = 0;
63ffb564 434 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 435 nb++;
d288c7ba 436 }
63ffb564 437 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 438 nb++;
d288c7ba 439 }
80cabfad
FB
440 switch (nb) {
441 case 0:
442 break;
443 case 1:
b0a21b53 444 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
445 break;
446 case 2:
b0a21b53 447 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
448 break;
449 }
b0a21b53
FB
450 val |= 0x02; /* FPU is there */
451 val |= 0x04; /* PS/2 mouse installed */
452 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
453
ba6c2377 454 /* hard drives */
c0897e0c 455 arg.rtc_state = s;
9139046c
MA
456 arg.idebus[0] = idebus0;
457 arg.idebus[1] = idebus1;
c0897e0c 458 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
459}
460
a0881c64
AF
461#define TYPE_PORT92 "port92"
462#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
463
4b78a802
BS
464/* port 92 stuff: could be split off */
465typedef struct Port92State {
a0881c64
AF
466 ISADevice parent_obj;
467
23af670e 468 MemoryRegion io;
4b78a802
BS
469 uint8_t outport;
470 qemu_irq *a20_out;
471} Port92State;
472
93ef4192
AG
473static void port92_write(void *opaque, hwaddr addr, uint64_t val,
474 unsigned size)
4b78a802
BS
475{
476 Port92State *s = opaque;
4700a316 477 int oldval = s->outport;
4b78a802
BS
478
479 DPRINTF("port92: write 0x%02x\n", val);
480 s->outport = val;
481 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
4700a316 482 if ((val & 1) && !(oldval & 1)) {
4b78a802
BS
483 qemu_system_reset_request();
484 }
485}
486
93ef4192
AG
487static uint64_t port92_read(void *opaque, hwaddr addr,
488 unsigned size)
4b78a802
BS
489{
490 Port92State *s = opaque;
491 uint32_t ret;
492
493 ret = s->outport;
494 DPRINTF("port92: read 0x%02x\n", ret);
495 return ret;
496}
497
498static void port92_init(ISADevice *dev, qemu_irq *a20_out)
499{
a0881c64 500 Port92State *s = PORT92(dev);
4b78a802
BS
501
502 s->a20_out = a20_out;
503}
504
505static const VMStateDescription vmstate_port92_isa = {
506 .name = "port92",
507 .version_id = 1,
508 .minimum_version_id = 1,
d49805ae 509 .fields = (VMStateField[]) {
4b78a802
BS
510 VMSTATE_UINT8(outport, Port92State),
511 VMSTATE_END_OF_LIST()
512 }
513};
514
515static void port92_reset(DeviceState *d)
516{
a0881c64 517 Port92State *s = PORT92(d);
4b78a802
BS
518
519 s->outport &= ~1;
520}
521
23af670e 522static const MemoryRegionOps port92_ops = {
93ef4192
AG
523 .read = port92_read,
524 .write = port92_write,
525 .impl = {
526 .min_access_size = 1,
527 .max_access_size = 1,
528 },
529 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
530};
531
db895a1e 532static void port92_initfn(Object *obj)
4b78a802 533{
db895a1e 534 Port92State *s = PORT92(obj);
4b78a802 535
1437c94b 536 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 537
4b78a802 538 s->outport = 0;
db895a1e
AF
539}
540
541static void port92_realizefn(DeviceState *dev, Error **errp)
542{
543 ISADevice *isadev = ISA_DEVICE(dev);
544 Port92State *s = PORT92(dev);
545
546 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
547}
548
8f04ee08
AL
549static void port92_class_initfn(ObjectClass *klass, void *data)
550{
39bffca2 551 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 552
db895a1e 553 dc->realize = port92_realizefn;
39bffca2
AL
554 dc->reset = port92_reset;
555 dc->vmsd = &vmstate_port92_isa;
f3b17640
MA
556 /*
557 * Reason: unlike ordinary ISA devices, this one needs additional
558 * wiring: its A20 output line needs to be wired up by
559 * port92_init().
560 */
561 dc->cannot_instantiate_with_device_add_yet = true;
8f04ee08
AL
562}
563
8c43a6f0 564static const TypeInfo port92_info = {
a0881c64 565 .name = TYPE_PORT92,
39bffca2
AL
566 .parent = TYPE_ISA_DEVICE,
567 .instance_size = sizeof(Port92State),
db895a1e 568 .instance_init = port92_initfn,
39bffca2 569 .class_init = port92_class_initfn,
4b78a802
BS
570};
571
83f7d43a 572static void port92_register_types(void)
4b78a802 573{
39bffca2 574 type_register_static(&port92_info);
4b78a802 575}
83f7d43a
AF
576
577type_init(port92_register_types)
4b78a802 578
956a3e6b 579static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 580{
cc36a7a2 581 X86CPU *cpu = opaque;
e1a23744 582
956a3e6b 583 /* XXX: send to all CPUs ? */
4b78a802 584 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 585 x86_cpu_set_a20(cpu, level);
e1a23744
FB
586}
587
4c5b10b7
JS
588int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
589{
7d67110f 590 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
591 struct e820_entry *entry;
592
7d67110f
GH
593 if (type != E820_RAM) {
594 /* old FW_CFG_E820_TABLE entry -- reservations only */
595 if (index >= E820_NR_ENTRIES) {
596 return -EBUSY;
597 }
598 entry = &e820_reserve.entry[index++];
599
600 entry->address = cpu_to_le64(address);
601 entry->length = cpu_to_le64(length);
602 entry->type = cpu_to_le32(type);
603
604 e820_reserve.count = cpu_to_le32(index);
605 }
4c5b10b7 606
7d67110f
GH
607 /* new "etc/e820" file -- include ram too */
608 e820_table = g_realloc(e820_table,
609 sizeof(struct e820_entry) * (e820_entries+1));
610 e820_table[e820_entries].address = cpu_to_le64(address);
611 e820_table[e820_entries].length = cpu_to_le64(length);
612 e820_table[e820_entries].type = cpu_to_le32(type);
613 e820_entries++;
4c5b10b7 614
7d67110f 615 return e820_entries;
4c5b10b7
JS
616}
617
7bf8ef19
GS
618int e820_get_num_entries(void)
619{
620 return e820_entries;
621}
622
623bool e820_get_entry(int idx, uint32_t type, uint64_t *address, uint64_t *length)
624{
625 if (idx < e820_entries && e820_table[idx].type == cpu_to_le32(type)) {
626 *address = le64_to_cpu(e820_table[idx].address);
627 *length = le64_to_cpu(e820_table[idx].length);
628 return true;
629 }
630 return false;
631}
632
1d934e89
EH
633/* Calculates the limit to CPU APIC ID values
634 *
635 * This function returns the limit for the APIC ID value, so that all
636 * CPU APIC IDs are < pc_apic_id_limit().
637 *
638 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
639 */
640static unsigned int pc_apic_id_limit(unsigned int max_cpus)
641{
642 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
643}
644
a88b362c 645static FWCfgState *bochs_bios_init(void)
80cabfad 646{
a88b362c 647 FWCfgState *fw_cfg;
c97294ec
GS
648 uint8_t *smbios_tables, *smbios_anchor;
649 size_t smbios_tables_len, smbios_anchor_len;
11c2fd3e
AL
650 uint64_t *numa_fw_cfg;
651 int i, j;
1d934e89 652 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243
BS
653
654 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
1d934e89
EH
655 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
656 *
657 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
658 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
659 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
660 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
661 * may see".
662 *
663 * So, this means we must not use max_cpus, here, but the maximum possible
664 * APIC ID value, plus one.
665 *
666 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
667 * the APIC ID, not the "CPU index"
668 */
669 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
3cce6243 670 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 671 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
672 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
673 acpi_tables, acpi_tables_len);
9b5b76d4 674 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3 675
c97294ec
GS
676 smbios_tables = smbios_get_table_legacy(&smbios_tables_len);
677 if (smbios_tables) {
b6f6e3d3 678 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
c97294ec
GS
679 smbios_tables, smbios_tables_len);
680 }
681
682 smbios_get_tables(&smbios_tables, &smbios_tables_len,
683 &smbios_anchor, &smbios_anchor_len);
684 if (smbios_anchor) {
685 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-tables",
686 smbios_tables, smbios_tables_len);
687 fw_cfg_add_file(fw_cfg, "etc/smbios/smbios-anchor",
688 smbios_anchor, smbios_anchor_len);
689 }
690
089da572 691 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
692 &e820_reserve, sizeof(e820_reserve));
693 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
694 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 695
089da572 696 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
697 /* allocate memory for the NUMA channel: one (64bit) word for the number
698 * of nodes, one word for each VCPU->node and one word for each node to
699 * hold the amount of memory.
700 */
1d934e89 701 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 702 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 703 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
704 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
705 assert(apic_id < apic_id_limit);
11c2fd3e 706 for (j = 0; j < nb_numa_nodes; j++) {
ee785fed 707 if (test_bit(i, node_cpumask[j])) {
1d934e89 708 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
709 break;
710 }
711 }
712 }
713 for (i = 0; i < nb_numa_nodes; i++) {
1d934e89 714 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e 715 }
089da572 716 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
717 (1 + apic_id_limit + nb_numa_nodes) *
718 sizeof(*numa_fw_cfg));
bf483392
AG
719
720 return fw_cfg;
80cabfad
FB
721}
722
642a4f96
TS
723static long get_file_size(FILE *f)
724{
725 long where, size;
726
727 /* XXX: on Unix systems, using fstat() probably makes more sense */
728
729 where = ftell(f);
730 fseek(f, 0, SEEK_END);
731 size = ftell(f);
732 fseek(f, where, SEEK_SET);
733
734 return size;
735}
736
a88b362c 737static void load_linux(FWCfgState *fw_cfg,
4fc9af53 738 const char *kernel_filename,
0f9d76e5
LG
739 const char *initrd_filename,
740 const char *kernel_cmdline,
a8170e5e 741 hwaddr max_ram_size)
642a4f96
TS
742{
743 uint16_t protocol;
5cea8590 744 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 745 uint32_t initrd_max;
57a46d05 746 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 747 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 748 FILE *f;
bf4e5d92 749 char *vmode;
642a4f96
TS
750
751 /* Align to 16 bytes as a paranoia measure */
752 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
753
754 /* load the kernel header */
755 f = fopen(kernel_filename, "rb");
756 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
757 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
758 MIN(ARRAY_SIZE(header), kernel_size)) {
759 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
760 kernel_filename, strerror(errno));
761 exit(1);
642a4f96
TS
762 }
763
764 /* kernel protocol version */
bc4edd79 765#if 0
642a4f96 766 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 767#endif
0f9d76e5
LG
768 if (ldl_p(header+0x202) == 0x53726448) {
769 protocol = lduw_p(header+0x206);
770 } else {
771 /* This looks like a multiboot kernel. If it is, let's stop
772 treating it like a Linux kernel. */
52001445 773 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 774 kernel_cmdline, kernel_size, header)) {
82663ee2 775 return;
0f9d76e5
LG
776 }
777 protocol = 0;
f16408df 778 }
642a4f96
TS
779
780 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
781 /* Low kernel */
782 real_addr = 0x90000;
783 cmdline_addr = 0x9a000 - cmdline_size;
784 prot_addr = 0x10000;
642a4f96 785 } else if (protocol < 0x202) {
0f9d76e5
LG
786 /* High but ancient kernel */
787 real_addr = 0x90000;
788 cmdline_addr = 0x9a000 - cmdline_size;
789 prot_addr = 0x100000;
642a4f96 790 } else {
0f9d76e5
LG
791 /* High and recent kernel */
792 real_addr = 0x10000;
793 cmdline_addr = 0x20000;
794 prot_addr = 0x100000;
642a4f96
TS
795 }
796
bc4edd79 797#if 0
642a4f96 798 fprintf(stderr,
0f9d76e5
LG
799 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
800 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
801 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
802 real_addr,
803 cmdline_addr,
804 prot_addr);
bc4edd79 805#endif
642a4f96
TS
806
807 /* highest address for loading the initrd */
0f9d76e5
LG
808 if (protocol >= 0x203) {
809 initrd_max = ldl_p(header+0x22c);
810 } else {
811 initrd_max = 0x37ffffff;
812 }
642a4f96 813
e6ade764
GC
814 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
815 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 816
57a46d05
AG
817 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
818 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 819 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
820
821 if (protocol >= 0x202) {
0f9d76e5 822 stl_p(header+0x228, cmdline_addr);
642a4f96 823 } else {
0f9d76e5
LG
824 stw_p(header+0x20, 0xA33F);
825 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
826 }
827
bf4e5d92
PT
828 /* handle vga= parameter */
829 vmode = strstr(kernel_cmdline, "vga=");
830 if (vmode) {
831 unsigned int video_mode;
832 /* skip "vga=" */
833 vmode += 4;
834 if (!strncmp(vmode, "normal", 6)) {
835 video_mode = 0xffff;
836 } else if (!strncmp(vmode, "ext", 3)) {
837 video_mode = 0xfffe;
838 } else if (!strncmp(vmode, "ask", 3)) {
839 video_mode = 0xfffd;
840 } else {
841 video_mode = strtol(vmode, NULL, 0);
842 }
843 stw_p(header+0x1fa, video_mode);
844 }
845
642a4f96 846 /* loader type */
5cbdb3a3 847 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
848 If this code is substantially changed, you may want to consider
849 incrementing the revision. */
0f9d76e5
LG
850 if (protocol >= 0x200) {
851 header[0x210] = 0xB0;
852 }
642a4f96
TS
853 /* heap */
854 if (protocol >= 0x201) {
0f9d76e5
LG
855 header[0x211] |= 0x80; /* CAN_USE_HEAP */
856 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
857 }
858
859 /* load initrd */
860 if (initrd_filename) {
0f9d76e5
LG
861 if (protocol < 0x200) {
862 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
863 exit(1);
864 }
642a4f96 865
0f9d76e5 866 initrd_size = get_image_size(initrd_filename);
d6fa4b77 867 if (initrd_size < 0) {
7454e51d
MT
868 fprintf(stderr, "qemu: error reading initrd %s: %s\n",
869 initrd_filename, strerror(errno));
d6fa4b77
MK
870 exit(1);
871 }
872
45a50b16 873 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 874
7267c094 875 initrd_data = g_malloc(initrd_size);
57a46d05
AG
876 load_image(initrd_filename, initrd_data);
877
878 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
879 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
880 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 881
0f9d76e5
LG
882 stl_p(header+0x218, initrd_addr);
883 stl_p(header+0x21c, initrd_size);
642a4f96
TS
884 }
885
45a50b16 886 /* load kernel and setup */
642a4f96 887 setup_size = header[0x1f1];
0f9d76e5
LG
888 if (setup_size == 0) {
889 setup_size = 4;
890 }
642a4f96 891 setup_size = (setup_size+1)*512;
45a50b16 892 kernel_size -= setup_size;
642a4f96 893
7267c094
AL
894 setup = g_malloc(setup_size);
895 kernel = g_malloc(kernel_size);
45a50b16 896 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
897 if (fread(setup, 1, setup_size, f) != setup_size) {
898 fprintf(stderr, "fread() failed\n");
899 exit(1);
900 }
901 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
902 fprintf(stderr, "fread() failed\n");
903 exit(1);
904 }
642a4f96 905 fclose(f);
45a50b16 906 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
907
908 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
909 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
910 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
911
912 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
913 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
914 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
915
2e55e842
GN
916 option_rom[nb_option_roms].name = "linuxboot.bin";
917 option_rom[nb_option_roms].bootindex = 0;
57a46d05 918 nb_option_roms++;
642a4f96
TS
919}
920
b41a2cd1
FB
921#define NE2000_NB_MAX 6
922
675d6f82
BS
923static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
924 0x280, 0x380 };
925static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 926
48a18b3c 927void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
928{
929 static int nb_ne2k = 0;
930
931 if (nb_ne2k == NE2000_NB_MAX)
932 return;
48a18b3c 933 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 934 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
935 nb_ne2k++;
936}
937
92a16d7a 938DeviceState *cpu_get_current_apic(void)
0e26b7b8 939{
4917cf44
AF
940 if (current_cpu) {
941 X86CPU *cpu = X86_CPU(current_cpu);
02e51483 942 return cpu->apic_state;
0e26b7b8
BS
943 } else {
944 return NULL;
945 }
946}
947
845773ab 948void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 949{
c3affe56 950 X86CPU *cpu = opaque;
53b67b30
BS
951
952 if (level) {
c3affe56 953 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
954 }
955}
956
62fc403f
IM
957static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
958 DeviceState *icc_bridge, Error **errp)
31050930
IM
959{
960 X86CPU *cpu;
961 Error *local_err = NULL;
962
cd7b87ff
AF
963 cpu = cpu_x86_create(cpu_model, icc_bridge, &local_err);
964 if (local_err != NULL) {
965 error_propagate(errp, local_err);
966 return NULL;
31050930
IM
967 }
968
969 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
970 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
971
972 if (local_err) {
31050930 973 error_propagate(errp, local_err);
cd7b87ff
AF
974 object_unref(OBJECT(cpu));
975 cpu = NULL;
31050930
IM
976 }
977 return cpu;
978}
979
c649983b
IM
980static const char *current_cpu_model;
981
982void pc_hot_add_cpu(const int64_t id, Error **errp)
983{
984 DeviceState *icc_bridge;
985 int64_t apic_id = x86_cpu_apic_id_from_index(id);
986
8de433cb
IM
987 if (id < 0) {
988 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
989 return;
990 }
991
c649983b
IM
992 if (cpu_exists(apic_id)) {
993 error_setg(errp, "Unable to add CPU: %" PRIi64
994 ", it already exists", id);
995 return;
996 }
997
998 if (id >= max_cpus) {
999 error_setg(errp, "Unable to add CPU: %" PRIi64
1000 ", max allowed: %d", id, max_cpus - 1);
1001 return;
1002 }
1003
5ff020b7
EH
1004 if (apic_id >= ACPI_CPU_HOTPLUG_ID_LIMIT) {
1005 error_setg(errp, "Unable to add CPU: %" PRIi64
1006 ", resulting APIC ID (%" PRIi64 ") is too large",
1007 id, apic_id);
1008 return;
1009 }
1010
c649983b
IM
1011 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
1012 TYPE_ICC_BRIDGE, NULL));
1013 pc_new_cpu(current_cpu_model, apic_id, icc_bridge, errp);
1014}
1015
62fc403f 1016void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
70166477
IY
1017{
1018 int i;
53a89e26 1019 X86CPU *cpu = NULL;
31050930 1020 Error *error = NULL;
f03bd716 1021 unsigned long apic_id_limit;
70166477
IY
1022
1023 /* init CPUs */
1024 if (cpu_model == NULL) {
1025#ifdef TARGET_X86_64
1026 cpu_model = "qemu64";
1027#else
1028 cpu_model = "qemu32";
1029#endif
1030 }
c649983b 1031 current_cpu_model = cpu_model;
70166477 1032
f03bd716
EH
1033 apic_id_limit = pc_apic_id_limit(max_cpus);
1034 if (apic_id_limit > ACPI_CPU_HOTPLUG_ID_LIMIT) {
1035 error_report("max_cpus is too large. APIC ID of last CPU is %lu",
1036 apic_id_limit - 1);
1037 exit(1);
1038 }
1039
bdeec802 1040 for (i = 0; i < smp_cpus; i++) {
53a89e26
IM
1041 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
1042 icc_bridge, &error);
31050930 1043 if (error) {
4a44d85e 1044 error_report("%s", error_get_pretty(error));
31050930 1045 error_free(error);
bdeec802
IM
1046 exit(1);
1047 }
70166477 1048 }
53a89e26
IM
1049
1050 /* map APIC MMIO area if CPU has APIC */
02e51483 1051 if (cpu && cpu->apic_state) {
53a89e26
IM
1052 /* XXX: what if the base changes? */
1053 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0,
1054 APIC_DEFAULT_ADDRESS, 0x1000);
1055 }
c97294ec
GS
1056
1057 /* tell smbios about cpuid version and features */
1058 smbios_set_cpuid(cpu->env.cpuid_version, cpu->env.features[FEAT_1_EDX]);
70166477
IY
1059}
1060
f8c457b8
MT
1061/* pci-info ROM file. Little endian format */
1062typedef struct PcRomPciInfo {
1063 uint64_t w32_min;
1064 uint64_t w32_max;
1065 uint64_t w64_min;
1066 uint64_t w64_max;
1067} PcRomPciInfo;
1068
1069static void pc_fw_cfg_guest_info(PcGuestInfo *guest_info)
1070{
1071 PcRomPciInfo *info;
39848901
IM
1072 Object *pci_info;
1073 bool ambiguous = false;
1074
d26d9e14 1075 if (!guest_info->has_pci_info || !guest_info->fw_cfg) {
f8c457b8
MT
1076 return;
1077 }
39848901
IM
1078 pci_info = object_resolve_path_type("", TYPE_PCI_HOST_BRIDGE, &ambiguous);
1079 g_assert(!ambiguous);
1080 if (!pci_info) {
1081 return;
1082 }
f8c457b8
MT
1083
1084 info = g_malloc(sizeof *info);
39848901
IM
1085 info->w32_min = cpu_to_le64(object_property_get_int(pci_info,
1086 PCI_HOST_PROP_PCI_HOLE_START, NULL));
1087 info->w32_max = cpu_to_le64(object_property_get_int(pci_info,
1088 PCI_HOST_PROP_PCI_HOLE_END, NULL));
1089 info->w64_min = cpu_to_le64(object_property_get_int(pci_info,
1090 PCI_HOST_PROP_PCI_HOLE64_START, NULL));
1091 info->w64_max = cpu_to_le64(object_property_get_int(pci_info,
1092 PCI_HOST_PROP_PCI_HOLE64_END, NULL));
f8c457b8
MT
1093 /* Pass PCI hole info to guest via a side channel.
1094 * Required so guest PCI enumeration does the right thing. */
1095 fw_cfg_add_file(guest_info->fw_cfg, "etc/pci-info", info, sizeof *info);
1096}
1097
3459a625
MT
1098typedef struct PcGuestInfoState {
1099 PcGuestInfo info;
1100 Notifier machine_done;
1101} PcGuestInfoState;
1102
1103static
1104void pc_guest_info_machine_done(Notifier *notifier, void *data)
1105{
1106 PcGuestInfoState *guest_info_state = container_of(notifier,
1107 PcGuestInfoState,
1108 machine_done);
f8c457b8 1109 pc_fw_cfg_guest_info(&guest_info_state->info);
72c194f7 1110 acpi_setup(&guest_info_state->info);
3459a625
MT
1111}
1112
1113PcGuestInfo *pc_guest_info_init(ram_addr_t below_4g_mem_size,
1114 ram_addr_t above_4g_mem_size)
1115{
1116 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1117 PcGuestInfo *guest_info = &guest_info_state->info;
b20c9bd5
MT
1118 int i, j;
1119
f30ee8a9 1120 guest_info->ram_size_below_4g = below_4g_mem_size;
b20c9bd5
MT
1121 guest_info->ram_size = below_4g_mem_size + above_4g_mem_size;
1122 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1123 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1124 guest_info->numa_nodes = nb_numa_nodes;
1125 guest_info->node_mem = g_memdup(node_mem, guest_info->numa_nodes *
1126 sizeof *guest_info->node_mem);
1127 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1128 sizeof *guest_info->node_cpu);
1129
1130 for (i = 0; i < max_cpus; i++) {
1131 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1132 assert(apic_id < guest_info->apic_id_limit);
1133 for (j = 0; j < nb_numa_nodes; j++) {
1134 if (test_bit(i, node_cpumask[j])) {
1135 guest_info->node_cpu[apic_id] = j;
1136 break;
1137 }
1138 }
1139 }
3459a625 1140
3459a625
MT
1141 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1142 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1143 return guest_info;
1144}
1145
83d08f26
MT
1146/* setup pci memory address space mapping into system address space */
1147void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1148 MemoryRegion *pci_address_space)
39848901 1149{
83d08f26
MT
1150 /* Set to lower priority than RAM */
1151 memory_region_add_subregion_overlap(system_memory, 0x0,
1152 pci_address_space, -1);
39848901
IM
1153}
1154
f7e4dd6c
GH
1155void pc_acpi_init(const char *default_dsdt)
1156{
c5a98cf3 1157 char *filename;
f7e4dd6c
GH
1158
1159 if (acpi_tables != NULL) {
1160 /* manually set via -acpitable, leave it alone */
1161 return;
1162 }
1163
1164 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1165 if (filename == NULL) {
1166 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3
LE
1167 } else {
1168 char *arg;
1169 QemuOpts *opts;
1170 Error *err = NULL;
f7e4dd6c 1171
c5a98cf3 1172 arg = g_strdup_printf("file=%s", filename);
0c764a9d 1173
c5a98cf3
LE
1174 /* creates a deep copy of "arg" */
1175 opts = qemu_opts_parse(qemu_find_opts("acpi"), arg, 0);
1176 g_assert(opts != NULL);
0c764a9d 1177
1a4b2666 1178 acpi_table_add_builtin(opts, &err);
c5a98cf3 1179 if (err) {
4a44d85e
SA
1180 error_report("WARNING: failed to load %s: %s", filename,
1181 error_get_pretty(err));
c5a98cf3
LE
1182 error_free(err);
1183 }
1184 g_free(arg);
1185 g_free(filename);
f7e4dd6c 1186 }
f7e4dd6c
GH
1187}
1188
a88b362c
LE
1189FWCfgState *pc_memory_init(MemoryRegion *system_memory,
1190 const char *kernel_filename,
1191 const char *kernel_cmdline,
1192 const char *initrd_filename,
1193 ram_addr_t below_4g_mem_size,
1194 ram_addr_t above_4g_mem_size,
1195 MemoryRegion *rom_memory,
3459a625
MT
1196 MemoryRegion **ram_memory,
1197 PcGuestInfo *guest_info)
80cabfad 1198{
cbc5b5f3
JJ
1199 int linux_boot, i;
1200 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1201 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1202 FWCfgState *fw_cfg;
619d11e4
IM
1203 ram_addr_t ram_size = below_4g_mem_size + above_4g_mem_size;
1204 MachineState *machine = MACHINE(qdev_get_machine());
1205 PCMachineState *pcms = PC_MACHINE(machine);
d592d303 1206
80cabfad
FB
1207 linux_boot = (kernel_filename != NULL);
1208
00cb2a99 1209 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1210 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1211 * with older qemus that used qemu_ram_alloc().
1212 */
7267c094 1213 ram = g_malloc(sizeof(*ram));
619d11e4 1214 memory_region_init_ram(ram, NULL, "pc.ram", ram_size);
c5705a77 1215 vmstate_register_ram_global(ram);
ae0a5466 1216 *ram_memory = ram;
7267c094 1217 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1218 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
00cb2a99
AK
1219 0, below_4g_mem_size);
1220 memory_region_add_subregion(system_memory, 0, ram_below_4g);
7db16f24 1221 e820_add_entry(0, below_4g_mem_size, E820_RAM);
bbe80adf 1222 if (above_4g_mem_size > 0) {
7267c094 1223 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1224 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
00cb2a99
AK
1225 below_4g_mem_size, above_4g_mem_size);
1226 memory_region_add_subregion(system_memory, 0x100000000ULL,
1227 ram_above_4g);
0624c7f9 1228 e820_add_entry(0x100000000ULL, above_4g_mem_size, E820_RAM);
bbe80adf 1229 }
82b36dc3 1230
ca8336f3
IM
1231 if (!guest_info->has_reserved_memory &&
1232 (machine->ram_slots ||
1233 (machine->maxram_size > ram_size))) {
1234 MachineClass *mc = MACHINE_GET_CLASS(machine);
1235
1236 error_report("\"-memory 'slots|maxmem'\" is not supported by: %s",
1237 mc->name);
1238 exit(EXIT_FAILURE);
1239 }
1240
619d11e4 1241 /* initialize hotplug memory address space */
de268e13
IM
1242 if (guest_info->has_reserved_memory &&
1243 (ram_size < machine->maxram_size)) {
619d11e4
IM
1244 ram_addr_t hotplug_mem_size =
1245 machine->maxram_size - ram_size;
1246
a0cc8856
IM
1247 if (machine->ram_slots > ACPI_MAX_RAM_SLOTS) {
1248 error_report("unsupported amount of memory slots: %"PRIu64,
1249 machine->ram_slots);
1250 exit(EXIT_FAILURE);
1251 }
1252
619d11e4
IM
1253 pcms->hotplug_memory_base =
1254 ROUND_UP(0x100000000ULL + above_4g_mem_size, 1ULL << 30);
1255
1256 if ((pcms->hotplug_memory_base + hotplug_mem_size) <
1257 hotplug_mem_size) {
1258 error_report("unsupported amount of maximum memory: " RAM_ADDR_FMT,
1259 machine->maxram_size);
1260 exit(EXIT_FAILURE);
1261 }
1262
1263 memory_region_init(&pcms->hotplug_memory, OBJECT(pcms),
1264 "hotplug-memory", hotplug_mem_size);
1265 memory_region_add_subregion(system_memory, pcms->hotplug_memory_base,
1266 &pcms->hotplug_memory);
1267 }
cbc5b5f3
JJ
1268
1269 /* Initialize PC system firmware */
6dd2a5c9 1270 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
00cb2a99 1271
7267c094 1272 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
2c9b15ca 1273 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE);
c5705a77 1274 vmstate_register_ram_global(option_rom_mr);
4463aee6 1275 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1276 PC_ROM_MIN_VGA,
1277 option_rom_mr,
1278 1);
f753ff16 1279
bf483392 1280 fw_cfg = bochs_bios_init();
8832cb80 1281 rom_set_fw(fw_cfg);
1d108d97 1282
de268e13
IM
1283 if (guest_info->has_reserved_memory && pcms->hotplug_memory_base) {
1284 uint64_t *val = g_malloc(sizeof(*val));
1285 *val = cpu_to_le64(ROUND_UP(pcms->hotplug_memory_base, 0x1ULL << 30));
1286 fw_cfg_add_file(fw_cfg, "etc/reserved-memory-end", val, sizeof(*val));
1287 }
1288
f753ff16 1289 if (linux_boot) {
81a204e4 1290 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1291 }
1292
1293 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1294 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1295 }
3459a625 1296 guest_info->fw_cfg = fw_cfg;
459ae5ea 1297 return fw_cfg;
3d53f5c3
IY
1298}
1299
845773ab
IY
1300qemu_irq *pc_allocate_cpu_irq(void)
1301{
1302 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1303}
1304
48a18b3c 1305DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1306{
ad6d45fa
AL
1307 DeviceState *dev = NULL;
1308
16094b75
AJ
1309 if (pci_bus) {
1310 PCIDevice *pcidev = pci_vga_init(pci_bus);
1311 dev = pcidev ? &pcidev->qdev : NULL;
1312 } else if (isa_bus) {
1313 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1314 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1315 }
ad6d45fa 1316 return dev;
765d7908
IY
1317}
1318
4556bd8b
BS
1319static void cpu_request_exit(void *opaque, int irq, int level)
1320{
4917cf44 1321 CPUState *cpu = current_cpu;
4556bd8b 1322
4917cf44
AF
1323 if (cpu && level) {
1324 cpu_exit(cpu);
4556bd8b
BS
1325 }
1326}
1327
258711c6
JG
1328static const MemoryRegionOps ioport80_io_ops = {
1329 .write = ioport80_write,
c02e1eac 1330 .read = ioport80_read,
258711c6
JG
1331 .endianness = DEVICE_NATIVE_ENDIAN,
1332 .impl = {
1333 .min_access_size = 1,
1334 .max_access_size = 1,
1335 },
1336};
1337
1338static const MemoryRegionOps ioportF0_io_ops = {
1339 .write = ioportF0_write,
c02e1eac 1340 .read = ioportF0_read,
258711c6
JG
1341 .endianness = DEVICE_NATIVE_ENDIAN,
1342 .impl = {
1343 .min_access_size = 1,
1344 .max_access_size = 1,
1345 },
1346};
1347
48a18b3c 1348void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1349 ISADevice **rtc_state,
34d4260e 1350 ISADevice **floppy,
7a10ef51
LPF
1351 bool no_vmport,
1352 uint32 hpet_irqs)
ffe513da
IY
1353{
1354 int i;
1355 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1356 DeviceState *hpet = NULL;
1357 int pit_isa_irq = 0;
1358 qemu_irq pit_alt_irq = NULL;
7d932dfd 1359 qemu_irq rtc_irq = NULL;
956a3e6b 1360 qemu_irq *a20_line;
c2d8d311 1361 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1362 qemu_irq *cpu_exit_irq;
258711c6
JG
1363 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1364 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1365
2c9b15ca 1366 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1367 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1368
2c9b15ca 1369 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1370 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1371
5d17c0d2
JK
1372 /*
1373 * Check if an HPET shall be created.
1374 *
1375 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1376 * when the HPET wants to take over. Thus we have to disable the latter.
1377 */
1378 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1379 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1380 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1381 if (hpet) {
7a10ef51
LPF
1382 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1383 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1384 * IRQ8 and IRQ2.
1385 */
1386 uint8_t compat = object_property_get_int(OBJECT(hpet),
1387 HPET_INTCAP, NULL);
1388 if (!compat) {
1389 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1390 }
1391 qdev_init_nofail(hpet);
1392 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1393
b881fbe9 1394 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1395 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1396 }
ce967e2f
JK
1397 pit_isa_irq = -1;
1398 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1399 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1400 }
ffe513da 1401 }
48a18b3c 1402 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1403
1404 qemu_register_boot_set(pc_boot_set, *rtc_state);
1405
c2d8d311
SS
1406 if (!xen_enabled()) {
1407 if (kvm_irqchip_in_kernel()) {
1408 pit = kvm_pit_init(isa_bus, 0x40);
1409 } else {
1410 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1411 }
1412 if (hpet) {
1413 /* connect PIT to output control line of the HPET */
4a17cc4f 1414 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1415 }
1416 pcspk_init(isa_bus, pit);
ce967e2f 1417 }
ffe513da
IY
1418
1419 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1420 if (serial_hds[i]) {
48a18b3c 1421 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1422 }
1423 }
1424
1425 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1426 if (parallel_hds[i]) {
48a18b3c 1427 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1428 }
1429 }
1430
182735ef 1431 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1432 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1433 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1434 if (!no_vmport) {
48a18b3c
HP
1435 vmport_init(isa_bus);
1436 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1437 } else {
1438 vmmouse = NULL;
1439 }
86d86414 1440 if (vmmouse) {
4a17cc4f
AF
1441 DeviceState *dev = DEVICE(vmmouse);
1442 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1443 qdev_init_nofail(dev);
86d86414 1444 }
48a18b3c 1445 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1446 port92_init(port92, &a20_line[1]);
956a3e6b 1447
4556bd8b
BS
1448 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1449 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1450
1451 for(i = 0; i < MAX_FD; i++) {
1452 fd[i] = drive_get(IF_FLOPPY, 0, i);
1453 }
48a18b3c 1454 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1455}
1456
9011a1a7
IY
1457void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1458{
1459 int i;
1460
1461 for (i = 0; i < nb_nics; i++) {
1462 NICInfo *nd = &nd_table[i];
1463
1464 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1465 pc_init_ne2k_isa(isa_bus, nd);
1466 } else {
29b358f9 1467 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1468 }
1469 }
1470}
1471
845773ab 1472void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1473{
1474 int max_bus;
1475 int bus;
1476
1477 max_bus = drive_get_max_bus(IF_SCSI);
1478 for (bus = 0; bus <= max_bus; bus++) {
1479 pci_create_simple(pci_bus, -1, "lsi53c895a");
1480 }
1481}
a39e3564
JB
1482
1483void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1484{
1485 DeviceState *dev;
1486 SysBusDevice *d;
1487 unsigned int i;
1488
1489 if (kvm_irqchip_in_kernel()) {
1490 dev = qdev_create(NULL, "kvm-ioapic");
1491 } else {
1492 dev = qdev_create(NULL, "ioapic");
1493 }
1494 if (parent_name) {
1495 object_property_add_child(object_resolve_path(parent_name, NULL),
1496 "ioapic", OBJECT(dev), NULL);
1497 }
1498 qdev_init_nofail(dev);
1356b98d 1499 d = SYS_BUS_DEVICE(dev);
3a4a4697 1500 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1501
1502 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1503 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1504 }
1505}
d5747cac
IM
1506
1507static void pc_generic_machine_class_init(ObjectClass *oc, void *data)
1508{
1509 MachineClass *mc = MACHINE_CLASS(oc);
1510 QEMUMachine *qm = data;
1511
1512 mc->name = qm->name;
1513 mc->alias = qm->alias;
1514 mc->desc = qm->desc;
1515 mc->init = qm->init;
1516 mc->reset = qm->reset;
1517 mc->hot_add_cpu = qm->hot_add_cpu;
1518 mc->kvm_type = qm->kvm_type;
1519 mc->block_default_type = qm->block_default_type;
1520 mc->max_cpus = qm->max_cpus;
1521 mc->no_serial = qm->no_serial;
1522 mc->no_parallel = qm->no_parallel;
1523 mc->use_virtcon = qm->use_virtcon;
1524 mc->use_sclp = qm->use_sclp;
1525 mc->no_floppy = qm->no_floppy;
1526 mc->no_cdrom = qm->no_cdrom;
1527 mc->no_sdcard = qm->no_sdcard;
1528 mc->is_default = qm->is_default;
1529 mc->default_machine_opts = qm->default_machine_opts;
1530 mc->default_boot_order = qm->default_boot_order;
1531 mc->compat_props = qm->compat_props;
1532 mc->hw_version = qm->hw_version;
1533}
1534
1535void qemu_register_pc_machine(QEMUMachine *m)
1536{
1537 char *name = g_strconcat(m->name, TYPE_MACHINE_SUFFIX, NULL);
1538 TypeInfo ti = {
1539 .name = name,
1540 .parent = TYPE_PC_MACHINE,
1541 .class_init = pc_generic_machine_class_init,
1542 .class_data = (void *)m,
1543 };
1544
1545 type_register(&ti);
1546 g_free(name);
1547}
1548
95bee274
IM
1549static void pc_dimm_plug(HotplugHandler *hotplug_dev,
1550 DeviceState *dev, Error **errp)
1551{
0cd03d89 1552 int slot;
3fbcdc27 1553 HotplugHandlerClass *hhc;
95bee274
IM
1554 Error *local_err = NULL;
1555 PCMachineState *pcms = PC_MACHINE(hotplug_dev);
0cd03d89 1556 MachineState *machine = MACHINE(hotplug_dev);
95bee274
IM
1557 PCDIMMDevice *dimm = PC_DIMM(dev);
1558 PCDIMMDeviceClass *ddc = PC_DIMM_GET_CLASS(dimm);
1559 MemoryRegion *mr = ddc->get_memory_region(dimm);
1560 uint64_t addr = object_property_get_int(OBJECT(dimm), PC_DIMM_ADDR_PROP,
1561 &local_err);
1562 if (local_err) {
1563 goto out;
1564 }
1565
0b312571
IM
1566 addr = pc_dimm_get_free_addr(pcms->hotplug_memory_base,
1567 memory_region_size(&pcms->hotplug_memory),
1568 !addr ? NULL : &addr,
1569 memory_region_size(mr), &local_err);
1570 if (local_err) {
1571 goto out;
1572 }
0cd03d89 1573
0b312571 1574 object_property_set_int(OBJECT(dev), addr, PC_DIMM_ADDR_PROP, &local_err);
0cd03d89
IM
1575 if (local_err) {
1576 goto out;
1577 }
2e1ac493 1578 trace_mhp_pc_dimm_assigned_address(addr);
0cd03d89
IM
1579
1580 slot = object_property_get_int(OBJECT(dev), PC_DIMM_SLOT_PROP, &local_err);
1581 if (local_err) {
1582 goto out;
1583 }
1584
1585 slot = pc_dimm_get_free_slot(slot == PC_DIMM_UNASSIGNED_SLOT ? NULL : &slot,
1586 machine->ram_slots, &local_err);
1587 if (local_err) {
1588 goto out;
1589 }
1590 object_property_set_int(OBJECT(dev), slot, PC_DIMM_SLOT_PROP, &local_err);
1591 if (local_err) {
1592 goto out;
1593 }
2e1ac493 1594 trace_mhp_pc_dimm_assigned_slot(slot);
0b312571 1595
3fbcdc27
IM
1596 if (!pcms->acpi_dev) {
1597 error_setg(&local_err,
1598 "memory hotplug is not enabled: missing acpi device");
1599 goto out;
1600 }
1601
95bee274
IM
1602 memory_region_add_subregion(&pcms->hotplug_memory,
1603 addr - pcms->hotplug_memory_base, mr);
1604 vmstate_register_ram(mr, dev);
3fbcdc27
IM
1605
1606 hhc = HOTPLUG_HANDLER_GET_CLASS(pcms->acpi_dev);
1607 hhc->plug(HOTPLUG_HANDLER(pcms->acpi_dev), dev, &local_err);
95bee274
IM
1608out:
1609 error_propagate(errp, local_err);
1610}
1611
1612static void pc_machine_device_plug_cb(HotplugHandler *hotplug_dev,
1613 DeviceState *dev, Error **errp)
1614{
1615 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1616 pc_dimm_plug(hotplug_dev, dev, errp);
1617 }
1618}
1619
1620static HotplugHandler *pc_get_hotpug_handler(MachineState *machine,
1621 DeviceState *dev)
1622{
1623 PCMachineClass *pcmc = PC_MACHINE_GET_CLASS(machine);
1624
1625 if (object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
1626 return HOTPLUG_HANDLER(machine);
1627 }
1628
1629 return pcmc->get_hotplug_handler ?
1630 pcmc->get_hotplug_handler(machine, dev) : NULL;
1631}
1632
bf1e8939
IM
1633static void
1634pc_machine_get_hotplug_memory_region_size(Object *obj, Visitor *v, void *opaque,
1635 const char *name, Error **errp)
1636{
1637 PCMachineState *pcms = PC_MACHINE(obj);
1638 int64_t value = memory_region_size(&pcms->hotplug_memory);
1639
1640 visit_type_int(v, &value, name, errp);
1641}
1642
1643static void pc_machine_initfn(Object *obj)
1644{
1645 object_property_add(obj, PC_MACHINE_MEMHP_REGION_SIZE, "int",
1646 pc_machine_get_hotplug_memory_region_size,
1647 NULL, NULL, NULL, NULL);
1648}
1649
95bee274
IM
1650static void pc_machine_class_init(ObjectClass *oc, void *data)
1651{
1652 MachineClass *mc = MACHINE_CLASS(oc);
1653 PCMachineClass *pcmc = PC_MACHINE_CLASS(oc);
1654 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(oc);
1655
1656 pcmc->get_hotplug_handler = mc->get_hotplug_handler;
1657 mc->get_hotplug_handler = pc_get_hotpug_handler;
1658 hc->plug = pc_machine_device_plug_cb;
1659}
1660
d5747cac
IM
1661static const TypeInfo pc_machine_info = {
1662 .name = TYPE_PC_MACHINE,
1663 .parent = TYPE_MACHINE,
1664 .abstract = true,
1665 .instance_size = sizeof(PCMachineState),
bf1e8939 1666 .instance_init = pc_machine_initfn,
d5747cac 1667 .class_size = sizeof(PCMachineClass),
95bee274
IM
1668 .class_init = pc_machine_class_init,
1669 .interfaces = (InterfaceInfo[]) {
1670 { TYPE_HOTPLUG_HANDLER },
1671 { }
1672 },
d5747cac
IM
1673};
1674
1675static void pc_machine_register_types(void)
1676{
1677 type_register_static(&pc_machine_info);
1678}
1679
1680type_init(pc_machine_register_types)