]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
acpi: add interface to access user-installed tables
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
28#include "hw/block/fdc.h"
83c9f4ca
PB
29#include "hw/ide.h"
30#include "hw/pci/pci.h"
83c9089e 31#include "monitor/monitor.h"
0d09e41a
PB
32#include "hw/nvram/fw_cfg.h"
33#include "hw/timer/hpet.h"
34#include "hw/i386/smbios.h"
83c9f4ca 35#include "hw/loader.h"
ca20cf32 36#include "elf.h"
47b43a1f 37#include "multiboot.h"
0d09e41a
PB
38#include "hw/timer/mc146818rtc.h"
39#include "hw/timer/i8254.h"
40#include "hw/audio/pcspk.h"
83c9f4ca
PB
41#include "hw/pci/msi.h"
42#include "hw/sysbus.h"
9c17d615
PB
43#include "sysemu/sysemu.h"
44#include "sysemu/kvm.h"
1d31f66b 45#include "kvm_i386.h"
0d09e41a 46#include "hw/xen/xen.h"
9c17d615 47#include "sysemu/blockdev.h"
0d09e41a 48#include "hw/block/block.h"
a19cbfb3 49#include "ui/qemu-spice.h"
022c62cb
PB
50#include "exec/memory.h"
51#include "exec/address-spaces.h"
9c17d615 52#include "sysemu/arch_init.h"
1de7afc9 53#include "qemu/bitmap.h"
0c764a9d 54#include "qemu/config-file.h"
0445259b 55#include "hw/acpi/acpi.h"
53a89e26 56#include "hw/cpu/icc_bus.h"
c649983b 57#include "hw/boards.h"
39848901 58#include "hw/pci/pci_host.h"
80cabfad 59
471fd342
BS
60/* debug PC/ISA interrupts */
61//#define DEBUG_IRQ
62
63#ifdef DEBUG_IRQ
64#define DPRINTF(fmt, ...) \
65 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
66#else
67#define DPRINTF(fmt, ...)
68#endif
69
a80274c3
PB
70/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
71#define ACPI_DATA_SIZE 0x10000
3cce6243 72#define BIOS_CFG_IOPORT 0x510
8a92ea2f 73#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 74#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 75#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 76#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 77#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 78
4c5b10b7
JS
79#define E820_NR_ENTRIES 16
80
81struct e820_entry {
82 uint64_t address;
83 uint64_t length;
84 uint32_t type;
541dc0d4 85} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
86
87struct e820_table {
88 uint32_t count;
89 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 90} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
91
92static struct e820_table e820_table;
dd703b99 93struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 94
b881fbe9 95void gsi_handler(void *opaque, int n, int level)
1452411b 96{
b881fbe9 97 GSIState *s = opaque;
1452411b 98
b881fbe9
JK
99 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
100 if (n < ISA_NUM_IRQS) {
101 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 102 }
b881fbe9 103 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 104}
1452411b 105
258711c6
JG
106static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
107 unsigned size)
80cabfad
FB
108{
109}
110
c02e1eac
JG
111static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
112{
a6fc23e5 113 return 0xffffffffffffffffULL;
c02e1eac
JG
114}
115
f929aad6 116/* MSDOS compatibility mode FPU exception support */
d537cf6c 117static qemu_irq ferr_irq;
8e78eb28
IY
118
119void pc_register_ferr_irq(qemu_irq irq)
120{
121 ferr_irq = irq;
122}
123
f929aad6
FB
124/* XXX: add IGNNE support */
125void cpu_set_ferr(CPUX86State *s)
126{
d537cf6c 127 qemu_irq_raise(ferr_irq);
f929aad6
FB
128}
129
258711c6
JG
130static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
131 unsigned size)
f929aad6 132{
d537cf6c 133 qemu_irq_lower(ferr_irq);
f929aad6
FB
134}
135
c02e1eac
JG
136static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
137{
a6fc23e5 138 return 0xffffffffffffffffULL;
c02e1eac
JG
139}
140
28ab0e2e 141/* TSC handling */
28ab0e2e
FB
142uint64_t cpu_get_tsc(CPUX86State *env)
143{
4a1418e0 144 return cpu_get_ticks();
28ab0e2e
FB
145}
146
a5954d5c 147/* SMM support */
f885f1ea
IY
148
149static cpu_set_smm_t smm_set;
150static void *smm_arg;
151
152void cpu_smm_register(cpu_set_smm_t callback, void *arg)
153{
154 assert(smm_set == NULL);
155 assert(smm_arg == NULL);
156 smm_set = callback;
157 smm_arg = arg;
158}
159
4a8fa5dc 160void cpu_smm_update(CPUX86State *env)
a5954d5c 161{
182735ef 162 if (smm_set && smm_arg && CPU(x86_env_get_cpu(env)) == first_cpu) {
f885f1ea 163 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
182735ef 164 }
a5954d5c
FB
165}
166
167
3de388f6 168/* IRQ handling */
4a8fa5dc 169int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6
FB
170{
171 int intno;
172
cf6d64bf 173 intno = apic_get_interrupt(env->apic_state);
3de388f6 174 if (intno >= 0) {
3de388f6
FB
175 return intno;
176 }
3de388f6 177 /* read the irq from the PIC */
cf6d64bf 178 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 179 return -1;
cf6d64bf 180 }
0e21e12b 181
3de388f6
FB
182 intno = pic_read_irq(isa_pic);
183 return intno;
184}
185
d537cf6c 186static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 187{
182735ef
AF
188 CPUState *cs = first_cpu;
189 X86CPU *cpu = X86_CPU(cs);
190 CPUX86State *env = &cpu->env;
a5b38b51 191
471fd342 192 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471 193 if (env->apic_state) {
bdc44640 194 CPU_FOREACH(cs) {
182735ef
AF
195 cpu = X86_CPU(cs);
196 env = &cpu->env;
cf6d64bf
BS
197 if (apic_accept_pic_intr(env->apic_state)) {
198 apic_deliver_pic_intr(env->apic_state, level);
199 }
d5529471
AJ
200 }
201 } else {
d8ed887b 202 if (level) {
c3affe56 203 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
204 } else {
205 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
206 }
a5b38b51 207 }
3de388f6
FB
208}
209
b0a21b53
FB
210/* PC cmos mappings */
211
80cabfad
FB
212#define REG_EQUIPMENT_BYTE 0x14
213
d288c7ba 214static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
215{
216 int val;
217
218 switch (fd0) {
d288c7ba 219 case FDRIVE_DRV_144:
777428f2
FB
220 /* 1.44 Mb 3"5 drive */
221 val = 4;
222 break;
d288c7ba 223 case FDRIVE_DRV_288:
777428f2
FB
224 /* 2.88 Mb 3"5 drive */
225 val = 5;
226 break;
d288c7ba 227 case FDRIVE_DRV_120:
777428f2
FB
228 /* 1.2 Mb 5"5 drive */
229 val = 2;
230 break;
d288c7ba 231 case FDRIVE_DRV_NONE:
777428f2
FB
232 default:
233 val = 0;
234 break;
235 }
236 return val;
237}
238
9139046c
MA
239static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
240 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 241{
ba6c2377
FB
242 rtc_set_memory(s, type_ofs, 47);
243 rtc_set_memory(s, info_ofs, cylinders);
244 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
245 rtc_set_memory(s, info_ofs + 2, heads);
246 rtc_set_memory(s, info_ofs + 3, 0xff);
247 rtc_set_memory(s, info_ofs + 4, 0xff);
248 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
249 rtc_set_memory(s, info_ofs + 6, cylinders);
250 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
251 rtc_set_memory(s, info_ofs + 8, sectors);
252}
253
6ac0e82d
AZ
254/* convert boot_device letter to something recognizable by the bios */
255static int boot_device2nibble(char boot_device)
256{
257 switch(boot_device) {
258 case 'a':
259 case 'b':
260 return 0x01; /* floppy boot */
261 case 'c':
262 return 0x02; /* hard drive boot */
263 case 'd':
264 return 0x03; /* CD-ROM boot */
265 case 'n':
266 return 0x04; /* Network boot */
267 }
268 return 0;
269}
270
e1123015 271static int set_boot_dev(ISADevice *s, const char *boot_device)
0ecdffbb
AJ
272{
273#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
274 int nbds, bds[3] = { 0, };
275 int i;
276
277 nbds = strlen(boot_device);
278 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 279 error_report("Too many boot devices for PC");
0ecdffbb
AJ
280 return(1);
281 }
282 for (i = 0; i < nbds; i++) {
283 bds[i] = boot_device2nibble(boot_device[i]);
284 if (bds[i] == 0) {
1ecda02b
MA
285 error_report("Invalid boot device for PC: '%c'",
286 boot_device[i]);
0ecdffbb
AJ
287 return(1);
288 }
289 }
290 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 291 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
292 return(0);
293}
294
d9346e81
MA
295static int pc_boot_set(void *opaque, const char *boot_device)
296{
e1123015 297 return set_boot_dev(opaque, boot_device);
d9346e81
MA
298}
299
c0897e0c
MA
300typedef struct pc_cmos_init_late_arg {
301 ISADevice *rtc_state;
9139046c 302 BusState *idebus[2];
c0897e0c
MA
303} pc_cmos_init_late_arg;
304
305static void pc_cmos_init_late(void *opaque)
306{
307 pc_cmos_init_late_arg *arg = opaque;
308 ISADevice *s = arg->rtc_state;
9139046c
MA
309 int16_t cylinders;
310 int8_t heads, sectors;
c0897e0c 311 int val;
2adc99b2 312 int i, trans;
c0897e0c 313
9139046c
MA
314 val = 0;
315 if (ide_get_geometry(arg->idebus[0], 0,
316 &cylinders, &heads, &sectors) >= 0) {
317 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
318 val |= 0xf0;
319 }
320 if (ide_get_geometry(arg->idebus[0], 1,
321 &cylinders, &heads, &sectors) >= 0) {
322 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
323 val |= 0x0f;
324 }
325 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
326
327 val = 0;
328 for (i = 0; i < 4; i++) {
9139046c
MA
329 /* NOTE: ide_get_geometry() returns the physical
330 geometry. It is always such that: 1 <= sects <= 63, 1
331 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
332 geometry can be different if a translation is done. */
333 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
334 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
335 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
336 assert((trans & ~3) == 0);
337 val |= trans << (i * 2);
c0897e0c
MA
338 }
339 }
340 rtc_set_memory(s, 0x39, val);
341
342 qemu_unregister_reset(pc_cmos_init_late, opaque);
343}
344
b8b7456d
IM
345typedef struct RTCCPUHotplugArg {
346 Notifier cpu_added_notifier;
347 ISADevice *rtc_state;
348} RTCCPUHotplugArg;
349
350static void rtc_notify_cpu_added(Notifier *notifier, void *data)
351{
352 RTCCPUHotplugArg *arg = container_of(notifier, RTCCPUHotplugArg,
353 cpu_added_notifier);
354 ISADevice *s = arg->rtc_state;
355
356 /* increment the number of CPUs */
357 rtc_set_memory(s, 0x5f, rtc_get_memory(s, 0x5f) + 1);
358}
359
845773ab 360void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 361 const char *boot_device,
34d4260e 362 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 363 ISADevice *s)
80cabfad 364{
61a8d649 365 int val, nb, i;
980bda8b 366 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
c0897e0c 367 static pc_cmos_init_late_arg arg;
b8b7456d 368 static RTCCPUHotplugArg cpu_hotplug_cb;
b0a21b53 369
b0a21b53 370 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
371
372 /* memory size */
e89001f7
MA
373 /* base memory (first MiB) */
374 val = MIN(ram_size / 1024, 640);
333190eb
FB
375 rtc_set_memory(s, 0x15, val);
376 rtc_set_memory(s, 0x16, val >> 8);
e89001f7
MA
377 /* extended memory (next 64MiB) */
378 if (ram_size > 1024 * 1024) {
379 val = (ram_size - 1024 * 1024) / 1024;
380 } else {
381 val = 0;
382 }
80cabfad
FB
383 if (val > 65535)
384 val = 65535;
b0a21b53
FB
385 rtc_set_memory(s, 0x17, val);
386 rtc_set_memory(s, 0x18, val >> 8);
387 rtc_set_memory(s, 0x30, val);
388 rtc_set_memory(s, 0x31, val >> 8);
e89001f7
MA
389 /* memory between 16MiB and 4GiB */
390 if (ram_size > 16 * 1024 * 1024) {
391 val = (ram_size - 16 * 1024 * 1024) / 65536;
392 } else {
9da98861 393 val = 0;
e89001f7 394 }
80cabfad
FB
395 if (val > 65535)
396 val = 65535;
b0a21b53
FB
397 rtc_set_memory(s, 0x34, val);
398 rtc_set_memory(s, 0x35, val >> 8);
e89001f7
MA
399 /* memory above 4GiB */
400 val = above_4g_mem_size / 65536;
401 rtc_set_memory(s, 0x5b, val);
402 rtc_set_memory(s, 0x5c, val >> 8);
403 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 404
298e01b6
AJ
405 /* set the number of CPU */
406 rtc_set_memory(s, 0x5f, smp_cpus - 1);
b8b7456d
IM
407 /* init CPU hotplug notifier */
408 cpu_hotplug_cb.rtc_state = s;
409 cpu_hotplug_cb.cpu_added_notifier.notify = rtc_notify_cpu_added;
410 qemu_register_cpu_added_notifier(&cpu_hotplug_cb.cpu_added_notifier);
298e01b6 411
e1123015 412 if (set_boot_dev(s, boot_device)) {
28c5af54
JM
413 exit(1);
414 }
80cabfad 415
b41a2cd1 416 /* floppy type */
34d4260e 417 if (floppy) {
34d4260e 418 for (i = 0; i < 2; i++) {
61a8d649 419 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
63ffb564
BS
420 }
421 }
422 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
423 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 424 rtc_set_memory(s, 0x10, val);
3b46e624 425
b0a21b53 426 val = 0;
b41a2cd1 427 nb = 0;
63ffb564 428 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 429 nb++;
d288c7ba 430 }
63ffb564 431 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 432 nb++;
d288c7ba 433 }
80cabfad
FB
434 switch (nb) {
435 case 0:
436 break;
437 case 1:
b0a21b53 438 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
439 break;
440 case 2:
b0a21b53 441 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
442 break;
443 }
b0a21b53
FB
444 val |= 0x02; /* FPU is there */
445 val |= 0x04; /* PS/2 mouse installed */
446 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
447
ba6c2377 448 /* hard drives */
c0897e0c 449 arg.rtc_state = s;
9139046c
MA
450 arg.idebus[0] = idebus0;
451 arg.idebus[1] = idebus1;
c0897e0c 452 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
453}
454
a0881c64
AF
455#define TYPE_PORT92 "port92"
456#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
457
4b78a802
BS
458/* port 92 stuff: could be split off */
459typedef struct Port92State {
a0881c64
AF
460 ISADevice parent_obj;
461
23af670e 462 MemoryRegion io;
4b78a802
BS
463 uint8_t outport;
464 qemu_irq *a20_out;
465} Port92State;
466
93ef4192
AG
467static void port92_write(void *opaque, hwaddr addr, uint64_t val,
468 unsigned size)
4b78a802
BS
469{
470 Port92State *s = opaque;
471
472 DPRINTF("port92: write 0x%02x\n", val);
473 s->outport = val;
474 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
475 if (val & 1) {
476 qemu_system_reset_request();
477 }
478}
479
93ef4192
AG
480static uint64_t port92_read(void *opaque, hwaddr addr,
481 unsigned size)
4b78a802
BS
482{
483 Port92State *s = opaque;
484 uint32_t ret;
485
486 ret = s->outport;
487 DPRINTF("port92: read 0x%02x\n", ret);
488 return ret;
489}
490
491static void port92_init(ISADevice *dev, qemu_irq *a20_out)
492{
a0881c64 493 Port92State *s = PORT92(dev);
4b78a802
BS
494
495 s->a20_out = a20_out;
496}
497
498static const VMStateDescription vmstate_port92_isa = {
499 .name = "port92",
500 .version_id = 1,
501 .minimum_version_id = 1,
502 .minimum_version_id_old = 1,
503 .fields = (VMStateField []) {
504 VMSTATE_UINT8(outport, Port92State),
505 VMSTATE_END_OF_LIST()
506 }
507};
508
509static void port92_reset(DeviceState *d)
510{
a0881c64 511 Port92State *s = PORT92(d);
4b78a802
BS
512
513 s->outport &= ~1;
514}
515
23af670e 516static const MemoryRegionOps port92_ops = {
93ef4192
AG
517 .read = port92_read,
518 .write = port92_write,
519 .impl = {
520 .min_access_size = 1,
521 .max_access_size = 1,
522 },
523 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
524};
525
db895a1e 526static void port92_initfn(Object *obj)
4b78a802 527{
db895a1e 528 Port92State *s = PORT92(obj);
4b78a802 529
1437c94b 530 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 531
4b78a802 532 s->outport = 0;
db895a1e
AF
533}
534
535static void port92_realizefn(DeviceState *dev, Error **errp)
536{
537 ISADevice *isadev = ISA_DEVICE(dev);
538 Port92State *s = PORT92(dev);
539
540 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
541}
542
8f04ee08
AL
543static void port92_class_initfn(ObjectClass *klass, void *data)
544{
39bffca2 545 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 546
39bffca2 547 dc->no_user = 1;
db895a1e 548 dc->realize = port92_realizefn;
39bffca2
AL
549 dc->reset = port92_reset;
550 dc->vmsd = &vmstate_port92_isa;
8f04ee08
AL
551}
552
8c43a6f0 553static const TypeInfo port92_info = {
a0881c64 554 .name = TYPE_PORT92,
39bffca2
AL
555 .parent = TYPE_ISA_DEVICE,
556 .instance_size = sizeof(Port92State),
db895a1e 557 .instance_init = port92_initfn,
39bffca2 558 .class_init = port92_class_initfn,
4b78a802
BS
559};
560
83f7d43a 561static void port92_register_types(void)
4b78a802 562{
39bffca2 563 type_register_static(&port92_info);
4b78a802 564}
83f7d43a
AF
565
566type_init(port92_register_types)
4b78a802 567
956a3e6b 568static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 569{
cc36a7a2 570 X86CPU *cpu = opaque;
e1a23744 571
956a3e6b 572 /* XXX: send to all CPUs ? */
4b78a802 573 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 574 x86_cpu_set_a20(cpu, level);
e1a23744
FB
575}
576
4c5b10b7
JS
577int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
578{
8ca209ad 579 int index = le32_to_cpu(e820_table.count);
4c5b10b7
JS
580 struct e820_entry *entry;
581
582 if (index >= E820_NR_ENTRIES)
583 return -EBUSY;
8ca209ad 584 entry = &e820_table.entry[index++];
4c5b10b7 585
8ca209ad
AW
586 entry->address = cpu_to_le64(address);
587 entry->length = cpu_to_le64(length);
588 entry->type = cpu_to_le32(type);
4c5b10b7 589
8ca209ad
AW
590 e820_table.count = cpu_to_le32(index);
591 return index;
4c5b10b7
JS
592}
593
1d934e89
EH
594/* Calculates the limit to CPU APIC ID values
595 *
596 * This function returns the limit for the APIC ID value, so that all
597 * CPU APIC IDs are < pc_apic_id_limit().
598 *
599 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
600 */
601static unsigned int pc_apic_id_limit(unsigned int max_cpus)
602{
603 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
604}
605
a88b362c 606static FWCfgState *bochs_bios_init(void)
80cabfad 607{
a88b362c 608 FWCfgState *fw_cfg;
b6f6e3d3
AL
609 uint8_t *smbios_table;
610 size_t smbios_len;
11c2fd3e
AL
611 uint64_t *numa_fw_cfg;
612 int i, j;
1d934e89 613 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243
BS
614
615 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
1d934e89
EH
616 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
617 *
618 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
619 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
620 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
621 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
622 * may see".
623 *
624 * So, this means we must not use max_cpus, here, but the maximum possible
625 * APIC ID value, plus one.
626 *
627 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
628 * the APIC ID, not the "CPU index"
629 */
630 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
3cce6243 631 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 632 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
633 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
634 acpi_tables, acpi_tables_len);
9b5b76d4 635 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3
AL
636
637 smbios_table = smbios_get_table(&smbios_len);
638 if (smbios_table)
639 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
640 smbios_table, smbios_len);
089da572
MA
641 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
642 &e820_table, sizeof(e820_table));
11c2fd3e 643
089da572 644 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
645 /* allocate memory for the NUMA channel: one (64bit) word for the number
646 * of nodes, one word for each VCPU->node and one word for each node to
647 * hold the amount of memory.
648 */
1d934e89 649 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 650 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 651 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
652 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
653 assert(apic_id < apic_id_limit);
11c2fd3e 654 for (j = 0; j < nb_numa_nodes; j++) {
ee785fed 655 if (test_bit(i, node_cpumask[j])) {
1d934e89 656 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
657 break;
658 }
659 }
660 }
661 for (i = 0; i < nb_numa_nodes; i++) {
1d934e89 662 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e 663 }
089da572 664 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
665 (1 + apic_id_limit + nb_numa_nodes) *
666 sizeof(*numa_fw_cfg));
bf483392
AG
667
668 return fw_cfg;
80cabfad
FB
669}
670
642a4f96
TS
671static long get_file_size(FILE *f)
672{
673 long where, size;
674
675 /* XXX: on Unix systems, using fstat() probably makes more sense */
676
677 where = ftell(f);
678 fseek(f, 0, SEEK_END);
679 size = ftell(f);
680 fseek(f, where, SEEK_SET);
681
682 return size;
683}
684
a88b362c 685static void load_linux(FWCfgState *fw_cfg,
4fc9af53 686 const char *kernel_filename,
0f9d76e5
LG
687 const char *initrd_filename,
688 const char *kernel_cmdline,
a8170e5e 689 hwaddr max_ram_size)
642a4f96
TS
690{
691 uint16_t protocol;
5cea8590 692 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 693 uint32_t initrd_max;
57a46d05 694 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 695 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 696 FILE *f;
bf4e5d92 697 char *vmode;
642a4f96
TS
698
699 /* Align to 16 bytes as a paranoia measure */
700 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
701
702 /* load the kernel header */
703 f = fopen(kernel_filename, "rb");
704 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
705 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
706 MIN(ARRAY_SIZE(header), kernel_size)) {
707 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
708 kernel_filename, strerror(errno));
709 exit(1);
642a4f96
TS
710 }
711
712 /* kernel protocol version */
bc4edd79 713#if 0
642a4f96 714 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 715#endif
0f9d76e5
LG
716 if (ldl_p(header+0x202) == 0x53726448) {
717 protocol = lduw_p(header+0x206);
718 } else {
719 /* This looks like a multiboot kernel. If it is, let's stop
720 treating it like a Linux kernel. */
52001445 721 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 722 kernel_cmdline, kernel_size, header)) {
82663ee2 723 return;
0f9d76e5
LG
724 }
725 protocol = 0;
f16408df 726 }
642a4f96
TS
727
728 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
729 /* Low kernel */
730 real_addr = 0x90000;
731 cmdline_addr = 0x9a000 - cmdline_size;
732 prot_addr = 0x10000;
642a4f96 733 } else if (protocol < 0x202) {
0f9d76e5
LG
734 /* High but ancient kernel */
735 real_addr = 0x90000;
736 cmdline_addr = 0x9a000 - cmdline_size;
737 prot_addr = 0x100000;
642a4f96 738 } else {
0f9d76e5
LG
739 /* High and recent kernel */
740 real_addr = 0x10000;
741 cmdline_addr = 0x20000;
742 prot_addr = 0x100000;
642a4f96
TS
743 }
744
bc4edd79 745#if 0
642a4f96 746 fprintf(stderr,
0f9d76e5
LG
747 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
748 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
749 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
750 real_addr,
751 cmdline_addr,
752 prot_addr);
bc4edd79 753#endif
642a4f96
TS
754
755 /* highest address for loading the initrd */
0f9d76e5
LG
756 if (protocol >= 0x203) {
757 initrd_max = ldl_p(header+0x22c);
758 } else {
759 initrd_max = 0x37ffffff;
760 }
642a4f96 761
e6ade764
GC
762 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
763 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 764
57a46d05
AG
765 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
766 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 767 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
768
769 if (protocol >= 0x202) {
0f9d76e5 770 stl_p(header+0x228, cmdline_addr);
642a4f96 771 } else {
0f9d76e5
LG
772 stw_p(header+0x20, 0xA33F);
773 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
774 }
775
bf4e5d92
PT
776 /* handle vga= parameter */
777 vmode = strstr(kernel_cmdline, "vga=");
778 if (vmode) {
779 unsigned int video_mode;
780 /* skip "vga=" */
781 vmode += 4;
782 if (!strncmp(vmode, "normal", 6)) {
783 video_mode = 0xffff;
784 } else if (!strncmp(vmode, "ext", 3)) {
785 video_mode = 0xfffe;
786 } else if (!strncmp(vmode, "ask", 3)) {
787 video_mode = 0xfffd;
788 } else {
789 video_mode = strtol(vmode, NULL, 0);
790 }
791 stw_p(header+0x1fa, video_mode);
792 }
793
642a4f96 794 /* loader type */
5cbdb3a3 795 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
796 If this code is substantially changed, you may want to consider
797 incrementing the revision. */
0f9d76e5
LG
798 if (protocol >= 0x200) {
799 header[0x210] = 0xB0;
800 }
642a4f96
TS
801 /* heap */
802 if (protocol >= 0x201) {
0f9d76e5
LG
803 header[0x211] |= 0x80; /* CAN_USE_HEAP */
804 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
805 }
806
807 /* load initrd */
808 if (initrd_filename) {
0f9d76e5
LG
809 if (protocol < 0x200) {
810 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
811 exit(1);
812 }
642a4f96 813
0f9d76e5 814 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
815 if (initrd_size < 0) {
816 fprintf(stderr, "qemu: error reading initrd %s\n",
817 initrd_filename);
818 exit(1);
819 }
820
45a50b16 821 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 822
7267c094 823 initrd_data = g_malloc(initrd_size);
57a46d05
AG
824 load_image(initrd_filename, initrd_data);
825
826 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
827 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
828 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 829
0f9d76e5
LG
830 stl_p(header+0x218, initrd_addr);
831 stl_p(header+0x21c, initrd_size);
642a4f96
TS
832 }
833
45a50b16 834 /* load kernel and setup */
642a4f96 835 setup_size = header[0x1f1];
0f9d76e5
LG
836 if (setup_size == 0) {
837 setup_size = 4;
838 }
642a4f96 839 setup_size = (setup_size+1)*512;
45a50b16 840 kernel_size -= setup_size;
642a4f96 841
7267c094
AL
842 setup = g_malloc(setup_size);
843 kernel = g_malloc(kernel_size);
45a50b16 844 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
845 if (fread(setup, 1, setup_size, f) != setup_size) {
846 fprintf(stderr, "fread() failed\n");
847 exit(1);
848 }
849 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
850 fprintf(stderr, "fread() failed\n");
851 exit(1);
852 }
642a4f96 853 fclose(f);
45a50b16 854 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
855
856 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
857 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
858 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
859
860 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
861 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
862 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
863
2e55e842
GN
864 option_rom[nb_option_roms].name = "linuxboot.bin";
865 option_rom[nb_option_roms].bootindex = 0;
57a46d05 866 nb_option_roms++;
642a4f96
TS
867}
868
b41a2cd1
FB
869#define NE2000_NB_MAX 6
870
675d6f82
BS
871static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
872 0x280, 0x380 };
873static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 874
675d6f82
BS
875static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
876static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 877
48a18b3c 878void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
879{
880 static int nb_ne2k = 0;
881
882 if (nb_ne2k == NE2000_NB_MAX)
883 return;
48a18b3c 884 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 885 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
886 nb_ne2k++;
887}
888
92a16d7a 889DeviceState *cpu_get_current_apic(void)
0e26b7b8 890{
4917cf44
AF
891 if (current_cpu) {
892 X86CPU *cpu = X86_CPU(current_cpu);
893 return cpu->env.apic_state;
0e26b7b8
BS
894 } else {
895 return NULL;
896 }
897}
898
845773ab 899void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 900{
c3affe56 901 X86CPU *cpu = opaque;
53b67b30
BS
902
903 if (level) {
c3affe56 904 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
905 }
906}
907
62fc403f
IM
908static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
909 DeviceState *icc_bridge, Error **errp)
31050930
IM
910{
911 X86CPU *cpu;
912 Error *local_err = NULL;
913
cd7b87ff
AF
914 cpu = cpu_x86_create(cpu_model, icc_bridge, &local_err);
915 if (local_err != NULL) {
916 error_propagate(errp, local_err);
917 return NULL;
31050930
IM
918 }
919
920 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
921 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
922
923 if (local_err) {
31050930 924 error_propagate(errp, local_err);
cd7b87ff
AF
925 object_unref(OBJECT(cpu));
926 cpu = NULL;
31050930
IM
927 }
928 return cpu;
929}
930
c649983b
IM
931static const char *current_cpu_model;
932
933void pc_hot_add_cpu(const int64_t id, Error **errp)
934{
935 DeviceState *icc_bridge;
936 int64_t apic_id = x86_cpu_apic_id_from_index(id);
937
8de433cb
IM
938 if (id < 0) {
939 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
940 return;
941 }
942
c649983b
IM
943 if (cpu_exists(apic_id)) {
944 error_setg(errp, "Unable to add CPU: %" PRIi64
945 ", it already exists", id);
946 return;
947 }
948
949 if (id >= max_cpus) {
950 error_setg(errp, "Unable to add CPU: %" PRIi64
951 ", max allowed: %d", id, max_cpus - 1);
952 return;
953 }
954
955 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
956 TYPE_ICC_BRIDGE, NULL));
957 pc_new_cpu(current_cpu_model, apic_id, icc_bridge, errp);
958}
959
62fc403f 960void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
70166477
IY
961{
962 int i;
53a89e26 963 X86CPU *cpu = NULL;
31050930 964 Error *error = NULL;
70166477
IY
965
966 /* init CPUs */
967 if (cpu_model == NULL) {
968#ifdef TARGET_X86_64
969 cpu_model = "qemu64";
970#else
971 cpu_model = "qemu32";
972#endif
973 }
c649983b 974 current_cpu_model = cpu_model;
70166477 975
bdeec802 976 for (i = 0; i < smp_cpus; i++) {
53a89e26
IM
977 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
978 icc_bridge, &error);
31050930 979 if (error) {
4a44d85e 980 error_report("%s", error_get_pretty(error));
31050930 981 error_free(error);
bdeec802
IM
982 exit(1);
983 }
70166477 984 }
53a89e26
IM
985
986 /* map APIC MMIO area if CPU has APIC */
987 if (cpu && cpu->env.apic_state) {
988 /* XXX: what if the base changes? */
989 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0,
990 APIC_DEFAULT_ADDRESS, 0x1000);
991 }
70166477
IY
992}
993
f8c457b8
MT
994/* pci-info ROM file. Little endian format */
995typedef struct PcRomPciInfo {
996 uint64_t w32_min;
997 uint64_t w32_max;
998 uint64_t w64_min;
999 uint64_t w64_max;
1000} PcRomPciInfo;
1001
1002static void pc_fw_cfg_guest_info(PcGuestInfo *guest_info)
1003{
1004 PcRomPciInfo *info;
39848901
IM
1005 Object *pci_info;
1006 bool ambiguous = false;
1007
d26d9e14 1008 if (!guest_info->has_pci_info || !guest_info->fw_cfg) {
f8c457b8
MT
1009 return;
1010 }
39848901
IM
1011 pci_info = object_resolve_path_type("", TYPE_PCI_HOST_BRIDGE, &ambiguous);
1012 g_assert(!ambiguous);
1013 if (!pci_info) {
1014 return;
1015 }
f8c457b8
MT
1016
1017 info = g_malloc(sizeof *info);
39848901
IM
1018 info->w32_min = cpu_to_le64(object_property_get_int(pci_info,
1019 PCI_HOST_PROP_PCI_HOLE_START, NULL));
1020 info->w32_max = cpu_to_le64(object_property_get_int(pci_info,
1021 PCI_HOST_PROP_PCI_HOLE_END, NULL));
1022 info->w64_min = cpu_to_le64(object_property_get_int(pci_info,
1023 PCI_HOST_PROP_PCI_HOLE64_START, NULL));
1024 info->w64_max = cpu_to_le64(object_property_get_int(pci_info,
1025 PCI_HOST_PROP_PCI_HOLE64_END, NULL));
f8c457b8
MT
1026 /* Pass PCI hole info to guest via a side channel.
1027 * Required so guest PCI enumeration does the right thing. */
1028 fw_cfg_add_file(guest_info->fw_cfg, "etc/pci-info", info, sizeof *info);
1029}
1030
3459a625
MT
1031typedef struct PcGuestInfoState {
1032 PcGuestInfo info;
1033 Notifier machine_done;
1034} PcGuestInfoState;
1035
1036static
1037void pc_guest_info_machine_done(Notifier *notifier, void *data)
1038{
1039 PcGuestInfoState *guest_info_state = container_of(notifier,
1040 PcGuestInfoState,
1041 machine_done);
f8c457b8 1042 pc_fw_cfg_guest_info(&guest_info_state->info);
3459a625
MT
1043}
1044
1045PcGuestInfo *pc_guest_info_init(ram_addr_t below_4g_mem_size,
1046 ram_addr_t above_4g_mem_size)
1047{
1048 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1049 PcGuestInfo *guest_info = &guest_info_state->info;
b20c9bd5
MT
1050 int i, j;
1051
1052 guest_info->ram_size = below_4g_mem_size + above_4g_mem_size;
1053 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1054 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1055 guest_info->numa_nodes = nb_numa_nodes;
1056 guest_info->node_mem = g_memdup(node_mem, guest_info->numa_nodes *
1057 sizeof *guest_info->node_mem);
1058 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1059 sizeof *guest_info->node_cpu);
1060
1061 for (i = 0; i < max_cpus; i++) {
1062 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1063 assert(apic_id < guest_info->apic_id_limit);
1064 for (j = 0; j < nb_numa_nodes; j++) {
1065 if (test_bit(i, node_cpumask[j])) {
1066 guest_info->node_cpu[apic_id] = j;
1067 break;
1068 }
1069 }
1070 }
3459a625 1071
3459a625
MT
1072 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1073 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1074 return guest_info;
1075}
1076
39848901
IM
1077void pc_init_pci64_hole(PcPciInfo *pci_info, uint64_t pci_hole64_start,
1078 uint64_t pci_hole64_size)
1079{
1080 if ((sizeof(hwaddr) == 4) || (!pci_hole64_size)) {
1081 return;
1082 }
1083 /*
1084 * BIOS does not set MTRR entries for the 64 bit window, so no need to
1085 * align address to power of two. Align address at 1G, this makes sure
1086 * it can be exactly covered with a PAT entry even when using huge
1087 * pages.
1088 */
1089 pci_info->w64.begin = ROUND_UP(pci_hole64_start, 0x1ULL << 30);
1090 pci_info->w64.end = pci_info->w64.begin + pci_hole64_size;
1091 assert(pci_info->w64.begin <= pci_info->w64.end);
1092}
1093
f7e4dd6c
GH
1094void pc_acpi_init(const char *default_dsdt)
1095{
c5a98cf3 1096 char *filename;
f7e4dd6c
GH
1097
1098 if (acpi_tables != NULL) {
1099 /* manually set via -acpitable, leave it alone */
1100 return;
1101 }
1102
1103 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1104 if (filename == NULL) {
1105 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3
LE
1106 } else {
1107 char *arg;
1108 QemuOpts *opts;
1109 Error *err = NULL;
f7e4dd6c 1110
c5a98cf3 1111 arg = g_strdup_printf("file=%s", filename);
0c764a9d 1112
c5a98cf3
LE
1113 /* creates a deep copy of "arg" */
1114 opts = qemu_opts_parse(qemu_find_opts("acpi"), arg, 0);
1115 g_assert(opts != NULL);
0c764a9d 1116
c5a98cf3
LE
1117 acpi_table_add(opts, &err);
1118 if (err) {
4a44d85e
SA
1119 error_report("WARNING: failed to load %s: %s", filename,
1120 error_get_pretty(err));
c5a98cf3
LE
1121 error_free(err);
1122 }
1123 g_free(arg);
1124 g_free(filename);
f7e4dd6c 1125 }
f7e4dd6c
GH
1126}
1127
a88b362c
LE
1128FWCfgState *pc_memory_init(MemoryRegion *system_memory,
1129 const char *kernel_filename,
1130 const char *kernel_cmdline,
1131 const char *initrd_filename,
1132 ram_addr_t below_4g_mem_size,
1133 ram_addr_t above_4g_mem_size,
1134 MemoryRegion *rom_memory,
3459a625
MT
1135 MemoryRegion **ram_memory,
1136 PcGuestInfo *guest_info)
80cabfad 1137{
cbc5b5f3
JJ
1138 int linux_boot, i;
1139 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1140 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1141 FWCfgState *fw_cfg;
d592d303 1142
80cabfad
FB
1143 linux_boot = (kernel_filename != NULL);
1144
00cb2a99 1145 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1146 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1147 * with older qemus that used qemu_ram_alloc().
1148 */
7267c094 1149 ram = g_malloc(sizeof(*ram));
2c9b15ca 1150 memory_region_init_ram(ram, NULL, "pc.ram",
00cb2a99 1151 below_4g_mem_size + above_4g_mem_size);
c5705a77 1152 vmstate_register_ram_global(ram);
ae0a5466 1153 *ram_memory = ram;
7267c094 1154 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1155 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
00cb2a99
AK
1156 0, below_4g_mem_size);
1157 memory_region_add_subregion(system_memory, 0, ram_below_4g);
bbe80adf 1158 if (above_4g_mem_size > 0) {
7267c094 1159 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1160 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
00cb2a99
AK
1161 below_4g_mem_size, above_4g_mem_size);
1162 memory_region_add_subregion(system_memory, 0x100000000ULL,
1163 ram_above_4g);
bbe80adf 1164 }
82b36dc3 1165
cbc5b5f3
JJ
1166
1167 /* Initialize PC system firmware */
6dd2a5c9 1168 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
00cb2a99 1169
7267c094 1170 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
2c9b15ca 1171 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE);
c5705a77 1172 vmstate_register_ram_global(option_rom_mr);
4463aee6 1173 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1174 PC_ROM_MIN_VGA,
1175 option_rom_mr,
1176 1);
f753ff16 1177
bf483392 1178 fw_cfg = bochs_bios_init();
8832cb80 1179 rom_set_fw(fw_cfg);
1d108d97 1180
f753ff16 1181 if (linux_boot) {
81a204e4 1182 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1183 }
1184
1185 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1186 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1187 }
3459a625 1188 guest_info->fw_cfg = fw_cfg;
459ae5ea 1189 return fw_cfg;
3d53f5c3
IY
1190}
1191
845773ab
IY
1192qemu_irq *pc_allocate_cpu_irq(void)
1193{
1194 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1195}
1196
48a18b3c 1197DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1198{
ad6d45fa
AL
1199 DeviceState *dev = NULL;
1200
16094b75
AJ
1201 if (pci_bus) {
1202 PCIDevice *pcidev = pci_vga_init(pci_bus);
1203 dev = pcidev ? &pcidev->qdev : NULL;
1204 } else if (isa_bus) {
1205 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1206 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1207 }
ad6d45fa 1208 return dev;
765d7908
IY
1209}
1210
4556bd8b
BS
1211static void cpu_request_exit(void *opaque, int irq, int level)
1212{
4917cf44 1213 CPUState *cpu = current_cpu;
4556bd8b 1214
4917cf44
AF
1215 if (cpu && level) {
1216 cpu_exit(cpu);
4556bd8b
BS
1217 }
1218}
1219
258711c6
JG
1220static const MemoryRegionOps ioport80_io_ops = {
1221 .write = ioport80_write,
c02e1eac 1222 .read = ioport80_read,
258711c6
JG
1223 .endianness = DEVICE_NATIVE_ENDIAN,
1224 .impl = {
1225 .min_access_size = 1,
1226 .max_access_size = 1,
1227 },
1228};
1229
1230static const MemoryRegionOps ioportF0_io_ops = {
1231 .write = ioportF0_write,
c02e1eac 1232 .read = ioportF0_read,
258711c6
JG
1233 .endianness = DEVICE_NATIVE_ENDIAN,
1234 .impl = {
1235 .min_access_size = 1,
1236 .max_access_size = 1,
1237 },
1238};
1239
48a18b3c 1240void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1241 ISADevice **rtc_state,
34d4260e 1242 ISADevice **floppy,
1611977c 1243 bool no_vmport)
ffe513da
IY
1244{
1245 int i;
1246 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1247 DeviceState *hpet = NULL;
1248 int pit_isa_irq = 0;
1249 qemu_irq pit_alt_irq = NULL;
7d932dfd 1250 qemu_irq rtc_irq = NULL;
956a3e6b 1251 qemu_irq *a20_line;
c2d8d311 1252 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1253 qemu_irq *cpu_exit_irq;
258711c6
JG
1254 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1255 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1256
2c9b15ca 1257 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1258 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1259
2c9b15ca 1260 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1261 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1262
5d17c0d2
JK
1263 /*
1264 * Check if an HPET shall be created.
1265 *
1266 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1267 * when the HPET wants to take over. Thus we have to disable the latter.
1268 */
1269 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
ce967e2f 1270 hpet = sysbus_try_create_simple("hpet", HPET_BASE, NULL);
822557eb 1271
dd703b99 1272 if (hpet) {
b881fbe9 1273 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1274 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1275 }
ce967e2f
JK
1276 pit_isa_irq = -1;
1277 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1278 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1279 }
ffe513da 1280 }
48a18b3c 1281 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1282
1283 qemu_register_boot_set(pc_boot_set, *rtc_state);
1284
c2d8d311
SS
1285 if (!xen_enabled()) {
1286 if (kvm_irqchip_in_kernel()) {
1287 pit = kvm_pit_init(isa_bus, 0x40);
1288 } else {
1289 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1290 }
1291 if (hpet) {
1292 /* connect PIT to output control line of the HPET */
4a17cc4f 1293 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1294 }
1295 pcspk_init(isa_bus, pit);
ce967e2f 1296 }
ffe513da
IY
1297
1298 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1299 if (serial_hds[i]) {
48a18b3c 1300 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1301 }
1302 }
1303
1304 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1305 if (parallel_hds[i]) {
48a18b3c 1306 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1307 }
1308 }
1309
182735ef 1310 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1311 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1312 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1313 if (!no_vmport) {
48a18b3c
HP
1314 vmport_init(isa_bus);
1315 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1316 } else {
1317 vmmouse = NULL;
1318 }
86d86414 1319 if (vmmouse) {
4a17cc4f
AF
1320 DeviceState *dev = DEVICE(vmmouse);
1321 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1322 qdev_init_nofail(dev);
86d86414 1323 }
48a18b3c 1324 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1325 port92_init(port92, &a20_line[1]);
956a3e6b 1326
4556bd8b
BS
1327 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1328 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1329
1330 for(i = 0; i < MAX_FD; i++) {
1331 fd[i] = drive_get(IF_FLOPPY, 0, i);
1332 }
48a18b3c 1333 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1334}
1335
9011a1a7
IY
1336void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1337{
1338 int i;
1339
1340 for (i = 0; i < nb_nics; i++) {
1341 NICInfo *nd = &nd_table[i];
1342
1343 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1344 pc_init_ne2k_isa(isa_bus, nd);
1345 } else {
29b358f9 1346 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1347 }
1348 }
1349}
1350
845773ab 1351void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1352{
1353 int max_bus;
1354 int bus;
1355
1356 max_bus = drive_get_max_bus(IF_SCSI);
1357 for (bus = 0; bus <= max_bus; bus++) {
1358 pci_create_simple(pci_bus, -1, "lsi53c895a");
1359 }
1360}
a39e3564
JB
1361
1362void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1363{
1364 DeviceState *dev;
1365 SysBusDevice *d;
1366 unsigned int i;
1367
1368 if (kvm_irqchip_in_kernel()) {
1369 dev = qdev_create(NULL, "kvm-ioapic");
1370 } else {
1371 dev = qdev_create(NULL, "ioapic");
1372 }
1373 if (parent_name) {
1374 object_property_add_child(object_resolve_path(parent_name, NULL),
1375 "ioapic", OBJECT(dev), NULL);
1376 }
1377 qdev_init_nofail(dev);
1356b98d 1378 d = SYS_BUS_DEVICE(dev);
3a4a4697 1379 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1380
1381 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1382 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1383 }
1384}