]> git.proxmox.com Git - mirror_qemu.git/blame - hw/i386/pc.c
cputlb: Tidy memset() of arrays
[mirror_qemu.git] / hw / i386 / pc.c
CommitLineData
80cabfad
FB
1/*
2 * QEMU PC System Emulator
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
5fafdf24 5 *
80cabfad
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
83c9f4ca 24#include "hw/hw.h"
0d09e41a
PB
25#include "hw/i386/pc.h"
26#include "hw/char/serial.h"
27#include "hw/i386/apic.h"
28#include "hw/block/fdc.h"
83c9f4ca
PB
29#include "hw/ide.h"
30#include "hw/pci/pci.h"
83c9089e 31#include "monitor/monitor.h"
0d09e41a
PB
32#include "hw/nvram/fw_cfg.h"
33#include "hw/timer/hpet.h"
34#include "hw/i386/smbios.h"
83c9f4ca 35#include "hw/loader.h"
ca20cf32 36#include "elf.h"
47b43a1f 37#include "multiboot.h"
0d09e41a
PB
38#include "hw/timer/mc146818rtc.h"
39#include "hw/timer/i8254.h"
40#include "hw/audio/pcspk.h"
83c9f4ca
PB
41#include "hw/pci/msi.h"
42#include "hw/sysbus.h"
9c17d615
PB
43#include "sysemu/sysemu.h"
44#include "sysemu/kvm.h"
1d31f66b 45#include "kvm_i386.h"
0d09e41a 46#include "hw/xen/xen.h"
9c17d615 47#include "sysemu/blockdev.h"
0d09e41a 48#include "hw/block/block.h"
a19cbfb3 49#include "ui/qemu-spice.h"
022c62cb
PB
50#include "exec/memory.h"
51#include "exec/address-spaces.h"
9c17d615 52#include "sysemu/arch_init.h"
1de7afc9 53#include "qemu/bitmap.h"
0c764a9d 54#include "qemu/config-file.h"
0445259b 55#include "hw/acpi/acpi.h"
53a89e26 56#include "hw/cpu/icc_bus.h"
c649983b 57#include "hw/boards.h"
39848901 58#include "hw/pci/pci_host.h"
72c194f7 59#include "acpi-build.h"
80cabfad 60
471fd342
BS
61/* debug PC/ISA interrupts */
62//#define DEBUG_IRQ
63
64#ifdef DEBUG_IRQ
65#define DPRINTF(fmt, ...) \
66 do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
67#else
68#define DPRINTF(fmt, ...)
69#endif
70
a80274c3
PB
71/* Leave a chunk of memory at the top of RAM for the BIOS ACPI tables. */
72#define ACPI_DATA_SIZE 0x10000
3cce6243 73#define BIOS_CFG_IOPORT 0x510
8a92ea2f 74#define FW_CFG_ACPI_TABLES (FW_CFG_ARCH_LOCAL + 0)
b6f6e3d3 75#define FW_CFG_SMBIOS_ENTRIES (FW_CFG_ARCH_LOCAL + 1)
6b35e7bf 76#define FW_CFG_IRQ0_OVERRIDE (FW_CFG_ARCH_LOCAL + 2)
4c5b10b7 77#define FW_CFG_E820_TABLE (FW_CFG_ARCH_LOCAL + 3)
40ac17cd 78#define FW_CFG_HPET (FW_CFG_ARCH_LOCAL + 4)
80cabfad 79
4c5b10b7
JS
80#define E820_NR_ENTRIES 16
81
82struct e820_entry {
83 uint64_t address;
84 uint64_t length;
85 uint32_t type;
541dc0d4 86} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7
JS
87
88struct e820_table {
89 uint32_t count;
90 struct e820_entry entry[E820_NR_ENTRIES];
541dc0d4 91} QEMU_PACKED __attribute((__aligned__(4)));
4c5b10b7 92
7d67110f
GH
93static struct e820_table e820_reserve;
94static struct e820_entry *e820_table;
95static unsigned e820_entries;
dd703b99 96struct hpet_fw_config hpet_cfg = {.count = UINT8_MAX};
4c5b10b7 97
b881fbe9 98void gsi_handler(void *opaque, int n, int level)
1452411b 99{
b881fbe9 100 GSIState *s = opaque;
1452411b 101
b881fbe9
JK
102 DPRINTF("pc: %s GSI %d\n", level ? "raising" : "lowering", n);
103 if (n < ISA_NUM_IRQS) {
104 qemu_set_irq(s->i8259_irq[n], level);
1632dc6a 105 }
b881fbe9 106 qemu_set_irq(s->ioapic_irq[n], level);
2e9947d2 107}
1452411b 108
258711c6
JG
109static void ioport80_write(void *opaque, hwaddr addr, uint64_t data,
110 unsigned size)
80cabfad
FB
111{
112}
113
c02e1eac
JG
114static uint64_t ioport80_read(void *opaque, hwaddr addr, unsigned size)
115{
a6fc23e5 116 return 0xffffffffffffffffULL;
c02e1eac
JG
117}
118
f929aad6 119/* MSDOS compatibility mode FPU exception support */
d537cf6c 120static qemu_irq ferr_irq;
8e78eb28
IY
121
122void pc_register_ferr_irq(qemu_irq irq)
123{
124 ferr_irq = irq;
125}
126
f929aad6
FB
127/* XXX: add IGNNE support */
128void cpu_set_ferr(CPUX86State *s)
129{
d537cf6c 130 qemu_irq_raise(ferr_irq);
f929aad6
FB
131}
132
258711c6
JG
133static void ioportF0_write(void *opaque, hwaddr addr, uint64_t data,
134 unsigned size)
f929aad6 135{
d537cf6c 136 qemu_irq_lower(ferr_irq);
f929aad6
FB
137}
138
c02e1eac
JG
139static uint64_t ioportF0_read(void *opaque, hwaddr addr, unsigned size)
140{
a6fc23e5 141 return 0xffffffffffffffffULL;
c02e1eac
JG
142}
143
28ab0e2e 144/* TSC handling */
28ab0e2e
FB
145uint64_t cpu_get_tsc(CPUX86State *env)
146{
4a1418e0 147 return cpu_get_ticks();
28ab0e2e
FB
148}
149
a5954d5c 150/* SMM support */
f885f1ea
IY
151
152static cpu_set_smm_t smm_set;
153static void *smm_arg;
154
155void cpu_smm_register(cpu_set_smm_t callback, void *arg)
156{
157 assert(smm_set == NULL);
158 assert(smm_arg == NULL);
159 smm_set = callback;
160 smm_arg = arg;
161}
162
4a8fa5dc 163void cpu_smm_update(CPUX86State *env)
a5954d5c 164{
182735ef 165 if (smm_set && smm_arg && CPU(x86_env_get_cpu(env)) == first_cpu) {
f885f1ea 166 smm_set(!!(env->hflags & HF_SMM_MASK), smm_arg);
182735ef 167 }
a5954d5c
FB
168}
169
170
3de388f6 171/* IRQ handling */
4a8fa5dc 172int cpu_get_pic_interrupt(CPUX86State *env)
3de388f6
FB
173{
174 int intno;
175
cf6d64bf 176 intno = apic_get_interrupt(env->apic_state);
3de388f6 177 if (intno >= 0) {
3de388f6
FB
178 return intno;
179 }
3de388f6 180 /* read the irq from the PIC */
cf6d64bf 181 if (!apic_accept_pic_intr(env->apic_state)) {
0e21e12b 182 return -1;
cf6d64bf 183 }
0e21e12b 184
3de388f6
FB
185 intno = pic_read_irq(isa_pic);
186 return intno;
187}
188
d537cf6c 189static void pic_irq_request(void *opaque, int irq, int level)
3de388f6 190{
182735ef
AF
191 CPUState *cs = first_cpu;
192 X86CPU *cpu = X86_CPU(cs);
193 CPUX86State *env = &cpu->env;
a5b38b51 194
471fd342 195 DPRINTF("pic_irqs: %s irq %d\n", level? "raise" : "lower", irq);
d5529471 196 if (env->apic_state) {
bdc44640 197 CPU_FOREACH(cs) {
182735ef
AF
198 cpu = X86_CPU(cs);
199 env = &cpu->env;
cf6d64bf
BS
200 if (apic_accept_pic_intr(env->apic_state)) {
201 apic_deliver_pic_intr(env->apic_state, level);
202 }
d5529471
AJ
203 }
204 } else {
d8ed887b 205 if (level) {
c3affe56 206 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
d8ed887b
AF
207 } else {
208 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
209 }
a5b38b51 210 }
3de388f6
FB
211}
212
b0a21b53
FB
213/* PC cmos mappings */
214
80cabfad
FB
215#define REG_EQUIPMENT_BYTE 0x14
216
d288c7ba 217static int cmos_get_fd_drive_type(FDriveType fd0)
777428f2
FB
218{
219 int val;
220
221 switch (fd0) {
d288c7ba 222 case FDRIVE_DRV_144:
777428f2
FB
223 /* 1.44 Mb 3"5 drive */
224 val = 4;
225 break;
d288c7ba 226 case FDRIVE_DRV_288:
777428f2
FB
227 /* 2.88 Mb 3"5 drive */
228 val = 5;
229 break;
d288c7ba 230 case FDRIVE_DRV_120:
777428f2
FB
231 /* 1.2 Mb 5"5 drive */
232 val = 2;
233 break;
d288c7ba 234 case FDRIVE_DRV_NONE:
777428f2
FB
235 default:
236 val = 0;
237 break;
238 }
239 return val;
240}
241
9139046c
MA
242static void cmos_init_hd(ISADevice *s, int type_ofs, int info_ofs,
243 int16_t cylinders, int8_t heads, int8_t sectors)
ba6c2377 244{
ba6c2377
FB
245 rtc_set_memory(s, type_ofs, 47);
246 rtc_set_memory(s, info_ofs, cylinders);
247 rtc_set_memory(s, info_ofs + 1, cylinders >> 8);
248 rtc_set_memory(s, info_ofs + 2, heads);
249 rtc_set_memory(s, info_ofs + 3, 0xff);
250 rtc_set_memory(s, info_ofs + 4, 0xff);
251 rtc_set_memory(s, info_ofs + 5, 0xc0 | ((heads > 8) << 3));
252 rtc_set_memory(s, info_ofs + 6, cylinders);
253 rtc_set_memory(s, info_ofs + 7, cylinders >> 8);
254 rtc_set_memory(s, info_ofs + 8, sectors);
255}
256
6ac0e82d
AZ
257/* convert boot_device letter to something recognizable by the bios */
258static int boot_device2nibble(char boot_device)
259{
260 switch(boot_device) {
261 case 'a':
262 case 'b':
263 return 0x01; /* floppy boot */
264 case 'c':
265 return 0x02; /* hard drive boot */
266 case 'd':
267 return 0x03; /* CD-ROM boot */
268 case 'n':
269 return 0x04; /* Network boot */
270 }
271 return 0;
272}
273
e1123015 274static int set_boot_dev(ISADevice *s, const char *boot_device)
0ecdffbb
AJ
275{
276#define PC_MAX_BOOT_DEVICES 3
0ecdffbb
AJ
277 int nbds, bds[3] = { 0, };
278 int i;
279
280 nbds = strlen(boot_device);
281 if (nbds > PC_MAX_BOOT_DEVICES) {
1ecda02b 282 error_report("Too many boot devices for PC");
0ecdffbb
AJ
283 return(1);
284 }
285 for (i = 0; i < nbds; i++) {
286 bds[i] = boot_device2nibble(boot_device[i]);
287 if (bds[i] == 0) {
1ecda02b
MA
288 error_report("Invalid boot device for PC: '%c'",
289 boot_device[i]);
0ecdffbb
AJ
290 return(1);
291 }
292 }
293 rtc_set_memory(s, 0x3d, (bds[1] << 4) | bds[0]);
d9346e81 294 rtc_set_memory(s, 0x38, (bds[2] << 4) | (fd_bootchk ? 0x0 : 0x1));
0ecdffbb
AJ
295 return(0);
296}
297
d9346e81
MA
298static int pc_boot_set(void *opaque, const char *boot_device)
299{
e1123015 300 return set_boot_dev(opaque, boot_device);
d9346e81
MA
301}
302
c0897e0c
MA
303typedef struct pc_cmos_init_late_arg {
304 ISADevice *rtc_state;
9139046c 305 BusState *idebus[2];
c0897e0c
MA
306} pc_cmos_init_late_arg;
307
308static void pc_cmos_init_late(void *opaque)
309{
310 pc_cmos_init_late_arg *arg = opaque;
311 ISADevice *s = arg->rtc_state;
9139046c
MA
312 int16_t cylinders;
313 int8_t heads, sectors;
c0897e0c 314 int val;
2adc99b2 315 int i, trans;
c0897e0c 316
9139046c
MA
317 val = 0;
318 if (ide_get_geometry(arg->idebus[0], 0,
319 &cylinders, &heads, &sectors) >= 0) {
320 cmos_init_hd(s, 0x19, 0x1b, cylinders, heads, sectors);
321 val |= 0xf0;
322 }
323 if (ide_get_geometry(arg->idebus[0], 1,
324 &cylinders, &heads, &sectors) >= 0) {
325 cmos_init_hd(s, 0x1a, 0x24, cylinders, heads, sectors);
326 val |= 0x0f;
327 }
328 rtc_set_memory(s, 0x12, val);
c0897e0c
MA
329
330 val = 0;
331 for (i = 0; i < 4; i++) {
9139046c
MA
332 /* NOTE: ide_get_geometry() returns the physical
333 geometry. It is always such that: 1 <= sects <= 63, 1
334 <= heads <= 16, 1 <= cylinders <= 16383. The BIOS
335 geometry can be different if a translation is done. */
336 if (ide_get_geometry(arg->idebus[i / 2], i % 2,
337 &cylinders, &heads, &sectors) >= 0) {
2adc99b2
MA
338 trans = ide_get_bios_chs_trans(arg->idebus[i / 2], i % 2) - 1;
339 assert((trans & ~3) == 0);
340 val |= trans << (i * 2);
c0897e0c
MA
341 }
342 }
343 rtc_set_memory(s, 0x39, val);
344
345 qemu_unregister_reset(pc_cmos_init_late, opaque);
346}
347
b8b7456d
IM
348typedef struct RTCCPUHotplugArg {
349 Notifier cpu_added_notifier;
350 ISADevice *rtc_state;
351} RTCCPUHotplugArg;
352
353static void rtc_notify_cpu_added(Notifier *notifier, void *data)
354{
355 RTCCPUHotplugArg *arg = container_of(notifier, RTCCPUHotplugArg,
356 cpu_added_notifier);
357 ISADevice *s = arg->rtc_state;
358
359 /* increment the number of CPUs */
360 rtc_set_memory(s, 0x5f, rtc_get_memory(s, 0x5f) + 1);
361}
362
845773ab 363void pc_cmos_init(ram_addr_t ram_size, ram_addr_t above_4g_mem_size,
c0897e0c 364 const char *boot_device,
34d4260e 365 ISADevice *floppy, BusState *idebus0, BusState *idebus1,
63ffb564 366 ISADevice *s)
80cabfad 367{
61a8d649 368 int val, nb, i;
980bda8b 369 FDriveType fd_type[2] = { FDRIVE_DRV_NONE, FDRIVE_DRV_NONE };
c0897e0c 370 static pc_cmos_init_late_arg arg;
b8b7456d 371 static RTCCPUHotplugArg cpu_hotplug_cb;
b0a21b53 372
b0a21b53 373 /* various important CMOS locations needed by PC/Bochs bios */
80cabfad
FB
374
375 /* memory size */
e89001f7
MA
376 /* base memory (first MiB) */
377 val = MIN(ram_size / 1024, 640);
333190eb
FB
378 rtc_set_memory(s, 0x15, val);
379 rtc_set_memory(s, 0x16, val >> 8);
e89001f7
MA
380 /* extended memory (next 64MiB) */
381 if (ram_size > 1024 * 1024) {
382 val = (ram_size - 1024 * 1024) / 1024;
383 } else {
384 val = 0;
385 }
80cabfad
FB
386 if (val > 65535)
387 val = 65535;
b0a21b53
FB
388 rtc_set_memory(s, 0x17, val);
389 rtc_set_memory(s, 0x18, val >> 8);
390 rtc_set_memory(s, 0x30, val);
391 rtc_set_memory(s, 0x31, val >> 8);
e89001f7
MA
392 /* memory between 16MiB and 4GiB */
393 if (ram_size > 16 * 1024 * 1024) {
394 val = (ram_size - 16 * 1024 * 1024) / 65536;
395 } else {
9da98861 396 val = 0;
e89001f7 397 }
80cabfad
FB
398 if (val > 65535)
399 val = 65535;
b0a21b53
FB
400 rtc_set_memory(s, 0x34, val);
401 rtc_set_memory(s, 0x35, val >> 8);
e89001f7
MA
402 /* memory above 4GiB */
403 val = above_4g_mem_size / 65536;
404 rtc_set_memory(s, 0x5b, val);
405 rtc_set_memory(s, 0x5c, val >> 8);
406 rtc_set_memory(s, 0x5d, val >> 16);
3b46e624 407
298e01b6
AJ
408 /* set the number of CPU */
409 rtc_set_memory(s, 0x5f, smp_cpus - 1);
b8b7456d
IM
410 /* init CPU hotplug notifier */
411 cpu_hotplug_cb.rtc_state = s;
412 cpu_hotplug_cb.cpu_added_notifier.notify = rtc_notify_cpu_added;
413 qemu_register_cpu_added_notifier(&cpu_hotplug_cb.cpu_added_notifier);
298e01b6 414
e1123015 415 if (set_boot_dev(s, boot_device)) {
28c5af54
JM
416 exit(1);
417 }
80cabfad 418
b41a2cd1 419 /* floppy type */
34d4260e 420 if (floppy) {
34d4260e 421 for (i = 0; i < 2; i++) {
61a8d649 422 fd_type[i] = isa_fdc_get_drive_type(floppy, i);
63ffb564
BS
423 }
424 }
425 val = (cmos_get_fd_drive_type(fd_type[0]) << 4) |
426 cmos_get_fd_drive_type(fd_type[1]);
b0a21b53 427 rtc_set_memory(s, 0x10, val);
3b46e624 428
b0a21b53 429 val = 0;
b41a2cd1 430 nb = 0;
63ffb564 431 if (fd_type[0] < FDRIVE_DRV_NONE) {
80cabfad 432 nb++;
d288c7ba 433 }
63ffb564 434 if (fd_type[1] < FDRIVE_DRV_NONE) {
80cabfad 435 nb++;
d288c7ba 436 }
80cabfad
FB
437 switch (nb) {
438 case 0:
439 break;
440 case 1:
b0a21b53 441 val |= 0x01; /* 1 drive, ready for boot */
80cabfad
FB
442 break;
443 case 2:
b0a21b53 444 val |= 0x41; /* 2 drives, ready for boot */
80cabfad
FB
445 break;
446 }
b0a21b53
FB
447 val |= 0x02; /* FPU is there */
448 val |= 0x04; /* PS/2 mouse installed */
449 rtc_set_memory(s, REG_EQUIPMENT_BYTE, val);
450
ba6c2377 451 /* hard drives */
c0897e0c 452 arg.rtc_state = s;
9139046c
MA
453 arg.idebus[0] = idebus0;
454 arg.idebus[1] = idebus1;
c0897e0c 455 qemu_register_reset(pc_cmos_init_late, &arg);
80cabfad
FB
456}
457
a0881c64
AF
458#define TYPE_PORT92 "port92"
459#define PORT92(obj) OBJECT_CHECK(Port92State, (obj), TYPE_PORT92)
460
4b78a802
BS
461/* port 92 stuff: could be split off */
462typedef struct Port92State {
a0881c64
AF
463 ISADevice parent_obj;
464
23af670e 465 MemoryRegion io;
4b78a802
BS
466 uint8_t outport;
467 qemu_irq *a20_out;
468} Port92State;
469
93ef4192
AG
470static void port92_write(void *opaque, hwaddr addr, uint64_t val,
471 unsigned size)
4b78a802
BS
472{
473 Port92State *s = opaque;
474
475 DPRINTF("port92: write 0x%02x\n", val);
476 s->outport = val;
477 qemu_set_irq(*s->a20_out, (val >> 1) & 1);
478 if (val & 1) {
479 qemu_system_reset_request();
480 }
481}
482
93ef4192
AG
483static uint64_t port92_read(void *opaque, hwaddr addr,
484 unsigned size)
4b78a802
BS
485{
486 Port92State *s = opaque;
487 uint32_t ret;
488
489 ret = s->outport;
490 DPRINTF("port92: read 0x%02x\n", ret);
491 return ret;
492}
493
494static void port92_init(ISADevice *dev, qemu_irq *a20_out)
495{
a0881c64 496 Port92State *s = PORT92(dev);
4b78a802
BS
497
498 s->a20_out = a20_out;
499}
500
501static const VMStateDescription vmstate_port92_isa = {
502 .name = "port92",
503 .version_id = 1,
504 .minimum_version_id = 1,
505 .minimum_version_id_old = 1,
506 .fields = (VMStateField []) {
507 VMSTATE_UINT8(outport, Port92State),
508 VMSTATE_END_OF_LIST()
509 }
510};
511
512static void port92_reset(DeviceState *d)
513{
a0881c64 514 Port92State *s = PORT92(d);
4b78a802
BS
515
516 s->outport &= ~1;
517}
518
23af670e 519static const MemoryRegionOps port92_ops = {
93ef4192
AG
520 .read = port92_read,
521 .write = port92_write,
522 .impl = {
523 .min_access_size = 1,
524 .max_access_size = 1,
525 },
526 .endianness = DEVICE_LITTLE_ENDIAN,
23af670e
RH
527};
528
db895a1e 529static void port92_initfn(Object *obj)
4b78a802 530{
db895a1e 531 Port92State *s = PORT92(obj);
4b78a802 532
1437c94b 533 memory_region_init_io(&s->io, OBJECT(s), &port92_ops, s, "port92", 1);
23af670e 534
4b78a802 535 s->outport = 0;
db895a1e
AF
536}
537
538static void port92_realizefn(DeviceState *dev, Error **errp)
539{
540 ISADevice *isadev = ISA_DEVICE(dev);
541 Port92State *s = PORT92(dev);
542
543 isa_register_ioport(isadev, &s->io, 0x92);
4b78a802
BS
544}
545
8f04ee08
AL
546static void port92_class_initfn(ObjectClass *klass, void *data)
547{
39bffca2 548 DeviceClass *dc = DEVICE_CLASS(klass);
db895a1e 549
39bffca2 550 dc->no_user = 1;
db895a1e 551 dc->realize = port92_realizefn;
39bffca2
AL
552 dc->reset = port92_reset;
553 dc->vmsd = &vmstate_port92_isa;
8f04ee08
AL
554}
555
8c43a6f0 556static const TypeInfo port92_info = {
a0881c64 557 .name = TYPE_PORT92,
39bffca2
AL
558 .parent = TYPE_ISA_DEVICE,
559 .instance_size = sizeof(Port92State),
db895a1e 560 .instance_init = port92_initfn,
39bffca2 561 .class_init = port92_class_initfn,
4b78a802
BS
562};
563
83f7d43a 564static void port92_register_types(void)
4b78a802 565{
39bffca2 566 type_register_static(&port92_info);
4b78a802 567}
83f7d43a
AF
568
569type_init(port92_register_types)
4b78a802 570
956a3e6b 571static void handle_a20_line_change(void *opaque, int irq, int level)
59b8ad81 572{
cc36a7a2 573 X86CPU *cpu = opaque;
e1a23744 574
956a3e6b 575 /* XXX: send to all CPUs ? */
4b78a802 576 /* XXX: add logic to handle multiple A20 line sources */
cc36a7a2 577 x86_cpu_set_a20(cpu, level);
e1a23744
FB
578}
579
4c5b10b7
JS
580int e820_add_entry(uint64_t address, uint64_t length, uint32_t type)
581{
7d67110f 582 int index = le32_to_cpu(e820_reserve.count);
4c5b10b7
JS
583 struct e820_entry *entry;
584
7d67110f
GH
585 if (type != E820_RAM) {
586 /* old FW_CFG_E820_TABLE entry -- reservations only */
587 if (index >= E820_NR_ENTRIES) {
588 return -EBUSY;
589 }
590 entry = &e820_reserve.entry[index++];
591
592 entry->address = cpu_to_le64(address);
593 entry->length = cpu_to_le64(length);
594 entry->type = cpu_to_le32(type);
595
596 e820_reserve.count = cpu_to_le32(index);
597 }
4c5b10b7 598
7d67110f
GH
599 /* new "etc/e820" file -- include ram too */
600 e820_table = g_realloc(e820_table,
601 sizeof(struct e820_entry) * (e820_entries+1));
602 e820_table[e820_entries].address = cpu_to_le64(address);
603 e820_table[e820_entries].length = cpu_to_le64(length);
604 e820_table[e820_entries].type = cpu_to_le32(type);
605 e820_entries++;
4c5b10b7 606
7d67110f 607 return e820_entries;
4c5b10b7
JS
608}
609
1d934e89
EH
610/* Calculates the limit to CPU APIC ID values
611 *
612 * This function returns the limit for the APIC ID value, so that all
613 * CPU APIC IDs are < pc_apic_id_limit().
614 *
615 * This is used for FW_CFG_MAX_CPUS. See comments on bochs_bios_init().
616 */
617static unsigned int pc_apic_id_limit(unsigned int max_cpus)
618{
619 return x86_cpu_apic_id_from_index(max_cpus - 1) + 1;
620}
621
a88b362c 622static FWCfgState *bochs_bios_init(void)
80cabfad 623{
a88b362c 624 FWCfgState *fw_cfg;
b6f6e3d3
AL
625 uint8_t *smbios_table;
626 size_t smbios_len;
11c2fd3e
AL
627 uint64_t *numa_fw_cfg;
628 int i, j;
1d934e89 629 unsigned int apic_id_limit = pc_apic_id_limit(max_cpus);
3cce6243
BS
630
631 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
1d934e89
EH
632 /* FW_CFG_MAX_CPUS is a bit confusing/problematic on x86:
633 *
634 * SeaBIOS needs FW_CFG_MAX_CPUS for CPU hotplug, but the CPU hotplug
635 * QEMU<->SeaBIOS interface is not based on the "CPU index", but on the APIC
636 * ID of hotplugged CPUs[1]. This means that FW_CFG_MAX_CPUS is not the
637 * "maximum number of CPUs", but the "limit to the APIC ID values SeaBIOS
638 * may see".
639 *
640 * So, this means we must not use max_cpus, here, but the maximum possible
641 * APIC ID value, plus one.
642 *
643 * [1] The only kind of "CPU identifier" used between SeaBIOS and QEMU is
644 * the APIC ID, not the "CPU index"
645 */
646 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)apic_id_limit);
3cce6243 647 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
905fdcb5 648 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
089da572
MA
649 fw_cfg_add_bytes(fw_cfg, FW_CFG_ACPI_TABLES,
650 acpi_tables, acpi_tables_len);
9b5b76d4 651 fw_cfg_add_i32(fw_cfg, FW_CFG_IRQ0_OVERRIDE, kvm_allows_irq0_override());
b6f6e3d3
AL
652
653 smbios_table = smbios_get_table(&smbios_len);
654 if (smbios_table)
655 fw_cfg_add_bytes(fw_cfg, FW_CFG_SMBIOS_ENTRIES,
656 smbios_table, smbios_len);
089da572 657 fw_cfg_add_bytes(fw_cfg, FW_CFG_E820_TABLE,
7d67110f
GH
658 &e820_reserve, sizeof(e820_reserve));
659 fw_cfg_add_file(fw_cfg, "etc/e820", e820_table,
660 sizeof(struct e820_entry) * e820_entries);
11c2fd3e 661
089da572 662 fw_cfg_add_bytes(fw_cfg, FW_CFG_HPET, &hpet_cfg, sizeof(hpet_cfg));
11c2fd3e
AL
663 /* allocate memory for the NUMA channel: one (64bit) word for the number
664 * of nodes, one word for each VCPU->node and one word for each node to
665 * hold the amount of memory.
666 */
1d934e89 667 numa_fw_cfg = g_new0(uint64_t, 1 + apic_id_limit + nb_numa_nodes);
11c2fd3e 668 numa_fw_cfg[0] = cpu_to_le64(nb_numa_nodes);
991dfefd 669 for (i = 0; i < max_cpus; i++) {
1d934e89
EH
670 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
671 assert(apic_id < apic_id_limit);
11c2fd3e 672 for (j = 0; j < nb_numa_nodes; j++) {
ee785fed 673 if (test_bit(i, node_cpumask[j])) {
1d934e89 674 numa_fw_cfg[apic_id + 1] = cpu_to_le64(j);
11c2fd3e
AL
675 break;
676 }
677 }
678 }
679 for (i = 0; i < nb_numa_nodes; i++) {
1d934e89 680 numa_fw_cfg[apic_id_limit + 1 + i] = cpu_to_le64(node_mem[i]);
11c2fd3e 681 }
089da572 682 fw_cfg_add_bytes(fw_cfg, FW_CFG_NUMA, numa_fw_cfg,
1d934e89
EH
683 (1 + apic_id_limit + nb_numa_nodes) *
684 sizeof(*numa_fw_cfg));
bf483392
AG
685
686 return fw_cfg;
80cabfad
FB
687}
688
642a4f96
TS
689static long get_file_size(FILE *f)
690{
691 long where, size;
692
693 /* XXX: on Unix systems, using fstat() probably makes more sense */
694
695 where = ftell(f);
696 fseek(f, 0, SEEK_END);
697 size = ftell(f);
698 fseek(f, where, SEEK_SET);
699
700 return size;
701}
702
a88b362c 703static void load_linux(FWCfgState *fw_cfg,
4fc9af53 704 const char *kernel_filename,
0f9d76e5
LG
705 const char *initrd_filename,
706 const char *kernel_cmdline,
a8170e5e 707 hwaddr max_ram_size)
642a4f96
TS
708{
709 uint16_t protocol;
5cea8590 710 int setup_size, kernel_size, initrd_size = 0, cmdline_size;
642a4f96 711 uint32_t initrd_max;
57a46d05 712 uint8_t header[8192], *setup, *kernel, *initrd_data;
a8170e5e 713 hwaddr real_addr, prot_addr, cmdline_addr, initrd_addr = 0;
45a50b16 714 FILE *f;
bf4e5d92 715 char *vmode;
642a4f96
TS
716
717 /* Align to 16 bytes as a paranoia measure */
718 cmdline_size = (strlen(kernel_cmdline)+16) & ~15;
719
720 /* load the kernel header */
721 f = fopen(kernel_filename, "rb");
722 if (!f || !(kernel_size = get_file_size(f)) ||
0f9d76e5
LG
723 fread(header, 1, MIN(ARRAY_SIZE(header), kernel_size), f) !=
724 MIN(ARRAY_SIZE(header), kernel_size)) {
725 fprintf(stderr, "qemu: could not load kernel '%s': %s\n",
726 kernel_filename, strerror(errno));
727 exit(1);
642a4f96
TS
728 }
729
730 /* kernel protocol version */
bc4edd79 731#if 0
642a4f96 732 fprintf(stderr, "header magic: %#x\n", ldl_p(header+0x202));
bc4edd79 733#endif
0f9d76e5
LG
734 if (ldl_p(header+0x202) == 0x53726448) {
735 protocol = lduw_p(header+0x206);
736 } else {
737 /* This looks like a multiboot kernel. If it is, let's stop
738 treating it like a Linux kernel. */
52001445 739 if (load_multiboot(fw_cfg, f, kernel_filename, initrd_filename,
0f9d76e5 740 kernel_cmdline, kernel_size, header)) {
82663ee2 741 return;
0f9d76e5
LG
742 }
743 protocol = 0;
f16408df 744 }
642a4f96
TS
745
746 if (protocol < 0x200 || !(header[0x211] & 0x01)) {
0f9d76e5
LG
747 /* Low kernel */
748 real_addr = 0x90000;
749 cmdline_addr = 0x9a000 - cmdline_size;
750 prot_addr = 0x10000;
642a4f96 751 } else if (protocol < 0x202) {
0f9d76e5
LG
752 /* High but ancient kernel */
753 real_addr = 0x90000;
754 cmdline_addr = 0x9a000 - cmdline_size;
755 prot_addr = 0x100000;
642a4f96 756 } else {
0f9d76e5
LG
757 /* High and recent kernel */
758 real_addr = 0x10000;
759 cmdline_addr = 0x20000;
760 prot_addr = 0x100000;
642a4f96
TS
761 }
762
bc4edd79 763#if 0
642a4f96 764 fprintf(stderr,
0f9d76e5
LG
765 "qemu: real_addr = 0x" TARGET_FMT_plx "\n"
766 "qemu: cmdline_addr = 0x" TARGET_FMT_plx "\n"
767 "qemu: prot_addr = 0x" TARGET_FMT_plx "\n",
768 real_addr,
769 cmdline_addr,
770 prot_addr);
bc4edd79 771#endif
642a4f96
TS
772
773 /* highest address for loading the initrd */
0f9d76e5
LG
774 if (protocol >= 0x203) {
775 initrd_max = ldl_p(header+0x22c);
776 } else {
777 initrd_max = 0x37ffffff;
778 }
642a4f96 779
e6ade764
GC
780 if (initrd_max >= max_ram_size-ACPI_DATA_SIZE)
781 initrd_max = max_ram_size-ACPI_DATA_SIZE-1;
642a4f96 782
57a46d05
AG
783 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_ADDR, cmdline_addr);
784 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, strlen(kernel_cmdline)+1);
96f80586 785 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline);
642a4f96
TS
786
787 if (protocol >= 0x202) {
0f9d76e5 788 stl_p(header+0x228, cmdline_addr);
642a4f96 789 } else {
0f9d76e5
LG
790 stw_p(header+0x20, 0xA33F);
791 stw_p(header+0x22, cmdline_addr-real_addr);
642a4f96
TS
792 }
793
bf4e5d92
PT
794 /* handle vga= parameter */
795 vmode = strstr(kernel_cmdline, "vga=");
796 if (vmode) {
797 unsigned int video_mode;
798 /* skip "vga=" */
799 vmode += 4;
800 if (!strncmp(vmode, "normal", 6)) {
801 video_mode = 0xffff;
802 } else if (!strncmp(vmode, "ext", 3)) {
803 video_mode = 0xfffe;
804 } else if (!strncmp(vmode, "ask", 3)) {
805 video_mode = 0xfffd;
806 } else {
807 video_mode = strtol(vmode, NULL, 0);
808 }
809 stw_p(header+0x1fa, video_mode);
810 }
811
642a4f96 812 /* loader type */
5cbdb3a3 813 /* High nybble = B reserved for QEMU; low nybble is revision number.
642a4f96
TS
814 If this code is substantially changed, you may want to consider
815 incrementing the revision. */
0f9d76e5
LG
816 if (protocol >= 0x200) {
817 header[0x210] = 0xB0;
818 }
642a4f96
TS
819 /* heap */
820 if (protocol >= 0x201) {
0f9d76e5
LG
821 header[0x211] |= 0x80; /* CAN_USE_HEAP */
822 stw_p(header+0x224, cmdline_addr-real_addr-0x200);
642a4f96
TS
823 }
824
825 /* load initrd */
826 if (initrd_filename) {
0f9d76e5
LG
827 if (protocol < 0x200) {
828 fprintf(stderr, "qemu: linux kernel too old to load a ram disk\n");
829 exit(1);
830 }
642a4f96 831
0f9d76e5 832 initrd_size = get_image_size(initrd_filename);
d6fa4b77
MK
833 if (initrd_size < 0) {
834 fprintf(stderr, "qemu: error reading initrd %s\n",
835 initrd_filename);
836 exit(1);
837 }
838
45a50b16 839 initrd_addr = (initrd_max-initrd_size) & ~4095;
57a46d05 840
7267c094 841 initrd_data = g_malloc(initrd_size);
57a46d05
AG
842 load_image(initrd_filename, initrd_data);
843
844 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
845 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
846 fw_cfg_add_bytes(fw_cfg, FW_CFG_INITRD_DATA, initrd_data, initrd_size);
642a4f96 847
0f9d76e5
LG
848 stl_p(header+0x218, initrd_addr);
849 stl_p(header+0x21c, initrd_size);
642a4f96
TS
850 }
851
45a50b16 852 /* load kernel and setup */
642a4f96 853 setup_size = header[0x1f1];
0f9d76e5
LG
854 if (setup_size == 0) {
855 setup_size = 4;
856 }
642a4f96 857 setup_size = (setup_size+1)*512;
45a50b16 858 kernel_size -= setup_size;
642a4f96 859
7267c094
AL
860 setup = g_malloc(setup_size);
861 kernel = g_malloc(kernel_size);
45a50b16 862 fseek(f, 0, SEEK_SET);
5a41ecc5
KS
863 if (fread(setup, 1, setup_size, f) != setup_size) {
864 fprintf(stderr, "fread() failed\n");
865 exit(1);
866 }
867 if (fread(kernel, 1, kernel_size, f) != kernel_size) {
868 fprintf(stderr, "fread() failed\n");
869 exit(1);
870 }
642a4f96 871 fclose(f);
45a50b16 872 memcpy(setup, header, MIN(sizeof(header), setup_size));
57a46d05
AG
873
874 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, prot_addr);
875 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
876 fw_cfg_add_bytes(fw_cfg, FW_CFG_KERNEL_DATA, kernel, kernel_size);
877
878 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_ADDR, real_addr);
879 fw_cfg_add_i32(fw_cfg, FW_CFG_SETUP_SIZE, setup_size);
880 fw_cfg_add_bytes(fw_cfg, FW_CFG_SETUP_DATA, setup, setup_size);
881
2e55e842
GN
882 option_rom[nb_option_roms].name = "linuxboot.bin";
883 option_rom[nb_option_roms].bootindex = 0;
57a46d05 884 nb_option_roms++;
642a4f96
TS
885}
886
b41a2cd1
FB
887#define NE2000_NB_MAX 6
888
675d6f82
BS
889static const int ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360,
890 0x280, 0x380 };
891static const int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
b41a2cd1 892
675d6f82
BS
893static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
894static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };
6508fe59 895
48a18b3c 896void pc_init_ne2k_isa(ISABus *bus, NICInfo *nd)
a41b2ff2
PB
897{
898 static int nb_ne2k = 0;
899
900 if (nb_ne2k == NE2000_NB_MAX)
901 return;
48a18b3c 902 isa_ne2000_init(bus, ne2000_io[nb_ne2k],
9453c5bc 903 ne2000_irq[nb_ne2k], nd);
a41b2ff2
PB
904 nb_ne2k++;
905}
906
92a16d7a 907DeviceState *cpu_get_current_apic(void)
0e26b7b8 908{
4917cf44
AF
909 if (current_cpu) {
910 X86CPU *cpu = X86_CPU(current_cpu);
911 return cpu->env.apic_state;
0e26b7b8
BS
912 } else {
913 return NULL;
914 }
915}
916
845773ab 917void pc_acpi_smi_interrupt(void *opaque, int irq, int level)
53b67b30 918{
c3affe56 919 X86CPU *cpu = opaque;
53b67b30
BS
920
921 if (level) {
c3affe56 922 cpu_interrupt(CPU(cpu), CPU_INTERRUPT_SMI);
53b67b30
BS
923 }
924}
925
62fc403f
IM
926static X86CPU *pc_new_cpu(const char *cpu_model, int64_t apic_id,
927 DeviceState *icc_bridge, Error **errp)
31050930
IM
928{
929 X86CPU *cpu;
930 Error *local_err = NULL;
931
cd7b87ff
AF
932 cpu = cpu_x86_create(cpu_model, icc_bridge, &local_err);
933 if (local_err != NULL) {
934 error_propagate(errp, local_err);
935 return NULL;
31050930
IM
936 }
937
938 object_property_set_int(OBJECT(cpu), apic_id, "apic-id", &local_err);
939 object_property_set_bool(OBJECT(cpu), true, "realized", &local_err);
940
941 if (local_err) {
31050930 942 error_propagate(errp, local_err);
cd7b87ff
AF
943 object_unref(OBJECT(cpu));
944 cpu = NULL;
31050930
IM
945 }
946 return cpu;
947}
948
c649983b
IM
949static const char *current_cpu_model;
950
951void pc_hot_add_cpu(const int64_t id, Error **errp)
952{
953 DeviceState *icc_bridge;
954 int64_t apic_id = x86_cpu_apic_id_from_index(id);
955
8de433cb
IM
956 if (id < 0) {
957 error_setg(errp, "Invalid CPU id: %" PRIi64, id);
958 return;
959 }
960
c649983b
IM
961 if (cpu_exists(apic_id)) {
962 error_setg(errp, "Unable to add CPU: %" PRIi64
963 ", it already exists", id);
964 return;
965 }
966
967 if (id >= max_cpus) {
968 error_setg(errp, "Unable to add CPU: %" PRIi64
969 ", max allowed: %d", id, max_cpus - 1);
970 return;
971 }
972
973 icc_bridge = DEVICE(object_resolve_path_type("icc-bridge",
974 TYPE_ICC_BRIDGE, NULL));
975 pc_new_cpu(current_cpu_model, apic_id, icc_bridge, errp);
976}
977
62fc403f 978void pc_cpus_init(const char *cpu_model, DeviceState *icc_bridge)
70166477
IY
979{
980 int i;
53a89e26 981 X86CPU *cpu = NULL;
31050930 982 Error *error = NULL;
70166477
IY
983
984 /* init CPUs */
985 if (cpu_model == NULL) {
986#ifdef TARGET_X86_64
987 cpu_model = "qemu64";
988#else
989 cpu_model = "qemu32";
990#endif
991 }
c649983b 992 current_cpu_model = cpu_model;
70166477 993
bdeec802 994 for (i = 0; i < smp_cpus; i++) {
53a89e26
IM
995 cpu = pc_new_cpu(cpu_model, x86_cpu_apic_id_from_index(i),
996 icc_bridge, &error);
31050930 997 if (error) {
4a44d85e 998 error_report("%s", error_get_pretty(error));
31050930 999 error_free(error);
bdeec802
IM
1000 exit(1);
1001 }
70166477 1002 }
53a89e26
IM
1003
1004 /* map APIC MMIO area if CPU has APIC */
1005 if (cpu && cpu->env.apic_state) {
1006 /* XXX: what if the base changes? */
1007 sysbus_mmio_map_overlap(SYS_BUS_DEVICE(icc_bridge), 0,
1008 APIC_DEFAULT_ADDRESS, 0x1000);
1009 }
70166477
IY
1010}
1011
f8c457b8
MT
1012/* pci-info ROM file. Little endian format */
1013typedef struct PcRomPciInfo {
1014 uint64_t w32_min;
1015 uint64_t w32_max;
1016 uint64_t w64_min;
1017 uint64_t w64_max;
1018} PcRomPciInfo;
1019
1020static void pc_fw_cfg_guest_info(PcGuestInfo *guest_info)
1021{
1022 PcRomPciInfo *info;
39848901
IM
1023 Object *pci_info;
1024 bool ambiguous = false;
1025
d26d9e14 1026 if (!guest_info->has_pci_info || !guest_info->fw_cfg) {
f8c457b8
MT
1027 return;
1028 }
39848901
IM
1029 pci_info = object_resolve_path_type("", TYPE_PCI_HOST_BRIDGE, &ambiguous);
1030 g_assert(!ambiguous);
1031 if (!pci_info) {
1032 return;
1033 }
f8c457b8
MT
1034
1035 info = g_malloc(sizeof *info);
39848901
IM
1036 info->w32_min = cpu_to_le64(object_property_get_int(pci_info,
1037 PCI_HOST_PROP_PCI_HOLE_START, NULL));
1038 info->w32_max = cpu_to_le64(object_property_get_int(pci_info,
1039 PCI_HOST_PROP_PCI_HOLE_END, NULL));
1040 info->w64_min = cpu_to_le64(object_property_get_int(pci_info,
1041 PCI_HOST_PROP_PCI_HOLE64_START, NULL));
1042 info->w64_max = cpu_to_le64(object_property_get_int(pci_info,
1043 PCI_HOST_PROP_PCI_HOLE64_END, NULL));
f8c457b8
MT
1044 /* Pass PCI hole info to guest via a side channel.
1045 * Required so guest PCI enumeration does the right thing. */
1046 fw_cfg_add_file(guest_info->fw_cfg, "etc/pci-info", info, sizeof *info);
1047}
1048
3459a625
MT
1049typedef struct PcGuestInfoState {
1050 PcGuestInfo info;
1051 Notifier machine_done;
1052} PcGuestInfoState;
1053
1054static
1055void pc_guest_info_machine_done(Notifier *notifier, void *data)
1056{
1057 PcGuestInfoState *guest_info_state = container_of(notifier,
1058 PcGuestInfoState,
1059 machine_done);
f8c457b8 1060 pc_fw_cfg_guest_info(&guest_info_state->info);
72c194f7 1061 acpi_setup(&guest_info_state->info);
3459a625
MT
1062}
1063
1064PcGuestInfo *pc_guest_info_init(ram_addr_t below_4g_mem_size,
1065 ram_addr_t above_4g_mem_size)
1066{
1067 PcGuestInfoState *guest_info_state = g_malloc0(sizeof *guest_info_state);
1068 PcGuestInfo *guest_info = &guest_info_state->info;
b20c9bd5
MT
1069 int i, j;
1070
1071 guest_info->ram_size = below_4g_mem_size + above_4g_mem_size;
1072 guest_info->apic_id_limit = pc_apic_id_limit(max_cpus);
1073 guest_info->apic_xrupt_override = kvm_allows_irq0_override();
1074 guest_info->numa_nodes = nb_numa_nodes;
1075 guest_info->node_mem = g_memdup(node_mem, guest_info->numa_nodes *
1076 sizeof *guest_info->node_mem);
1077 guest_info->node_cpu = g_malloc0(guest_info->apic_id_limit *
1078 sizeof *guest_info->node_cpu);
1079
1080 for (i = 0; i < max_cpus; i++) {
1081 unsigned int apic_id = x86_cpu_apic_id_from_index(i);
1082 assert(apic_id < guest_info->apic_id_limit);
1083 for (j = 0; j < nb_numa_nodes; j++) {
1084 if (test_bit(i, node_cpumask[j])) {
1085 guest_info->node_cpu[apic_id] = j;
1086 break;
1087 }
1088 }
1089 }
3459a625 1090
3459a625
MT
1091 guest_info_state->machine_done.notify = pc_guest_info_machine_done;
1092 qemu_add_machine_init_done_notifier(&guest_info_state->machine_done);
1093 return guest_info;
1094}
1095
83d08f26
MT
1096/* setup pci memory address space mapping into system address space */
1097void pc_pci_as_mapping_init(Object *owner, MemoryRegion *system_memory,
1098 MemoryRegion *pci_address_space)
39848901 1099{
83d08f26
MT
1100 /* Set to lower priority than RAM */
1101 memory_region_add_subregion_overlap(system_memory, 0x0,
1102 pci_address_space, -1);
39848901
IM
1103}
1104
f7e4dd6c
GH
1105void pc_acpi_init(const char *default_dsdt)
1106{
c5a98cf3 1107 char *filename;
f7e4dd6c
GH
1108
1109 if (acpi_tables != NULL) {
1110 /* manually set via -acpitable, leave it alone */
1111 return;
1112 }
1113
1114 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, default_dsdt);
1115 if (filename == NULL) {
1116 fprintf(stderr, "WARNING: failed to find %s\n", default_dsdt);
c5a98cf3
LE
1117 } else {
1118 char *arg;
1119 QemuOpts *opts;
1120 Error *err = NULL;
f7e4dd6c 1121
c5a98cf3 1122 arg = g_strdup_printf("file=%s", filename);
0c764a9d 1123
c5a98cf3
LE
1124 /* creates a deep copy of "arg" */
1125 opts = qemu_opts_parse(qemu_find_opts("acpi"), arg, 0);
1126 g_assert(opts != NULL);
0c764a9d 1127
1a4b2666 1128 acpi_table_add_builtin(opts, &err);
c5a98cf3 1129 if (err) {
4a44d85e
SA
1130 error_report("WARNING: failed to load %s: %s", filename,
1131 error_get_pretty(err));
c5a98cf3
LE
1132 error_free(err);
1133 }
1134 g_free(arg);
1135 g_free(filename);
f7e4dd6c 1136 }
f7e4dd6c
GH
1137}
1138
a88b362c
LE
1139FWCfgState *pc_memory_init(MemoryRegion *system_memory,
1140 const char *kernel_filename,
1141 const char *kernel_cmdline,
1142 const char *initrd_filename,
1143 ram_addr_t below_4g_mem_size,
1144 ram_addr_t above_4g_mem_size,
1145 MemoryRegion *rom_memory,
3459a625
MT
1146 MemoryRegion **ram_memory,
1147 PcGuestInfo *guest_info)
80cabfad 1148{
cbc5b5f3
JJ
1149 int linux_boot, i;
1150 MemoryRegion *ram, *option_rom_mr;
00cb2a99 1151 MemoryRegion *ram_below_4g, *ram_above_4g;
a88b362c 1152 FWCfgState *fw_cfg;
d592d303 1153
80cabfad
FB
1154 linux_boot = (kernel_filename != NULL);
1155
00cb2a99 1156 /* Allocate RAM. We allocate it as a single memory region and use
66a0a2cb 1157 * aliases to address portions of it, mostly for backwards compatibility
00cb2a99
AK
1158 * with older qemus that used qemu_ram_alloc().
1159 */
7267c094 1160 ram = g_malloc(sizeof(*ram));
2c9b15ca 1161 memory_region_init_ram(ram, NULL, "pc.ram",
00cb2a99 1162 below_4g_mem_size + above_4g_mem_size);
c5705a77 1163 vmstate_register_ram_global(ram);
ae0a5466 1164 *ram_memory = ram;
7267c094 1165 ram_below_4g = g_malloc(sizeof(*ram_below_4g));
2c9b15ca 1166 memory_region_init_alias(ram_below_4g, NULL, "ram-below-4g", ram,
00cb2a99
AK
1167 0, below_4g_mem_size);
1168 memory_region_add_subregion(system_memory, 0, ram_below_4g);
7db16f24 1169 e820_add_entry(0, below_4g_mem_size, E820_RAM);
bbe80adf 1170 if (above_4g_mem_size > 0) {
7267c094 1171 ram_above_4g = g_malloc(sizeof(*ram_above_4g));
2c9b15ca 1172 memory_region_init_alias(ram_above_4g, NULL, "ram-above-4g", ram,
00cb2a99
AK
1173 below_4g_mem_size, above_4g_mem_size);
1174 memory_region_add_subregion(system_memory, 0x100000000ULL,
1175 ram_above_4g);
0624c7f9 1176 e820_add_entry(0x100000000ULL, above_4g_mem_size, E820_RAM);
bbe80adf 1177 }
82b36dc3 1178
cbc5b5f3
JJ
1179
1180 /* Initialize PC system firmware */
6dd2a5c9 1181 pc_system_firmware_init(rom_memory, guest_info->isapc_ram_fw);
00cb2a99 1182
7267c094 1183 option_rom_mr = g_malloc(sizeof(*option_rom_mr));
2c9b15ca 1184 memory_region_init_ram(option_rom_mr, NULL, "pc.rom", PC_ROM_SIZE);
c5705a77 1185 vmstate_register_ram_global(option_rom_mr);
4463aee6 1186 memory_region_add_subregion_overlap(rom_memory,
00cb2a99
AK
1187 PC_ROM_MIN_VGA,
1188 option_rom_mr,
1189 1);
f753ff16 1190
bf483392 1191 fw_cfg = bochs_bios_init();
8832cb80 1192 rom_set_fw(fw_cfg);
1d108d97 1193
f753ff16 1194 if (linux_boot) {
81a204e4 1195 load_linux(fw_cfg, kernel_filename, initrd_filename, kernel_cmdline, below_4g_mem_size);
f753ff16
PB
1196 }
1197
1198 for (i = 0; i < nb_option_roms; i++) {
2e55e842 1199 rom_add_option(option_rom[i].name, option_rom[i].bootindex);
406c8df3 1200 }
3459a625 1201 guest_info->fw_cfg = fw_cfg;
459ae5ea 1202 return fw_cfg;
3d53f5c3
IY
1203}
1204
845773ab
IY
1205qemu_irq *pc_allocate_cpu_irq(void)
1206{
1207 return qemu_allocate_irqs(pic_irq_request, NULL, 1);
1208}
1209
48a18b3c 1210DeviceState *pc_vga_init(ISABus *isa_bus, PCIBus *pci_bus)
765d7908 1211{
ad6d45fa
AL
1212 DeviceState *dev = NULL;
1213
16094b75
AJ
1214 if (pci_bus) {
1215 PCIDevice *pcidev = pci_vga_init(pci_bus);
1216 dev = pcidev ? &pcidev->qdev : NULL;
1217 } else if (isa_bus) {
1218 ISADevice *isadev = isa_vga_init(isa_bus);
4a17cc4f 1219 dev = isadev ? DEVICE(isadev) : NULL;
765d7908 1220 }
ad6d45fa 1221 return dev;
765d7908
IY
1222}
1223
4556bd8b
BS
1224static void cpu_request_exit(void *opaque, int irq, int level)
1225{
4917cf44 1226 CPUState *cpu = current_cpu;
4556bd8b 1227
4917cf44
AF
1228 if (cpu && level) {
1229 cpu_exit(cpu);
4556bd8b
BS
1230 }
1231}
1232
258711c6
JG
1233static const MemoryRegionOps ioport80_io_ops = {
1234 .write = ioport80_write,
c02e1eac 1235 .read = ioport80_read,
258711c6
JG
1236 .endianness = DEVICE_NATIVE_ENDIAN,
1237 .impl = {
1238 .min_access_size = 1,
1239 .max_access_size = 1,
1240 },
1241};
1242
1243static const MemoryRegionOps ioportF0_io_ops = {
1244 .write = ioportF0_write,
c02e1eac 1245 .read = ioportF0_read,
258711c6
JG
1246 .endianness = DEVICE_NATIVE_ENDIAN,
1247 .impl = {
1248 .min_access_size = 1,
1249 .max_access_size = 1,
1250 },
1251};
1252
48a18b3c 1253void pc_basic_device_init(ISABus *isa_bus, qemu_irq *gsi,
1611977c 1254 ISADevice **rtc_state,
34d4260e 1255 ISADevice **floppy,
7a10ef51
LPF
1256 bool no_vmport,
1257 uint32 hpet_irqs)
ffe513da
IY
1258{
1259 int i;
1260 DriveInfo *fd[MAX_FD];
ce967e2f
JK
1261 DeviceState *hpet = NULL;
1262 int pit_isa_irq = 0;
1263 qemu_irq pit_alt_irq = NULL;
7d932dfd 1264 qemu_irq rtc_irq = NULL;
956a3e6b 1265 qemu_irq *a20_line;
c2d8d311 1266 ISADevice *i8042, *port92, *vmmouse, *pit = NULL;
4556bd8b 1267 qemu_irq *cpu_exit_irq;
258711c6
JG
1268 MemoryRegion *ioport80_io = g_new(MemoryRegion, 1);
1269 MemoryRegion *ioportF0_io = g_new(MemoryRegion, 1);
ffe513da 1270
2c9b15ca 1271 memory_region_init_io(ioport80_io, NULL, &ioport80_io_ops, NULL, "ioport80", 1);
258711c6 1272 memory_region_add_subregion(isa_bus->address_space_io, 0x80, ioport80_io);
ffe513da 1273
2c9b15ca 1274 memory_region_init_io(ioportF0_io, NULL, &ioportF0_io_ops, NULL, "ioportF0", 1);
258711c6 1275 memory_region_add_subregion(isa_bus->address_space_io, 0xf0, ioportF0_io);
ffe513da 1276
5d17c0d2
JK
1277 /*
1278 * Check if an HPET shall be created.
1279 *
1280 * Without KVM_CAP_PIT_STATE2, we cannot switch off the in-kernel PIT
1281 * when the HPET wants to take over. Thus we have to disable the latter.
1282 */
1283 if (!no_hpet && (!kvm_irqchip_in_kernel() || kvm_has_pit_state2())) {
7a10ef51 1284 /* In order to set property, here not using sysbus_try_create_simple */
51116102 1285 hpet = qdev_try_create(NULL, TYPE_HPET);
dd703b99 1286 if (hpet) {
7a10ef51
LPF
1287 /* For pc-piix-*, hpet's intcap is always IRQ2. For pc-q35-1.7
1288 * and earlier, use IRQ2 for compat. Otherwise, use IRQ16~23,
1289 * IRQ8 and IRQ2.
1290 */
1291 uint8_t compat = object_property_get_int(OBJECT(hpet),
1292 HPET_INTCAP, NULL);
1293 if (!compat) {
1294 qdev_prop_set_uint32(hpet, HPET_INTCAP, hpet_irqs);
1295 }
1296 qdev_init_nofail(hpet);
1297 sysbus_mmio_map(SYS_BUS_DEVICE(hpet), 0, HPET_BASE);
1298
b881fbe9 1299 for (i = 0; i < GSI_NUM_PINS; i++) {
1356b98d 1300 sysbus_connect_irq(SYS_BUS_DEVICE(hpet), i, gsi[i]);
dd703b99 1301 }
ce967e2f
JK
1302 pit_isa_irq = -1;
1303 pit_alt_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_PIT_INT);
1304 rtc_irq = qdev_get_gpio_in(hpet, HPET_LEGACY_RTC_INT);
822557eb 1305 }
ffe513da 1306 }
48a18b3c 1307 *rtc_state = rtc_init(isa_bus, 2000, rtc_irq);
7d932dfd
JK
1308
1309 qemu_register_boot_set(pc_boot_set, *rtc_state);
1310
c2d8d311
SS
1311 if (!xen_enabled()) {
1312 if (kvm_irqchip_in_kernel()) {
1313 pit = kvm_pit_init(isa_bus, 0x40);
1314 } else {
1315 pit = pit_init(isa_bus, 0x40, pit_isa_irq, pit_alt_irq);
1316 }
1317 if (hpet) {
1318 /* connect PIT to output control line of the HPET */
4a17cc4f 1319 qdev_connect_gpio_out(hpet, 0, qdev_get_gpio_in(DEVICE(pit), 0));
c2d8d311
SS
1320 }
1321 pcspk_init(isa_bus, pit);
ce967e2f 1322 }
ffe513da
IY
1323
1324 for(i = 0; i < MAX_SERIAL_PORTS; i++) {
1325 if (serial_hds[i]) {
48a18b3c 1326 serial_isa_init(isa_bus, i, serial_hds[i]);
ffe513da
IY
1327 }
1328 }
1329
1330 for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
1331 if (parallel_hds[i]) {
48a18b3c 1332 parallel_init(isa_bus, i, parallel_hds[i]);
ffe513da
IY
1333 }
1334 }
1335
182735ef 1336 a20_line = qemu_allocate_irqs(handle_a20_line_change, first_cpu, 2);
48a18b3c 1337 i8042 = isa_create_simple(isa_bus, "i8042");
4b78a802 1338 i8042_setup_a20_line(i8042, &a20_line[0]);
1611977c 1339 if (!no_vmport) {
48a18b3c
HP
1340 vmport_init(isa_bus);
1341 vmmouse = isa_try_create(isa_bus, "vmmouse");
1611977c
AP
1342 } else {
1343 vmmouse = NULL;
1344 }
86d86414 1345 if (vmmouse) {
4a17cc4f
AF
1346 DeviceState *dev = DEVICE(vmmouse);
1347 qdev_prop_set_ptr(dev, "ps2_mouse", i8042);
1348 qdev_init_nofail(dev);
86d86414 1349 }
48a18b3c 1350 port92 = isa_create_simple(isa_bus, "port92");
4b78a802 1351 port92_init(port92, &a20_line[1]);
956a3e6b 1352
4556bd8b
BS
1353 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
1354 DMA_init(0, cpu_exit_irq);
ffe513da
IY
1355
1356 for(i = 0; i < MAX_FD; i++) {
1357 fd[i] = drive_get(IF_FLOPPY, 0, i);
1358 }
48a18b3c 1359 *floppy = fdctrl_init_isa(isa_bus, fd);
ffe513da
IY
1360}
1361
9011a1a7
IY
1362void pc_nic_init(ISABus *isa_bus, PCIBus *pci_bus)
1363{
1364 int i;
1365
1366 for (i = 0; i < nb_nics; i++) {
1367 NICInfo *nd = &nd_table[i];
1368
1369 if (!pci_bus || (nd->model && strcmp(nd->model, "ne2k_isa") == 0)) {
1370 pc_init_ne2k_isa(isa_bus, nd);
1371 } else {
29b358f9 1372 pci_nic_init_nofail(nd, pci_bus, "e1000", NULL);
9011a1a7
IY
1373 }
1374 }
1375}
1376
845773ab 1377void pc_pci_device_init(PCIBus *pci_bus)
e3a5cf42
IY
1378{
1379 int max_bus;
1380 int bus;
1381
1382 max_bus = drive_get_max_bus(IF_SCSI);
1383 for (bus = 0; bus <= max_bus; bus++) {
1384 pci_create_simple(pci_bus, -1, "lsi53c895a");
1385 }
1386}
a39e3564
JB
1387
1388void ioapic_init_gsi(GSIState *gsi_state, const char *parent_name)
1389{
1390 DeviceState *dev;
1391 SysBusDevice *d;
1392 unsigned int i;
1393
1394 if (kvm_irqchip_in_kernel()) {
1395 dev = qdev_create(NULL, "kvm-ioapic");
1396 } else {
1397 dev = qdev_create(NULL, "ioapic");
1398 }
1399 if (parent_name) {
1400 object_property_add_child(object_resolve_path(parent_name, NULL),
1401 "ioapic", OBJECT(dev), NULL);
1402 }
1403 qdev_init_nofail(dev);
1356b98d 1404 d = SYS_BUS_DEVICE(dev);
3a4a4697 1405 sysbus_mmio_map(d, 0, IO_APIC_DEFAULT_ADDRESS);
a39e3564
JB
1406
1407 for (i = 0; i < IOAPIC_NUM_PINS; i++) {
1408 gsi_state->ioapic_irq[i] = qdev_get_gpio_in(dev, i);
1409 }
1410}