]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ide/ahci.c
ide: add limit to .prepare_buf()
[mirror_qemu.git] / hw / ide / ahci.c
CommitLineData
f6ad2e32
AG
1/*
2 * QEMU AHCI Emulation
3 *
4 * Copyright (c) 2010 qiaochong@loongson.cn
5 * Copyright (c) 2010 Roland Elek <elek.roland@gmail.com>
6 * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de>
7 * Copyright (c) 2010 Alexander Graf <agraf@suse.de>
8 *
9 * This library is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU Lesser General Public
11 * License as published by the Free Software Foundation; either
12 * version 2 of the License, or (at your option) any later version.
13 *
14 * This library is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * Lesser General Public License for more details.
18 *
19 * You should have received a copy of the GNU Lesser General Public
20 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21 *
f6ad2e32
AG
22 */
23
24#include <hw/hw.h>
a2cb15b0 25#include <hw/pci/msi.h>
0d09e41a 26#include <hw/i386/pc.h>
a2cb15b0 27#include <hw/pci/pci.h>
d9fa31a3 28#include <hw/sysbus.h>
f6ad2e32 29
d49b6836 30#include "qemu/error-report.h"
4be74634 31#include "sysemu/block-backend.h"
9c17d615 32#include "sysemu/dma.h"
f6ad2e32
AG
33#include "internal.h"
34#include <hw/ide/pci.h>
03c7a6a8 35#include <hw/ide/ahci.h>
f6ad2e32 36
192cf55c 37#define DEBUG_AHCI 0
f6ad2e32 38
f6ad2e32 39#define DPRINTF(port, fmt, ...) \
192cf55c
SH
40do { \
41 if (DEBUG_AHCI) { \
42 fprintf(stderr, "ahci: %s: [%d] ", __func__, port); \
43 fprintf(stderr, fmt, ## __VA_ARGS__); \
44 } \
45} while (0)
f6ad2e32 46
f6ad2e32
AG
47static void check_cmd(AHCIState *s, int port);
48static int handle_cmd(AHCIState *s,int port,int slot);
49static void ahci_reset_port(AHCIState *s, int port);
50static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis);
87e62065 51static void ahci_init_d2h(AHCIDevice *ad);
a718978e 52static int ahci_dma_prepare_buf(IDEDMA *dma, int32_t limit);
659142ec 53static void ahci_commit_buf(IDEDMA *dma, uint32_t tx_bytes);
a13ab5a3
JS
54static bool ahci_map_clb_address(AHCIDevice *ad);
55static bool ahci_map_fis_address(AHCIDevice *ad);
fc3d8e11
JS
56static void ahci_unmap_clb_address(AHCIDevice *ad);
57static void ahci_unmap_fis_address(AHCIDevice *ad);
659142ec 58
f6ad2e32
AG
59
60static uint32_t ahci_port_read(AHCIState *s, int port, int offset)
61{
62 uint32_t val;
63 AHCIPortRegs *pr;
64 pr = &s->dev[port].port_regs;
65
66 switch (offset) {
67 case PORT_LST_ADDR:
68 val = pr->lst_addr;
69 break;
70 case PORT_LST_ADDR_HI:
71 val = pr->lst_addr_hi;
72 break;
73 case PORT_FIS_ADDR:
74 val = pr->fis_addr;
75 break;
76 case PORT_FIS_ADDR_HI:
77 val = pr->fis_addr_hi;
78 break;
79 case PORT_IRQ_STAT:
80 val = pr->irq_stat;
81 break;
82 case PORT_IRQ_MASK:
83 val = pr->irq_mask;
84 break;
85 case PORT_CMD:
86 val = pr->cmd;
87 break;
88 case PORT_TFDATA:
fac7aa7f 89 val = pr->tfdata;
f6ad2e32
AG
90 break;
91 case PORT_SIG:
92 val = pr->sig;
93 break;
94 case PORT_SCR_STAT:
4be74634 95 if (s->dev[port].port.ifs[0].blk) {
f6ad2e32
AG
96 val = SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP |
97 SATA_SCR_SSTATUS_SPD_GEN1 | SATA_SCR_SSTATUS_IPM_ACTIVE;
98 } else {
99 val = SATA_SCR_SSTATUS_DET_NODEV;
100 }
101 break;
102 case PORT_SCR_CTL:
103 val = pr->scr_ctl;
104 break;
105 case PORT_SCR_ERR:
106 val = pr->scr_err;
107 break;
108 case PORT_SCR_ACT:
109 pr->scr_act &= ~s->dev[port].finished;
110 s->dev[port].finished = 0;
111 val = pr->scr_act;
112 break;
113 case PORT_CMD_ISSUE:
114 val = pr->cmd_issue;
115 break;
116 case PORT_RESERVED:
117 default:
118 val = 0;
119 }
120 DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val);
121 return val;
122
123}
124
125static void ahci_irq_raise(AHCIState *s, AHCIDevice *dev)
126{
0d3aea56 127 AHCIPCIState *d = container_of(s, AHCIPCIState, ahci);
bd164307
RH
128 PCIDevice *pci_dev =
129 (PCIDevice *)object_dynamic_cast(OBJECT(d), TYPE_PCI_DEVICE);
f6ad2e32
AG
130
131 DPRINTF(0, "raise irq\n");
132
bd164307 133 if (pci_dev && msi_enabled(pci_dev)) {
0d3aea56 134 msi_notify(pci_dev, 0);
f6ad2e32
AG
135 } else {
136 qemu_irq_raise(s->irq);
137 }
138}
139
140static void ahci_irq_lower(AHCIState *s, AHCIDevice *dev)
141{
0d3aea56 142 AHCIPCIState *d = container_of(s, AHCIPCIState, ahci);
bd164307
RH
143 PCIDevice *pci_dev =
144 (PCIDevice *)object_dynamic_cast(OBJECT(d), TYPE_PCI_DEVICE);
f6ad2e32
AG
145
146 DPRINTF(0, "lower irq\n");
147
bd164307 148 if (!pci_dev || !msi_enabled(pci_dev)) {
f6ad2e32
AG
149 qemu_irq_lower(s->irq);
150 }
151}
152
153static void ahci_check_irq(AHCIState *s)
154{
155 int i;
156
157 DPRINTF(-1, "check irq %#x\n", s->control_regs.irqstatus);
158
b8676728 159 s->control_regs.irqstatus = 0;
2c4b9d0e 160 for (i = 0; i < s->ports; i++) {
f6ad2e32
AG
161 AHCIPortRegs *pr = &s->dev[i].port_regs;
162 if (pr->irq_stat & pr->irq_mask) {
163 s->control_regs.irqstatus |= (1 << i);
164 }
165 }
166
167 if (s->control_regs.irqstatus &&
168 (s->control_regs.ghc & HOST_CTL_IRQ_EN)) {
169 ahci_irq_raise(s, NULL);
170 } else {
171 ahci_irq_lower(s, NULL);
172 }
173}
174
175static void ahci_trigger_irq(AHCIState *s, AHCIDevice *d,
176 int irq_type)
177{
178 DPRINTF(d->port_no, "trigger irq %#x -> %x\n",
179 irq_type, d->port_regs.irq_mask & irq_type);
180
181 d->port_regs.irq_stat |= irq_type;
182 ahci_check_irq(s);
183}
184
5a18e67d
LT
185static void map_page(AddressSpace *as, uint8_t **ptr, uint64_t addr,
186 uint32_t wanted)
f6ad2e32 187{
a8170e5e 188 hwaddr len = wanted;
f6ad2e32
AG
189
190 if (*ptr) {
5a18e67d 191 dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len);
f6ad2e32
AG
192 }
193
5a18e67d 194 *ptr = dma_memory_map(as, addr, &len, DMA_DIRECTION_FROM_DEVICE);
f6ad2e32 195 if (len < wanted) {
5a18e67d 196 dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len);
f6ad2e32
AG
197 *ptr = NULL;
198 }
199}
200
cd6cb73b
JS
201/**
202 * Check the cmd register to see if we should start or stop
203 * the DMA or FIS RX engines.
204 *
205 * @ad: Device to engage.
206 * @allow_stop: Allow device to transition from started to stopped?
207 * 'no' is useful for migration post_load, which does not expect a transition.
208 *
209 * @return 0 on success, -1 on error.
210 */
211static int ahci_cond_start_engines(AHCIDevice *ad, bool allow_stop)
212{
213 AHCIPortRegs *pr = &ad->port_regs;
214
215 if (pr->cmd & PORT_CMD_START) {
216 if (ahci_map_clb_address(ad)) {
217 pr->cmd |= PORT_CMD_LIST_ON;
218 } else {
219 error_report("AHCI: Failed to start DMA engine: "
220 "bad command list buffer address");
221 return -1;
222 }
223 } else if (pr->cmd & PORT_CMD_LIST_ON) {
224 if (allow_stop) {
225 ahci_unmap_clb_address(ad);
226 pr->cmd = pr->cmd & ~(PORT_CMD_LIST_ON);
227 } else {
228 error_report("AHCI: DMA engine should be off, "
229 "but appears to still be running");
230 return -1;
231 }
232 }
233
234 if (pr->cmd & PORT_CMD_FIS_RX) {
235 if (ahci_map_fis_address(ad)) {
236 pr->cmd |= PORT_CMD_FIS_ON;
237 } else {
238 error_report("AHCI: Failed to start FIS receive engine: "
239 "bad FIS receive buffer address");
240 return -1;
241 }
242 } else if (pr->cmd & PORT_CMD_FIS_ON) {
243 if (allow_stop) {
244 ahci_unmap_fis_address(ad);
245 pr->cmd = pr->cmd & ~(PORT_CMD_FIS_ON);
246 } else {
247 error_report("AHCI: FIS receive engine should be off, "
248 "but appears to still be running");
249 return -1;
250 }
251 }
252
253 return 0;
254}
255
f6ad2e32
AG
256static void ahci_port_write(AHCIState *s, int port, int offset, uint32_t val)
257{
258 AHCIPortRegs *pr = &s->dev[port].port_regs;
259
260 DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val);
261 switch (offset) {
262 case PORT_LST_ADDR:
263 pr->lst_addr = val;
f6ad2e32
AG
264 break;
265 case PORT_LST_ADDR_HI:
266 pr->lst_addr_hi = val;
f6ad2e32
AG
267 break;
268 case PORT_FIS_ADDR:
269 pr->fis_addr = val;
f6ad2e32
AG
270 break;
271 case PORT_FIS_ADDR_HI:
272 pr->fis_addr_hi = val;
f6ad2e32
AG
273 break;
274 case PORT_IRQ_STAT:
275 pr->irq_stat &= ~val;
b8676728 276 ahci_check_irq(s);
f6ad2e32
AG
277 break;
278 case PORT_IRQ_MASK:
279 pr->irq_mask = val & 0xfdc000ff;
280 ahci_check_irq(s);
281 break;
282 case PORT_CMD:
fc3d8e11
JS
283 /* Block any Read-only fields from being set;
284 * including LIST_ON and FIS_ON. */
285 pr->cmd = (pr->cmd & PORT_CMD_RO_MASK) | (val & ~PORT_CMD_RO_MASK);
f6ad2e32 286
cd6cb73b
JS
287 /* Check FIS RX and CLB engines, allow transition to false: */
288 ahci_cond_start_engines(&s->dev[port], true);
f6ad2e32 289
87e62065
AG
290 /* XXX usually the FIS would be pending on the bus here and
291 issuing deferred until the OS enables FIS receival.
292 Instead, we only submit it once - which works in most
293 cases, but is a hack. */
294 if ((pr->cmd & PORT_CMD_FIS_ON) &&
295 !s->dev[port].init_d2h_sent) {
296 ahci_init_d2h(&s->dev[port]);
4ac557c8 297 s->dev[port].init_d2h_sent = true;
87e62065
AG
298 }
299
f6ad2e32
AG
300 check_cmd(s, port);
301 break;
302 case PORT_TFDATA:
fac7aa7f 303 /* Read Only. */
f6ad2e32
AG
304 break;
305 case PORT_SIG:
fac7aa7f 306 /* Read Only */
f6ad2e32
AG
307 break;
308 case PORT_SCR_STAT:
fac7aa7f 309 /* Read Only */
f6ad2e32
AG
310 break;
311 case PORT_SCR_CTL:
312 if (((pr->scr_ctl & AHCI_SCR_SCTL_DET) == 1) &&
313 ((val & AHCI_SCR_SCTL_DET) == 0)) {
314 ahci_reset_port(s, port);
315 }
316 pr->scr_ctl = val;
317 break;
318 case PORT_SCR_ERR:
319 pr->scr_err &= ~val;
320 break;
321 case PORT_SCR_ACT:
322 /* RW1 */
323 pr->scr_act |= val;
324 break;
325 case PORT_CMD_ISSUE:
326 pr->cmd_issue |= val;
327 check_cmd(s, port);
328 break;
329 default:
330 break;
331 }
332}
333
e9ebb2f7 334static uint64_t ahci_mem_read_32(void *opaque, hwaddr addr)
f6ad2e32 335{
67e576c2 336 AHCIState *s = opaque;
f6ad2e32
AG
337 uint32_t val = 0;
338
f6ad2e32
AG
339 if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
340 switch (addr) {
341 case HOST_CAP:
342 val = s->control_regs.cap;
343 break;
344 case HOST_CTL:
345 val = s->control_regs.ghc;
346 break;
347 case HOST_IRQ_STAT:
348 val = s->control_regs.irqstatus;
349 break;
350 case HOST_PORTS_IMPL:
351 val = s->control_regs.impl;
352 break;
353 case HOST_VERSION:
354 val = s->control_regs.version;
355 break;
356 }
357
358 DPRINTF(-1, "(addr 0x%08X), val 0x%08X\n", (unsigned) addr, val);
359 } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
2c4b9d0e
AG
360 (addr < (AHCI_PORT_REGS_START_ADDR +
361 (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
f6ad2e32
AG
362 val = ahci_port_read(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
363 addr & AHCI_PORT_ADDR_OFFSET_MASK);
364 }
365
366 return val;
367}
368
369
e9ebb2f7
JS
370/**
371 * AHCI 1.3 section 3 ("HBA Memory Registers")
372 * Support unaligned 8/16/32 bit reads, and 64 bit aligned reads.
373 * Caller is responsible for masking unwanted higher order bytes.
374 */
375static uint64_t ahci_mem_read(void *opaque, hwaddr addr, unsigned size)
376{
377 hwaddr aligned = addr & ~0x3;
378 int ofst = addr - aligned;
379 uint64_t lo = ahci_mem_read_32(opaque, aligned);
380 uint64_t hi;
381
382 /* if < 8 byte read does not cross 4 byte boundary */
383 if (ofst + size <= 4) {
384 return lo >> (ofst * 8);
385 }
386 g_assert_cmpint(size, >, 1);
387
388 /* If the 64bit read is unaligned, we will produce undefined
389 * results. AHCI does not support unaligned 64bit reads. */
390 hi = ahci_mem_read_32(opaque, aligned + 4);
391 return (hi << 32 | lo) >> (ofst * 8);
392}
393
f6ad2e32 394
a8170e5e 395static void ahci_mem_write(void *opaque, hwaddr addr,
67e576c2 396 uint64_t val, unsigned size)
f6ad2e32 397{
67e576c2 398 AHCIState *s = opaque;
f6ad2e32
AG
399
400 /* Only aligned reads are allowed on AHCI */
401 if (addr & 3) {
402 fprintf(stderr, "ahci: Mis-aligned write to addr 0x"
403 TARGET_FMT_plx "\n", addr);
404 return;
405 }
406
407 if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
3899edf7 408 DPRINTF(-1, "(addr 0x%08X), val 0x%08"PRIX64"\n", (unsigned) addr, val);
f6ad2e32
AG
409
410 switch (addr) {
411 case HOST_CAP: /* R/WO, RO */
412 /* FIXME handle R/WO */
413 break;
414 case HOST_CTL: /* R/W */
415 if (val & HOST_CTL_RESET) {
416 DPRINTF(-1, "HBA Reset\n");
8ab60a07 417 ahci_reset(s);
f6ad2e32
AG
418 } else {
419 s->control_regs.ghc = (val & 0x3) | HOST_CTL_AHCI_EN;
420 ahci_check_irq(s);
421 }
422 break;
423 case HOST_IRQ_STAT: /* R/WC, RO */
424 s->control_regs.irqstatus &= ~val;
425 ahci_check_irq(s);
426 break;
427 case HOST_PORTS_IMPL: /* R/WO, RO */
428 /* FIXME handle R/WO */
429 break;
430 case HOST_VERSION: /* RO */
431 /* FIXME report write? */
432 break;
433 default:
434 DPRINTF(-1, "write to unknown register 0x%x\n", (unsigned)addr);
435 }
436 } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
2c4b9d0e
AG
437 (addr < (AHCI_PORT_REGS_START_ADDR +
438 (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
f6ad2e32
AG
439 ahci_port_write(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
440 addr & AHCI_PORT_ADDR_OFFSET_MASK, val);
441 }
442
443}
444
a348f108 445static const MemoryRegionOps ahci_mem_ops = {
67e576c2
AK
446 .read = ahci_mem_read,
447 .write = ahci_mem_write,
448 .endianness = DEVICE_LITTLE_ENDIAN,
f6ad2e32
AG
449};
450
a8170e5e 451static uint64_t ahci_idp_read(void *opaque, hwaddr addr,
465f1ab1
DV
452 unsigned size)
453{
454 AHCIState *s = opaque;
455
456 if (addr == s->idp_offset) {
457 /* index register */
458 return s->idp_index;
459 } else if (addr == s->idp_offset + 4) {
460 /* data register - do memory read at location selected by index */
461 return ahci_mem_read(opaque, s->idp_index, size);
462 } else {
463 return 0;
464 }
465}
466
a8170e5e 467static void ahci_idp_write(void *opaque, hwaddr addr,
465f1ab1
DV
468 uint64_t val, unsigned size)
469{
470 AHCIState *s = opaque;
471
472 if (addr == s->idp_offset) {
473 /* index register - mask off reserved bits */
474 s->idp_index = (uint32_t)val & ((AHCI_MEM_BAR_SIZE - 1) & ~3);
475 } else if (addr == s->idp_offset + 4) {
476 /* data register - do memory write at location selected by index */
477 ahci_mem_write(opaque, s->idp_index, val, size);
478 }
479}
480
a348f108 481static const MemoryRegionOps ahci_idp_ops = {
465f1ab1
DV
482 .read = ahci_idp_read,
483 .write = ahci_idp_write,
484 .endianness = DEVICE_LITTLE_ENDIAN,
485};
486
487
f6ad2e32
AG
488static void ahci_reg_init(AHCIState *s)
489{
490 int i;
491
2c4b9d0e 492 s->control_regs.cap = (s->ports - 1) |
f6ad2e32
AG
493 (AHCI_NUM_COMMAND_SLOTS << 8) |
494 (AHCI_SUPPORTED_SPEED_GEN1 << AHCI_SUPPORTED_SPEED) |
495 HOST_CAP_NCQ | HOST_CAP_AHCI;
496
2c4b9d0e 497 s->control_regs.impl = (1 << s->ports) - 1;
f6ad2e32
AG
498
499 s->control_regs.version = AHCI_VERSION_1_0;
500
2c4b9d0e 501 for (i = 0; i < s->ports; i++) {
f6ad2e32
AG
502 s->dev[i].port_state = STATE_RUN;
503 }
504}
505
f6ad2e32
AG
506static void check_cmd(AHCIState *s, int port)
507{
508 AHCIPortRegs *pr = &s->dev[port].port_regs;
509 int slot;
510
511 if ((pr->cmd & PORT_CMD_START) && pr->cmd_issue) {
512 for (slot = 0; (slot < 32) && pr->cmd_issue; slot++) {
ee25595f 513 if ((pr->cmd_issue & (1U << slot)) &&
f6ad2e32 514 !handle_cmd(s, port, slot)) {
ee25595f 515 pr->cmd_issue &= ~(1U << slot);
f6ad2e32
AG
516 }
517 }
518 }
519}
520
521static void ahci_check_cmd_bh(void *opaque)
522{
523 AHCIDevice *ad = opaque;
524
525 qemu_bh_delete(ad->check_bh);
526 ad->check_bh = NULL;
527
528 if ((ad->busy_slot != -1) &&
529 !(ad->port.ifs[0].status & (BUSY_STAT|DRQ_STAT))) {
530 /* no longer busy */
531 ad->port_regs.cmd_issue &= ~(1 << ad->busy_slot);
532 ad->busy_slot = -1;
533 }
534
535 check_cmd(ad->hba, ad->port_no);
536}
537
87e62065
AG
538static void ahci_init_d2h(AHCIDevice *ad)
539{
4bb9c939 540 uint8_t init_fis[20];
87e62065
AG
541 IDEState *ide_state = &ad->port.ifs[0];
542
543 memset(init_fis, 0, sizeof(init_fis));
544
545 init_fis[4] = 1;
546 init_fis[12] = 1;
547
548 if (ide_state->drive_kind == IDE_CD) {
549 init_fis[5] = ide_state->lcyl;
550 init_fis[6] = ide_state->hcyl;
551 }
552
553 ahci_write_fis_d2h(ad, init_fis);
554}
555
f6ad2e32
AG
556static void ahci_reset_port(AHCIState *s, int port)
557{
558 AHCIDevice *d = &s->dev[port];
559 AHCIPortRegs *pr = &d->port_regs;
560 IDEState *ide_state = &d->port.ifs[0];
f6ad2e32
AG
561 int i;
562
563 DPRINTF(port, "reset port\n");
564
565 ide_bus_reset(&d->port);
566 ide_state->ncq_queues = AHCI_MAX_CMDS;
567
f6ad2e32 568 pr->scr_stat = 0;
f6ad2e32
AG
569 pr->scr_err = 0;
570 pr->scr_act = 0;
fac7aa7f
JS
571 pr->tfdata = 0x7F;
572 pr->sig = 0xFFFFFFFF;
f6ad2e32 573 d->busy_slot = -1;
4ac557c8 574 d->init_d2h_sent = false;
f6ad2e32
AG
575
576 ide_state = &s->dev[port].port.ifs[0];
4be74634 577 if (!ide_state->blk) {
f6ad2e32
AG
578 return;
579 }
580
581 /* reset ncq queue */
582 for (i = 0; i < AHCI_MAX_CMDS; i++) {
583 NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[i];
584 if (!ncq_tfs->used) {
585 continue;
586 }
587
588 if (ncq_tfs->aiocb) {
4be74634 589 blk_aio_cancel(ncq_tfs->aiocb);
f6ad2e32
AG
590 ncq_tfs->aiocb = NULL;
591 }
592
4be74634 593 /* Maybe we just finished the request thanks to blk_aio_cancel() */
c9b308d2
AG
594 if (!ncq_tfs->used) {
595 continue;
596 }
597
f6ad2e32
AG
598 qemu_sglist_destroy(&ncq_tfs->sglist);
599 ncq_tfs->used = 0;
600 }
601
f6ad2e32 602 s->dev[port].port_state = STATE_RUN;
4be74634 603 if (!ide_state->blk) {
fac7aa7f 604 pr->sig = 0;
cdfe17df 605 ide_state->status = SEEK_STAT | WRERR_STAT;
f6ad2e32 606 } else if (ide_state->drive_kind == IDE_CD) {
fac7aa7f 607 pr->sig = SATA_SIGNATURE_CDROM;
f6ad2e32
AG
608 ide_state->lcyl = 0x14;
609 ide_state->hcyl = 0xeb;
610 DPRINTF(port, "set lcyl = %d\n", ide_state->lcyl);
f6ad2e32
AG
611 ide_state->status = SEEK_STAT | WRERR_STAT | READY_STAT;
612 } else {
fac7aa7f 613 pr->sig = SATA_SIGNATURE_DISK;
f6ad2e32
AG
614 ide_state->status = SEEK_STAT | WRERR_STAT;
615 }
616
617 ide_state->error = 1;
87e62065 618 ahci_init_d2h(d);
f6ad2e32
AG
619}
620
621static void debug_print_fis(uint8_t *fis, int cmd_len)
622{
192cf55c 623#if DEBUG_AHCI
f6ad2e32
AG
624 int i;
625
626 fprintf(stderr, "fis:");
627 for (i = 0; i < cmd_len; i++) {
628 if ((i & 0xf) == 0) {
629 fprintf(stderr, "\n%02x:",i);
630 }
631 fprintf(stderr, "%02x ",fis[i]);
632 }
633 fprintf(stderr, "\n");
634#endif
635}
636
a13ab5a3
JS
637static bool ahci_map_fis_address(AHCIDevice *ad)
638{
639 AHCIPortRegs *pr = &ad->port_regs;
640 map_page(ad->hba->as, &ad->res_fis,
641 ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256);
642 return ad->res_fis != NULL;
643}
644
fc3d8e11
JS
645static void ahci_unmap_fis_address(AHCIDevice *ad)
646{
647 dma_memory_unmap(ad->hba->as, ad->res_fis, 256,
648 DMA_DIRECTION_FROM_DEVICE, 256);
649 ad->res_fis = NULL;
650}
651
a13ab5a3
JS
652static bool ahci_map_clb_address(AHCIDevice *ad)
653{
654 AHCIPortRegs *pr = &ad->port_regs;
655 ad->cur_cmd = NULL;
656 map_page(ad->hba->as, &ad->lst,
657 ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024);
658 return ad->lst != NULL;
659}
660
fc3d8e11
JS
661static void ahci_unmap_clb_address(AHCIDevice *ad)
662{
663 dma_memory_unmap(ad->hba->as, ad->lst, 1024,
664 DMA_DIRECTION_FROM_DEVICE, 1024);
665 ad->lst = NULL;
666}
667
f6ad2e32
AG
668static void ahci_write_fis_sdb(AHCIState *s, int port, uint32_t finished)
669{
fac7aa7f
JS
670 AHCIDevice *ad = &s->dev[port];
671 AHCIPortRegs *pr = &ad->port_regs;
f6ad2e32 672 IDEState *ide_state;
54a7f8f3 673 SDBFIS *sdb_fis;
f6ad2e32
AG
674
675 if (!s->dev[port].res_fis ||
676 !(pr->cmd & PORT_CMD_FIS_RX)) {
677 return;
678 }
679
54a7f8f3 680 sdb_fis = (SDBFIS *)&ad->res_fis[RES_FIS_SDBFIS];
fac7aa7f 681 ide_state = &ad->port.ifs[0];
f6ad2e32 682
17fcb74a 683 sdb_fis->type = SATA_FIS_TYPE_SDB;
54a7f8f3
JS
684 /* Interrupt pending & Notification bit */
685 sdb_fis->flags = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0);
686 sdb_fis->status = ide_state->status & 0x77;
687 sdb_fis->error = ide_state->error;
688 /* update SAct field in SDB_FIS */
f6ad2e32 689 s->dev[port].finished |= finished;
54a7f8f3 690 sdb_fis->payload = cpu_to_le32(ad->finished);
f6ad2e32 691
fac7aa7f
JS
692 /* Update shadow registers (except BSY 0x80 and DRQ 0x08) */
693 pr->tfdata = (ad->port.ifs[0].error << 8) |
694 (ad->port.ifs[0].status & 0x77) |
695 (pr->tfdata & 0x88);
696
697 ahci_trigger_irq(s, ad, PORT_IRQ_SDB_FIS);
f6ad2e32
AG
698}
699
08841520
PB
700static void ahci_write_fis_pio(AHCIDevice *ad, uint16_t len)
701{
702 AHCIPortRegs *pr = &ad->port_regs;
703 uint8_t *pio_fis, *cmd_fis;
704 uint64_t tbl_addr;
705 dma_addr_t cmd_len = 0x80;
7b8bad1b 706 IDEState *s = &ad->port.ifs[0];
08841520
PB
707
708 if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) {
709 return;
710 }
711
712 /* map cmd_fis */
713 tbl_addr = le64_to_cpu(ad->cur_cmd->tbl_addr);
714 cmd_fis = dma_memory_map(ad->hba->as, tbl_addr, &cmd_len,
715 DMA_DIRECTION_TO_DEVICE);
716
717 if (cmd_fis == NULL) {
718 DPRINTF(ad->port_no, "dma_memory_map failed in ahci_write_fis_pio");
719 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_HBUS_ERR);
720 return;
721 }
722
723 if (cmd_len != 0x80) {
724 DPRINTF(ad->port_no,
725 "dma_memory_map mapped too few bytes in ahci_write_fis_pio");
726 dma_memory_unmap(ad->hba->as, cmd_fis, cmd_len,
727 DMA_DIRECTION_TO_DEVICE, cmd_len);
728 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_HBUS_ERR);
729 return;
730 }
731
732 pio_fis = &ad->res_fis[RES_FIS_PSFIS];
733
17fcb74a 734 pio_fis[0] = SATA_FIS_TYPE_PIO_SETUP;
08841520 735 pio_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0);
7b8bad1b
JS
736 pio_fis[2] = s->status;
737 pio_fis[3] = s->error;
738
739 pio_fis[4] = s->sector;
740 pio_fis[5] = s->lcyl;
741 pio_fis[6] = s->hcyl;
742 pio_fis[7] = s->select;
743 pio_fis[8] = s->hob_sector;
744 pio_fis[9] = s->hob_lcyl;
745 pio_fis[10] = s->hob_hcyl;
746 pio_fis[11] = 0;
08841520
PB
747 pio_fis[12] = cmd_fis[12];
748 pio_fis[13] = cmd_fis[13];
749 pio_fis[14] = 0;
7b8bad1b 750 pio_fis[15] = s->status;
08841520
PB
751 pio_fis[16] = len & 255;
752 pio_fis[17] = len >> 8;
753 pio_fis[18] = 0;
754 pio_fis[19] = 0;
755
fac7aa7f
JS
756 /* Update shadow registers: */
757 pr->tfdata = (ad->port.ifs[0].error << 8) |
758 ad->port.ifs[0].status;
759
08841520
PB
760 if (pio_fis[2] & ERR_STAT) {
761 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_TF_ERR);
762 }
763
764 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_PIOS_FIS);
765
766 dma_memory_unmap(ad->hba->as, cmd_fis, cmd_len,
767 DMA_DIRECTION_TO_DEVICE, cmd_len);
768}
769
f6ad2e32
AG
770static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis)
771{
772 AHCIPortRegs *pr = &ad->port_regs;
773 uint8_t *d2h_fis;
774 int i;
10ca2943 775 dma_addr_t cmd_len = 0x80;
f6ad2e32 776 int cmd_mapped = 0;
7b8bad1b 777 IDEState *s = &ad->port.ifs[0];
f6ad2e32
AG
778
779 if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) {
780 return;
781 }
782
783 if (!cmd_fis) {
784 /* map cmd_fis */
785 uint64_t tbl_addr = le64_to_cpu(ad->cur_cmd->tbl_addr);
df32fd1c 786 cmd_fis = dma_memory_map(ad->hba->as, tbl_addr, &cmd_len,
10ca2943 787 DMA_DIRECTION_TO_DEVICE);
f6ad2e32
AG
788 cmd_mapped = 1;
789 }
790
791 d2h_fis = &ad->res_fis[RES_FIS_RFIS];
792
17fcb74a 793 d2h_fis[0] = SATA_FIS_TYPE_REGISTER_D2H;
f6ad2e32 794 d2h_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0);
7b8bad1b
JS
795 d2h_fis[2] = s->status;
796 d2h_fis[3] = s->error;
797
798 d2h_fis[4] = s->sector;
799 d2h_fis[5] = s->lcyl;
800 d2h_fis[6] = s->hcyl;
801 d2h_fis[7] = s->select;
802 d2h_fis[8] = s->hob_sector;
803 d2h_fis[9] = s->hob_lcyl;
804 d2h_fis[10] = s->hob_hcyl;
805 d2h_fis[11] = 0;
f6ad2e32
AG
806 d2h_fis[12] = cmd_fis[12];
807 d2h_fis[13] = cmd_fis[13];
4bb9c939 808 for (i = 14; i < 20; i++) {
f6ad2e32
AG
809 d2h_fis[i] = 0;
810 }
811
fac7aa7f
JS
812 /* Update shadow registers: */
813 pr->tfdata = (ad->port.ifs[0].error << 8) |
814 ad->port.ifs[0].status;
815
f6ad2e32 816 if (d2h_fis[2] & ERR_STAT) {
1f88f773 817 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_TF_ERR);
f6ad2e32
AG
818 }
819
820 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_D2H_REG_FIS);
821
822 if (cmd_mapped) {
df32fd1c 823 dma_memory_unmap(ad->hba->as, cmd_fis, cmd_len,
10ca2943 824 DMA_DIRECTION_TO_DEVICE, cmd_len);
f6ad2e32
AG
825 }
826}
827
d02f8adc
RJ
828static int prdt_tbl_entry_size(const AHCI_SG *tbl)
829{
a718978e 830 /* flags_size is zero-based */
d02f8adc
RJ
831 return (le32_to_cpu(tbl->flags_size) & AHCI_PRDT_SIZE_MASK) + 1;
832}
833
3251bdcf 834static int ahci_populate_sglist(AHCIDevice *ad, QEMUSGList *sglist,
a718978e 835 int64_t limit, int32_t offset)
f6ad2e32
AG
836{
837 AHCICmdHdr *cmd = ad->cur_cmd;
d56f4d69
JS
838 uint16_t opts = le16_to_cpu(cmd->opts);
839 uint16_t prdtl = le16_to_cpu(cmd->prdtl);
840 uint64_t cfis_addr = le64_to_cpu(cmd->tbl_addr);
841 uint64_t prdt_addr = cfis_addr + 0x80;
842 dma_addr_t prdt_len = (prdtl * sizeof(AHCI_SG));
10ca2943 843 dma_addr_t real_prdt_len = prdt_len;
f6ad2e32
AG
844 uint8_t *prdt;
845 int i;
846 int r = 0;
3251bdcf 847 uint64_t sum = 0;
61f52e06 848 int off_idx = -1;
3251bdcf 849 int64_t off_pos = -1;
61f52e06 850 int tbl_entry_size;
f487b677
PB
851 IDEBus *bus = &ad->port;
852 BusState *qbus = BUS(bus);
f6ad2e32 853
3251bdcf
JS
854 /*
855 * Note: AHCI PRDT can describe up to 256GiB. SATA/ATA only support
856 * transactions of up to 32MiB as of ATA8-ACS3 rev 1b, assuming a
857 * 512 byte sector size. We limit the PRDT in this implementation to
858 * a reasonably large 2GiB, which can accommodate the maximum transfer
859 * request for sector sizes up to 32K.
860 */
861
d56f4d69 862 if (!prdtl) {
f6ad2e32
AG
863 DPRINTF(ad->port_no, "no sg list given by guest: 0x%08x\n", opts);
864 return -1;
865 }
866
867 /* map PRDT */
df32fd1c 868 if (!(prdt = dma_memory_map(ad->hba->as, prdt_addr, &prdt_len,
10ca2943 869 DMA_DIRECTION_TO_DEVICE))){
f6ad2e32
AG
870 DPRINTF(ad->port_no, "map failed\n");
871 return -1;
872 }
873
874 if (prdt_len < real_prdt_len) {
875 DPRINTF(ad->port_no, "mapped less than expected\n");
876 r = -1;
877 goto out;
878 }
879
880 /* Get entries in the PRDT, init a qemu sglist accordingly */
d56f4d69 881 if (prdtl > 0) {
f6ad2e32 882 AHCI_SG *tbl = (AHCI_SG *)prdt;
61f52e06 883 sum = 0;
d56f4d69 884 for (i = 0; i < prdtl; i++) {
d02f8adc 885 tbl_entry_size = prdt_tbl_entry_size(&tbl[i]);
a718978e 886 if (offset < (sum + tbl_entry_size)) {
61f52e06
JB
887 off_idx = i;
888 off_pos = offset - sum;
889 break;
890 }
891 sum += tbl_entry_size;
892 }
893 if ((off_idx == -1) || (off_pos < 0) || (off_pos > tbl_entry_size)) {
894 DPRINTF(ad->port_no, "%s: Incorrect offset! "
3251bdcf 895 "off_idx: %d, off_pos: %"PRId64"\n",
61f52e06
JB
896 __func__, off_idx, off_pos);
897 r = -1;
898 goto out;
899 }
900
d56f4d69 901 qemu_sglist_init(sglist, qbus->parent, (prdtl - off_idx),
f487b677 902 ad->hba->as);
ac381236 903 qemu_sglist_add(sglist, le64_to_cpu(tbl[off_idx].addr) + off_pos,
a718978e
JS
904 MIN(prdt_tbl_entry_size(&tbl[off_idx]) - off_pos,
905 limit));
61f52e06 906
a718978e 907 for (i = off_idx + 1; i < prdtl && sglist->size < limit; i++) {
f6ad2e32 908 qemu_sglist_add(sglist, le64_to_cpu(tbl[i].addr),
a718978e
JS
909 MIN(prdt_tbl_entry_size(&tbl[i]),
910 limit - sglist->size));
3251bdcf
JS
911 if (sglist->size > INT32_MAX) {
912 error_report("AHCI Physical Region Descriptor Table describes "
913 "more than 2 GiB.\n");
914 qemu_sglist_destroy(sglist);
915 r = -1;
916 goto out;
917 }
f6ad2e32
AG
918 }
919 }
920
921out:
df32fd1c 922 dma_memory_unmap(ad->hba->as, prdt, prdt_len,
10ca2943 923 DMA_DIRECTION_TO_DEVICE, prdt_len);
f6ad2e32
AG
924 return r;
925}
926
a55c8231
JS
927static void ncq_err(NCQTransferState *ncq_tfs)
928{
929 IDEState *ide_state = &ncq_tfs->drive->port.ifs[0];
930
931 ide_state->error = ABRT_ERR;
932 ide_state->status = READY_STAT | ERR_STAT;
933 ncq_tfs->drive->port_regs.scr_err |= (1 << ncq_tfs->tag);
934}
935
f6ad2e32
AG
936static void ncq_cb(void *opaque, int ret)
937{
938 NCQTransferState *ncq_tfs = (NCQTransferState *)opaque;
939 IDEState *ide_state = &ncq_tfs->drive->port.ifs[0];
940
0d910cfe
FZ
941 if (ret == -ECANCELED) {
942 return;
943 }
f6ad2e32
AG
944 /* Clear bit for this tag in SActive */
945 ncq_tfs->drive->port_regs.scr_act &= ~(1 << ncq_tfs->tag);
946
947 if (ret < 0) {
a55c8231 948 ncq_err(ncq_tfs);
f6ad2e32
AG
949 } else {
950 ide_state->status = READY_STAT | SEEK_STAT;
951 }
952
953 ahci_write_fis_sdb(ncq_tfs->drive->hba, ncq_tfs->drive->port_no,
954 (1 << ncq_tfs->tag));
955
956 DPRINTF(ncq_tfs->drive->port_no, "NCQ transfer tag %d finished\n",
957 ncq_tfs->tag);
958
4be74634 959 block_acct_done(blk_get_stats(ncq_tfs->drive->port.ifs[0].blk),
5366d0c8 960 &ncq_tfs->acct);
f6ad2e32
AG
961 qemu_sglist_destroy(&ncq_tfs->sglist);
962 ncq_tfs->used = 0;
963}
964
72a065db
JS
965static int is_ncq(uint8_t ata_cmd)
966{
967 /* Based on SATA 3.2 section 13.6.3.2 */
968 switch (ata_cmd) {
969 case READ_FPDMA_QUEUED:
970 case WRITE_FPDMA_QUEUED:
971 case NCQ_NON_DATA:
972 case RECEIVE_FPDMA_QUEUED:
973 case SEND_FPDMA_QUEUED:
974 return 1;
975 default:
976 return 0;
977 }
978}
979
f6ad2e32
AG
980static void process_ncq_command(AHCIState *s, int port, uint8_t *cmd_fis,
981 int slot)
982{
b6fe41fa
JS
983 AHCIDevice *ad = &s->dev[port];
984 IDEState *ide_state = &ad->port.ifs[0];
f6ad2e32
AG
985 NCQFrame *ncq_fis = (NCQFrame*)cmd_fis;
986 uint8_t tag = ncq_fis->tag >> 3;
b6fe41fa 987 NCQTransferState *ncq_tfs = &ad->ncq_tfs[tag];
3bcbe4aa 988 size_t size;
f6ad2e32
AG
989
990 if (ncq_tfs->used) {
991 /* error - already in use */
992 fprintf(stderr, "%s: tag %d already used\n", __FUNCTION__, tag);
993 return;
994 }
995
996 ncq_tfs->used = 1;
b6fe41fa 997 ncq_tfs->drive = ad;
f6ad2e32
AG
998 ncq_tfs->slot = slot;
999 ncq_tfs->lba = ((uint64_t)ncq_fis->lba5 << 40) |
1000 ((uint64_t)ncq_fis->lba4 << 32) |
1001 ((uint64_t)ncq_fis->lba3 << 24) |
1002 ((uint64_t)ncq_fis->lba2 << 16) |
1003 ((uint64_t)ncq_fis->lba1 << 8) |
1004 (uint64_t)ncq_fis->lba0;
3bcbe4aa 1005 ncq_tfs->tag = tag;
f6ad2e32 1006
5d5f8921
JS
1007 /* Sanity-check the NCQ packet */
1008 if (tag != slot) {
1009 DPRINTF(port, "Warn: NCQ slot (%d) did not match the given tag (%d)\n",
1010 slot, tag);
1011 }
1012
1013 if (ncq_fis->aux0 || ncq_fis->aux1 || ncq_fis->aux2 || ncq_fis->aux3) {
1014 DPRINTF(port, "Warn: Attempt to use NCQ auxiliary fields.\n");
1015 }
1016 if (ncq_fis->prio || ncq_fis->icc) {
1017 DPRINTF(port, "Warn: Unsupported attempt to use PRIO/ICC fields\n");
1018 }
1019 if (ncq_fis->fua & NCQ_FIS_FUA_MASK) {
1020 DPRINTF(port, "Warn: Unsupported attempt to use Force Unit Access\n");
1021 }
1022 if (ncq_fis->tag & NCQ_FIS_RARC_MASK) {
1023 DPRINTF(port, "Warn: Unsupported attempt to use Rebuild Assist\n");
1024 }
1025
f6ad2e32
AG
1026 ncq_tfs->sector_count = ((uint16_t)ncq_fis->sector_count_high << 8) |
1027 ncq_fis->sector_count_low;
3bcbe4aa 1028 size = ncq_tfs->sector_count * 512;
a718978e 1029 ahci_populate_sglist(ad, &ncq_tfs->sglist, size, 0);
3bcbe4aa
JS
1030
1031 if (ncq_tfs->sglist.size < size) {
1032 error_report("ahci: PRDT length for NCQ command (0x%zx) "
1033 "is smaller than the requested size (0x%zx)",
1034 ncq_tfs->sglist.size, size);
1035 qemu_sglist_destroy(&ncq_tfs->sglist);
1036 ncq_err(ncq_tfs);
1037 ahci_trigger_irq(ad->hba, ad, PORT_IRQ_OVERFLOW);
1038 return;
5d5f8921
JS
1039 } else if (ncq_tfs->sglist.size != size) {
1040 DPRINTF(port, "Warn: PRDTL (0x%zx)"
1041 " does not match requested size (0x%zx)",
1042 ncq_tfs->sglist.size, size);
3bcbe4aa 1043 }
f6ad2e32 1044
3899edf7
MF
1045 DPRINTF(port, "NCQ transfer LBA from %"PRId64" to %"PRId64", "
1046 "drive max %"PRId64"\n",
0437d32a 1047 ncq_tfs->lba, ncq_tfs->lba + ncq_tfs->sector_count - 1,
b6fe41fa 1048 ide_state->nb_sectors - 1);
f6ad2e32 1049
f6ad2e32
AG
1050 switch(ncq_fis->command) {
1051 case READ_FPDMA_QUEUED:
3899edf7
MF
1052 DPRINTF(port, "NCQ reading %d sectors from LBA %"PRId64", "
1053 "tag %d\n",
0437d32a 1054 ncq_tfs->sector_count, ncq_tfs->lba, ncq_tfs->tag);
f6ad2e32 1055
3899edf7
MF
1056 DPRINTF(port, "tag %d aio read %"PRId64"\n",
1057 ncq_tfs->tag, ncq_tfs->lba);
a597e79c 1058
b6fe41fa 1059 dma_acct_start(ide_state->blk, &ncq_tfs->acct,
28298fd3 1060 &ncq_tfs->sglist, BLOCK_ACCT_READ);
b6fe41fa 1061 ncq_tfs->aiocb = dma_blk_read(ide_state->blk,
4be74634
MA
1062 &ncq_tfs->sglist, ncq_tfs->lba,
1063 ncq_cb, ncq_tfs);
f6ad2e32
AG
1064 break;
1065 case WRITE_FPDMA_QUEUED:
3899edf7 1066 DPRINTF(port, "NCQ writing %d sectors to LBA %"PRId64", tag %d\n",
0437d32a 1067 ncq_tfs->sector_count, ncq_tfs->lba, ncq_tfs->tag);
f6ad2e32 1068
3899edf7
MF
1069 DPRINTF(port, "tag %d aio write %"PRId64"\n",
1070 ncq_tfs->tag, ncq_tfs->lba);
a597e79c 1071
b6fe41fa 1072 dma_acct_start(ide_state->blk, &ncq_tfs->acct,
28298fd3 1073 &ncq_tfs->sglist, BLOCK_ACCT_WRITE);
b6fe41fa 1074 ncq_tfs->aiocb = dma_blk_write(ide_state->blk,
4be74634
MA
1075 &ncq_tfs->sglist, ncq_tfs->lba,
1076 ncq_cb, ncq_tfs);
f6ad2e32
AG
1077 break;
1078 default:
72a065db
JS
1079 if (is_ncq(cmd_fis[2])) {
1080 DPRINTF(port,
1081 "error: unsupported NCQ command (0x%02x) received\n",
1082 cmd_fis[2]);
1083 } else {
1084 DPRINTF(port,
1085 "error: tried to process non-NCQ command as NCQ\n");
1086 }
f6ad2e32 1087 qemu_sglist_destroy(&ncq_tfs->sglist);
3bcbe4aa 1088 ncq_err(ncq_tfs);
f6ad2e32
AG
1089 }
1090}
1091
107f0d46
JS
1092static void handle_reg_h2d_fis(AHCIState *s, int port,
1093 int slot, uint8_t *cmd_fis)
1094{
1095 IDEState *ide_state = &s->dev[port].port.ifs[0];
1096 AHCICmdHdr *cmd = s->dev[port].cur_cmd;
d56f4d69 1097 uint16_t opts = le16_to_cpu(cmd->opts);
107f0d46
JS
1098
1099 if (cmd_fis[1] & 0x0F) {
1100 DPRINTF(port, "Port Multiplier not supported."
1101 " cmd_fis[0]=%02x cmd_fis[1]=%02x cmd_fis[2]=%02x\n",
1102 cmd_fis[0], cmd_fis[1], cmd_fis[2]);
1103 return;
1104 }
1105
1106 if (cmd_fis[1] & 0x70) {
1107 DPRINTF(port, "Reserved flags set in H2D Register FIS."
1108 " cmd_fis[0]=%02x cmd_fis[1]=%02x cmd_fis[2]=%02x\n",
1109 cmd_fis[0], cmd_fis[1], cmd_fis[2]);
1110 return;
1111 }
1112
1113 if (!(cmd_fis[1] & SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER)) {
1114 switch (s->dev[port].port_state) {
1115 case STATE_RUN:
1116 if (cmd_fis[15] & ATA_SRST) {
1117 s->dev[port].port_state = STATE_RESET;
1118 }
1119 break;
1120 case STATE_RESET:
1121 if (!(cmd_fis[15] & ATA_SRST)) {
1122 ahci_reset_port(s, port);
1123 }
1124 break;
1125 }
1126 return;
1127 }
1128
1129 /* Check for NCQ command */
1130 if (is_ncq(cmd_fis[2])) {
1131 process_ncq_command(s, port, cmd_fis, slot);
1132 return;
1133 }
1134
1135 /* Decompose the FIS:
1136 * AHCI does not interpret FIS packets, it only forwards them.
1137 * SATA 1.0 describes how to decode LBA28 and CHS FIS packets.
1138 * Later specifications, e.g, SATA 3.2, describe LBA48 FIS packets.
1139 *
1140 * ATA4 describes sector number for LBA28/CHS commands.
1141 * ATA6 describes sector number for LBA48 commands.
1142 * ATA8 deprecates CHS fully, describing only LBA28/48.
1143 *
1144 * We dutifully convert the FIS into IDE registers, and allow the
1145 * core layer to interpret them as needed. */
1146 ide_state->feature = cmd_fis[3];
1147 ide_state->sector = cmd_fis[4]; /* LBA 7:0 */
1148 ide_state->lcyl = cmd_fis[5]; /* LBA 15:8 */
1149 ide_state->hcyl = cmd_fis[6]; /* LBA 23:16 */
1150 ide_state->select = cmd_fis[7]; /* LBA 27:24 (LBA28) */
1151 ide_state->hob_sector = cmd_fis[8]; /* LBA 31:24 */
1152 ide_state->hob_lcyl = cmd_fis[9]; /* LBA 39:32 */
1153 ide_state->hob_hcyl = cmd_fis[10]; /* LBA 47:40 */
1154 ide_state->hob_feature = cmd_fis[11];
1155 ide_state->nsector = (int64_t)((cmd_fis[13] << 8) | cmd_fis[12]);
1156 /* 14, 16, 17, 18, 19: Reserved (SATA 1.0) */
1157 /* 15: Only valid when UPDATE_COMMAND not set. */
1158
1159 /* Copy the ACMD field (ATAPI packet, if any) from the AHCI command
1160 * table to ide_state->io_buffer */
1161 if (opts & AHCI_CMD_ATAPI) {
1162 memcpy(ide_state->io_buffer, &cmd_fis[AHCI_COMMAND_TABLE_ACMD], 0x10);
1163 debug_print_fis(ide_state->io_buffer, 0x10);
1164 s->dev[port].done_atapi_packet = false;
1165 /* XXX send PIO setup FIS */
1166 }
1167
1168 ide_state->error = 0;
1169
1170 /* Reset transferred byte counter */
1171 cmd->status = 0;
1172
1173 /* We're ready to process the command in FIS byte 2. */
1174 ide_exec_cmd(&s->dev[port].port, cmd_fis[2]);
1175}
1176
f6ad2e32
AG
1177static int handle_cmd(AHCIState *s, int port, int slot)
1178{
1179 IDEState *ide_state;
f6ad2e32
AG
1180 uint64_t tbl_addr;
1181 AHCICmdHdr *cmd;
1182 uint8_t *cmd_fis;
10ca2943 1183 dma_addr_t cmd_len;
f6ad2e32
AG
1184
1185 if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
1186 /* Engine currently busy, try again later */
1187 DPRINTF(port, "engine busy\n");
1188 return -1;
1189 }
1190
f6ad2e32
AG
1191 if (!s->dev[port].lst) {
1192 DPRINTF(port, "error: lst not given but cmd handled");
1193 return -1;
1194 }
36ab3c34 1195 cmd = &((AHCICmdHdr *)s->dev[port].lst)[slot];
f6ad2e32
AG
1196 /* remember current slot handle for later */
1197 s->dev[port].cur_cmd = cmd;
1198
36ab3c34
JS
1199 /* The device we are working for */
1200 ide_state = &s->dev[port].port.ifs[0];
1201 if (!ide_state->blk) {
1202 DPRINTF(port, "error: guest accessed unused port");
1203 return -1;
1204 }
1205
f6ad2e32 1206 tbl_addr = le64_to_cpu(cmd->tbl_addr);
f6ad2e32 1207 cmd_len = 0x80;
df32fd1c 1208 cmd_fis = dma_memory_map(s->as, tbl_addr, &cmd_len,
10ca2943 1209 DMA_DIRECTION_FROM_DEVICE);
f6ad2e32
AG
1210 if (!cmd_fis) {
1211 DPRINTF(port, "error: guest passed us an invalid cmd fis\n");
1212 return -1;
36ab3c34
JS
1213 } else if (cmd_len != 0x80) {
1214 ahci_trigger_irq(s, &s->dev[port], PORT_IRQ_HBUS_ERR);
1215 DPRINTF(port, "error: dma_memory_map failed: "
1216 "(len(%02"PRIx64") != 0x80)\n",
1217 cmd_len);
f6ad2e32
AG
1218 goto out;
1219 }
36ab3c34 1220 debug_print_fis(cmd_fis, 0x80);
f6ad2e32
AG
1221
1222 switch (cmd_fis[0]) {
1223 case SATA_FIS_TYPE_REGISTER_H2D:
107f0d46 1224 handle_reg_h2d_fis(s, port, slot, cmd_fis);
f6ad2e32
AG
1225 break;
1226 default:
1227 DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x "
1228 "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1],
1229 cmd_fis[2]);
f6ad2e32
AG
1230 break;
1231 }
1232
f6ad2e32 1233out:
df32fd1c 1234 dma_memory_unmap(s->as, cmd_fis, cmd_len, DMA_DIRECTION_FROM_DEVICE,
10ca2943 1235 cmd_len);
f6ad2e32
AG
1236
1237 if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
1238 /* async command, complete later */
1239 s->dev[port].busy_slot = slot;
1240 return -1;
1241 }
1242
1243 /* done handling the command */
1244 return 0;
1245}
1246
1247/* DMA dev <-> ram */
44635123 1248static void ahci_start_transfer(IDEDMA *dma)
f6ad2e32
AG
1249{
1250 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1251 IDEState *s = &ad->port.ifs[0];
1252 uint32_t size = (uint32_t)(s->data_end - s->data_ptr);
1253 /* write == ram -> device */
d56f4d69 1254 uint16_t opts = le16_to_cpu(ad->cur_cmd->opts);
f6ad2e32
AG
1255 int is_write = opts & AHCI_CMD_WRITE;
1256 int is_atapi = opts & AHCI_CMD_ATAPI;
1257 int has_sglist = 0;
1258
1259 if (is_atapi && !ad->done_atapi_packet) {
1260 /* already prepopulated iobuffer */
4ac557c8 1261 ad->done_atapi_packet = true;
a395f3fa 1262 size = 0;
f6ad2e32
AG
1263 goto out;
1264 }
1265
a718978e 1266 if (ahci_dma_prepare_buf(dma, size)) {
f6ad2e32
AG
1267 has_sglist = 1;
1268 }
1269
1270 DPRINTF(ad->port_no, "%sing %d bytes on %s w/%s sglist\n",
1271 is_write ? "writ" : "read", size, is_atapi ? "atapi" : "ata",
1272 has_sglist ? "" : "o");
1273
da221327
PB
1274 if (has_sglist && size) {
1275 if (is_write) {
1276 dma_buf_write(s->data_ptr, size, &s->sg);
1277 } else {
1278 dma_buf_read(s->data_ptr, size, &s->sg);
1279 }
f6ad2e32
AG
1280 }
1281
f6ad2e32
AG
1282out:
1283 /* declare that we processed everything */
1284 s->data_ptr = s->data_end;
1285
659142ec
JS
1286 /* Update number of transferred bytes, destroy sglist */
1287 ahci_commit_buf(dma, size);
f6ad2e32
AG
1288
1289 s->end_transfer_func(s);
08841520
PB
1290
1291 if (!(s->status & DRQ_STAT)) {
1292 /* done with PIO send/receive */
1293 ahci_write_fis_pio(ad, le32_to_cpu(ad->cur_cmd->status));
1294 }
f6ad2e32
AG
1295}
1296
1297static void ahci_start_dma(IDEDMA *dma, IDEState *s,
097310b5 1298 BlockCompletionFunc *dma_cb)
f6ad2e32
AG
1299{
1300 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
f6ad2e32 1301 DPRINTF(ad->port_no, "\n");
61f52e06 1302 s->io_buffer_offset = 0;
f6ad2e32
AG
1303 dma_cb(s, 0);
1304}
1305
e8ef8743
PB
1306static void ahci_restart_dma(IDEDMA *dma)
1307{
1308 /* Nothing to do, ahci_start_dma already resets s->io_buffer_offset. */
1309}
1310
659142ec
JS
1311/**
1312 * Called in DMA R/W chains to read the PRDT, utilizing ahci_populate_sglist.
1313 * Not currently invoked by PIO R/W chains,
1314 * which invoke ahci_populate_sglist via ahci_start_transfer.
1315 */
a718978e 1316static int32_t ahci_dma_prepare_buf(IDEDMA *dma, int32_t limit)
f6ad2e32
AG
1317{
1318 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1319 IDEState *s = &ad->port.ifs[0];
f6ad2e32 1320
a718978e 1321 if (ahci_populate_sglist(ad, &s->sg, limit, s->io_buffer_offset) == -1) {
3251bdcf
JS
1322 DPRINTF(ad->port_no, "ahci_dma_prepare_buf failed.\n");
1323 return -1;
1324 }
da221327 1325 s->io_buffer_size = s->sg.size;
f6ad2e32
AG
1326
1327 DPRINTF(ad->port_no, "len=%#x\n", s->io_buffer_size);
3251bdcf 1328 return s->io_buffer_size;
f6ad2e32
AG
1329}
1330
659142ec
JS
1331/**
1332 * Destroys the scatter-gather list,
1333 * and updates the command header with a bytes-read value.
1334 * called explicitly via ahci_dma_rw_buf (ATAPI DMA),
1335 * and ahci_start_transfer (PIO R/W),
1336 * and called via callback from ide_dma_cb for DMA R/W paths.
1337 */
1338static void ahci_commit_buf(IDEDMA *dma, uint32_t tx_bytes)
1339{
1340 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1341 IDEState *s = &ad->port.ifs[0];
1342
1343 tx_bytes += le32_to_cpu(ad->cur_cmd->status);
1344 ad->cur_cmd->status = cpu_to_le32(tx_bytes);
1345
1346 qemu_sglist_destroy(&s->sg);
1347}
1348
f6ad2e32
AG
1349static int ahci_dma_rw_buf(IDEDMA *dma, int is_write)
1350{
1351 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1352 IDEState *s = &ad->port.ifs[0];
1353 uint8_t *p = s->io_buffer + s->io_buffer_index;
1354 int l = s->io_buffer_size - s->io_buffer_index;
1355
a718978e 1356 if (ahci_populate_sglist(ad, &s->sg, l, s->io_buffer_offset)) {
f6ad2e32
AG
1357 return 0;
1358 }
1359
1360 if (is_write) {
da221327 1361 dma_buf_read(p, l, &s->sg);
f6ad2e32 1362 } else {
da221327 1363 dma_buf_write(p, l, &s->sg);
f6ad2e32
AG
1364 }
1365
659142ec
JS
1366 /* free sglist, update byte count */
1367 ahci_commit_buf(dma, l);
ea8d82a1 1368
f6ad2e32 1369 s->io_buffer_index += l;
61f52e06 1370 s->io_buffer_offset += l;
f6ad2e32
AG
1371
1372 DPRINTF(ad->port_no, "len=%#x\n", l);
1373
1374 return 1;
1375}
1376
c7e73adb 1377static void ahci_cmd_done(IDEDMA *dma)
f6ad2e32
AG
1378{
1379 AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1380
c7e73adb 1381 DPRINTF(ad->port_no, "cmd done\n");
f6ad2e32
AG
1382
1383 /* update d2h status */
1384 ahci_write_fis_d2h(ad, NULL);
1385
4d29b50a
JK
1386 if (!ad->check_bh) {
1387 /* maybe we still have something to process, check later */
1388 ad->check_bh = qemu_bh_new(ahci_check_cmd_bh, ad);
1389 qemu_bh_schedule(ad->check_bh);
1390 }
f6ad2e32
AG
1391}
1392
1393static void ahci_irq_set(void *opaque, int n, int level)
1394{
1395}
1396
f6ad2e32
AG
1397static const IDEDMAOps ahci_dma_ops = {
1398 .start_dma = ahci_start_dma,
e8ef8743 1399 .restart_dma = ahci_restart_dma,
f6ad2e32
AG
1400 .start_transfer = ahci_start_transfer,
1401 .prepare_buf = ahci_dma_prepare_buf,
659142ec 1402 .commit_buf = ahci_commit_buf,
f6ad2e32 1403 .rw_buf = ahci_dma_rw_buf,
c7e73adb 1404 .cmd_done = ahci_cmd_done,
f6ad2e32
AG
1405};
1406
df32fd1c 1407void ahci_init(AHCIState *s, DeviceState *qdev, AddressSpace *as, int ports)
f6ad2e32
AG
1408{
1409 qemu_irq *irqs;
1410 int i;
1411
df32fd1c 1412 s->as = as;
2c4b9d0e 1413 s->ports = ports;
5839e53b 1414 s->dev = g_new0(AHCIDevice, ports);
f6ad2e32 1415 ahci_reg_init(s);
67e576c2 1416 /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */
1437c94b
PB
1417 memory_region_init_io(&s->mem, OBJECT(qdev), &ahci_mem_ops, s,
1418 "ahci", AHCI_MEM_BAR_SIZE);
1419 memory_region_init_io(&s->idp, OBJECT(qdev), &ahci_idp_ops, s,
1420 "ahci-idp", 32);
465f1ab1 1421
2c4b9d0e 1422 irqs = qemu_allocate_irqs(ahci_irq_set, s, s->ports);
f6ad2e32 1423
2c4b9d0e 1424 for (i = 0; i < s->ports; i++) {
f6ad2e32
AG
1425 AHCIDevice *ad = &s->dev[i];
1426
c6baf942 1427 ide_bus_new(&ad->port, sizeof(ad->port), qdev, i, 1);
f6ad2e32
AG
1428 ide_init2(&ad->port, irqs[i]);
1429
1430 ad->hba = s;
1431 ad->port_no = i;
1432 ad->port.dma = &ad->dma;
1433 ad->port.dma->ops = &ahci_dma_ops;
e8ef8743 1434 ide_register_restart_cb(&ad->port);
f6ad2e32
AG
1435 }
1436}
1437
2c4b9d0e
AG
1438void ahci_uninit(AHCIState *s)
1439{
7267c094 1440 g_free(s->dev);
2c4b9d0e
AG
1441}
1442
8ab60a07 1443void ahci_reset(AHCIState *s)
f6ad2e32 1444{
a26a13da 1445 AHCIPortRegs *pr;
f6ad2e32
AG
1446 int i;
1447
8ab60a07 1448 s->control_regs.irqstatus = 0;
13164591
MT
1449 /* AHCI Enable (AE)
1450 * The implementation of this bit is dependent upon the value of the
1451 * CAP.SAM bit. If CAP.SAM is '0', then GHC.AE shall be read-write and
1452 * shall have a reset value of '0'. If CAP.SAM is '1', then AE shall be
1453 * read-only and shall have a reset value of '1'.
1454 *
1455 * We set HOST_CAP_AHCI so we must enable AHCI at reset.
1456 */
1457 s->control_regs.ghc = HOST_CTL_AHCI_EN;
760c3e44 1458
8ab60a07
JK
1459 for (i = 0; i < s->ports; i++) {
1460 pr = &s->dev[i].port_regs;
a26a13da
AM
1461 pr->irq_stat = 0;
1462 pr->irq_mask = 0;
1463 pr->scr_ctl = 0;
2a4f4f34 1464 pr->cmd = PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON;
8ab60a07 1465 ahci_reset_port(s, i);
f6ad2e32
AG
1466 }
1467}
d9fa31a3 1468
a2623021
JB
1469static const VMStateDescription vmstate_ahci_device = {
1470 .name = "ahci port",
1471 .version_id = 1,
d49805ae 1472 .fields = (VMStateField[]) {
a2623021 1473 VMSTATE_IDE_BUS(port, AHCIDevice),
bd664910 1474 VMSTATE_IDE_DRIVE(port.ifs[0], AHCIDevice),
a2623021
JB
1475 VMSTATE_UINT32(port_state, AHCIDevice),
1476 VMSTATE_UINT32(finished, AHCIDevice),
1477 VMSTATE_UINT32(port_regs.lst_addr, AHCIDevice),
1478 VMSTATE_UINT32(port_regs.lst_addr_hi, AHCIDevice),
1479 VMSTATE_UINT32(port_regs.fis_addr, AHCIDevice),
1480 VMSTATE_UINT32(port_regs.fis_addr_hi, AHCIDevice),
1481 VMSTATE_UINT32(port_regs.irq_stat, AHCIDevice),
1482 VMSTATE_UINT32(port_regs.irq_mask, AHCIDevice),
1483 VMSTATE_UINT32(port_regs.cmd, AHCIDevice),
1484 VMSTATE_UINT32(port_regs.tfdata, AHCIDevice),
1485 VMSTATE_UINT32(port_regs.sig, AHCIDevice),
1486 VMSTATE_UINT32(port_regs.scr_stat, AHCIDevice),
1487 VMSTATE_UINT32(port_regs.scr_ctl, AHCIDevice),
1488 VMSTATE_UINT32(port_regs.scr_err, AHCIDevice),
1489 VMSTATE_UINT32(port_regs.scr_act, AHCIDevice),
1490 VMSTATE_UINT32(port_regs.cmd_issue, AHCIDevice),
1491 VMSTATE_BOOL(done_atapi_packet, AHCIDevice),
1492 VMSTATE_INT32(busy_slot, AHCIDevice),
1493 VMSTATE_BOOL(init_d2h_sent, AHCIDevice),
1494 VMSTATE_END_OF_LIST()
1495 },
1496};
1497
1498static int ahci_state_post_load(void *opaque, int version_id)
1499{
1500 int i;
1501 struct AHCIDevice *ad;
1502 AHCIState *s = opaque;
1503
1504 for (i = 0; i < s->ports; i++) {
1505 ad = &s->dev[i];
a2623021 1506
cd6cb73b
JS
1507 /* Only remap the CLB address if appropriate, disallowing a state
1508 * transition from 'on' to 'off' it should be consistent here. */
1509 if (ahci_cond_start_engines(ad, false) != 0) {
1510 return -1;
1511 }
1512
a2623021 1513 /*
e8ef8743
PB
1514 * If an error is present, ad->busy_slot will be valid and not -1.
1515 * In this case, an operation is waiting to resume and will re-check
1516 * for additional AHCI commands to execute upon completion.
1517 *
1518 * In the case where no error was present, busy_slot will be -1,
1519 * and we should check to see if there are additional commands waiting.
a2623021 1520 */
e8ef8743
PB
1521 if (ad->busy_slot == -1) {
1522 check_cmd(s, i);
c27c73aa
JS
1523 } else {
1524 /* We are in the middle of a command, and may need to access
1525 * the command header in guest memory again. */
1526 if (ad->busy_slot < 0 || ad->busy_slot >= AHCI_MAX_CMDS) {
1527 return -1;
1528 }
1529 ad->cur_cmd = &((AHCICmdHdr *)ad->lst)[ad->busy_slot];
a2623021 1530 }
a2623021
JB
1531 }
1532
1533 return 0;
1534}
1535
1536const VMStateDescription vmstate_ahci = {
1537 .name = "ahci",
1538 .version_id = 1,
1539 .post_load = ahci_state_post_load,
d49805ae 1540 .fields = (VMStateField[]) {
a2623021
JB
1541 VMSTATE_STRUCT_VARRAY_POINTER_INT32(dev, AHCIState, ports,
1542 vmstate_ahci_device, AHCIDevice),
1543 VMSTATE_UINT32(control_regs.cap, AHCIState),
1544 VMSTATE_UINT32(control_regs.ghc, AHCIState),
1545 VMSTATE_UINT32(control_regs.irqstatus, AHCIState),
1546 VMSTATE_UINT32(control_regs.impl, AHCIState),
1547 VMSTATE_UINT32(control_regs.version, AHCIState),
1548 VMSTATE_UINT32(idp_index, AHCIState),
ae2158ad 1549 VMSTATE_INT32_EQUAL(ports, AHCIState),
a2623021
JB
1550 VMSTATE_END_OF_LIST()
1551 },
1552};
1553
b3b162c3
HT
1554#define TYPE_SYSBUS_AHCI "sysbus-ahci"
1555#define SYSBUS_AHCI(obj) OBJECT_CHECK(SysbusAHCIState, (obj), TYPE_SYSBUS_AHCI)
1556
d9fa31a3 1557typedef struct SysbusAHCIState {
b3b162c3
HT
1558 /*< private >*/
1559 SysBusDevice parent_obj;
1560 /*< public >*/
1561
d9fa31a3
RH
1562 AHCIState ahci;
1563 uint32_t num_ports;
1564} SysbusAHCIState;
1565
1566static const VMStateDescription vmstate_sysbus_ahci = {
1567 .name = "sysbus-ahci",
d49805ae 1568 .fields = (VMStateField[]) {
bd164307 1569 VMSTATE_AHCI(ahci, SysbusAHCIState),
a2623021
JB
1570 VMSTATE_END_OF_LIST()
1571 },
d9fa31a3
RH
1572};
1573
8ab60a07
JK
1574static void sysbus_ahci_reset(DeviceState *dev)
1575{
b3b162c3 1576 SysbusAHCIState *s = SYSBUS_AHCI(dev);
8ab60a07
JK
1577
1578 ahci_reset(&s->ahci);
1579}
1580
7acb423f 1581static void sysbus_ahci_realize(DeviceState *dev, Error **errp)
d9fa31a3 1582{
7acb423f 1583 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
b3b162c3 1584 SysbusAHCIState *s = SYSBUS_AHCI(dev);
d9fa31a3 1585
bd164307 1586 ahci_init(&s->ahci, dev, &address_space_memory, s->num_ports);
7acb423f
HT
1587
1588 sysbus_init_mmio(sbd, &s->ahci.mem);
1589 sysbus_init_irq(sbd, &s->ahci.irq);
d9fa31a3
RH
1590}
1591
39bffca2
AL
1592static Property sysbus_ahci_properties[] = {
1593 DEFINE_PROP_UINT32("num-ports", SysbusAHCIState, num_ports, 1),
1594 DEFINE_PROP_END_OF_LIST(),
1595};
1596
999e12bb
AL
1597static void sysbus_ahci_class_init(ObjectClass *klass, void *data)
1598{
39bffca2 1599 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1600
7acb423f 1601 dc->realize = sysbus_ahci_realize;
39bffca2
AL
1602 dc->vmsd = &vmstate_sysbus_ahci;
1603 dc->props = sysbus_ahci_properties;
8ab60a07 1604 dc->reset = sysbus_ahci_reset;
125ee0ed 1605 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
999e12bb
AL
1606}
1607
8c43a6f0 1608static const TypeInfo sysbus_ahci_info = {
b3b162c3 1609 .name = TYPE_SYSBUS_AHCI,
39bffca2
AL
1610 .parent = TYPE_SYS_BUS_DEVICE,
1611 .instance_size = sizeof(SysbusAHCIState),
1612 .class_init = sysbus_ahci_class_init,
d9fa31a3
RH
1613};
1614
83f7d43a 1615static void sysbus_ahci_register_types(void)
d9fa31a3 1616{
39bffca2 1617 type_register_static(&sysbus_ahci_info);
d9fa31a3
RH
1618}
1619
83f7d43a 1620type_init(sysbus_ahci_register_types)
d93162e1
JS
1621
1622void ahci_ide_create_devs(PCIDevice *dev, DriveInfo **hd)
1623{
1624 AHCIPCIState *d = ICH_AHCI(dev);
1625 AHCIState *ahci = &d->ahci;
1626 int i;
1627
1628 for (i = 0; i < ahci->ports; i++) {
1629 if (hd[i] == NULL) {
1630 continue;
1631 }
1632 ide_create_drive(&ahci->dev[i].port, 0, hd[i]);
1633 }
1634
1635}