]> git.proxmox.com Git - mirror_qemu.git/blame - hw/ide/via.c
ide: Clean up includes
[mirror_qemu.git] / hw / ide / via.c
CommitLineData
016512f3
HC
1/*
2 * QEMU IDE Emulation: PCI VIA82C686B support.
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 * Copyright (c) 2006 Openedhand Ltd.
6 * Copyright (c) 2010 Huacai Chen <zltjiangshi@gmail.com>
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 */
53239262 26#include "qemu/osdep.h"
016512f3 27#include <hw/hw.h>
0d09e41a 28#include <hw/i386/pc.h>
a2cb15b0 29#include <hw/pci/pci.h>
0d09e41a 30#include <hw/isa/isa.h>
4be74634 31#include "sysemu/block-backend.h"
9c17d615
PB
32#include "sysemu/sysemu.h"
33#include "sysemu/dma.h"
016512f3
HC
34
35#include <hw/ide/pci.h>
36
a8170e5e 37static uint64_t bmdma_read(void *opaque, hwaddr addr,
a9deb8c6 38 unsigned size)
016512f3
HC
39{
40 BMDMAState *bm = opaque;
41 uint32_t val;
42
a9deb8c6
AK
43 if (size != 1) {
44 return ((uint64_t)1 << (size * 8)) - 1;
45 }
46
016512f3
HC
47 switch (addr & 3) {
48 case 0:
49 val = bm->cmd;
50 break;
51 case 2:
52 val = bm->status;
53 break;
54 default:
55 val = 0xff;
56 break;
57 }
58#ifdef DEBUG_IDE
08406b03 59 printf("bmdma: readb 0x%02x : 0x%02x\n", addr, val);
016512f3
HC
60#endif
61 return val;
62}
63
a8170e5e 64static void bmdma_write(void *opaque, hwaddr addr,
a9deb8c6 65 uint64_t val, unsigned size)
016512f3
HC
66{
67 BMDMAState *bm = opaque;
a9deb8c6
AK
68
69 if (size != 1) {
70 return;
71 }
72
016512f3 73#ifdef DEBUG_IDE
08406b03 74 printf("bmdma: writeb 0x%02x : 0x%02x\n", addr, val);
016512f3
HC
75#endif
76 switch (addr & 3) {
a9deb8c6 77 case 0:
0ed8b6f6
BS
78 bmdma_cmd_writeb(bm, val);
79 break;
016512f3
HC
80 case 2:
81 bm->status = (val & 0x60) | (bm->status & 1) | (bm->status & ~val & 0x06);
82 break;
83 default:;
84 }
85}
86
a348f108 87static const MemoryRegionOps via_bmdma_ops = {
a9deb8c6
AK
88 .read = bmdma_read,
89 .write = bmdma_write,
90};
91
92static void bmdma_setup_bar(PCIIDEState *d)
016512f3 93{
016512f3
HC
94 int i;
95
1437c94b 96 memory_region_init(&d->bmdma_bar, OBJECT(d), "via-bmdma-container", 16);
016512f3
HC
97 for(i = 0;i < 2; i++) {
98 BMDMAState *bm = &d->bmdma[i];
016512f3 99
1437c94b 100 memory_region_init_io(&bm->extra_io, OBJECT(d), &via_bmdma_ops, bm,
a9deb8c6
AK
101 "via-bmdma", 4);
102 memory_region_add_subregion(&d->bmdma_bar, i * 8, &bm->extra_io);
1437c94b
PB
103 memory_region_init_io(&bm->addr_ioport, OBJECT(d),
104 &bmdma_addr_ioport_ops, bm, "bmdma", 4);
a9deb8c6 105 memory_region_add_subregion(&d->bmdma_bar, i * 8 + 4, &bm->addr_ioport);
016512f3
HC
106 }
107}
108
109static void via_reset(void *opaque)
110{
111 PCIIDEState *d = opaque;
f6c11d56
AF
112 PCIDevice *pd = PCI_DEVICE(d);
113 uint8_t *pci_conf = pd->config;
016512f3
HC
114 int i;
115
116 for (i = 0; i < 2; i++) {
117 ide_bus_reset(&d->bus[i]);
016512f3
HC
118 }
119
120 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_WAIT);
121 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
122 PCI_STATUS_DEVSEL_MEDIUM);
123
124 pci_set_long(pci_conf + PCI_BASE_ADDRESS_0, 0x000001f0);
125 pci_set_long(pci_conf + PCI_BASE_ADDRESS_1, 0x000003f4);
126 pci_set_long(pci_conf + PCI_BASE_ADDRESS_2, 0x00000170);
127 pci_set_long(pci_conf + PCI_BASE_ADDRESS_3, 0x00000374);
128 pci_set_long(pci_conf + PCI_BASE_ADDRESS_4, 0x0000cc01); /* BMIBA: 20-23h */
129 pci_set_long(pci_conf + PCI_INTERRUPT_LINE, 0x0000010e);
130
131 /* IDE chip enable, IDE configuration 1/2, IDE FIFO Configuration*/
132 pci_set_long(pci_conf + 0x40, 0x0a090600);
133 /* IDE misc configuration 1/2/3 */
134 pci_set_long(pci_conf + 0x44, 0x00c00068);
135 /* IDE Timing control */
136 pci_set_long(pci_conf + 0x48, 0xa8a8a8a8);
137 /* IDE Address Setup Time */
138 pci_set_long(pci_conf + 0x4c, 0x000000ff);
139 /* UltraDMA Extended Timing Control*/
140 pci_set_long(pci_conf + 0x50, 0x07070707);
141 /* UltraDMA FIFO Control */
142 pci_set_long(pci_conf + 0x54, 0x00000004);
143 /* IDE primary sector size */
144 pci_set_long(pci_conf + 0x60, 0x00000200);
145 /* IDE secondary sector size */
146 pci_set_long(pci_conf + 0x68, 0x00000200);
147 /* PCI PM Block */
148 pci_set_long(pci_conf + 0xc0, 0x00020001);
149}
150
61d9d6b0 151static void vt82c686b_init_ports(PCIIDEState *d) {
4a91d3b3 152 static const struct {
61d9d6b0
SH
153 int iobase;
154 int iobase2;
155 int isairq;
156 } port_info[] = {
157 {0x1f0, 0x3f6, 14},
158 {0x170, 0x376, 15},
159 };
4a91d3b3 160 int i;
61d9d6b0
SH
161
162 for (i = 0; i < 2; i++) {
c6baf942 163 ide_bus_new(&d->bus[i], sizeof(d->bus[i]), DEVICE(d), i, 2);
4a91d3b3
RH
164 ide_init_ioport(&d->bus[i], NULL, port_info[i].iobase,
165 port_info[i].iobase2);
48a18b3c 166 ide_init2(&d->bus[i], isa_get_irq(NULL, port_info[i].isairq));
61d9d6b0 167
a9deb8c6 168 bmdma_init(&d->bus[i], &d->bmdma[i], d);
61d9d6b0 169 d->bmdma[i].bus = &d->bus[i];
f878c916 170 ide_register_restart_cb(&d->bus[i]);
61d9d6b0
SH
171 }
172}
173
016512f3 174/* via ide func */
9af21dbe 175static void vt82c686b_ide_realize(PCIDevice *dev, Error **errp)
016512f3 176{
f6c11d56
AF
177 PCIIDEState *d = PCI_IDE(dev);
178 uint8_t *pci_conf = dev->config;
016512f3 179
016512f3 180 pci_config_set_prog_interface(pci_conf, 0x8a); /* legacy ATA mode */
016512f3
HC
181 pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
182
183 qemu_register_reset(via_reset, d);
a9deb8c6 184 bmdma_setup_bar(d);
f6c11d56 185 pci_register_bar(dev, 4, PCI_BASE_ADDRESS_SPACE_IO, &d->bmdma_bar);
016512f3 186
f6c11d56 187 vmstate_register(DEVICE(dev), 0, &vmstate_ide_pci, d);
016512f3 188
61d9d6b0 189 vt82c686b_init_ports(d);
016512f3
HC
190}
191
f90c2bcd 192static void vt82c686b_ide_exitfn(PCIDevice *dev)
a9deb8c6 193{
f6c11d56 194 PCIIDEState *d = PCI_IDE(dev);
a9deb8c6
AK
195 unsigned i;
196
197 for (i = 0; i < 2; ++i) {
198 memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].extra_io);
a9deb8c6 199 memory_region_del_subregion(&d->bmdma_bar, &d->bmdma[i].addr_ioport);
a9deb8c6 200 }
a9deb8c6
AK
201}
202
016512f3
HC
203void vt82c686b_ide_init(PCIBus *bus, DriveInfo **hd_table, int devfn)
204{
205 PCIDevice *dev;
206
207 dev = pci_create_simple(bus, devfn, "via-ide");
208 pci_ide_create_devs(dev, hd_table);
209}
210
40021f08
AL
211static void via_ide_class_init(ObjectClass *klass, void *data)
212{
39bffca2 213 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
214 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
215
9af21dbe 216 k->realize = vt82c686b_ide_realize;
40021f08
AL
217 k->exit = vt82c686b_ide_exitfn;
218 k->vendor_id = PCI_VENDOR_ID_VIA;
219 k->device_id = PCI_DEVICE_ID_VIA_IDE;
220 k->revision = 0x06;
221 k->class_id = PCI_CLASS_STORAGE_IDE;
125ee0ed 222 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
40021f08
AL
223}
224
8c43a6f0 225static const TypeInfo via_ide_info = {
39bffca2 226 .name = "via-ide",
f6c11d56 227 .parent = TYPE_PCI_IDE,
39bffca2 228 .class_init = via_ide_class_init,
016512f3
HC
229};
230
83f7d43a 231static void via_ide_register_types(void)
016512f3 232{
39bffca2 233 type_register_static(&via_ide_info);
016512f3 234}
83f7d43a
AF
235
236type_init(via_ide_register_types)