]> git.proxmox.com Git - mirror_qemu.git/blame - hw/intc/apic.c
exec: Make cpu_physical_memory_write_rom input an AS
[mirror_qemu.git] / hw / intc / apic.c
CommitLineData
574bbf7b
FB
1/*
2 * APIC support
5fafdf24 3 *
574bbf7b
FB
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>
574bbf7b 18 */
1de7afc9 19#include "qemu/thread.h"
0d09e41a
PB
20#include "hw/i386/apic_internal.h"
21#include "hw/i386/apic.h"
22#include "hw/i386/ioapic.h"
83c9f4ca 23#include "hw/pci/msi.h"
1de7afc9 24#include "qemu/host-utils.h"
d8023f31 25#include "trace.h"
0d09e41a
PB
26#include "hw/i386/pc.h"
27#include "hw/i386/apic-msidef.h"
574bbf7b 28
d3e9db93
FB
29#define MAX_APIC_WORDS 8
30
e5ad936b
JK
31#define SYNC_FROM_VAPIC 0x1
32#define SYNC_TO_VAPIC 0x2
33#define SYNC_ISR_IRR_TO_VAPIC 0x4
34
dae01685 35static APICCommonState *local_apics[MAX_APICS + 1];
73822ec8 36
dae01685
JK
37static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
38static void apic_update_irq(APICCommonState *s);
610626af
AL
39static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
40 uint8_t dest, uint8_t dest_mode);
d592d303 41
3b63c04e 42/* Find first bit starting from msb */
edf9735e 43static int apic_fls_bit(uint32_t value)
3b63c04e
AJ
44{
45 return 31 - clz32(value);
46}
47
e95f5491 48/* Find first bit starting from lsb */
edf9735e 49static int apic_ffs_bit(uint32_t value)
d3e9db93 50{
bb7e7293 51 return ctz32(value);
d3e9db93
FB
52}
53
edf9735e 54static inline void apic_set_bit(uint32_t *tab, int index)
d3e9db93
FB
55{
56 int i, mask;
57 i = index >> 5;
58 mask = 1 << (index & 0x1f);
59 tab[i] |= mask;
60}
61
edf9735e 62static inline void apic_reset_bit(uint32_t *tab, int index)
d3e9db93
FB
63{
64 int i, mask;
65 i = index >> 5;
66 mask = 1 << (index & 0x1f);
67 tab[i] &= ~mask;
68}
69
edf9735e 70static inline int apic_get_bit(uint32_t *tab, int index)
73822ec8
AL
71{
72 int i, mask;
73 i = index >> 5;
74 mask = 1 << (index & 0x1f);
75 return !!(tab[i] & mask);
76}
77
e5ad936b
JK
78/* return -1 if no bit is set */
79static int get_highest_priority_int(uint32_t *tab)
80{
81 int i;
82 for (i = 7; i >= 0; i--) {
83 if (tab[i] != 0) {
edf9735e 84 return i * 32 + apic_fls_bit(tab[i]);
e5ad936b
JK
85 }
86 }
87 return -1;
88}
89
90static void apic_sync_vapic(APICCommonState *s, int sync_type)
91{
92 VAPICState vapic_state;
93 size_t length;
94 off_t start;
95 int vector;
96
97 if (!s->vapic_paddr) {
98 return;
99 }
100 if (sync_type & SYNC_FROM_VAPIC) {
101 cpu_physical_memory_rw(s->vapic_paddr, (void *)&vapic_state,
102 sizeof(vapic_state), 0);
103 s->tpr = vapic_state.tpr;
104 }
105 if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
106 start = offsetof(VAPICState, isr);
107 length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
108
109 if (sync_type & SYNC_TO_VAPIC) {
60e82579 110 assert(qemu_cpu_is_self(CPU(s->cpu)));
e5ad936b
JK
111
112 vapic_state.tpr = s->tpr;
113 vapic_state.enabled = 1;
114 start = 0;
115 length = sizeof(VAPICState);
116 }
117
118 vector = get_highest_priority_int(s->isr);
119 if (vector < 0) {
120 vector = 0;
121 }
122 vapic_state.isr = vector & 0xf0;
123
124 vapic_state.zero = 0;
125
126 vector = get_highest_priority_int(s->irr);
127 if (vector < 0) {
128 vector = 0;
129 }
130 vapic_state.irr = vector & 0xff;
131
2a221651
EI
132 cpu_physical_memory_write_rom(&address_space_memory,
133 s->vapic_paddr + start,
e5ad936b
JK
134 ((void *)&vapic_state) + start, length);
135 }
136}
137
138static void apic_vapic_base_update(APICCommonState *s)
139{
140 apic_sync_vapic(s, SYNC_TO_VAPIC);
141}
142
dae01685 143static void apic_local_deliver(APICCommonState *s, int vector)
a5b38b51 144{
a5b38b51
AJ
145 uint32_t lvt = s->lvt[vector];
146 int trigger_mode;
147
d8023f31
BS
148 trace_apic_local_deliver(vector, (lvt >> 8) & 7);
149
a5b38b51
AJ
150 if (lvt & APIC_LVT_MASKED)
151 return;
152
153 switch ((lvt >> 8) & 7) {
154 case APIC_DM_SMI:
c3affe56 155 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
a5b38b51
AJ
156 break;
157
158 case APIC_DM_NMI:
c3affe56 159 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
a5b38b51
AJ
160 break;
161
162 case APIC_DM_EXTINT:
c3affe56 163 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
a5b38b51
AJ
164 break;
165
166 case APIC_DM_FIXED:
167 trigger_mode = APIC_TRIGGER_EDGE;
168 if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
169 (lvt & APIC_LVT_LEVEL_TRIGGER))
170 trigger_mode = APIC_TRIGGER_LEVEL;
171 apic_set_irq(s, lvt & 0xff, trigger_mode);
172 }
173}
174
d3b0c9e9 175void apic_deliver_pic_intr(DeviceState *dev, int level)
1a7de94a 176{
d3b0c9e9 177 APICCommonState *s = APIC_COMMON(dev);
92a16d7a 178
cf6d64bf
BS
179 if (level) {
180 apic_local_deliver(s, APIC_LVT_LINT0);
181 } else {
1a7de94a
AJ
182 uint32_t lvt = s->lvt[APIC_LVT_LINT0];
183
184 switch ((lvt >> 8) & 7) {
185 case APIC_DM_FIXED:
186 if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
187 break;
edf9735e 188 apic_reset_bit(s->irr, lvt & 0xff);
1a7de94a
AJ
189 /* fall through */
190 case APIC_DM_EXTINT:
d8ed887b 191 cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
1a7de94a
AJ
192 break;
193 }
194 }
195}
196
dae01685 197static void apic_external_nmi(APICCommonState *s)
02c09195 198{
02c09195
JK
199 apic_local_deliver(s, APIC_LVT_LINT1);
200}
201
d3e9db93
FB
202#define foreach_apic(apic, deliver_bitmask, code) \
203{\
204 int __i, __j, __mask;\
205 for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
206 __mask = deliver_bitmask[__i];\
207 if (__mask) {\
208 for(__j = 0; __j < 32; __j++) {\
209 if (__mask & (1 << __j)) {\
210 apic = local_apics[__i * 32 + __j];\
211 if (apic) {\
212 code;\
213 }\
214 }\
215 }\
216 }\
217 }\
218}
219
5fafdf24 220static void apic_bus_deliver(const uint32_t *deliver_bitmask,
1f6f408c 221 uint8_t delivery_mode, uint8_t vector_num,
d592d303
FB
222 uint8_t trigger_mode)
223{
dae01685 224 APICCommonState *apic_iter;
d592d303
FB
225
226 switch (delivery_mode) {
227 case APIC_DM_LOWPRI:
8dd69b8f 228 /* XXX: search for focus processor, arbitration */
d3e9db93
FB
229 {
230 int i, d;
231 d = -1;
232 for(i = 0; i < MAX_APIC_WORDS; i++) {
233 if (deliver_bitmask[i]) {
edf9735e 234 d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
d3e9db93
FB
235 break;
236 }
237 }
238 if (d >= 0) {
239 apic_iter = local_apics[d];
240 if (apic_iter) {
241 apic_set_irq(apic_iter, vector_num, trigger_mode);
242 }
243 }
8dd69b8f 244 }
d3e9db93 245 return;
8dd69b8f 246
d592d303 247 case APIC_DM_FIXED:
d592d303
FB
248 break;
249
250 case APIC_DM_SMI:
e2eb9d3e 251 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 252 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
60671e58 253 );
e2eb9d3e
AJ
254 return;
255
d592d303 256 case APIC_DM_NMI:
e2eb9d3e 257 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 258 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
60671e58 259 );
e2eb9d3e 260 return;
d592d303
FB
261
262 case APIC_DM_INIT:
263 /* normal INIT IPI sent to processors */
5fafdf24 264 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 265 cpu_interrupt(CPU(apic_iter->cpu),
60671e58
AF
266 CPU_INTERRUPT_INIT)
267 );
d592d303 268 return;
3b46e624 269
d592d303 270 case APIC_DM_EXTINT:
b1fc0348 271 /* handled in I/O APIC code */
d592d303
FB
272 break;
273
274 default:
275 return;
276 }
277
5fafdf24 278 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 279 apic_set_irq(apic_iter, vector_num, trigger_mode) );
d592d303 280}
574bbf7b 281
1f6f408c
JK
282void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
283 uint8_t vector_num, uint8_t trigger_mode)
610626af
AL
284{
285 uint32_t deliver_bitmask[MAX_APIC_WORDS];
286
d8023f31 287 trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
1f6f408c 288 trigger_mode);
d8023f31 289
610626af 290 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
1f6f408c 291 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
610626af
AL
292}
293
dae01685 294static void apic_set_base(APICCommonState *s, uint64_t val)
574bbf7b 295{
5fafdf24 296 s->apicbase = (val & 0xfffff000) |
574bbf7b
FB
297 (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
298 /* if disabled, cannot be enabled again */
299 if (!(val & MSR_IA32_APICBASE_ENABLE)) {
300 s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
60671e58 301 cpu_clear_apic_feature(&s->cpu->env);
574bbf7b
FB
302 s->spurious_vec &= ~APIC_SV_ENABLE;
303 }
304}
305
dae01685 306static void apic_set_tpr(APICCommonState *s, uint8_t val)
574bbf7b 307{
e5ad936b
JK
308 /* Updates from cr8 are ignored while the VAPIC is active */
309 if (!s->vapic_paddr) {
310 s->tpr = val << 4;
311 apic_update_irq(s);
312 }
9230e66e
FB
313}
314
e5ad936b 315static uint8_t apic_get_tpr(APICCommonState *s)
d592d303 316{
e5ad936b
JK
317 apic_sync_vapic(s, SYNC_FROM_VAPIC);
318 return s->tpr >> 4;
d592d303
FB
319}
320
dae01685 321static int apic_get_ppr(APICCommonState *s)
574bbf7b
FB
322{
323 int tpr, isrv, ppr;
324
325 tpr = (s->tpr >> 4);
326 isrv = get_highest_priority_int(s->isr);
327 if (isrv < 0)
328 isrv = 0;
329 isrv >>= 4;
330 if (tpr >= isrv)
331 ppr = s->tpr;
332 else
333 ppr = isrv << 4;
334 return ppr;
335}
336
dae01685 337static int apic_get_arb_pri(APICCommonState *s)
d592d303
FB
338{
339 /* XXX: arbitration */
340 return 0;
341}
342
0fbfbb59
GN
343
344/*
345 * <0 - low prio interrupt,
346 * 0 - no interrupt,
347 * >0 - interrupt number
348 */
dae01685 349static int apic_irq_pending(APICCommonState *s)
574bbf7b 350{
d592d303 351 int irrv, ppr;
574bbf7b 352 irrv = get_highest_priority_int(s->irr);
0fbfbb59
GN
353 if (irrv < 0) {
354 return 0;
355 }
d592d303 356 ppr = apic_get_ppr(s);
0fbfbb59
GN
357 if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
358 return -1;
359 }
360
361 return irrv;
362}
363
364/* signal the CPU if an irq is pending */
dae01685 365static void apic_update_irq(APICCommonState *s)
0fbfbb59 366{
c3affe56 367 CPUState *cpu;
60e82579 368
0fbfbb59 369 if (!(s->spurious_vec & APIC_SV_ENABLE)) {
574bbf7b 370 return;
0fbfbb59 371 }
c3affe56 372 cpu = CPU(s->cpu);
60e82579 373 if (!qemu_cpu_is_self(cpu)) {
c3affe56 374 cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
5d62c43a 375 } else if (apic_irq_pending(s) > 0) {
c3affe56 376 cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
0fbfbb59 377 }
574bbf7b
FB
378}
379
d3b0c9e9 380void apic_poll_irq(DeviceState *dev)
e5ad936b 381{
d3b0c9e9 382 APICCommonState *s = APIC_COMMON(dev);
e5ad936b
JK
383
384 apic_sync_vapic(s, SYNC_FROM_VAPIC);
385 apic_update_irq(s);
386}
387
dae01685 388static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
574bbf7b 389{
edf9735e 390 apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
73822ec8 391
edf9735e 392 apic_set_bit(s->irr, vector_num);
574bbf7b 393 if (trigger_mode)
edf9735e 394 apic_set_bit(s->tmr, vector_num);
574bbf7b 395 else
edf9735e 396 apic_reset_bit(s->tmr, vector_num);
e5ad936b
JK
397 if (s->vapic_paddr) {
398 apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
399 /*
400 * The vcpu thread needs to see the new IRR before we pull its current
401 * TPR value. That way, if we miss a lowering of the TRP, the guest
402 * has the chance to notice the new IRR and poll for IRQs on its own.
403 */
404 smp_wmb();
405 apic_sync_vapic(s, SYNC_FROM_VAPIC);
406 }
574bbf7b
FB
407 apic_update_irq(s);
408}
409
dae01685 410static void apic_eoi(APICCommonState *s)
574bbf7b
FB
411{
412 int isrv;
413 isrv = get_highest_priority_int(s->isr);
414 if (isrv < 0)
415 return;
edf9735e
MT
416 apic_reset_bit(s->isr, isrv);
417 if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
0280b571
JK
418 ioapic_eoi_broadcast(isrv);
419 }
e5ad936b 420 apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
574bbf7b
FB
421 apic_update_irq(s);
422}
423
678e12cc
GN
424static int apic_find_dest(uint8_t dest)
425{
dae01685 426 APICCommonState *apic = local_apics[dest];
678e12cc
GN
427 int i;
428
429 if (apic && apic->id == dest)
430 return dest; /* shortcut in case apic->id == apic->idx */
431
432 for (i = 0; i < MAX_APICS; i++) {
433 apic = local_apics[i];
434 if (apic && apic->id == dest)
435 return i;
b538e53e
AW
436 if (!apic)
437 break;
678e12cc
GN
438 }
439
440 return -1;
441}
442
d3e9db93
FB
443static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
444 uint8_t dest, uint8_t dest_mode)
d592d303 445{
dae01685 446 APICCommonState *apic_iter;
d3e9db93 447 int i;
d592d303
FB
448
449 if (dest_mode == 0) {
d3e9db93
FB
450 if (dest == 0xff) {
451 memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
452 } else {
678e12cc 453 int idx = apic_find_dest(dest);
d3e9db93 454 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
678e12cc 455 if (idx >= 0)
edf9735e 456 apic_set_bit(deliver_bitmask, idx);
d3e9db93 457 }
d592d303
FB
458 } else {
459 /* XXX: cluster mode */
d3e9db93
FB
460 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
461 for(i = 0; i < MAX_APICS; i++) {
462 apic_iter = local_apics[i];
463 if (apic_iter) {
464 if (apic_iter->dest_mode == 0xf) {
465 if (dest & apic_iter->log_dest)
edf9735e 466 apic_set_bit(deliver_bitmask, i);
d3e9db93
FB
467 } else if (apic_iter->dest_mode == 0x0) {
468 if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
469 (dest & apic_iter->log_dest & 0x0f)) {
edf9735e 470 apic_set_bit(deliver_bitmask, i);
d3e9db93
FB
471 }
472 }
b538e53e
AW
473 } else {
474 break;
d3e9db93 475 }
d592d303
FB
476 }
477 }
d592d303
FB
478}
479
dae01685 480static void apic_startup(APICCommonState *s, int vector_num)
e0fd8781 481{
b09ea7d5 482 s->sipi_vector = vector_num;
c3affe56 483 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
b09ea7d5
GN
484}
485
d3b0c9e9 486void apic_sipi(DeviceState *dev)
b09ea7d5 487{
d3b0c9e9 488 APICCommonState *s = APIC_COMMON(dev);
92a16d7a 489
d8ed887b 490 cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
b09ea7d5
GN
491
492 if (!s->wait_for_sipi)
e0fd8781 493 return;
e9f9d6b1 494 cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
b09ea7d5 495 s->wait_for_sipi = 0;
e0fd8781
FB
496}
497
d3b0c9e9 498static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
d592d303 499 uint8_t delivery_mode, uint8_t vector_num,
1f6f408c 500 uint8_t trigger_mode)
d592d303 501{
d3b0c9e9 502 APICCommonState *s = APIC_COMMON(dev);
d3e9db93 503 uint32_t deliver_bitmask[MAX_APIC_WORDS];
d592d303 504 int dest_shorthand = (s->icr[0] >> 18) & 3;
dae01685 505 APICCommonState *apic_iter;
d592d303 506
e0fd8781 507 switch (dest_shorthand) {
d3e9db93
FB
508 case 0:
509 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
510 break;
511 case 1:
512 memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
edf9735e 513 apic_set_bit(deliver_bitmask, s->idx);
d3e9db93
FB
514 break;
515 case 2:
516 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
517 break;
518 case 3:
519 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
edf9735e 520 apic_reset_bit(deliver_bitmask, s->idx);
d3e9db93 521 break;
e0fd8781
FB
522 }
523
d592d303 524 switch (delivery_mode) {
d592d303
FB
525 case APIC_DM_INIT:
526 {
527 int trig_mode = (s->icr[0] >> 15) & 1;
528 int level = (s->icr[0] >> 14) & 1;
529 if (level == 0 && trig_mode == 1) {
5fafdf24 530 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 531 apic_iter->arb_id = apic_iter->id );
d592d303
FB
532 return;
533 }
534 }
535 break;
536
537 case APIC_DM_SIPI:
5fafdf24 538 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 539 apic_startup(apic_iter, vector_num) );
d592d303
FB
540 return;
541 }
542
1f6f408c 543 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
d592d303
FB
544}
545
a94820dd
JK
546static bool apic_check_pic(APICCommonState *s)
547{
548 if (!apic_accept_pic_intr(&s->busdev.qdev) || !pic_get_output(isa_pic)) {
549 return false;
550 }
551 apic_deliver_pic_intr(&s->busdev.qdev, 1);
552 return true;
553}
554
d3b0c9e9 555int apic_get_interrupt(DeviceState *dev)
574bbf7b 556{
d3b0c9e9 557 APICCommonState *s = APIC_COMMON(dev);
574bbf7b
FB
558 int intno;
559
560 /* if the APIC is installed or enabled, we let the 8259 handle the
561 IRQs */
562 if (!s)
563 return -1;
564 if (!(s->spurious_vec & APIC_SV_ENABLE))
565 return -1;
3b46e624 566
e5ad936b 567 apic_sync_vapic(s, SYNC_FROM_VAPIC);
0fbfbb59
GN
568 intno = apic_irq_pending(s);
569
570 if (intno == 0) {
e5ad936b 571 apic_sync_vapic(s, SYNC_TO_VAPIC);
574bbf7b 572 return -1;
0fbfbb59 573 } else if (intno < 0) {
e5ad936b 574 apic_sync_vapic(s, SYNC_TO_VAPIC);
d592d303 575 return s->spurious_vec & 0xff;
0fbfbb59 576 }
edf9735e
MT
577 apic_reset_bit(s->irr, intno);
578 apic_set_bit(s->isr, intno);
e5ad936b 579 apic_sync_vapic(s, SYNC_TO_VAPIC);
3db3659b
JK
580
581 /* re-inject if there is still a pending PIC interrupt */
a94820dd 582 apic_check_pic(s);
3db3659b 583
574bbf7b 584 apic_update_irq(s);
3db3659b 585
574bbf7b
FB
586 return intno;
587}
588
d3b0c9e9 589int apic_accept_pic_intr(DeviceState *dev)
0e21e12b 590{
d3b0c9e9 591 APICCommonState *s = APIC_COMMON(dev);
0e21e12b
TS
592 uint32_t lvt0;
593
594 if (!s)
595 return -1;
596
597 lvt0 = s->lvt[APIC_LVT_LINT0];
598
a5b38b51
AJ
599 if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
600 (lvt0 & APIC_LVT_MASKED) == 0)
0e21e12b
TS
601 return 1;
602
603 return 0;
604}
605
dae01685 606static uint32_t apic_get_current_count(APICCommonState *s)
574bbf7b
FB
607{
608 int64_t d;
609 uint32_t val;
bc72ad67 610 d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >>
574bbf7b
FB
611 s->count_shift;
612 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
613 /* periodic */
d592d303 614 val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
574bbf7b
FB
615 } else {
616 if (d >= s->initial_count)
617 val = 0;
618 else
619 val = s->initial_count - d;
620 }
621 return val;
622}
623
dae01685 624static void apic_timer_update(APICCommonState *s, int64_t current_time)
574bbf7b 625{
7a380ca3 626 if (apic_next_timer(s, current_time)) {
bc72ad67 627 timer_mod(s->timer, s->next_time);
574bbf7b 628 } else {
bc72ad67 629 timer_del(s->timer);
574bbf7b
FB
630 }
631}
632
633static void apic_timer(void *opaque)
634{
dae01685 635 APICCommonState *s = opaque;
574bbf7b 636
cf6d64bf 637 apic_local_deliver(s, APIC_LVT_TIMER);
574bbf7b
FB
638 apic_timer_update(s, s->next_time);
639}
640
a8170e5e 641static uint32_t apic_mem_readb(void *opaque, hwaddr addr)
574bbf7b
FB
642{
643 return 0;
644}
645
a8170e5e 646static uint32_t apic_mem_readw(void *opaque, hwaddr addr)
574bbf7b
FB
647{
648 return 0;
649}
650
a8170e5e 651static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val)
574bbf7b
FB
652{
653}
654
a8170e5e 655static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val)
574bbf7b
FB
656{
657}
658
a8170e5e 659static uint32_t apic_mem_readl(void *opaque, hwaddr addr)
574bbf7b 660{
d3b0c9e9 661 DeviceState *dev;
dae01685 662 APICCommonState *s;
574bbf7b
FB
663 uint32_t val;
664 int index;
665
d3b0c9e9
XZ
666 dev = cpu_get_current_apic();
667 if (!dev) {
574bbf7b 668 return 0;
0e26b7b8 669 }
d3b0c9e9 670 s = APIC_COMMON(dev);
574bbf7b
FB
671
672 index = (addr >> 4) & 0xff;
673 switch(index) {
674 case 0x02: /* id */
675 val = s->id << 24;
676 break;
677 case 0x03: /* version */
678 val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */
679 break;
680 case 0x08:
e5ad936b
JK
681 apic_sync_vapic(s, SYNC_FROM_VAPIC);
682 if (apic_report_tpr_access) {
60671e58 683 cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
e5ad936b 684 }
574bbf7b
FB
685 val = s->tpr;
686 break;
d592d303
FB
687 case 0x09:
688 val = apic_get_arb_pri(s);
689 break;
574bbf7b
FB
690 case 0x0a:
691 /* ppr */
692 val = apic_get_ppr(s);
693 break;
b237db36
AJ
694 case 0x0b:
695 val = 0;
696 break;
d592d303
FB
697 case 0x0d:
698 val = s->log_dest << 24;
699 break;
700 case 0x0e:
701 val = s->dest_mode << 28;
702 break;
574bbf7b
FB
703 case 0x0f:
704 val = s->spurious_vec;
705 break;
706 case 0x10 ... 0x17:
707 val = s->isr[index & 7];
708 break;
709 case 0x18 ... 0x1f:
710 val = s->tmr[index & 7];
711 break;
712 case 0x20 ... 0x27:
713 val = s->irr[index & 7];
714 break;
715 case 0x28:
716 val = s->esr;
717 break;
574bbf7b
FB
718 case 0x30:
719 case 0x31:
720 val = s->icr[index & 1];
721 break;
e0fd8781
FB
722 case 0x32 ... 0x37:
723 val = s->lvt[index - 0x32];
724 break;
574bbf7b
FB
725 case 0x38:
726 val = s->initial_count;
727 break;
728 case 0x39:
729 val = apic_get_current_count(s);
730 break;
731 case 0x3e:
732 val = s->divide_conf;
733 break;
734 default:
735 s->esr |= ESR_ILLEGAL_ADDRESS;
736 val = 0;
737 break;
738 }
d8023f31 739 trace_apic_mem_readl(addr, val);
574bbf7b
FB
740 return val;
741}
742
a8170e5e 743static void apic_send_msi(hwaddr addr, uint32_t data)
54c96da7
MT
744{
745 uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
746 uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
747 uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
748 uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
749 uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
750 /* XXX: Ignore redirection hint. */
1f6f408c 751 apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
54c96da7
MT
752}
753
a8170e5e 754static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val)
574bbf7b 755{
d3b0c9e9 756 DeviceState *dev;
dae01685 757 APICCommonState *s;
54c96da7
MT
758 int index = (addr >> 4) & 0xff;
759 if (addr > 0xfff || !index) {
760 /* MSI and MMIO APIC are at the same memory location,
761 * but actually not on the global bus: MSI is on PCI bus
762 * APIC is connected directly to the CPU.
763 * Mapping them on the global bus happens to work because
764 * MSI registers are reserved in APIC MMIO and vice versa. */
765 apic_send_msi(addr, val);
766 return;
767 }
574bbf7b 768
d3b0c9e9
XZ
769 dev = cpu_get_current_apic();
770 if (!dev) {
574bbf7b 771 return;
0e26b7b8 772 }
d3b0c9e9 773 s = APIC_COMMON(dev);
574bbf7b 774
d8023f31 775 trace_apic_mem_writel(addr, val);
574bbf7b 776
574bbf7b
FB
777 switch(index) {
778 case 0x02:
779 s->id = (val >> 24);
780 break;
e0fd8781
FB
781 case 0x03:
782 break;
574bbf7b 783 case 0x08:
e5ad936b 784 if (apic_report_tpr_access) {
60671e58 785 cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
e5ad936b 786 }
574bbf7b 787 s->tpr = val;
e5ad936b 788 apic_sync_vapic(s, SYNC_TO_VAPIC);
d592d303 789 apic_update_irq(s);
574bbf7b 790 break;
e0fd8781
FB
791 case 0x09:
792 case 0x0a:
793 break;
574bbf7b
FB
794 case 0x0b: /* EOI */
795 apic_eoi(s);
796 break;
d592d303
FB
797 case 0x0d:
798 s->log_dest = val >> 24;
799 break;
800 case 0x0e:
801 s->dest_mode = val >> 28;
802 break;
574bbf7b
FB
803 case 0x0f:
804 s->spurious_vec = val & 0x1ff;
d592d303 805 apic_update_irq(s);
574bbf7b 806 break;
e0fd8781
FB
807 case 0x10 ... 0x17:
808 case 0x18 ... 0x1f:
809 case 0x20 ... 0x27:
810 case 0x28:
811 break;
574bbf7b 812 case 0x30:
d592d303 813 s->icr[0] = val;
d3b0c9e9 814 apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
d592d303 815 (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
1f6f408c 816 (s->icr[0] >> 15) & 1);
d592d303 817 break;
574bbf7b 818 case 0x31:
d592d303 819 s->icr[1] = val;
574bbf7b
FB
820 break;
821 case 0x32 ... 0x37:
822 {
823 int n = index - 0x32;
824 s->lvt[n] = val;
a94820dd 825 if (n == APIC_LVT_TIMER) {
bc72ad67 826 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
a94820dd
JK
827 } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
828 apic_update_irq(s);
829 }
574bbf7b
FB
830 }
831 break;
832 case 0x38:
833 s->initial_count = val;
bc72ad67 834 s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
574bbf7b
FB
835 apic_timer_update(s, s->initial_count_load_time);
836 break;
e0fd8781
FB
837 case 0x39:
838 break;
574bbf7b
FB
839 case 0x3e:
840 {
841 int v;
842 s->divide_conf = val & 0xb;
843 v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
844 s->count_shift = (v + 1) & 7;
845 }
846 break;
847 default:
848 s->esr |= ESR_ILLEGAL_ADDRESS;
849 break;
850 }
851}
852
e5ad936b
JK
853static void apic_pre_save(APICCommonState *s)
854{
855 apic_sync_vapic(s, SYNC_FROM_VAPIC);
856}
857
7a380ca3
JK
858static void apic_post_load(APICCommonState *s)
859{
860 if (s->timer_expiry != -1) {
bc72ad67 861 timer_mod(s->timer, s->timer_expiry);
7a380ca3 862 } else {
bc72ad67 863 timer_del(s->timer);
7a380ca3
JK
864 }
865}
866
312b4234
AK
867static const MemoryRegionOps apic_io_ops = {
868 .old_mmio = {
869 .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
870 .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
871 },
872 .endianness = DEVICE_NATIVE_ENDIAN,
574bbf7b
FB
873};
874
ff6986ce 875static void apic_realize(DeviceState *dev, Error **errp)
8546b099 876{
ff6986ce
XZ
877 APICCommonState *s = APIC_COMMON(dev);
878
1437c94b 879 memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
baaeda08 880 APIC_SPACE_SIZE);
8546b099 881
bc72ad67 882 s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
8546b099 883 local_apics[s->idx] = s;
08a82ac0
JK
884
885 msi_supported = true;
8546b099
BS
886}
887
999e12bb
AL
888static void apic_class_init(ObjectClass *klass, void *data)
889{
890 APICCommonClass *k = APIC_COMMON_CLASS(klass);
891
ff6986ce 892 k->realize = apic_realize;
999e12bb
AL
893 k->set_base = apic_set_base;
894 k->set_tpr = apic_set_tpr;
e5ad936b
JK
895 k->get_tpr = apic_get_tpr;
896 k->vapic_base_update = apic_vapic_base_update;
999e12bb 897 k->external_nmi = apic_external_nmi;
e5ad936b 898 k->pre_save = apic_pre_save;
999e12bb
AL
899 k->post_load = apic_post_load;
900}
901
8c43a6f0 902static const TypeInfo apic_info = {
39bffca2
AL
903 .name = "apic",
904 .instance_size = sizeof(APICCommonState),
905 .parent = TYPE_APIC_COMMON,
906 .class_init = apic_class_init,
8546b099
BS
907};
908
83f7d43a 909static void apic_register_types(void)
8546b099 910{
39bffca2 911 type_register_static(&apic_info);
8546b099
BS
912}
913
83f7d43a 914type_init(apic_register_types)